lcd.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. #include "lcdtbl.h"
  20. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  21. static struct iga2_shadow_crtc_timing iga2_shadow_crtc_reg = {
  22. /* IGA2 Shadow Horizontal Total */
  23. {IGA2_SHADOW_HOR_TOTAL_REG_NUM, {{CR6D, 0, 7}, {CR71, 3, 3} } },
  24. /* IGA2 Shadow Horizontal Blank End */
  25. {IGA2_SHADOW_HOR_BLANK_END_REG_NUM, {{CR6E, 0, 7} } },
  26. /* IGA2 Shadow Vertical Total */
  27. {IGA2_SHADOW_VER_TOTAL_REG_NUM, {{CR6F, 0, 7}, {CR71, 0, 2} } },
  28. /* IGA2 Shadow Vertical Addressable Video */
  29. {IGA2_SHADOW_VER_ADDR_REG_NUM, {{CR70, 0, 7}, {CR71, 4, 6} } },
  30. /* IGA2 Shadow Vertical Blank Start */
  31. {IGA2_SHADOW_VER_BLANK_START_REG_NUM,
  32. {{CR72, 0, 7}, {CR74, 4, 6} } },
  33. /* IGA2 Shadow Vertical Blank End */
  34. {IGA2_SHADOW_VER_BLANK_END_REG_NUM, {{CR73, 0, 7}, {CR74, 0, 2} } },
  35. /* IGA2 Shadow Vertical Sync Start */
  36. {IGA2_SHADOW_VER_SYNC_START_REG_NUM, {{CR75, 0, 7}, {CR76, 4, 6} } },
  37. /* IGA2 Shadow Vertical Sync End */
  38. {IGA2_SHADOW_VER_SYNC_END_REG_NUM, {{CR76, 0, 3} } }
  39. };
  40. static struct _lcd_scaling_factor lcd_scaling_factor = {
  41. /* LCD Horizontal Scaling Factor Register */
  42. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  43. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  44. /* LCD Vertical Scaling Factor Register */
  45. {LCD_VER_SCALING_FACTOR_REG_NUM,
  46. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  47. };
  48. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  49. /* LCD Horizontal Scaling Factor Register */
  50. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  51. /* LCD Vertical Scaling Factor Register */
  52. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  53. };
  54. static int check_lvds_chip(int device_id_subaddr, int device_id);
  55. static bool lvds_identify_integratedlvds(void);
  56. static void fp_id_to_vindex(int panel_id);
  57. static int lvds_register_read(int index);
  58. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  59. int panel_vres);
  60. static void load_lcd_k400_patch_tbl(int set_hres, int set_vres,
  61. int panel_id);
  62. static void load_lcd_p880_patch_tbl(int set_hres, int set_vres,
  63. int panel_id);
  64. static void load_lcd_patch_regs(int set_hres, int set_vres,
  65. int panel_id, int set_iga);
  66. static void via_pitch_alignment_patch_lcd(
  67. struct lvds_setting_information *plvds_setting_info,
  68. struct lvds_chip_information
  69. *plvds_chip_info);
  70. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  71. *plvds_setting_info,
  72. struct lvds_chip_information *plvds_chip_info);
  73. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  74. *plvds_setting_info,
  75. struct lvds_chip_information *plvds_chip_info);
  76. static void lcd_patch_skew(struct lvds_setting_information
  77. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  78. static void integrated_lvds_disable(struct lvds_setting_information
  79. *plvds_setting_info,
  80. struct lvds_chip_information *plvds_chip_info);
  81. static void integrated_lvds_enable(struct lvds_setting_information
  82. *plvds_setting_info,
  83. struct lvds_chip_information *plvds_chip_info);
  84. static void lcd_powersequence_off(void);
  85. static void lcd_powersequence_on(void);
  86. static void fill_lcd_format(void);
  87. static void check_diport_of_integrated_lvds(
  88. struct lvds_chip_information *plvds_chip_info,
  89. struct lvds_setting_information
  90. *plvds_setting_info);
  91. static struct display_timing lcd_centering_timging(struct display_timing
  92. mode_crt_reg,
  93. struct display_timing panel_crt_reg);
  94. static void load_crtc_shadow_timing(struct display_timing mode_timing,
  95. struct display_timing panel_timing);
  96. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  97. int set_vres, int panel_hres, int panel_vres);
  98. static int check_lvds_chip(int device_id_subaddr, int device_id)
  99. {
  100. if (lvds_register_read(device_id_subaddr) == device_id)
  101. return OK;
  102. else
  103. return FAIL;
  104. }
  105. void viafb_init_lcd_size(void)
  106. {
  107. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  108. DEBUG_MSG(KERN_INFO
  109. "viaparinfo->lvds_setting_info->get_lcd_size_method %d\n",
  110. viaparinfo->lvds_setting_info->get_lcd_size_method);
  111. switch (viaparinfo->lvds_setting_info->get_lcd_size_method) {
  112. case GET_LCD_SIZE_BY_SYSTEM_BIOS:
  113. break;
  114. case GET_LCD_SZIE_BY_HW_STRAPPING:
  115. break;
  116. case GET_LCD_SIZE_BY_VGA_BIOS:
  117. DEBUG_MSG(KERN_INFO "Get LCD Size method by VGA BIOS !!\n");
  118. fp_id_to_vindex(viafb_lcd_panel_id);
  119. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  120. viaparinfo->lvds_setting_info->lcd_panel_id);
  121. break;
  122. case GET_LCD_SIZE_BY_USER_SETTING:
  123. DEBUG_MSG(KERN_INFO "Get LCD Size method by user setting !!\n");
  124. fp_id_to_vindex(viafb_lcd_panel_id);
  125. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  126. viaparinfo->lvds_setting_info->lcd_panel_id);
  127. break;
  128. default:
  129. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size fail\n");
  130. viaparinfo->lvds_setting_info->lcd_panel_id =
  131. LCD_PANEL_ID1_800X600;
  132. fp_id_to_vindex(LCD_PANEL_ID1_800X600);
  133. }
  134. viaparinfo->lvds_setting_info2->lcd_panel_id =
  135. viaparinfo->lvds_setting_info->lcd_panel_id;
  136. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  137. viaparinfo->lvds_setting_info->lcd_panel_hres;
  138. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  139. viaparinfo->lvds_setting_info->lcd_panel_vres;
  140. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  141. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  142. viaparinfo->lvds_setting_info2->LCDDithering =
  143. viaparinfo->lvds_setting_info->LCDDithering;
  144. }
  145. static bool lvds_identify_integratedlvds(void)
  146. {
  147. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  148. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  149. /* If we have an external LVDS, such as VT1636, we should
  150. have its chip ID already. */
  151. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  152. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  153. INTEGRATED_LVDS;
  154. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS!\
  155. (Internal LVDS + External LVDS)\n");
  156. } else {
  157. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  158. INTEGRATED_LVDS;
  159. DEBUG_MSG(KERN_INFO "Not found external LVDS,\
  160. so can't support two dual channel LVDS!\n");
  161. }
  162. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  163. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  164. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  165. INTEGRATED_LVDS;
  166. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  167. INTEGRATED_LVDS;
  168. DEBUG_MSG(KERN_INFO "Support two single channel LVDS!\
  169. (Internal LVDS + Internal LVDS)\n");
  170. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  171. /* If we have found external LVDS, just use it,
  172. otherwise, we will use internal LVDS as default. */
  173. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  174. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  175. INTEGRATED_LVDS;
  176. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  177. }
  178. } else {
  179. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  180. NON_LVDS_TRANSMITTER;
  181. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  182. return false;
  183. }
  184. return true;
  185. }
  186. int viafb_lvds_trasmitter_identify(void)
  187. {
  188. viaparinfo->shared->i2c_stuff.i2c_port = I2CPORTINDEX;
  189. if (viafb_lvds_identify_vt1636()) {
  190. viaparinfo->chip_info->lvds_chip_info.i2c_port = I2CPORTINDEX;
  191. DEBUG_MSG(KERN_INFO
  192. "Found VIA VT1636 LVDS on port i2c 0x31 \n");
  193. } else {
  194. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  195. if (viafb_lvds_identify_vt1636()) {
  196. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  197. GPIOPORTINDEX;
  198. DEBUG_MSG(KERN_INFO
  199. "Found VIA VT1636 LVDS on port gpio 0x2c \n");
  200. }
  201. }
  202. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  203. lvds_identify_integratedlvds();
  204. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  205. return true;
  206. /* Check for VT1631: */
  207. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  208. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  209. VT1631_LVDS_I2C_ADDR;
  210. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  211. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  212. DEBUG_MSG(KERN_INFO "\n %2d",
  213. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  214. DEBUG_MSG(KERN_INFO "\n %2d",
  215. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  216. return OK;
  217. }
  218. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  219. NON_LVDS_TRANSMITTER;
  220. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  221. VT1631_LVDS_I2C_ADDR;
  222. return FAIL;
  223. }
  224. static void fp_id_to_vindex(int panel_id)
  225. {
  226. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  227. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  228. viafb_lcd_panel_id = panel_id =
  229. viafb_read_reg(VIACR, CR3F) & 0x0F;
  230. switch (panel_id) {
  231. case 0x0:
  232. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  233. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  234. viaparinfo->lvds_setting_info->lcd_panel_id =
  235. LCD_PANEL_ID0_640X480;
  236. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  237. viaparinfo->lvds_setting_info->LCDDithering = 1;
  238. break;
  239. case 0x1:
  240. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  241. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  242. viaparinfo->lvds_setting_info->lcd_panel_id =
  243. LCD_PANEL_ID1_800X600;
  244. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  245. viaparinfo->lvds_setting_info->LCDDithering = 1;
  246. break;
  247. case 0x2:
  248. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  249. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  250. viaparinfo->lvds_setting_info->lcd_panel_id =
  251. LCD_PANEL_ID2_1024X768;
  252. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  253. viaparinfo->lvds_setting_info->LCDDithering = 1;
  254. break;
  255. case 0x3:
  256. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  257. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  258. viaparinfo->lvds_setting_info->lcd_panel_id =
  259. LCD_PANEL_ID3_1280X768;
  260. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  261. viaparinfo->lvds_setting_info->LCDDithering = 1;
  262. break;
  263. case 0x4:
  264. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  265. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  266. viaparinfo->lvds_setting_info->lcd_panel_id =
  267. LCD_PANEL_ID4_1280X1024;
  268. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  269. viaparinfo->lvds_setting_info->LCDDithering = 1;
  270. break;
  271. case 0x5:
  272. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  273. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  274. viaparinfo->lvds_setting_info->lcd_panel_id =
  275. LCD_PANEL_ID5_1400X1050;
  276. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  277. viaparinfo->lvds_setting_info->LCDDithering = 1;
  278. break;
  279. case 0x6:
  280. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  281. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  282. viaparinfo->lvds_setting_info->lcd_panel_id =
  283. LCD_PANEL_ID6_1600X1200;
  284. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  285. viaparinfo->lvds_setting_info->LCDDithering = 1;
  286. break;
  287. case 0x8:
  288. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  289. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  290. viaparinfo->lvds_setting_info->lcd_panel_id =
  291. LCD_PANEL_IDA_800X480;
  292. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  293. viaparinfo->lvds_setting_info->LCDDithering = 1;
  294. break;
  295. case 0x9:
  296. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  297. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  298. viaparinfo->lvds_setting_info->lcd_panel_id =
  299. LCD_PANEL_ID2_1024X768;
  300. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  301. viaparinfo->lvds_setting_info->LCDDithering = 1;
  302. break;
  303. case 0xA:
  304. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  305. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  306. viaparinfo->lvds_setting_info->lcd_panel_id =
  307. LCD_PANEL_ID2_1024X768;
  308. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  309. viaparinfo->lvds_setting_info->LCDDithering = 0;
  310. break;
  311. case 0xB:
  312. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  313. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  314. viaparinfo->lvds_setting_info->lcd_panel_id =
  315. LCD_PANEL_ID2_1024X768;
  316. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  317. viaparinfo->lvds_setting_info->LCDDithering = 0;
  318. break;
  319. case 0xC:
  320. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  321. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  322. viaparinfo->lvds_setting_info->lcd_panel_id =
  323. LCD_PANEL_ID3_1280X768;
  324. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  325. viaparinfo->lvds_setting_info->LCDDithering = 0;
  326. break;
  327. case 0xD:
  328. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  329. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  330. viaparinfo->lvds_setting_info->lcd_panel_id =
  331. LCD_PANEL_ID4_1280X1024;
  332. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  333. viaparinfo->lvds_setting_info->LCDDithering = 0;
  334. break;
  335. case 0xE:
  336. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  337. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  338. viaparinfo->lvds_setting_info->lcd_panel_id =
  339. LCD_PANEL_ID5_1400X1050;
  340. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  341. viaparinfo->lvds_setting_info->LCDDithering = 0;
  342. break;
  343. case 0xF:
  344. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  345. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  346. viaparinfo->lvds_setting_info->lcd_panel_id =
  347. LCD_PANEL_ID6_1600X1200;
  348. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  349. viaparinfo->lvds_setting_info->LCDDithering = 0;
  350. break;
  351. case 0x10:
  352. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  353. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  354. viaparinfo->lvds_setting_info->lcd_panel_id =
  355. LCD_PANEL_ID7_1366X768;
  356. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  357. viaparinfo->lvds_setting_info->LCDDithering = 0;
  358. break;
  359. case 0x11:
  360. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  361. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  362. viaparinfo->lvds_setting_info->lcd_panel_id =
  363. LCD_PANEL_ID8_1024X600;
  364. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  365. viaparinfo->lvds_setting_info->LCDDithering = 1;
  366. break;
  367. case 0x12:
  368. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  369. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  370. viaparinfo->lvds_setting_info->lcd_panel_id =
  371. LCD_PANEL_ID3_1280X768;
  372. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  373. viaparinfo->lvds_setting_info->LCDDithering = 1;
  374. break;
  375. case 0x13:
  376. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  377. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  378. viaparinfo->lvds_setting_info->lcd_panel_id =
  379. LCD_PANEL_ID9_1280X800;
  380. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  381. viaparinfo->lvds_setting_info->LCDDithering = 1;
  382. break;
  383. case 0x14:
  384. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  385. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  386. viaparinfo->lvds_setting_info->lcd_panel_id =
  387. LCD_PANEL_IDB_1360X768;
  388. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  389. viaparinfo->lvds_setting_info->LCDDithering = 0;
  390. break;
  391. case 0x15:
  392. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  393. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  394. viaparinfo->lvds_setting_info->lcd_panel_id =
  395. LCD_PANEL_ID3_1280X768;
  396. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  397. viaparinfo->lvds_setting_info->LCDDithering = 0;
  398. break;
  399. case 0x16:
  400. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  401. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  402. viaparinfo->lvds_setting_info->lcd_panel_id =
  403. LCD_PANEL_IDC_480X640;
  404. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  405. viaparinfo->lvds_setting_info->LCDDithering = 1;
  406. break;
  407. default:
  408. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  409. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  410. viaparinfo->lvds_setting_info->lcd_panel_id =
  411. LCD_PANEL_ID1_800X600;
  412. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  413. viaparinfo->lvds_setting_info->LCDDithering = 1;
  414. }
  415. }
  416. static int lvds_register_read(int index)
  417. {
  418. u8 data;
  419. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  420. viafb_i2c_readbyte((u8) viaparinfo->chip_info->
  421. lvds_chip_info.lvds_chip_slave_addr,
  422. (u8) index, &data);
  423. return data;
  424. }
  425. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  426. int panel_vres)
  427. {
  428. int reg_value = 0;
  429. int viafb_load_reg_num;
  430. struct io_register *reg = NULL;
  431. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  432. /* LCD Scaling Enable */
  433. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  434. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  435. viafb_load_scaling_factor_for_p4m900(set_hres, set_vres,
  436. panel_hres, panel_vres);
  437. return;
  438. }
  439. /* Check if expansion for horizontal */
  440. if (set_hres != panel_hres) {
  441. /* Load Horizontal Scaling Factor */
  442. switch (viaparinfo->chip_info->gfx_chip_name) {
  443. case UNICHROME_CLE266:
  444. case UNICHROME_K400:
  445. reg_value =
  446. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  447. viafb_load_reg_num =
  448. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  449. reg_num;
  450. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  451. viafb_load_reg(reg_value,
  452. viafb_load_reg_num, reg, VIACR);
  453. break;
  454. case UNICHROME_K800:
  455. case UNICHROME_PM800:
  456. case UNICHROME_CN700:
  457. case UNICHROME_CX700:
  458. case UNICHROME_K8M890:
  459. case UNICHROME_P4M890:
  460. reg_value =
  461. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  462. /* Horizontal scaling enabled */
  463. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  464. viafb_load_reg_num =
  465. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  466. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  467. viafb_load_reg(reg_value,
  468. viafb_load_reg_num, reg, VIACR);
  469. break;
  470. }
  471. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  472. } else {
  473. /* Horizontal scaling disabled */
  474. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  475. }
  476. /* Check if expansion for vertical */
  477. if (set_vres != panel_vres) {
  478. /* Load Vertical Scaling Factor */
  479. switch (viaparinfo->chip_info->gfx_chip_name) {
  480. case UNICHROME_CLE266:
  481. case UNICHROME_K400:
  482. reg_value =
  483. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  484. viafb_load_reg_num =
  485. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  486. reg_num;
  487. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  488. viafb_load_reg(reg_value,
  489. viafb_load_reg_num, reg, VIACR);
  490. break;
  491. case UNICHROME_K800:
  492. case UNICHROME_PM800:
  493. case UNICHROME_CN700:
  494. case UNICHROME_CX700:
  495. case UNICHROME_K8M890:
  496. case UNICHROME_P4M890:
  497. reg_value =
  498. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  499. /* Vertical scaling enabled */
  500. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  501. viafb_load_reg_num =
  502. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  503. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  504. viafb_load_reg(reg_value,
  505. viafb_load_reg_num, reg, VIACR);
  506. break;
  507. }
  508. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  509. } else {
  510. /* Vertical scaling disabled */
  511. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  512. }
  513. }
  514. static void load_lcd_k400_patch_tbl(int set_hres, int set_vres,
  515. int panel_id)
  516. {
  517. u32 compact_mode = viafb_compact_res(set_hres, set_vres);
  518. int reg_num = 0;
  519. struct io_reg *lcd_patch_reg = NULL;
  520. switch (panel_id) {
  521. /* LCD 800x600 */
  522. case LCD_PANEL_ID1_800X600:
  523. switch (compact_mode) {
  524. case viafb_compact_res(640, 400):
  525. case viafb_compact_res(640, 480):
  526. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_8X6;
  527. lcd_patch_reg = K400_LCD_RES_6X4_8X6;
  528. break;
  529. case viafb_compact_res(720, 480):
  530. case viafb_compact_res(720, 576):
  531. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_8X6;
  532. lcd_patch_reg = K400_LCD_RES_7X4_8X6;
  533. break;
  534. }
  535. break;
  536. /* LCD 1024x768 */
  537. case LCD_PANEL_ID2_1024X768:
  538. switch (compact_mode) {
  539. case viafb_compact_res(640, 400):
  540. case viafb_compact_res(640, 480):
  541. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_10X7;
  542. lcd_patch_reg = K400_LCD_RES_6X4_10X7;
  543. break;
  544. case viafb_compact_res(720, 480):
  545. case viafb_compact_res(720, 576):
  546. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_10X7;
  547. lcd_patch_reg = K400_LCD_RES_7X4_10X7;
  548. break;
  549. case viafb_compact_res(800, 600):
  550. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_10X7;
  551. lcd_patch_reg = K400_LCD_RES_8X6_10X7;
  552. break;
  553. }
  554. break;
  555. /* LCD 1280x1024 */
  556. case LCD_PANEL_ID4_1280X1024:
  557. switch (compact_mode) {
  558. case viafb_compact_res(640, 400):
  559. case viafb_compact_res(640, 480):
  560. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_12X10;
  561. lcd_patch_reg = K400_LCD_RES_6X4_12X10;
  562. break;
  563. case viafb_compact_res(720, 480):
  564. case viafb_compact_res(720, 576):
  565. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_12X10;
  566. lcd_patch_reg = K400_LCD_RES_7X4_12X10;
  567. break;
  568. case viafb_compact_res(800, 600):
  569. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_12X10;
  570. lcd_patch_reg = K400_LCD_RES_8X6_12X10;
  571. break;
  572. case viafb_compact_res(1024, 768):
  573. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_12X10;
  574. lcd_patch_reg = K400_LCD_RES_10X7_12X10;
  575. break;
  576. }
  577. break;
  578. /* LCD 1400x1050 */
  579. case LCD_PANEL_ID5_1400X1050:
  580. switch (compact_mode) {
  581. case viafb_compact_res(640, 480):
  582. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_14X10;
  583. lcd_patch_reg = K400_LCD_RES_6X4_14X10;
  584. break;
  585. case viafb_compact_res(800, 600):
  586. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_14X10;
  587. lcd_patch_reg = K400_LCD_RES_8X6_14X10;
  588. break;
  589. case viafb_compact_res(1024, 768):
  590. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_14X10;
  591. lcd_patch_reg = K400_LCD_RES_10X7_14X10;
  592. break;
  593. case viafb_compact_res(1280, 768):
  594. case viafb_compact_res(1280, 800):
  595. case viafb_compact_res(1280, 960):
  596. case viafb_compact_res(1280, 1024):
  597. reg_num = NUM_TOTAL_K400_LCD_RES_12X10_14X10;
  598. lcd_patch_reg = K400_LCD_RES_12X10_14X10;
  599. break;
  600. }
  601. break;
  602. /* LCD 1600x1200 */
  603. case LCD_PANEL_ID6_1600X1200:
  604. switch (compact_mode) {
  605. case viafb_compact_res(640, 400):
  606. case viafb_compact_res(640, 480):
  607. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_16X12;
  608. lcd_patch_reg = K400_LCD_RES_6X4_16X12;
  609. break;
  610. case viafb_compact_res(720, 480):
  611. case viafb_compact_res(720, 576):
  612. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_16X12;
  613. lcd_patch_reg = K400_LCD_RES_7X4_16X12;
  614. break;
  615. case viafb_compact_res(800, 600):
  616. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_16X12;
  617. lcd_patch_reg = K400_LCD_RES_8X6_16X12;
  618. break;
  619. case viafb_compact_res(1024, 768):
  620. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_16X12;
  621. lcd_patch_reg = K400_LCD_RES_10X7_16X12;
  622. break;
  623. case viafb_compact_res(1280, 768):
  624. case viafb_compact_res(1280, 800):
  625. case viafb_compact_res(1280, 960):
  626. case viafb_compact_res(1280, 1024):
  627. reg_num = NUM_TOTAL_K400_LCD_RES_12X10_16X12;
  628. lcd_patch_reg = K400_LCD_RES_12X10_16X12;
  629. break;
  630. }
  631. break;
  632. /* LCD 1366x768 */
  633. case LCD_PANEL_ID7_1366X768:
  634. switch (compact_mode) {
  635. case viafb_compact_res(640, 480):
  636. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_1366X7;
  637. lcd_patch_reg = K400_LCD_RES_6X4_1366X7;
  638. break;
  639. case viafb_compact_res(720, 480):
  640. case viafb_compact_res(720, 576):
  641. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_1366X7;
  642. lcd_patch_reg = K400_LCD_RES_7X4_1366X7;
  643. break;
  644. case viafb_compact_res(800, 600):
  645. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_1366X7;
  646. lcd_patch_reg = K400_LCD_RES_8X6_1366X7;
  647. break;
  648. case viafb_compact_res(1024, 768):
  649. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_1366X7;
  650. lcd_patch_reg = K400_LCD_RES_10X7_1366X7;
  651. break;
  652. case viafb_compact_res(1280, 768):
  653. case viafb_compact_res(1280, 800):
  654. case viafb_compact_res(1280, 960):
  655. case viafb_compact_res(1280, 1024):
  656. reg_num = NUM_TOTAL_K400_LCD_RES_12X10_1366X7;
  657. lcd_patch_reg = K400_LCD_RES_12X10_1366X7;
  658. break;
  659. }
  660. break;
  661. /* LCD 1360x768 */
  662. case LCD_PANEL_IDB_1360X768:
  663. break;
  664. }
  665. if (reg_num != 0) {
  666. /* H.W. Reset : ON */
  667. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  668. viafb_write_regx(lcd_patch_reg, reg_num);
  669. /* H.W. Reset : OFF */
  670. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  671. /* Reset PLL */
  672. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  673. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  674. /* Fire! */
  675. outb(inb(VIARMisc) | (BIT2 + BIT3), VIAWMisc);
  676. }
  677. }
  678. static void load_lcd_p880_patch_tbl(int set_hres, int set_vres,
  679. int panel_id)
  680. {
  681. u32 compact_mode = viafb_compact_res(set_hres, set_vres);
  682. int reg_num = 0;
  683. struct io_reg *lcd_patch_reg = NULL;
  684. switch (panel_id) {
  685. case LCD_PANEL_ID5_1400X1050:
  686. switch (compact_mode) {
  687. case viafb_compact_res(640, 480):
  688. reg_num = NUM_TOTAL_P880_LCD_RES_6X4_14X10;
  689. lcd_patch_reg = P880_LCD_RES_6X4_14X10;
  690. break;
  691. case viafb_compact_res(800, 600):
  692. reg_num = NUM_TOTAL_P880_LCD_RES_8X6_14X10;
  693. lcd_patch_reg = P880_LCD_RES_8X6_14X10;
  694. break;
  695. }
  696. break;
  697. case LCD_PANEL_ID6_1600X1200:
  698. switch (compact_mode) {
  699. case viafb_compact_res(640, 400):
  700. case viafb_compact_res(640, 480):
  701. reg_num = NUM_TOTAL_P880_LCD_RES_6X4_16X12;
  702. lcd_patch_reg = P880_LCD_RES_6X4_16X12;
  703. break;
  704. case viafb_compact_res(720, 480):
  705. case viafb_compact_res(720, 576):
  706. reg_num = NUM_TOTAL_P880_LCD_RES_7X4_16X12;
  707. lcd_patch_reg = P880_LCD_RES_7X4_16X12;
  708. break;
  709. case viafb_compact_res(800, 600):
  710. reg_num = NUM_TOTAL_P880_LCD_RES_8X6_16X12;
  711. lcd_patch_reg = P880_LCD_RES_8X6_16X12;
  712. break;
  713. case viafb_compact_res(1024, 768):
  714. reg_num = NUM_TOTAL_P880_LCD_RES_10X7_16X12;
  715. lcd_patch_reg = P880_LCD_RES_10X7_16X12;
  716. break;
  717. case viafb_compact_res(1280, 768):
  718. case viafb_compact_res(1280, 960):
  719. case viafb_compact_res(1280, 1024):
  720. reg_num = NUM_TOTAL_P880_LCD_RES_12X10_16X12;
  721. lcd_patch_reg = P880_LCD_RES_12X10_16X12;
  722. break;
  723. }
  724. break;
  725. }
  726. if (reg_num != 0) {
  727. /* H.W. Reset : ON */
  728. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  729. viafb_write_regx(lcd_patch_reg, reg_num);
  730. /* H.W. Reset : OFF */
  731. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  732. /* Reset PLL */
  733. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  734. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  735. /* Fire! */
  736. outb(inb(VIARMisc) | (BIT2 + BIT3), VIAWMisc);
  737. }
  738. }
  739. static void load_lcd_patch_regs(int set_hres, int set_vres,
  740. int panel_id, int set_iga)
  741. {
  742. viafb_unlock_crt();
  743. /* Patch for simultaneous & Expansion */
  744. if ((set_iga == IGA1_IGA2) &&
  745. (viaparinfo->lvds_setting_info->display_method ==
  746. LCD_EXPANDSION)) {
  747. switch (viaparinfo->chip_info->gfx_chip_name) {
  748. case UNICHROME_CLE266:
  749. case UNICHROME_K400:
  750. load_lcd_k400_patch_tbl(set_hres, set_vres, panel_id);
  751. break;
  752. case UNICHROME_K800:
  753. break;
  754. case UNICHROME_PM800:
  755. case UNICHROME_CN700:
  756. case UNICHROME_CX700:
  757. load_lcd_p880_patch_tbl(set_hres, set_vres, panel_id);
  758. }
  759. }
  760. viafb_lock_crt();
  761. }
  762. static void via_pitch_alignment_patch_lcd(
  763. struct lvds_setting_information *plvds_setting_info,
  764. struct lvds_chip_information
  765. *plvds_chip_info)
  766. {
  767. unsigned char cr13, cr35, cr65, cr66, cr67;
  768. unsigned long dwScreenPitch = 0;
  769. unsigned long dwPitch;
  770. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  771. if (dwPitch & 0x1F) {
  772. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  773. if (plvds_setting_info->iga_path == IGA2) {
  774. if (plvds_setting_info->bpp > 8) {
  775. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  776. viafb_write_reg(CR66, VIACR, cr66);
  777. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  778. cr67 |=
  779. (unsigned
  780. char)((dwScreenPitch & 0x300) >> 8);
  781. viafb_write_reg(CR67, VIACR, cr67);
  782. }
  783. /* Fetch Count */
  784. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  785. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  786. viafb_write_reg(CR67, VIACR, cr67);
  787. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  788. cr65 += 2;
  789. viafb_write_reg(CR65, VIACR, cr65);
  790. } else {
  791. if (plvds_setting_info->bpp > 8) {
  792. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  793. viafb_write_reg(CR13, VIACR, cr13);
  794. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  795. cr35 |=
  796. (unsigned
  797. char)((dwScreenPitch & 0x700) >> 3);
  798. viafb_write_reg(CR35, VIACR, cr35);
  799. }
  800. }
  801. }
  802. }
  803. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  804. *plvds_setting_info,
  805. struct lvds_chip_information *plvds_chip_info)
  806. {
  807. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  808. switch (viaparinfo->chip_info->gfx_chip_name) {
  809. case UNICHROME_P4M900:
  810. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  811. plvds_chip_info);
  812. break;
  813. case UNICHROME_P4M890:
  814. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  815. plvds_chip_info);
  816. break;
  817. }
  818. }
  819. }
  820. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  821. *plvds_setting_info,
  822. struct lvds_chip_information *plvds_chip_info)
  823. {
  824. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  825. switch (viaparinfo->chip_info->gfx_chip_name) {
  826. case UNICHROME_CX700:
  827. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  828. plvds_chip_info);
  829. break;
  830. }
  831. }
  832. }
  833. static void lcd_patch_skew(struct lvds_setting_information
  834. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  835. {
  836. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  837. switch (plvds_chip_info->output_interface) {
  838. case INTERFACE_DVP0:
  839. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  840. break;
  841. case INTERFACE_DVP1:
  842. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  843. break;
  844. case INTERFACE_DFP_LOW:
  845. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  846. viafb_write_reg_mask(CR99, VIACR, 0x08,
  847. BIT0 + BIT1 + BIT2 + BIT3);
  848. }
  849. break;
  850. }
  851. }
  852. /* LCD Set Mode */
  853. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  854. struct lvds_setting_information *plvds_setting_info,
  855. struct lvds_chip_information *plvds_chip_info)
  856. {
  857. int set_iga = plvds_setting_info->iga_path;
  858. int mode_bpp = plvds_setting_info->bpp;
  859. int set_hres = plvds_setting_info->h_active;
  860. int set_vres = plvds_setting_info->v_active;
  861. int panel_hres = plvds_setting_info->lcd_panel_hres;
  862. int panel_vres = plvds_setting_info->lcd_panel_vres;
  863. u32 pll_D_N;
  864. int offset;
  865. struct display_timing mode_crt_reg, panel_crt_reg;
  866. struct crt_mode_table *panel_crt_table = NULL;
  867. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  868. panel_vres);
  869. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  870. /* Get mode table */
  871. mode_crt_reg = mode_crt_table->crtc;
  872. /* Get panel table Pointer */
  873. panel_crt_table = vmode_tbl->crtc;
  874. panel_crt_reg = panel_crt_table->crtc;
  875. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  876. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  877. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  878. plvds_setting_info->vclk = panel_crt_table->clk;
  879. if (set_iga == IGA1) {
  880. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  881. viafb_load_crtc_timing(lcd_centering_timging
  882. (mode_crt_reg, panel_crt_reg), IGA1);
  883. } else {
  884. /* Expansion */
  885. if ((plvds_setting_info->display_method ==
  886. LCD_EXPANDSION) & ((set_hres != panel_hres)
  887. || (set_vres != panel_vres))) {
  888. /* expansion timing IGA2 loaded panel set timing*/
  889. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  890. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  891. load_lcd_scaling(set_hres, set_vres, panel_hres,
  892. panel_vres);
  893. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  894. } else { /* Centering */
  895. /* centering timing IGA2 always loaded panel
  896. and mode releative timing */
  897. viafb_load_crtc_timing(lcd_centering_timging
  898. (mode_crt_reg, panel_crt_reg), IGA2);
  899. viafb_write_reg_mask(CR79, VIACR, 0x00,
  900. BIT0 + BIT1 + BIT2);
  901. /* LCD scaling disabled */
  902. }
  903. }
  904. if (set_iga == IGA1_IGA2) {
  905. load_crtc_shadow_timing(mode_crt_reg, panel_crt_reg);
  906. /* Fill shadow registers */
  907. switch (plvds_setting_info->lcd_panel_id) {
  908. case LCD_PANEL_ID0_640X480:
  909. offset = 80;
  910. break;
  911. case LCD_PANEL_ID1_800X600:
  912. case LCD_PANEL_IDA_800X480:
  913. offset = 110;
  914. break;
  915. case LCD_PANEL_ID2_1024X768:
  916. offset = 150;
  917. break;
  918. case LCD_PANEL_ID3_1280X768:
  919. case LCD_PANEL_ID4_1280X1024:
  920. case LCD_PANEL_ID5_1400X1050:
  921. case LCD_PANEL_ID9_1280X800:
  922. offset = 190;
  923. break;
  924. case LCD_PANEL_ID6_1600X1200:
  925. offset = 250;
  926. break;
  927. case LCD_PANEL_ID7_1366X768:
  928. case LCD_PANEL_IDB_1360X768:
  929. offset = 212;
  930. break;
  931. default:
  932. offset = 140;
  933. break;
  934. }
  935. /* Offset for simultaneous */
  936. viafb_set_secondary_pitch(offset << 3);
  937. DEBUG_MSG(KERN_INFO "viafb_load_reg!!\n");
  938. viafb_load_fetch_count_reg(set_hres, 4, IGA2);
  939. /* Fetch count for simultaneous */
  940. } else { /* SAMM */
  941. /* Fetch count for IGA2 only */
  942. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  943. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  944. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  945. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  946. }
  947. fill_lcd_format();
  948. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  949. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  950. viafb_set_vclock(pll_D_N, set_iga);
  951. viafb_set_output_path(DEVICE_LCD, set_iga,
  952. plvds_chip_info->output_interface);
  953. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  954. /* If K8M800, enable LCD Prefetch Mode. */
  955. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  956. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  957. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  958. load_lcd_patch_regs(set_hres, set_vres,
  959. plvds_setting_info->lcd_panel_id, set_iga);
  960. DEBUG_MSG(KERN_INFO "load_lcd_patch_regs!!\n");
  961. /* Patch for non 32bit alignment mode */
  962. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  963. }
  964. static void integrated_lvds_disable(struct lvds_setting_information
  965. *plvds_setting_info,
  966. struct lvds_chip_information *plvds_chip_info)
  967. {
  968. bool turn_off_first_powersequence = false;
  969. bool turn_off_second_powersequence = false;
  970. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  971. turn_off_first_powersequence = true;
  972. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  973. turn_off_first_powersequence = true;
  974. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  975. turn_off_second_powersequence = true;
  976. if (turn_off_second_powersequence) {
  977. /* Use second power sequence control: */
  978. /* Turn off power sequence. */
  979. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  980. /* Turn off back light. */
  981. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  982. }
  983. if (turn_off_first_powersequence) {
  984. /* Use first power sequence control: */
  985. /* Turn off power sequence. */
  986. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  987. /* Turn off back light. */
  988. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  989. }
  990. /* Turn DFP High/Low Pad off. */
  991. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  992. /* Power off LVDS channel. */
  993. switch (plvds_chip_info->output_interface) {
  994. case INTERFACE_LVDS0:
  995. {
  996. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  997. break;
  998. }
  999. case INTERFACE_LVDS1:
  1000. {
  1001. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  1002. break;
  1003. }
  1004. case INTERFACE_LVDS0LVDS1:
  1005. {
  1006. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  1007. break;
  1008. }
  1009. }
  1010. }
  1011. static void integrated_lvds_enable(struct lvds_setting_information
  1012. *plvds_setting_info,
  1013. struct lvds_chip_information *plvds_chip_info)
  1014. {
  1015. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  1016. plvds_chip_info->output_interface);
  1017. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  1018. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  1019. else
  1020. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  1021. switch (plvds_chip_info->output_interface) {
  1022. case INTERFACE_LVDS0LVDS1:
  1023. case INTERFACE_LVDS0:
  1024. /* Use first power sequence control: */
  1025. /* Use hardware control power sequence. */
  1026. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  1027. /* Turn on back light. */
  1028. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  1029. /* Turn on hardware power sequence. */
  1030. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  1031. break;
  1032. case INTERFACE_LVDS1:
  1033. /* Use second power sequence control: */
  1034. /* Use hardware control power sequence. */
  1035. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  1036. /* Turn on back light. */
  1037. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  1038. /* Turn on hardware power sequence. */
  1039. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  1040. break;
  1041. }
  1042. /* Turn DFP High/Low pad on. */
  1043. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  1044. /* Power on LVDS channel. */
  1045. switch (plvds_chip_info->output_interface) {
  1046. case INTERFACE_LVDS0:
  1047. {
  1048. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  1049. break;
  1050. }
  1051. case INTERFACE_LVDS1:
  1052. {
  1053. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  1054. break;
  1055. }
  1056. case INTERFACE_LVDS0LVDS1:
  1057. {
  1058. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  1059. break;
  1060. }
  1061. }
  1062. }
  1063. void viafb_lcd_disable(void)
  1064. {
  1065. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1066. lcd_powersequence_off();
  1067. /* DI1 pad off */
  1068. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  1069. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1070. if (viafb_LCD2_ON
  1071. && (INTEGRATED_LVDS ==
  1072. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  1073. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  1074. &viaparinfo->chip_info->lvds_chip_info2);
  1075. if (INTEGRATED_LVDS ==
  1076. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  1077. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  1078. &viaparinfo->chip_info->lvds_chip_info);
  1079. if (VT1636_LVDS == viaparinfo->chip_info->
  1080. lvds_chip_info.lvds_chip_name)
  1081. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  1082. &viaparinfo->chip_info->lvds_chip_info);
  1083. } else if (VT1636_LVDS ==
  1084. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  1085. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  1086. &viaparinfo->chip_info->lvds_chip_info);
  1087. } else {
  1088. /* DFP-HL pad off */
  1089. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  1090. /* Backlight off */
  1091. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  1092. /* 24 bit DI data paht off */
  1093. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  1094. /* Simultaneout disabled */
  1095. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  1096. }
  1097. /* Disable expansion bit */
  1098. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  1099. /* CRT path set to IGA1 */
  1100. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  1101. /* Simultaneout disabled */
  1102. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  1103. /* IGA2 path disabled */
  1104. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  1105. }
  1106. void viafb_lcd_enable(void)
  1107. {
  1108. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1109. /* DI1 pad on */
  1110. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  1111. lcd_powersequence_on();
  1112. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1113. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  1114. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  1115. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  1116. &viaparinfo->chip_info->lvds_chip_info2);
  1117. if (INTEGRATED_LVDS ==
  1118. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  1119. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  1120. &viaparinfo->chip_info->lvds_chip_info);
  1121. if (VT1636_LVDS == viaparinfo->chip_info->
  1122. lvds_chip_info.lvds_chip_name)
  1123. viafb_enable_lvds_vt1636(viaparinfo->
  1124. lvds_setting_info, &viaparinfo->chip_info->
  1125. lvds_chip_info);
  1126. } else if (VT1636_LVDS ==
  1127. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  1128. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  1129. &viaparinfo->chip_info->lvds_chip_info);
  1130. } else {
  1131. /* DFP-HL pad on */
  1132. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  1133. /* Backlight on */
  1134. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  1135. /* 24 bit DI data paht on */
  1136. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  1137. /* Set data source selection bit by iga path */
  1138. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  1139. /* DFP-H set to IGA1 */
  1140. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  1141. /* DFP-L set to IGA1 */
  1142. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  1143. } else {
  1144. /* DFP-H set to IGA2 */
  1145. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  1146. /* DFP-L set to IGA2 */
  1147. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  1148. }
  1149. /* LCD enabled */
  1150. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  1151. }
  1152. if ((viaparinfo->lvds_setting_info->iga_path == IGA1)
  1153. || (viaparinfo->lvds_setting_info->iga_path == IGA1_IGA2)) {
  1154. /* CRT path set to IGA2 */
  1155. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  1156. /* IGA2 path disabled */
  1157. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  1158. /* IGA2 path enabled */
  1159. } else { /* IGA2 */
  1160. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  1161. }
  1162. }
  1163. static void lcd_powersequence_off(void)
  1164. {
  1165. int i, mask, data;
  1166. /* Software control power sequence */
  1167. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  1168. for (i = 0; i < 3; i++) {
  1169. mask = PowerSequenceOff[0][i];
  1170. data = PowerSequenceOff[1][i] & mask;
  1171. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  1172. udelay(PowerSequenceOff[2][i]);
  1173. }
  1174. /* Disable LCD */
  1175. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  1176. }
  1177. static void lcd_powersequence_on(void)
  1178. {
  1179. int i, mask, data;
  1180. /* Software control power sequence */
  1181. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  1182. /* Enable LCD */
  1183. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  1184. for (i = 0; i < 3; i++) {
  1185. mask = PowerSequenceOn[0][i];
  1186. data = PowerSequenceOn[1][i] & mask;
  1187. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  1188. udelay(PowerSequenceOn[2][i]);
  1189. }
  1190. udelay(1);
  1191. }
  1192. static void fill_lcd_format(void)
  1193. {
  1194. u8 bdithering = 0, bdual = 0;
  1195. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  1196. bdual = BIT4;
  1197. if (viaparinfo->lvds_setting_info->LCDDithering)
  1198. bdithering = BIT0;
  1199. /* Dual & Dithering */
  1200. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  1201. }
  1202. static void check_diport_of_integrated_lvds(
  1203. struct lvds_chip_information *plvds_chip_info,
  1204. struct lvds_setting_information
  1205. *plvds_setting_info)
  1206. {
  1207. /* Determine LCD DI Port by hardware layout. */
  1208. switch (viafb_display_hardware_layout) {
  1209. case HW_LAYOUT_LCD_ONLY:
  1210. {
  1211. if (plvds_setting_info->device_lcd_dualedge) {
  1212. plvds_chip_info->output_interface =
  1213. INTERFACE_LVDS0LVDS1;
  1214. } else {
  1215. plvds_chip_info->output_interface =
  1216. INTERFACE_LVDS0;
  1217. }
  1218. break;
  1219. }
  1220. case HW_LAYOUT_DVI_ONLY:
  1221. {
  1222. plvds_chip_info->output_interface = INTERFACE_NONE;
  1223. break;
  1224. }
  1225. case HW_LAYOUT_LCD1_LCD2:
  1226. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  1227. {
  1228. plvds_chip_info->output_interface =
  1229. INTERFACE_LVDS0LVDS1;
  1230. break;
  1231. }
  1232. case HW_LAYOUT_LCD_DVI:
  1233. {
  1234. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  1235. break;
  1236. }
  1237. default:
  1238. {
  1239. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  1240. break;
  1241. }
  1242. }
  1243. DEBUG_MSG(KERN_INFO
  1244. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  1245. viafb_display_hardware_layout,
  1246. plvds_chip_info->output_interface);
  1247. }
  1248. void viafb_init_lvds_output_interface(struct lvds_chip_information
  1249. *plvds_chip_info,
  1250. struct lvds_setting_information
  1251. *plvds_setting_info)
  1252. {
  1253. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  1254. /*Do nothing, lcd port is specified by module parameter */
  1255. return;
  1256. }
  1257. switch (plvds_chip_info->lvds_chip_name) {
  1258. case VT1636_LVDS:
  1259. switch (viaparinfo->chip_info->gfx_chip_name) {
  1260. case UNICHROME_CX700:
  1261. plvds_chip_info->output_interface = INTERFACE_DVP1;
  1262. break;
  1263. case UNICHROME_CN700:
  1264. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  1265. break;
  1266. default:
  1267. plvds_chip_info->output_interface = INTERFACE_DVP0;
  1268. break;
  1269. }
  1270. break;
  1271. case INTEGRATED_LVDS:
  1272. check_diport_of_integrated_lvds(plvds_chip_info,
  1273. plvds_setting_info);
  1274. break;
  1275. default:
  1276. switch (viaparinfo->chip_info->gfx_chip_name) {
  1277. case UNICHROME_K8M890:
  1278. case UNICHROME_P4M900:
  1279. case UNICHROME_P4M890:
  1280. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  1281. break;
  1282. default:
  1283. plvds_chip_info->output_interface = INTERFACE_DFP;
  1284. break;
  1285. }
  1286. break;
  1287. }
  1288. }
  1289. static struct display_timing lcd_centering_timging(struct display_timing
  1290. mode_crt_reg,
  1291. struct display_timing panel_crt_reg)
  1292. {
  1293. struct display_timing crt_reg;
  1294. crt_reg.hor_total = panel_crt_reg.hor_total;
  1295. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  1296. crt_reg.hor_blank_start =
  1297. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  1298. crt_reg.hor_addr;
  1299. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  1300. crt_reg.hor_sync_start =
  1301. (panel_crt_reg.hor_sync_start -
  1302. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  1303. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  1304. crt_reg.ver_total = panel_crt_reg.ver_total;
  1305. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  1306. crt_reg.ver_blank_start =
  1307. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  1308. crt_reg.ver_addr;
  1309. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  1310. crt_reg.ver_sync_start =
  1311. (panel_crt_reg.ver_sync_start -
  1312. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  1313. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  1314. return crt_reg;
  1315. }
  1316. static void load_crtc_shadow_timing(struct display_timing mode_timing,
  1317. struct display_timing panel_timing)
  1318. {
  1319. struct io_register *reg = NULL;
  1320. int i;
  1321. int viafb_load_reg_Num = 0;
  1322. int reg_value = 0;
  1323. if (viaparinfo->lvds_setting_info->display_method == LCD_EXPANDSION) {
  1324. /* Expansion */
  1325. for (i = 12; i < 20; i++) {
  1326. switch (i) {
  1327. case H_TOTAL_SHADOW_INDEX:
  1328. reg_value =
  1329. IGA2_HOR_TOTAL_SHADOW_FORMULA
  1330. (panel_timing.hor_total);
  1331. viafb_load_reg_Num =
  1332. iga2_shadow_crtc_reg.hor_total_shadow.
  1333. reg_num;
  1334. reg = iga2_shadow_crtc_reg.hor_total_shadow.reg;
  1335. break;
  1336. case H_BLANK_END_SHADOW_INDEX:
  1337. reg_value =
  1338. IGA2_HOR_BLANK_END_SHADOW_FORMULA
  1339. (panel_timing.hor_blank_start,
  1340. panel_timing.hor_blank_end);
  1341. viafb_load_reg_Num =
  1342. iga2_shadow_crtc_reg.
  1343. hor_blank_end_shadow.reg_num;
  1344. reg =
  1345. iga2_shadow_crtc_reg.
  1346. hor_blank_end_shadow.reg;
  1347. break;
  1348. case V_TOTAL_SHADOW_INDEX:
  1349. reg_value =
  1350. IGA2_VER_TOTAL_SHADOW_FORMULA
  1351. (panel_timing.ver_total);
  1352. viafb_load_reg_Num =
  1353. iga2_shadow_crtc_reg.ver_total_shadow.
  1354. reg_num;
  1355. reg = iga2_shadow_crtc_reg.ver_total_shadow.reg;
  1356. break;
  1357. case V_ADDR_SHADOW_INDEX:
  1358. reg_value =
  1359. IGA2_VER_ADDR_SHADOW_FORMULA
  1360. (panel_timing.ver_addr);
  1361. viafb_load_reg_Num =
  1362. iga2_shadow_crtc_reg.ver_addr_shadow.
  1363. reg_num;
  1364. reg = iga2_shadow_crtc_reg.ver_addr_shadow.reg;
  1365. break;
  1366. case V_BLANK_SATRT_SHADOW_INDEX:
  1367. reg_value =
  1368. IGA2_VER_BLANK_START_SHADOW_FORMULA
  1369. (panel_timing.ver_blank_start);
  1370. viafb_load_reg_Num =
  1371. iga2_shadow_crtc_reg.
  1372. ver_blank_start_shadow.reg_num;
  1373. reg =
  1374. iga2_shadow_crtc_reg.
  1375. ver_blank_start_shadow.reg;
  1376. break;
  1377. case V_BLANK_END_SHADOW_INDEX:
  1378. reg_value =
  1379. IGA2_VER_BLANK_END_SHADOW_FORMULA
  1380. (panel_timing.ver_blank_start,
  1381. panel_timing.ver_blank_end);
  1382. viafb_load_reg_Num =
  1383. iga2_shadow_crtc_reg.
  1384. ver_blank_end_shadow.reg_num;
  1385. reg =
  1386. iga2_shadow_crtc_reg.
  1387. ver_blank_end_shadow.reg;
  1388. break;
  1389. case V_SYNC_SATRT_SHADOW_INDEX:
  1390. reg_value =
  1391. IGA2_VER_SYNC_START_SHADOW_FORMULA
  1392. (panel_timing.ver_sync_start);
  1393. viafb_load_reg_Num =
  1394. iga2_shadow_crtc_reg.
  1395. ver_sync_start_shadow.reg_num;
  1396. reg =
  1397. iga2_shadow_crtc_reg.
  1398. ver_sync_start_shadow.reg;
  1399. break;
  1400. case V_SYNC_END_SHADOW_INDEX:
  1401. reg_value =
  1402. IGA2_VER_SYNC_END_SHADOW_FORMULA
  1403. (panel_timing.ver_sync_start,
  1404. panel_timing.ver_sync_end);
  1405. viafb_load_reg_Num =
  1406. iga2_shadow_crtc_reg.
  1407. ver_sync_end_shadow.reg_num;
  1408. reg =
  1409. iga2_shadow_crtc_reg.
  1410. ver_sync_end_shadow.reg;
  1411. break;
  1412. }
  1413. viafb_load_reg(reg_value,
  1414. viafb_load_reg_Num, reg, VIACR);
  1415. }
  1416. } else { /* Centering */
  1417. for (i = 12; i < 20; i++) {
  1418. switch (i) {
  1419. case H_TOTAL_SHADOW_INDEX:
  1420. reg_value =
  1421. IGA2_HOR_TOTAL_SHADOW_FORMULA
  1422. (panel_timing.hor_total);
  1423. viafb_load_reg_Num =
  1424. iga2_shadow_crtc_reg.hor_total_shadow.
  1425. reg_num;
  1426. reg = iga2_shadow_crtc_reg.hor_total_shadow.reg;
  1427. break;
  1428. case H_BLANK_END_SHADOW_INDEX:
  1429. reg_value =
  1430. IGA2_HOR_BLANK_END_SHADOW_FORMULA
  1431. (panel_timing.hor_blank_start,
  1432. panel_timing.hor_blank_end);
  1433. viafb_load_reg_Num =
  1434. iga2_shadow_crtc_reg.
  1435. hor_blank_end_shadow.reg_num;
  1436. reg =
  1437. iga2_shadow_crtc_reg.
  1438. hor_blank_end_shadow.reg;
  1439. break;
  1440. case V_TOTAL_SHADOW_INDEX:
  1441. reg_value =
  1442. IGA2_VER_TOTAL_SHADOW_FORMULA
  1443. (panel_timing.ver_total);
  1444. viafb_load_reg_Num =
  1445. iga2_shadow_crtc_reg.ver_total_shadow.
  1446. reg_num;
  1447. reg = iga2_shadow_crtc_reg.ver_total_shadow.reg;
  1448. break;
  1449. case V_ADDR_SHADOW_INDEX:
  1450. reg_value =
  1451. IGA2_VER_ADDR_SHADOW_FORMULA
  1452. (mode_timing.ver_addr);
  1453. viafb_load_reg_Num =
  1454. iga2_shadow_crtc_reg.ver_addr_shadow.
  1455. reg_num;
  1456. reg = iga2_shadow_crtc_reg.ver_addr_shadow.reg;
  1457. break;
  1458. case V_BLANK_SATRT_SHADOW_INDEX:
  1459. reg_value =
  1460. IGA2_VER_BLANK_START_SHADOW_FORMULA
  1461. (mode_timing.ver_blank_start);
  1462. viafb_load_reg_Num =
  1463. iga2_shadow_crtc_reg.
  1464. ver_blank_start_shadow.reg_num;
  1465. reg =
  1466. iga2_shadow_crtc_reg.
  1467. ver_blank_start_shadow.reg;
  1468. break;
  1469. case V_BLANK_END_SHADOW_INDEX:
  1470. reg_value =
  1471. IGA2_VER_BLANK_END_SHADOW_FORMULA
  1472. (panel_timing.ver_blank_start,
  1473. panel_timing.ver_blank_end);
  1474. viafb_load_reg_Num =
  1475. iga2_shadow_crtc_reg.
  1476. ver_blank_end_shadow.reg_num;
  1477. reg =
  1478. iga2_shadow_crtc_reg.
  1479. ver_blank_end_shadow.reg;
  1480. break;
  1481. case V_SYNC_SATRT_SHADOW_INDEX:
  1482. reg_value =
  1483. IGA2_VER_SYNC_START_SHADOW_FORMULA(
  1484. (panel_timing.ver_sync_start -
  1485. panel_timing.ver_blank_start) +
  1486. (panel_timing.ver_addr -
  1487. mode_timing.ver_addr) / 2 +
  1488. mode_timing.ver_addr);
  1489. viafb_load_reg_Num =
  1490. iga2_shadow_crtc_reg.ver_sync_start_shadow.
  1491. reg_num;
  1492. reg =
  1493. iga2_shadow_crtc_reg.ver_sync_start_shadow.
  1494. reg;
  1495. break;
  1496. case V_SYNC_END_SHADOW_INDEX:
  1497. reg_value =
  1498. IGA2_VER_SYNC_END_SHADOW_FORMULA(
  1499. (panel_timing.ver_sync_start -
  1500. panel_timing.ver_blank_start) +
  1501. (panel_timing.ver_addr -
  1502. mode_timing.ver_addr) / 2 +
  1503. mode_timing.ver_addr,
  1504. panel_timing.ver_sync_end);
  1505. viafb_load_reg_Num =
  1506. iga2_shadow_crtc_reg.ver_sync_end_shadow.
  1507. reg_num;
  1508. reg =
  1509. iga2_shadow_crtc_reg.ver_sync_end_shadow.
  1510. reg;
  1511. break;
  1512. }
  1513. viafb_load_reg(reg_value,
  1514. viafb_load_reg_Num, reg, VIACR);
  1515. }
  1516. }
  1517. }
  1518. bool viafb_lcd_get_mobile_state(bool *mobile)
  1519. {
  1520. unsigned char *romptr, *tableptr;
  1521. u8 core_base;
  1522. unsigned char *biosptr;
  1523. /* Rom address */
  1524. u32 romaddr = 0x000C0000;
  1525. u16 start_pattern = 0;
  1526. biosptr = ioremap(romaddr, 0x10000);
  1527. memcpy(&start_pattern, biosptr, 2);
  1528. /* Compare pattern */
  1529. if (start_pattern == 0xAA55) {
  1530. /* Get the start of Table */
  1531. /* 0x1B means BIOS offset position */
  1532. romptr = biosptr + 0x1B;
  1533. tableptr = biosptr + *((u16 *) romptr);
  1534. /* Get the start of biosver structure */
  1535. /* 18 means BIOS version position. */
  1536. romptr = tableptr + 18;
  1537. romptr = biosptr + *((u16 *) romptr);
  1538. /* The offset should be 44, but the
  1539. actual image is less three char. */
  1540. /* pRom += 44; */
  1541. romptr += 41;
  1542. core_base = *romptr++;
  1543. if (core_base & 0x8)
  1544. *mobile = false;
  1545. else
  1546. *mobile = true;
  1547. /* release memory */
  1548. iounmap(biosptr);
  1549. return true;
  1550. } else {
  1551. iounmap(biosptr);
  1552. return false;
  1553. }
  1554. }
  1555. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  1556. int set_vres, int panel_hres, int panel_vres)
  1557. {
  1558. int h_scaling_factor;
  1559. int v_scaling_factor;
  1560. u8 cra2 = 0;
  1561. u8 cr77 = 0;
  1562. u8 cr78 = 0;
  1563. u8 cr79 = 0;
  1564. u8 cr9f = 0;
  1565. /* Check if expansion for horizontal */
  1566. if (set_hres < panel_hres) {
  1567. /* Load Horizontal Scaling Factor */
  1568. /* For VIA_K8M800 or later chipsets. */
  1569. h_scaling_factor =
  1570. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  1571. /* HSCaleFactor[1:0] at CR9F[1:0] */
  1572. cr9f = h_scaling_factor & 0x0003;
  1573. /* HSCaleFactor[9:2] at CR77[7:0] */
  1574. cr77 = (h_scaling_factor & 0x03FC) >> 2;
  1575. /* HSCaleFactor[11:10] at CR79[5:4] */
  1576. cr79 = (h_scaling_factor & 0x0C00) >> 10;
  1577. cr79 <<= 4;
  1578. /* Horizontal scaling enabled */
  1579. cra2 = 0xC0;
  1580. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d\n",
  1581. h_scaling_factor);
  1582. } else {
  1583. /* Horizontal scaling disabled */
  1584. cra2 = 0x00;
  1585. }
  1586. /* Check if expansion for vertical */
  1587. if (set_vres < panel_vres) {
  1588. /* Load Vertical Scaling Factor */
  1589. /* For VIA_K8M800 or later chipsets. */
  1590. v_scaling_factor =
  1591. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  1592. /* Vertical scaling enabled */
  1593. cra2 |= 0x08;
  1594. /* VSCaleFactor[0] at CR79[3] */
  1595. cr79 |= ((v_scaling_factor & 0x0001) << 3);
  1596. /* VSCaleFactor[8:1] at CR78[7:0] */
  1597. cr78 |= (v_scaling_factor & 0x01FE) >> 1;
  1598. /* VSCaleFactor[10:9] at CR79[7:6] */
  1599. cr79 |= ((v_scaling_factor & 0x0600) >> 9) << 6;
  1600. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d\n",
  1601. v_scaling_factor);
  1602. } else {
  1603. /* Vertical scaling disabled */
  1604. cra2 |= 0x00;
  1605. }
  1606. viafb_write_reg_mask(CRA2, VIACR, cra2, BIT3 + BIT6 + BIT7);
  1607. viafb_write_reg_mask(CR77, VIACR, cr77, 0xFF);
  1608. viafb_write_reg_mask(CR78, VIACR, cr78, 0xFF);
  1609. viafb_write_reg_mask(CR79, VIACR, cr79, 0xF8);
  1610. viafb_write_reg_mask(CR9F, VIACR, cr9f, BIT0 + BIT1);
  1611. }