main.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/delay.h>
  18. #include "ath9k.h"
  19. #include "btcoex.h"
  20. static u8 parse_mpdudensity(u8 mpdudensity)
  21. {
  22. /*
  23. * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
  24. * 0 for no restriction
  25. * 1 for 1/4 us
  26. * 2 for 1/2 us
  27. * 3 for 1 us
  28. * 4 for 2 us
  29. * 5 for 4 us
  30. * 6 for 8 us
  31. * 7 for 16 us
  32. */
  33. switch (mpdudensity) {
  34. case 0:
  35. return 0;
  36. case 1:
  37. case 2:
  38. case 3:
  39. /* Our lower layer calculations limit our precision to
  40. 1 microsecond */
  41. return 1;
  42. case 4:
  43. return 2;
  44. case 5:
  45. return 4;
  46. case 6:
  47. return 8;
  48. case 7:
  49. return 16;
  50. default:
  51. return 0;
  52. }
  53. }
  54. static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq)
  55. {
  56. bool pending = false;
  57. spin_lock_bh(&txq->axq_lock);
  58. if (txq->axq_depth || !list_empty(&txq->axq_acq))
  59. pending = true;
  60. spin_unlock_bh(&txq->axq_lock);
  61. return pending;
  62. }
  63. static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
  64. {
  65. unsigned long flags;
  66. bool ret;
  67. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  68. ret = ath9k_hw_setpower(sc->sc_ah, mode);
  69. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  70. return ret;
  71. }
  72. void ath9k_ps_wakeup(struct ath_softc *sc)
  73. {
  74. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  75. unsigned long flags;
  76. enum ath9k_power_mode power_mode;
  77. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  78. if (++sc->ps_usecount != 1)
  79. goto unlock;
  80. power_mode = sc->sc_ah->power_mode;
  81. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  82. /*
  83. * While the hardware is asleep, the cycle counters contain no
  84. * useful data. Better clear them now so that they don't mess up
  85. * survey data results.
  86. */
  87. if (power_mode != ATH9K_PM_AWAKE) {
  88. spin_lock(&common->cc_lock);
  89. ath_hw_cycle_counters_update(common);
  90. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  91. spin_unlock(&common->cc_lock);
  92. }
  93. unlock:
  94. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  95. }
  96. void ath9k_ps_restore(struct ath_softc *sc)
  97. {
  98. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  99. enum ath9k_power_mode mode;
  100. unsigned long flags;
  101. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  102. if (--sc->ps_usecount != 0)
  103. goto unlock;
  104. if (sc->ps_idle && (sc->ps_flags & PS_WAIT_FOR_TX_ACK))
  105. mode = ATH9K_PM_FULL_SLEEP;
  106. else if (sc->ps_enabled &&
  107. !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
  108. PS_WAIT_FOR_CAB |
  109. PS_WAIT_FOR_PSPOLL_DATA |
  110. PS_WAIT_FOR_TX_ACK)))
  111. mode = ATH9K_PM_NETWORK_SLEEP;
  112. else
  113. goto unlock;
  114. spin_lock(&common->cc_lock);
  115. ath_hw_cycle_counters_update(common);
  116. spin_unlock(&common->cc_lock);
  117. ath9k_hw_setpower(sc->sc_ah, mode);
  118. unlock:
  119. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  120. }
  121. void ath_start_ani(struct ath_common *common)
  122. {
  123. struct ath_hw *ah = common->ah;
  124. unsigned long timestamp = jiffies_to_msecs(jiffies);
  125. struct ath_softc *sc = (struct ath_softc *) common->priv;
  126. if (!(sc->sc_flags & SC_OP_ANI_RUN))
  127. return;
  128. if (sc->sc_flags & SC_OP_OFFCHANNEL)
  129. return;
  130. common->ani.longcal_timer = timestamp;
  131. common->ani.shortcal_timer = timestamp;
  132. common->ani.checkani_timer = timestamp;
  133. mod_timer(&common->ani.timer,
  134. jiffies +
  135. msecs_to_jiffies((u32)ah->config.ani_poll_interval));
  136. }
  137. static void ath_update_survey_nf(struct ath_softc *sc, int channel)
  138. {
  139. struct ath_hw *ah = sc->sc_ah;
  140. struct ath9k_channel *chan = &ah->channels[channel];
  141. struct survey_info *survey = &sc->survey[channel];
  142. if (chan->noisefloor) {
  143. survey->filled |= SURVEY_INFO_NOISE_DBM;
  144. survey->noise = ath9k_hw_getchan_noise(ah, chan);
  145. }
  146. }
  147. /*
  148. * Updates the survey statistics and returns the busy time since last
  149. * update in %, if the measurement duration was long enough for the
  150. * result to be useful, -1 otherwise.
  151. */
  152. static int ath_update_survey_stats(struct ath_softc *sc)
  153. {
  154. struct ath_hw *ah = sc->sc_ah;
  155. struct ath_common *common = ath9k_hw_common(ah);
  156. int pos = ah->curchan - &ah->channels[0];
  157. struct survey_info *survey = &sc->survey[pos];
  158. struct ath_cycle_counters *cc = &common->cc_survey;
  159. unsigned int div = common->clockrate * 1000;
  160. int ret = 0;
  161. if (!ah->curchan)
  162. return -1;
  163. if (ah->power_mode == ATH9K_PM_AWAKE)
  164. ath_hw_cycle_counters_update(common);
  165. if (cc->cycles > 0) {
  166. survey->filled |= SURVEY_INFO_CHANNEL_TIME |
  167. SURVEY_INFO_CHANNEL_TIME_BUSY |
  168. SURVEY_INFO_CHANNEL_TIME_RX |
  169. SURVEY_INFO_CHANNEL_TIME_TX;
  170. survey->channel_time += cc->cycles / div;
  171. survey->channel_time_busy += cc->rx_busy / div;
  172. survey->channel_time_rx += cc->rx_frame / div;
  173. survey->channel_time_tx += cc->tx_frame / div;
  174. }
  175. if (cc->cycles < div)
  176. return -1;
  177. if (cc->cycles > 0)
  178. ret = cc->rx_busy * 100 / cc->cycles;
  179. memset(cc, 0, sizeof(*cc));
  180. ath_update_survey_nf(sc, pos);
  181. return ret;
  182. }
  183. static void __ath_cancel_work(struct ath_softc *sc)
  184. {
  185. cancel_work_sync(&sc->paprd_work);
  186. cancel_work_sync(&sc->hw_check_work);
  187. cancel_delayed_work_sync(&sc->tx_complete_work);
  188. cancel_delayed_work_sync(&sc->hw_pll_work);
  189. }
  190. static void ath_cancel_work(struct ath_softc *sc)
  191. {
  192. __ath_cancel_work(sc);
  193. cancel_work_sync(&sc->hw_reset_work);
  194. }
  195. static bool ath_prepare_reset(struct ath_softc *sc, bool retry_tx, bool flush)
  196. {
  197. struct ath_hw *ah = sc->sc_ah;
  198. struct ath_common *common = ath9k_hw_common(ah);
  199. bool ret;
  200. ieee80211_stop_queues(sc->hw);
  201. sc->hw_busy_count = 0;
  202. del_timer_sync(&common->ani.timer);
  203. ath9k_debug_samp_bb_mac(sc);
  204. ath9k_hw_disable_interrupts(ah);
  205. ret = ath_drain_all_txq(sc, retry_tx);
  206. if (!ath_stoprecv(sc))
  207. ret = false;
  208. if (!flush) {
  209. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  210. ath_rx_tasklet(sc, 1, true);
  211. ath_rx_tasklet(sc, 1, false);
  212. } else {
  213. ath_flushrecv(sc);
  214. }
  215. return ret;
  216. }
  217. static bool ath_complete_reset(struct ath_softc *sc, bool start)
  218. {
  219. struct ath_hw *ah = sc->sc_ah;
  220. struct ath_common *common = ath9k_hw_common(ah);
  221. if (ath_startrecv(sc) != 0) {
  222. ath_err(common, "Unable to restart recv logic\n");
  223. return false;
  224. }
  225. ath9k_cmn_update_txpow(ah, sc->curtxpow,
  226. sc->config.txpowlimit, &sc->curtxpow);
  227. ath9k_hw_set_interrupts(ah);
  228. ath9k_hw_enable_interrupts(ah);
  229. if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) && start) {
  230. if (sc->sc_flags & SC_OP_BEACONS)
  231. ath_set_beacon(sc);
  232. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
  233. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/2);
  234. if (!common->disable_ani)
  235. ath_start_ani(common);
  236. }
  237. if (ath9k_hw_ops(ah)->antdiv_comb_conf_get && sc->ant_rx != 3) {
  238. struct ath_hw_antcomb_conf div_ant_conf;
  239. u8 lna_conf;
  240. ath9k_hw_antdiv_comb_conf_get(ah, &div_ant_conf);
  241. if (sc->ant_rx == 1)
  242. lna_conf = ATH_ANT_DIV_COMB_LNA1;
  243. else
  244. lna_conf = ATH_ANT_DIV_COMB_LNA2;
  245. div_ant_conf.main_lna_conf = lna_conf;
  246. div_ant_conf.alt_lna_conf = lna_conf;
  247. ath9k_hw_antdiv_comb_conf_set(ah, &div_ant_conf);
  248. }
  249. ieee80211_wake_queues(sc->hw);
  250. return true;
  251. }
  252. static int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan,
  253. bool retry_tx)
  254. {
  255. struct ath_hw *ah = sc->sc_ah;
  256. struct ath_common *common = ath9k_hw_common(ah);
  257. struct ath9k_hw_cal_data *caldata = NULL;
  258. bool fastcc = true;
  259. bool flush = false;
  260. int r;
  261. __ath_cancel_work(sc);
  262. spin_lock_bh(&sc->sc_pcu_lock);
  263. if (!(sc->sc_flags & SC_OP_OFFCHANNEL)) {
  264. fastcc = false;
  265. caldata = &sc->caldata;
  266. }
  267. if (!hchan) {
  268. fastcc = false;
  269. flush = true;
  270. hchan = ah->curchan;
  271. }
  272. if (fastcc && (ah->chip_fullsleep ||
  273. !ath9k_hw_check_alive(ah)))
  274. fastcc = false;
  275. if (!ath_prepare_reset(sc, retry_tx, flush))
  276. fastcc = false;
  277. ath_dbg(common, ATH_DBG_CONFIG,
  278. "Reset to %u MHz, HT40: %d fastcc: %d\n",
  279. hchan->channel, !!(hchan->channelFlags & (CHANNEL_HT40MINUS |
  280. CHANNEL_HT40PLUS)),
  281. fastcc);
  282. r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
  283. if (r) {
  284. ath_err(common,
  285. "Unable to reset channel, reset status %d\n", r);
  286. goto out;
  287. }
  288. if (!ath_complete_reset(sc, true))
  289. r = -EIO;
  290. out:
  291. spin_unlock_bh(&sc->sc_pcu_lock);
  292. return r;
  293. }
  294. /*
  295. * Set/change channels. If the channel is really being changed, it's done
  296. * by reseting the chip. To accomplish this we must first cleanup any pending
  297. * DMA, then restart stuff.
  298. */
  299. static int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  300. struct ath9k_channel *hchan)
  301. {
  302. int r;
  303. if (sc->sc_flags & SC_OP_INVALID)
  304. return -EIO;
  305. ath9k_ps_wakeup(sc);
  306. r = ath_reset_internal(sc, hchan, false);
  307. ath9k_ps_restore(sc);
  308. return r;
  309. }
  310. static void ath_paprd_activate(struct ath_softc *sc)
  311. {
  312. struct ath_hw *ah = sc->sc_ah;
  313. struct ath9k_hw_cal_data *caldata = ah->caldata;
  314. int chain;
  315. if (!caldata || !caldata->paprd_done)
  316. return;
  317. ath9k_ps_wakeup(sc);
  318. ar9003_paprd_enable(ah, false);
  319. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  320. if (!(ah->txchainmask & BIT(chain)))
  321. continue;
  322. ar9003_paprd_populate_single_table(ah, caldata, chain);
  323. }
  324. ar9003_paprd_enable(ah, true);
  325. ath9k_ps_restore(sc);
  326. }
  327. static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
  328. {
  329. struct ieee80211_hw *hw = sc->hw;
  330. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  331. struct ath_hw *ah = sc->sc_ah;
  332. struct ath_common *common = ath9k_hw_common(ah);
  333. struct ath_tx_control txctl;
  334. int time_left;
  335. memset(&txctl, 0, sizeof(txctl));
  336. txctl.txq = sc->tx.txq_map[WME_AC_BE];
  337. memset(tx_info, 0, sizeof(*tx_info));
  338. tx_info->band = hw->conf.channel->band;
  339. tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
  340. tx_info->control.rates[0].idx = 0;
  341. tx_info->control.rates[0].count = 1;
  342. tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
  343. tx_info->control.rates[1].idx = -1;
  344. init_completion(&sc->paprd_complete);
  345. txctl.paprd = BIT(chain);
  346. if (ath_tx_start(hw, skb, &txctl) != 0) {
  347. ath_dbg(common, ATH_DBG_CALIBRATE, "PAPRD TX failed\n");
  348. dev_kfree_skb_any(skb);
  349. return false;
  350. }
  351. time_left = wait_for_completion_timeout(&sc->paprd_complete,
  352. msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
  353. if (!time_left)
  354. ath_dbg(common, ATH_DBG_CALIBRATE,
  355. "Timeout waiting for paprd training on TX chain %d\n",
  356. chain);
  357. return !!time_left;
  358. }
  359. void ath_paprd_calibrate(struct work_struct *work)
  360. {
  361. struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
  362. struct ieee80211_hw *hw = sc->hw;
  363. struct ath_hw *ah = sc->sc_ah;
  364. struct ieee80211_hdr *hdr;
  365. struct sk_buff *skb = NULL;
  366. struct ath9k_hw_cal_data *caldata = ah->caldata;
  367. struct ath_common *common = ath9k_hw_common(ah);
  368. int ftype;
  369. int chain_ok = 0;
  370. int chain;
  371. int len = 1800;
  372. if (!caldata)
  373. return;
  374. ath9k_ps_wakeup(sc);
  375. if (ar9003_paprd_init_table(ah) < 0)
  376. goto fail_paprd;
  377. skb = alloc_skb(len, GFP_KERNEL);
  378. if (!skb)
  379. goto fail_paprd;
  380. skb_put(skb, len);
  381. memset(skb->data, 0, len);
  382. hdr = (struct ieee80211_hdr *)skb->data;
  383. ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
  384. hdr->frame_control = cpu_to_le16(ftype);
  385. hdr->duration_id = cpu_to_le16(10);
  386. memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
  387. memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
  388. memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
  389. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  390. if (!(ah->txchainmask & BIT(chain)))
  391. continue;
  392. chain_ok = 0;
  393. ath_dbg(common, ATH_DBG_CALIBRATE,
  394. "Sending PAPRD frame for thermal measurement "
  395. "on chain %d\n", chain);
  396. if (!ath_paprd_send_frame(sc, skb, chain))
  397. goto fail_paprd;
  398. ar9003_paprd_setup_gain_table(ah, chain);
  399. ath_dbg(common, ATH_DBG_CALIBRATE,
  400. "Sending PAPRD training frame on chain %d\n", chain);
  401. if (!ath_paprd_send_frame(sc, skb, chain))
  402. goto fail_paprd;
  403. if (!ar9003_paprd_is_done(ah)) {
  404. ath_dbg(common, ATH_DBG_CALIBRATE,
  405. "PAPRD not yet done on chain %d\n", chain);
  406. break;
  407. }
  408. if (ar9003_paprd_create_curve(ah, caldata, chain)) {
  409. ath_dbg(common, ATH_DBG_CALIBRATE,
  410. "PAPRD create curve failed on chain %d\n",
  411. chain);
  412. break;
  413. }
  414. chain_ok = 1;
  415. }
  416. kfree_skb(skb);
  417. if (chain_ok) {
  418. caldata->paprd_done = true;
  419. ath_paprd_activate(sc);
  420. }
  421. fail_paprd:
  422. ath9k_ps_restore(sc);
  423. }
  424. /*
  425. * This routine performs the periodic noise floor calibration function
  426. * that is used to adjust and optimize the chip performance. This
  427. * takes environmental changes (location, temperature) into account.
  428. * When the task is complete, it reschedules itself depending on the
  429. * appropriate interval that was calculated.
  430. */
  431. void ath_ani_calibrate(unsigned long data)
  432. {
  433. struct ath_softc *sc = (struct ath_softc *)data;
  434. struct ath_hw *ah = sc->sc_ah;
  435. struct ath_common *common = ath9k_hw_common(ah);
  436. bool longcal = false;
  437. bool shortcal = false;
  438. bool aniflag = false;
  439. unsigned int timestamp = jiffies_to_msecs(jiffies);
  440. u32 cal_interval, short_cal_interval, long_cal_interval;
  441. unsigned long flags;
  442. if (ah->caldata && ah->caldata->nfcal_interference)
  443. long_cal_interval = ATH_LONG_CALINTERVAL_INT;
  444. else
  445. long_cal_interval = ATH_LONG_CALINTERVAL;
  446. short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
  447. ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
  448. /* Only calibrate if awake */
  449. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
  450. goto set_timer;
  451. ath9k_ps_wakeup(sc);
  452. /* Long calibration runs independently of short calibration. */
  453. if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
  454. longcal = true;
  455. ath_dbg(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
  456. common->ani.longcal_timer = timestamp;
  457. }
  458. /* Short calibration applies only while caldone is false */
  459. if (!common->ani.caldone) {
  460. if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
  461. shortcal = true;
  462. ath_dbg(common, ATH_DBG_ANI,
  463. "shortcal @%lu\n", jiffies);
  464. common->ani.shortcal_timer = timestamp;
  465. common->ani.resetcal_timer = timestamp;
  466. }
  467. } else {
  468. if ((timestamp - common->ani.resetcal_timer) >=
  469. ATH_RESTART_CALINTERVAL) {
  470. common->ani.caldone = ath9k_hw_reset_calvalid(ah);
  471. if (common->ani.caldone)
  472. common->ani.resetcal_timer = timestamp;
  473. }
  474. }
  475. /* Verify whether we must check ANI */
  476. if ((timestamp - common->ani.checkani_timer) >=
  477. ah->config.ani_poll_interval) {
  478. aniflag = true;
  479. common->ani.checkani_timer = timestamp;
  480. }
  481. /* Call ANI routine if necessary */
  482. if (aniflag) {
  483. spin_lock_irqsave(&common->cc_lock, flags);
  484. ath9k_hw_ani_monitor(ah, ah->curchan);
  485. ath_update_survey_stats(sc);
  486. spin_unlock_irqrestore(&common->cc_lock, flags);
  487. }
  488. /* Perform calibration if necessary */
  489. if (longcal || shortcal) {
  490. common->ani.caldone =
  491. ath9k_hw_calibrate(ah, ah->curchan,
  492. ah->rxchainmask, longcal);
  493. }
  494. ath9k_ps_restore(sc);
  495. set_timer:
  496. /*
  497. * Set timer interval based on previous results.
  498. * The interval must be the shortest necessary to satisfy ANI,
  499. * short calibration and long calibration.
  500. */
  501. ath9k_debug_samp_bb_mac(sc);
  502. cal_interval = ATH_LONG_CALINTERVAL;
  503. if (sc->sc_ah->config.enable_ani)
  504. cal_interval = min(cal_interval,
  505. (u32)ah->config.ani_poll_interval);
  506. if (!common->ani.caldone)
  507. cal_interval = min(cal_interval, (u32)short_cal_interval);
  508. mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
  509. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
  510. if (!ah->caldata->paprd_done)
  511. ieee80211_queue_work(sc->hw, &sc->paprd_work);
  512. else if (!ah->paprd_table_write_done)
  513. ath_paprd_activate(sc);
  514. }
  515. }
  516. static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta,
  517. struct ieee80211_vif *vif)
  518. {
  519. struct ath_node *an;
  520. an = (struct ath_node *)sta->drv_priv;
  521. #ifdef CONFIG_ATH9K_DEBUGFS
  522. spin_lock(&sc->nodes_lock);
  523. list_add(&an->list, &sc->nodes);
  524. spin_unlock(&sc->nodes_lock);
  525. an->sta = sta;
  526. an->vif = vif;
  527. #endif
  528. if (sc->sc_flags & SC_OP_TXAGGR) {
  529. ath_tx_node_init(sc, an);
  530. an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
  531. sta->ht_cap.ampdu_factor);
  532. an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
  533. }
  534. }
  535. static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
  536. {
  537. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  538. #ifdef CONFIG_ATH9K_DEBUGFS
  539. spin_lock(&sc->nodes_lock);
  540. list_del(&an->list);
  541. spin_unlock(&sc->nodes_lock);
  542. an->sta = NULL;
  543. #endif
  544. if (sc->sc_flags & SC_OP_TXAGGR)
  545. ath_tx_node_cleanup(sc, an);
  546. }
  547. void ath9k_tasklet(unsigned long data)
  548. {
  549. struct ath_softc *sc = (struct ath_softc *)data;
  550. struct ath_hw *ah = sc->sc_ah;
  551. struct ath_common *common = ath9k_hw_common(ah);
  552. u32 status = sc->intrstatus;
  553. u32 rxmask;
  554. ath9k_ps_wakeup(sc);
  555. spin_lock(&sc->sc_pcu_lock);
  556. if ((status & ATH9K_INT_FATAL) ||
  557. (status & ATH9K_INT_BB_WATCHDOG)) {
  558. #ifdef CONFIG_ATH9K_DEBUGFS
  559. enum ath_reset_type type;
  560. if (status & ATH9K_INT_FATAL)
  561. type = RESET_TYPE_FATAL_INT;
  562. else
  563. type = RESET_TYPE_BB_WATCHDOG;
  564. RESET_STAT_INC(sc, type);
  565. #endif
  566. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  567. goto out;
  568. }
  569. /*
  570. * Only run the baseband hang check if beacons stop working in AP or
  571. * IBSS mode, because it has a high false positive rate. For station
  572. * mode it should not be necessary, since the upper layers will detect
  573. * this through a beacon miss automatically and the following channel
  574. * change will trigger a hardware reset anyway
  575. */
  576. if (ath9k_hw_numtxpending(ah, sc->beacon.beaconq) != 0 &&
  577. !ath9k_hw_check_alive(ah))
  578. ieee80211_queue_work(sc->hw, &sc->hw_check_work);
  579. if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
  580. /*
  581. * TSF sync does not look correct; remain awake to sync with
  582. * the next Beacon.
  583. */
  584. ath_dbg(common, ATH_DBG_PS,
  585. "TSFOOR - Sync with next Beacon\n");
  586. sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
  587. }
  588. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  589. rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
  590. ATH9K_INT_RXORN);
  591. else
  592. rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
  593. if (status & rxmask) {
  594. /* Check for high priority Rx first */
  595. if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  596. (status & ATH9K_INT_RXHP))
  597. ath_rx_tasklet(sc, 0, true);
  598. ath_rx_tasklet(sc, 0, false);
  599. }
  600. if (status & ATH9K_INT_TX) {
  601. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  602. ath_tx_edma_tasklet(sc);
  603. else
  604. ath_tx_tasklet(sc);
  605. }
  606. if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  607. if (status & ATH9K_INT_GENTIMER)
  608. ath_gen_timer_isr(sc->sc_ah);
  609. if (status & ATH9K_INT_MCI)
  610. ath_mci_intr(sc);
  611. out:
  612. /* re-enable hardware interrupt */
  613. ath9k_hw_enable_interrupts(ah);
  614. spin_unlock(&sc->sc_pcu_lock);
  615. ath9k_ps_restore(sc);
  616. }
  617. irqreturn_t ath_isr(int irq, void *dev)
  618. {
  619. #define SCHED_INTR ( \
  620. ATH9K_INT_FATAL | \
  621. ATH9K_INT_BB_WATCHDOG | \
  622. ATH9K_INT_RXORN | \
  623. ATH9K_INT_RXEOL | \
  624. ATH9K_INT_RX | \
  625. ATH9K_INT_RXLP | \
  626. ATH9K_INT_RXHP | \
  627. ATH9K_INT_TX | \
  628. ATH9K_INT_BMISS | \
  629. ATH9K_INT_CST | \
  630. ATH9K_INT_TSFOOR | \
  631. ATH9K_INT_GENTIMER | \
  632. ATH9K_INT_MCI)
  633. struct ath_softc *sc = dev;
  634. struct ath_hw *ah = sc->sc_ah;
  635. struct ath_common *common = ath9k_hw_common(ah);
  636. enum ath9k_int status;
  637. bool sched = false;
  638. /*
  639. * The hardware is not ready/present, don't
  640. * touch anything. Note this can happen early
  641. * on if the IRQ is shared.
  642. */
  643. if (sc->sc_flags & SC_OP_INVALID)
  644. return IRQ_NONE;
  645. /* shared irq, not for us */
  646. if (!ath9k_hw_intrpend(ah))
  647. return IRQ_NONE;
  648. /*
  649. * Figure out the reason(s) for the interrupt. Note
  650. * that the hal returns a pseudo-ISR that may include
  651. * bits we haven't explicitly enabled so we mask the
  652. * value to insure we only process bits we requested.
  653. */
  654. ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
  655. status &= ah->imask; /* discard unasked-for bits */
  656. /*
  657. * If there are no status bits set, then this interrupt was not
  658. * for me (should have been caught above).
  659. */
  660. if (!status)
  661. return IRQ_NONE;
  662. /* Cache the status */
  663. sc->intrstatus = status;
  664. if (status & SCHED_INTR)
  665. sched = true;
  666. /*
  667. * If a FATAL or RXORN interrupt is received, we have to reset the
  668. * chip immediately.
  669. */
  670. if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
  671. !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
  672. goto chip_reset;
  673. if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  674. (status & ATH9K_INT_BB_WATCHDOG)) {
  675. spin_lock(&common->cc_lock);
  676. ath_hw_cycle_counters_update(common);
  677. ar9003_hw_bb_watchdog_dbg_info(ah);
  678. spin_unlock(&common->cc_lock);
  679. goto chip_reset;
  680. }
  681. if (status & ATH9K_INT_SWBA)
  682. tasklet_schedule(&sc->bcon_tasklet);
  683. if (status & ATH9K_INT_TXURN)
  684. ath9k_hw_updatetxtriglevel(ah, true);
  685. if (status & ATH9K_INT_RXEOL) {
  686. ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
  687. ath9k_hw_set_interrupts(ah);
  688. }
  689. if (status & ATH9K_INT_MIB) {
  690. /*
  691. * Disable interrupts until we service the MIB
  692. * interrupt; otherwise it will continue to
  693. * fire.
  694. */
  695. ath9k_hw_disable_interrupts(ah);
  696. /*
  697. * Let the hal handle the event. We assume
  698. * it will clear whatever condition caused
  699. * the interrupt.
  700. */
  701. spin_lock(&common->cc_lock);
  702. ath9k_hw_proc_mib_event(ah);
  703. spin_unlock(&common->cc_lock);
  704. ath9k_hw_enable_interrupts(ah);
  705. }
  706. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  707. if (status & ATH9K_INT_TIM_TIMER) {
  708. if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
  709. goto chip_reset;
  710. /* Clear RxAbort bit so that we can
  711. * receive frames */
  712. ath9k_setpower(sc, ATH9K_PM_AWAKE);
  713. ath9k_hw_setrxabort(sc->sc_ah, 0);
  714. sc->ps_flags |= PS_WAIT_FOR_BEACON;
  715. }
  716. chip_reset:
  717. ath_debug_stat_interrupt(sc, status);
  718. if (sched) {
  719. /* turn off every interrupt */
  720. ath9k_hw_disable_interrupts(ah);
  721. tasklet_schedule(&sc->intr_tq);
  722. }
  723. return IRQ_HANDLED;
  724. #undef SCHED_INTR
  725. }
  726. static int ath_reset(struct ath_softc *sc, bool retry_tx)
  727. {
  728. int r;
  729. ath9k_ps_wakeup(sc);
  730. r = ath_reset_internal(sc, NULL, retry_tx);
  731. if (retry_tx) {
  732. int i;
  733. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  734. if (ATH_TXQ_SETUP(sc, i)) {
  735. spin_lock_bh(&sc->tx.txq[i].axq_lock);
  736. ath_txq_schedule(sc, &sc->tx.txq[i]);
  737. spin_unlock_bh(&sc->tx.txq[i].axq_lock);
  738. }
  739. }
  740. }
  741. ath9k_ps_restore(sc);
  742. return r;
  743. }
  744. void ath_reset_work(struct work_struct *work)
  745. {
  746. struct ath_softc *sc = container_of(work, struct ath_softc, hw_reset_work);
  747. ath_reset(sc, true);
  748. }
  749. void ath_hw_check(struct work_struct *work)
  750. {
  751. struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
  752. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  753. unsigned long flags;
  754. int busy;
  755. ath9k_ps_wakeup(sc);
  756. if (ath9k_hw_check_alive(sc->sc_ah))
  757. goto out;
  758. spin_lock_irqsave(&common->cc_lock, flags);
  759. busy = ath_update_survey_stats(sc);
  760. spin_unlock_irqrestore(&common->cc_lock, flags);
  761. ath_dbg(common, ATH_DBG_RESET, "Possible baseband hang, "
  762. "busy=%d (try %d)\n", busy, sc->hw_busy_count + 1);
  763. if (busy >= 99) {
  764. if (++sc->hw_busy_count >= 3) {
  765. RESET_STAT_INC(sc, RESET_TYPE_BB_HANG);
  766. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  767. }
  768. } else if (busy >= 0)
  769. sc->hw_busy_count = 0;
  770. out:
  771. ath9k_ps_restore(sc);
  772. }
  773. static void ath_hw_pll_rx_hang_check(struct ath_softc *sc, u32 pll_sqsum)
  774. {
  775. static int count;
  776. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  777. if (pll_sqsum >= 0x40000) {
  778. count++;
  779. if (count == 3) {
  780. /* Rx is hung for more than 500ms. Reset it */
  781. ath_dbg(common, ATH_DBG_RESET,
  782. "Possible RX hang, resetting");
  783. RESET_STAT_INC(sc, RESET_TYPE_PLL_HANG);
  784. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  785. count = 0;
  786. }
  787. } else
  788. count = 0;
  789. }
  790. void ath_hw_pll_work(struct work_struct *work)
  791. {
  792. struct ath_softc *sc = container_of(work, struct ath_softc,
  793. hw_pll_work.work);
  794. u32 pll_sqsum;
  795. if (AR_SREV_9485(sc->sc_ah)) {
  796. ath9k_ps_wakeup(sc);
  797. pll_sqsum = ar9003_get_pll_sqsum_dvc(sc->sc_ah);
  798. ath9k_ps_restore(sc);
  799. ath_hw_pll_rx_hang_check(sc, pll_sqsum);
  800. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/5);
  801. }
  802. }
  803. /**********************/
  804. /* mac80211 callbacks */
  805. /**********************/
  806. static int ath9k_start(struct ieee80211_hw *hw)
  807. {
  808. struct ath_softc *sc = hw->priv;
  809. struct ath_hw *ah = sc->sc_ah;
  810. struct ath_common *common = ath9k_hw_common(ah);
  811. struct ieee80211_channel *curchan = hw->conf.channel;
  812. struct ath9k_channel *init_channel;
  813. int r;
  814. ath_dbg(common, ATH_DBG_CONFIG,
  815. "Starting driver with initial channel: %d MHz\n",
  816. curchan->center_freq);
  817. ath9k_ps_wakeup(sc);
  818. mutex_lock(&sc->mutex);
  819. /* setup initial channel */
  820. sc->chan_idx = curchan->hw_value;
  821. init_channel = ath9k_cmn_get_curchannel(hw, ah);
  822. /* Reset SERDES registers */
  823. ath9k_hw_configpcipowersave(ah, false);
  824. /*
  825. * The basic interface to setting the hardware in a good
  826. * state is ``reset''. On return the hardware is known to
  827. * be powered up and with interrupts disabled. This must
  828. * be followed by initialization of the appropriate bits
  829. * and then setup of the interrupt mask.
  830. */
  831. spin_lock_bh(&sc->sc_pcu_lock);
  832. atomic_set(&ah->intr_ref_cnt, -1);
  833. r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
  834. if (r) {
  835. ath_err(common,
  836. "Unable to reset hardware; reset status %d (freq %u MHz)\n",
  837. r, curchan->center_freq);
  838. spin_unlock_bh(&sc->sc_pcu_lock);
  839. goto mutex_unlock;
  840. }
  841. /* Setup our intr mask. */
  842. ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
  843. ATH9K_INT_RXORN | ATH9K_INT_FATAL |
  844. ATH9K_INT_GLOBAL;
  845. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  846. ah->imask |= ATH9K_INT_RXHP |
  847. ATH9K_INT_RXLP |
  848. ATH9K_INT_BB_WATCHDOG;
  849. else
  850. ah->imask |= ATH9K_INT_RX;
  851. ah->imask |= ATH9K_INT_GTT;
  852. if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  853. ah->imask |= ATH9K_INT_CST;
  854. if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
  855. ah->imask |= ATH9K_INT_MCI;
  856. sc->sc_flags &= ~SC_OP_INVALID;
  857. sc->sc_ah->is_monitoring = false;
  858. /* Disable BMISS interrupt when we're not associated */
  859. ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
  860. if (!ath_complete_reset(sc, false)) {
  861. r = -EIO;
  862. spin_unlock_bh(&sc->sc_pcu_lock);
  863. goto mutex_unlock;
  864. }
  865. if (ah->led_pin >= 0) {
  866. ath9k_hw_cfg_output(ah, ah->led_pin,
  867. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  868. ath9k_hw_set_gpio(ah, ah->led_pin, 0);
  869. }
  870. /*
  871. * Reset key cache to sane defaults (all entries cleared) instead of
  872. * semi-random values after suspend/resume.
  873. */
  874. ath9k_cmn_init_crypto(sc->sc_ah);
  875. spin_unlock_bh(&sc->sc_pcu_lock);
  876. if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
  877. !ah->btcoex_hw.enabled) {
  878. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_MCI))
  879. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  880. AR_STOMP_LOW_WLAN_WGHT);
  881. ath9k_hw_btcoex_enable(ah);
  882. if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  883. ath9k_btcoex_timer_resume(sc);
  884. }
  885. if (ah->caps.pcie_lcr_extsync_en && common->bus_ops->extn_synch_en)
  886. common->bus_ops->extn_synch_en(common);
  887. mutex_unlock:
  888. mutex_unlock(&sc->mutex);
  889. ath9k_ps_restore(sc);
  890. return r;
  891. }
  892. static void ath9k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  893. {
  894. struct ath_softc *sc = hw->priv;
  895. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  896. struct ath_tx_control txctl;
  897. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  898. if (sc->ps_enabled) {
  899. /*
  900. * mac80211 does not set PM field for normal data frames, so we
  901. * need to update that based on the current PS mode.
  902. */
  903. if (ieee80211_is_data(hdr->frame_control) &&
  904. !ieee80211_is_nullfunc(hdr->frame_control) &&
  905. !ieee80211_has_pm(hdr->frame_control)) {
  906. ath_dbg(common, ATH_DBG_PS,
  907. "Add PM=1 for a TX frame while in PS mode\n");
  908. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  909. }
  910. }
  911. /*
  912. * Cannot tx while the hardware is in full sleep, it first needs a full
  913. * chip reset to recover from that
  914. */
  915. if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_FULL_SLEEP))
  916. goto exit;
  917. if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
  918. /*
  919. * We are using PS-Poll and mac80211 can request TX while in
  920. * power save mode. Need to wake up hardware for the TX to be
  921. * completed and if needed, also for RX of buffered frames.
  922. */
  923. ath9k_ps_wakeup(sc);
  924. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  925. ath9k_hw_setrxabort(sc->sc_ah, 0);
  926. if (ieee80211_is_pspoll(hdr->frame_control)) {
  927. ath_dbg(common, ATH_DBG_PS,
  928. "Sending PS-Poll to pick a buffered frame\n");
  929. sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
  930. } else {
  931. ath_dbg(common, ATH_DBG_PS,
  932. "Wake up to complete TX\n");
  933. sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
  934. }
  935. /*
  936. * The actual restore operation will happen only after
  937. * the sc_flags bit is cleared. We are just dropping
  938. * the ps_usecount here.
  939. */
  940. ath9k_ps_restore(sc);
  941. }
  942. memset(&txctl, 0, sizeof(struct ath_tx_control));
  943. txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
  944. ath_dbg(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
  945. if (ath_tx_start(hw, skb, &txctl) != 0) {
  946. ath_dbg(common, ATH_DBG_XMIT, "TX failed\n");
  947. goto exit;
  948. }
  949. return;
  950. exit:
  951. dev_kfree_skb_any(skb);
  952. }
  953. static void ath9k_stop(struct ieee80211_hw *hw)
  954. {
  955. struct ath_softc *sc = hw->priv;
  956. struct ath_hw *ah = sc->sc_ah;
  957. struct ath_common *common = ath9k_hw_common(ah);
  958. bool prev_idle;
  959. mutex_lock(&sc->mutex);
  960. ath_cancel_work(sc);
  961. if (sc->sc_flags & SC_OP_INVALID) {
  962. ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
  963. mutex_unlock(&sc->mutex);
  964. return;
  965. }
  966. /* Ensure HW is awake when we try to shut it down. */
  967. ath9k_ps_wakeup(sc);
  968. if (ah->btcoex_hw.enabled) {
  969. ath9k_hw_btcoex_disable(ah);
  970. if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  971. ath9k_btcoex_timer_pause(sc);
  972. ath_mci_flush_profile(&sc->btcoex.mci);
  973. }
  974. spin_lock_bh(&sc->sc_pcu_lock);
  975. /* prevent tasklets to enable interrupts once we disable them */
  976. ah->imask &= ~ATH9K_INT_GLOBAL;
  977. /* make sure h/w will not generate any interrupt
  978. * before setting the invalid flag. */
  979. ath9k_hw_disable_interrupts(ah);
  980. spin_unlock_bh(&sc->sc_pcu_lock);
  981. /* we can now sync irq and kill any running tasklets, since we already
  982. * disabled interrupts and not holding a spin lock */
  983. synchronize_irq(sc->irq);
  984. tasklet_kill(&sc->intr_tq);
  985. tasklet_kill(&sc->bcon_tasklet);
  986. prev_idle = sc->ps_idle;
  987. sc->ps_idle = true;
  988. spin_lock_bh(&sc->sc_pcu_lock);
  989. if (ah->led_pin >= 0) {
  990. ath9k_hw_set_gpio(ah, ah->led_pin, 1);
  991. ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
  992. }
  993. ath_prepare_reset(sc, false, true);
  994. if (sc->rx.frag) {
  995. dev_kfree_skb_any(sc->rx.frag);
  996. sc->rx.frag = NULL;
  997. }
  998. if (!ah->curchan)
  999. ah->curchan = ath9k_cmn_get_curchannel(hw, ah);
  1000. ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
  1001. ath9k_hw_phy_disable(ah);
  1002. ath9k_hw_configpcipowersave(ah, true);
  1003. spin_unlock_bh(&sc->sc_pcu_lock);
  1004. ath9k_ps_restore(sc);
  1005. sc->sc_flags |= SC_OP_INVALID;
  1006. sc->ps_idle = prev_idle;
  1007. mutex_unlock(&sc->mutex);
  1008. ath_dbg(common, ATH_DBG_CONFIG, "Driver halt\n");
  1009. }
  1010. bool ath9k_uses_beacons(int type)
  1011. {
  1012. switch (type) {
  1013. case NL80211_IFTYPE_AP:
  1014. case NL80211_IFTYPE_ADHOC:
  1015. case NL80211_IFTYPE_MESH_POINT:
  1016. return true;
  1017. default:
  1018. return false;
  1019. }
  1020. }
  1021. static void ath9k_reclaim_beacon(struct ath_softc *sc,
  1022. struct ieee80211_vif *vif)
  1023. {
  1024. struct ath_vif *avp = (void *)vif->drv_priv;
  1025. ath9k_set_beaconing_status(sc, false);
  1026. ath_beacon_return(sc, avp);
  1027. ath9k_set_beaconing_status(sc, true);
  1028. sc->sc_flags &= ~SC_OP_BEACONS;
  1029. }
  1030. static void ath9k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  1031. {
  1032. struct ath9k_vif_iter_data *iter_data = data;
  1033. int i;
  1034. if (iter_data->hw_macaddr)
  1035. for (i = 0; i < ETH_ALEN; i++)
  1036. iter_data->mask[i] &=
  1037. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  1038. switch (vif->type) {
  1039. case NL80211_IFTYPE_AP:
  1040. iter_data->naps++;
  1041. break;
  1042. case NL80211_IFTYPE_STATION:
  1043. iter_data->nstations++;
  1044. break;
  1045. case NL80211_IFTYPE_ADHOC:
  1046. iter_data->nadhocs++;
  1047. break;
  1048. case NL80211_IFTYPE_MESH_POINT:
  1049. iter_data->nmeshes++;
  1050. break;
  1051. case NL80211_IFTYPE_WDS:
  1052. iter_data->nwds++;
  1053. break;
  1054. default:
  1055. iter_data->nothers++;
  1056. break;
  1057. }
  1058. }
  1059. /* Called with sc->mutex held. */
  1060. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  1061. struct ieee80211_vif *vif,
  1062. struct ath9k_vif_iter_data *iter_data)
  1063. {
  1064. struct ath_softc *sc = hw->priv;
  1065. struct ath_hw *ah = sc->sc_ah;
  1066. struct ath_common *common = ath9k_hw_common(ah);
  1067. /*
  1068. * Use the hardware MAC address as reference, the hardware uses it
  1069. * together with the BSSID mask when matching addresses.
  1070. */
  1071. memset(iter_data, 0, sizeof(*iter_data));
  1072. iter_data->hw_macaddr = common->macaddr;
  1073. memset(&iter_data->mask, 0xff, ETH_ALEN);
  1074. if (vif)
  1075. ath9k_vif_iter(iter_data, vif->addr, vif);
  1076. /* Get list of all active MAC addresses */
  1077. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath9k_vif_iter,
  1078. iter_data);
  1079. }
  1080. /* Called with sc->mutex held. */
  1081. static void ath9k_calculate_summary_state(struct ieee80211_hw *hw,
  1082. struct ieee80211_vif *vif)
  1083. {
  1084. struct ath_softc *sc = hw->priv;
  1085. struct ath_hw *ah = sc->sc_ah;
  1086. struct ath_common *common = ath9k_hw_common(ah);
  1087. struct ath9k_vif_iter_data iter_data;
  1088. ath9k_calculate_iter_data(hw, vif, &iter_data);
  1089. /* Set BSSID mask. */
  1090. memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
  1091. ath_hw_setbssidmask(common);
  1092. /* Set op-mode & TSF */
  1093. if (iter_data.naps > 0) {
  1094. ath9k_hw_set_tsfadjust(ah, 1);
  1095. sc->sc_flags |= SC_OP_TSF_RESET;
  1096. ah->opmode = NL80211_IFTYPE_AP;
  1097. } else {
  1098. ath9k_hw_set_tsfadjust(ah, 0);
  1099. sc->sc_flags &= ~SC_OP_TSF_RESET;
  1100. if (iter_data.nmeshes)
  1101. ah->opmode = NL80211_IFTYPE_MESH_POINT;
  1102. else if (iter_data.nwds)
  1103. ah->opmode = NL80211_IFTYPE_AP;
  1104. else if (iter_data.nadhocs)
  1105. ah->opmode = NL80211_IFTYPE_ADHOC;
  1106. else
  1107. ah->opmode = NL80211_IFTYPE_STATION;
  1108. }
  1109. /*
  1110. * Enable MIB interrupts when there are hardware phy counters.
  1111. */
  1112. if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0) {
  1113. if (ah->config.enable_ani)
  1114. ah->imask |= ATH9K_INT_MIB;
  1115. ah->imask |= ATH9K_INT_TSFOOR;
  1116. } else {
  1117. ah->imask &= ~ATH9K_INT_MIB;
  1118. ah->imask &= ~ATH9K_INT_TSFOOR;
  1119. }
  1120. ath9k_hw_set_interrupts(ah);
  1121. /* Set up ANI */
  1122. if (iter_data.naps > 0) {
  1123. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1124. if (!common->disable_ani) {
  1125. sc->sc_flags |= SC_OP_ANI_RUN;
  1126. ath_start_ani(common);
  1127. }
  1128. } else {
  1129. sc->sc_flags &= ~SC_OP_ANI_RUN;
  1130. del_timer_sync(&common->ani.timer);
  1131. }
  1132. }
  1133. /* Called with sc->mutex held, vif counts set up properly. */
  1134. static void ath9k_do_vif_add_setup(struct ieee80211_hw *hw,
  1135. struct ieee80211_vif *vif)
  1136. {
  1137. struct ath_softc *sc = hw->priv;
  1138. ath9k_calculate_summary_state(hw, vif);
  1139. if (ath9k_uses_beacons(vif->type)) {
  1140. int error;
  1141. /* This may fail because upper levels do not have beacons
  1142. * properly configured yet. That's OK, we assume it
  1143. * will be properly configured and then we will be notified
  1144. * in the info_changed method and set up beacons properly
  1145. * there.
  1146. */
  1147. ath9k_set_beaconing_status(sc, false);
  1148. error = ath_beacon_alloc(sc, vif);
  1149. if (!error)
  1150. ath_beacon_config(sc, vif);
  1151. ath9k_set_beaconing_status(sc, true);
  1152. }
  1153. }
  1154. static int ath9k_add_interface(struct ieee80211_hw *hw,
  1155. struct ieee80211_vif *vif)
  1156. {
  1157. struct ath_softc *sc = hw->priv;
  1158. struct ath_hw *ah = sc->sc_ah;
  1159. struct ath_common *common = ath9k_hw_common(ah);
  1160. int ret = 0;
  1161. ath9k_ps_wakeup(sc);
  1162. mutex_lock(&sc->mutex);
  1163. switch (vif->type) {
  1164. case NL80211_IFTYPE_STATION:
  1165. case NL80211_IFTYPE_WDS:
  1166. case NL80211_IFTYPE_ADHOC:
  1167. case NL80211_IFTYPE_AP:
  1168. case NL80211_IFTYPE_MESH_POINT:
  1169. break;
  1170. default:
  1171. ath_err(common, "Interface type %d not yet supported\n",
  1172. vif->type);
  1173. ret = -EOPNOTSUPP;
  1174. goto out;
  1175. }
  1176. if (ath9k_uses_beacons(vif->type)) {
  1177. if (sc->nbcnvifs >= ATH_BCBUF) {
  1178. ath_err(common, "Not enough beacon buffers when adding"
  1179. " new interface of type: %i\n",
  1180. vif->type);
  1181. ret = -ENOBUFS;
  1182. goto out;
  1183. }
  1184. }
  1185. if ((ah->opmode == NL80211_IFTYPE_ADHOC) ||
  1186. ((vif->type == NL80211_IFTYPE_ADHOC) &&
  1187. sc->nvifs > 0)) {
  1188. ath_err(common, "Cannot create ADHOC interface when other"
  1189. " interfaces already exist.\n");
  1190. ret = -EINVAL;
  1191. goto out;
  1192. }
  1193. ath_dbg(common, ATH_DBG_CONFIG,
  1194. "Attach a VIF of type: %d\n", vif->type);
  1195. sc->nvifs++;
  1196. ath9k_do_vif_add_setup(hw, vif);
  1197. out:
  1198. mutex_unlock(&sc->mutex);
  1199. ath9k_ps_restore(sc);
  1200. return ret;
  1201. }
  1202. static int ath9k_change_interface(struct ieee80211_hw *hw,
  1203. struct ieee80211_vif *vif,
  1204. enum nl80211_iftype new_type,
  1205. bool p2p)
  1206. {
  1207. struct ath_softc *sc = hw->priv;
  1208. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1209. int ret = 0;
  1210. ath_dbg(common, ATH_DBG_CONFIG, "Change Interface\n");
  1211. mutex_lock(&sc->mutex);
  1212. ath9k_ps_wakeup(sc);
  1213. /* See if new interface type is valid. */
  1214. if ((new_type == NL80211_IFTYPE_ADHOC) &&
  1215. (sc->nvifs > 1)) {
  1216. ath_err(common, "When using ADHOC, it must be the only"
  1217. " interface.\n");
  1218. ret = -EINVAL;
  1219. goto out;
  1220. }
  1221. if (ath9k_uses_beacons(new_type) &&
  1222. !ath9k_uses_beacons(vif->type)) {
  1223. if (sc->nbcnvifs >= ATH_BCBUF) {
  1224. ath_err(common, "No beacon slot available\n");
  1225. ret = -ENOBUFS;
  1226. goto out;
  1227. }
  1228. }
  1229. /* Clean up old vif stuff */
  1230. if (ath9k_uses_beacons(vif->type))
  1231. ath9k_reclaim_beacon(sc, vif);
  1232. /* Add new settings */
  1233. vif->type = new_type;
  1234. vif->p2p = p2p;
  1235. ath9k_do_vif_add_setup(hw, vif);
  1236. out:
  1237. ath9k_ps_restore(sc);
  1238. mutex_unlock(&sc->mutex);
  1239. return ret;
  1240. }
  1241. static void ath9k_remove_interface(struct ieee80211_hw *hw,
  1242. struct ieee80211_vif *vif)
  1243. {
  1244. struct ath_softc *sc = hw->priv;
  1245. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1246. ath_dbg(common, ATH_DBG_CONFIG, "Detach Interface\n");
  1247. ath9k_ps_wakeup(sc);
  1248. mutex_lock(&sc->mutex);
  1249. sc->nvifs--;
  1250. /* Reclaim beacon resources */
  1251. if (ath9k_uses_beacons(vif->type))
  1252. ath9k_reclaim_beacon(sc, vif);
  1253. ath9k_calculate_summary_state(hw, NULL);
  1254. mutex_unlock(&sc->mutex);
  1255. ath9k_ps_restore(sc);
  1256. }
  1257. static void ath9k_enable_ps(struct ath_softc *sc)
  1258. {
  1259. struct ath_hw *ah = sc->sc_ah;
  1260. sc->ps_enabled = true;
  1261. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1262. if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
  1263. ah->imask |= ATH9K_INT_TIM_TIMER;
  1264. ath9k_hw_set_interrupts(ah);
  1265. }
  1266. ath9k_hw_setrxabort(ah, 1);
  1267. }
  1268. }
  1269. static void ath9k_disable_ps(struct ath_softc *sc)
  1270. {
  1271. struct ath_hw *ah = sc->sc_ah;
  1272. sc->ps_enabled = false;
  1273. ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
  1274. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1275. ath9k_hw_setrxabort(ah, 0);
  1276. sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
  1277. PS_WAIT_FOR_CAB |
  1278. PS_WAIT_FOR_PSPOLL_DATA |
  1279. PS_WAIT_FOR_TX_ACK);
  1280. if (ah->imask & ATH9K_INT_TIM_TIMER) {
  1281. ah->imask &= ~ATH9K_INT_TIM_TIMER;
  1282. ath9k_hw_set_interrupts(ah);
  1283. }
  1284. }
  1285. }
  1286. static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
  1287. {
  1288. struct ath_softc *sc = hw->priv;
  1289. struct ath_hw *ah = sc->sc_ah;
  1290. struct ath_common *common = ath9k_hw_common(ah);
  1291. struct ieee80211_conf *conf = &hw->conf;
  1292. ath9k_ps_wakeup(sc);
  1293. mutex_lock(&sc->mutex);
  1294. /*
  1295. * Leave this as the first check because we need to turn on the
  1296. * radio if it was disabled before prior to processing the rest
  1297. * of the changes. Likewise we must only disable the radio towards
  1298. * the end.
  1299. */
  1300. if (changed & IEEE80211_CONF_CHANGE_IDLE) {
  1301. sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
  1302. if (sc->ps_idle)
  1303. ath_cancel_work(sc);
  1304. }
  1305. /*
  1306. * We just prepare to enable PS. We have to wait until our AP has
  1307. * ACK'd our null data frame to disable RX otherwise we'll ignore
  1308. * those ACKs and end up retransmitting the same null data frames.
  1309. * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
  1310. */
  1311. if (changed & IEEE80211_CONF_CHANGE_PS) {
  1312. unsigned long flags;
  1313. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  1314. if (conf->flags & IEEE80211_CONF_PS)
  1315. ath9k_enable_ps(sc);
  1316. else
  1317. ath9k_disable_ps(sc);
  1318. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  1319. }
  1320. if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
  1321. if (conf->flags & IEEE80211_CONF_MONITOR) {
  1322. ath_dbg(common, ATH_DBG_CONFIG,
  1323. "Monitor mode is enabled\n");
  1324. sc->sc_ah->is_monitoring = true;
  1325. } else {
  1326. ath_dbg(common, ATH_DBG_CONFIG,
  1327. "Monitor mode is disabled\n");
  1328. sc->sc_ah->is_monitoring = false;
  1329. }
  1330. }
  1331. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  1332. struct ieee80211_channel *curchan = hw->conf.channel;
  1333. struct ath9k_channel old_chan;
  1334. int pos = curchan->hw_value;
  1335. int old_pos = -1;
  1336. unsigned long flags;
  1337. if (ah->curchan)
  1338. old_pos = ah->curchan - &ah->channels[0];
  1339. if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
  1340. sc->sc_flags |= SC_OP_OFFCHANNEL;
  1341. else
  1342. sc->sc_flags &= ~SC_OP_OFFCHANNEL;
  1343. ath_dbg(common, ATH_DBG_CONFIG,
  1344. "Set channel: %d MHz type: %d\n",
  1345. curchan->center_freq, conf->channel_type);
  1346. /* update survey stats for the old channel before switching */
  1347. spin_lock_irqsave(&common->cc_lock, flags);
  1348. ath_update_survey_stats(sc);
  1349. spin_unlock_irqrestore(&common->cc_lock, flags);
  1350. /*
  1351. * Preserve the current channel values, before updating
  1352. * the same channel
  1353. */
  1354. if (old_pos == pos) {
  1355. memcpy(&old_chan, &sc->sc_ah->channels[pos],
  1356. sizeof(struct ath9k_channel));
  1357. ah->curchan = &old_chan;
  1358. }
  1359. ath9k_cmn_update_ichannel(&sc->sc_ah->channels[pos],
  1360. curchan, conf->channel_type);
  1361. /*
  1362. * If the operating channel changes, change the survey in-use flags
  1363. * along with it.
  1364. * Reset the survey data for the new channel, unless we're switching
  1365. * back to the operating channel from an off-channel operation.
  1366. */
  1367. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
  1368. sc->cur_survey != &sc->survey[pos]) {
  1369. if (sc->cur_survey)
  1370. sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
  1371. sc->cur_survey = &sc->survey[pos];
  1372. memset(sc->cur_survey, 0, sizeof(struct survey_info));
  1373. sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
  1374. } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
  1375. memset(&sc->survey[pos], 0, sizeof(struct survey_info));
  1376. }
  1377. if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
  1378. ath_err(common, "Unable to set channel\n");
  1379. mutex_unlock(&sc->mutex);
  1380. return -EINVAL;
  1381. }
  1382. /*
  1383. * The most recent snapshot of channel->noisefloor for the old
  1384. * channel is only available after the hardware reset. Copy it to
  1385. * the survey stats now.
  1386. */
  1387. if (old_pos >= 0)
  1388. ath_update_survey_nf(sc, old_pos);
  1389. }
  1390. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  1391. ath_dbg(common, ATH_DBG_CONFIG,
  1392. "Set power: %d\n", conf->power_level);
  1393. sc->config.txpowlimit = 2 * conf->power_level;
  1394. ath9k_cmn_update_txpow(ah, sc->curtxpow,
  1395. sc->config.txpowlimit, &sc->curtxpow);
  1396. }
  1397. mutex_unlock(&sc->mutex);
  1398. ath9k_ps_restore(sc);
  1399. return 0;
  1400. }
  1401. #define SUPPORTED_FILTERS \
  1402. (FIF_PROMISC_IN_BSS | \
  1403. FIF_ALLMULTI | \
  1404. FIF_CONTROL | \
  1405. FIF_PSPOLL | \
  1406. FIF_OTHER_BSS | \
  1407. FIF_BCN_PRBRESP_PROMISC | \
  1408. FIF_PROBE_REQ | \
  1409. FIF_FCSFAIL)
  1410. /* FIXME: sc->sc_full_reset ? */
  1411. static void ath9k_configure_filter(struct ieee80211_hw *hw,
  1412. unsigned int changed_flags,
  1413. unsigned int *total_flags,
  1414. u64 multicast)
  1415. {
  1416. struct ath_softc *sc = hw->priv;
  1417. u32 rfilt;
  1418. changed_flags &= SUPPORTED_FILTERS;
  1419. *total_flags &= SUPPORTED_FILTERS;
  1420. sc->rx.rxfilter = *total_flags;
  1421. ath9k_ps_wakeup(sc);
  1422. rfilt = ath_calcrxfilter(sc);
  1423. ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
  1424. ath9k_ps_restore(sc);
  1425. ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
  1426. "Set HW RX filter: 0x%x\n", rfilt);
  1427. }
  1428. static int ath9k_sta_add(struct ieee80211_hw *hw,
  1429. struct ieee80211_vif *vif,
  1430. struct ieee80211_sta *sta)
  1431. {
  1432. struct ath_softc *sc = hw->priv;
  1433. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1434. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1435. struct ieee80211_key_conf ps_key = { };
  1436. ath_node_attach(sc, sta, vif);
  1437. if (vif->type != NL80211_IFTYPE_AP &&
  1438. vif->type != NL80211_IFTYPE_AP_VLAN)
  1439. return 0;
  1440. an->ps_key = ath_key_config(common, vif, sta, &ps_key);
  1441. return 0;
  1442. }
  1443. static void ath9k_del_ps_key(struct ath_softc *sc,
  1444. struct ieee80211_vif *vif,
  1445. struct ieee80211_sta *sta)
  1446. {
  1447. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1448. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1449. struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key };
  1450. if (!an->ps_key)
  1451. return;
  1452. ath_key_delete(common, &ps_key);
  1453. }
  1454. static int ath9k_sta_remove(struct ieee80211_hw *hw,
  1455. struct ieee80211_vif *vif,
  1456. struct ieee80211_sta *sta)
  1457. {
  1458. struct ath_softc *sc = hw->priv;
  1459. ath9k_del_ps_key(sc, vif, sta);
  1460. ath_node_detach(sc, sta);
  1461. return 0;
  1462. }
  1463. static void ath9k_sta_notify(struct ieee80211_hw *hw,
  1464. struct ieee80211_vif *vif,
  1465. enum sta_notify_cmd cmd,
  1466. struct ieee80211_sta *sta)
  1467. {
  1468. struct ath_softc *sc = hw->priv;
  1469. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1470. switch (cmd) {
  1471. case STA_NOTIFY_SLEEP:
  1472. an->sleeping = true;
  1473. ath_tx_aggr_sleep(sta, sc, an);
  1474. break;
  1475. case STA_NOTIFY_AWAKE:
  1476. an->sleeping = false;
  1477. ath_tx_aggr_wakeup(sc, an);
  1478. break;
  1479. }
  1480. }
  1481. static int ath9k_conf_tx(struct ieee80211_hw *hw,
  1482. struct ieee80211_vif *vif, u16 queue,
  1483. const struct ieee80211_tx_queue_params *params)
  1484. {
  1485. struct ath_softc *sc = hw->priv;
  1486. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1487. struct ath_txq *txq;
  1488. struct ath9k_tx_queue_info qi;
  1489. int ret = 0;
  1490. if (queue >= WME_NUM_AC)
  1491. return 0;
  1492. txq = sc->tx.txq_map[queue];
  1493. ath9k_ps_wakeup(sc);
  1494. mutex_lock(&sc->mutex);
  1495. memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
  1496. qi.tqi_aifs = params->aifs;
  1497. qi.tqi_cwmin = params->cw_min;
  1498. qi.tqi_cwmax = params->cw_max;
  1499. qi.tqi_burstTime = params->txop;
  1500. ath_dbg(common, ATH_DBG_CONFIG,
  1501. "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  1502. queue, txq->axq_qnum, params->aifs, params->cw_min,
  1503. params->cw_max, params->txop);
  1504. ret = ath_txq_update(sc, txq->axq_qnum, &qi);
  1505. if (ret)
  1506. ath_err(common, "TXQ Update failed\n");
  1507. if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
  1508. if (queue == WME_AC_BE && !ret)
  1509. ath_beaconq_config(sc);
  1510. mutex_unlock(&sc->mutex);
  1511. ath9k_ps_restore(sc);
  1512. return ret;
  1513. }
  1514. static int ath9k_set_key(struct ieee80211_hw *hw,
  1515. enum set_key_cmd cmd,
  1516. struct ieee80211_vif *vif,
  1517. struct ieee80211_sta *sta,
  1518. struct ieee80211_key_conf *key)
  1519. {
  1520. struct ath_softc *sc = hw->priv;
  1521. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1522. int ret = 0;
  1523. if (ath9k_modparam_nohwcrypt)
  1524. return -ENOSPC;
  1525. if (vif->type == NL80211_IFTYPE_ADHOC &&
  1526. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  1527. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  1528. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  1529. /*
  1530. * For now, disable hw crypto for the RSN IBSS group keys. This
  1531. * could be optimized in the future to use a modified key cache
  1532. * design to support per-STA RX GTK, but until that gets
  1533. * implemented, use of software crypto for group addressed
  1534. * frames is a acceptable to allow RSN IBSS to be used.
  1535. */
  1536. return -EOPNOTSUPP;
  1537. }
  1538. mutex_lock(&sc->mutex);
  1539. ath9k_ps_wakeup(sc);
  1540. ath_dbg(common, ATH_DBG_CONFIG, "Set HW Key\n");
  1541. switch (cmd) {
  1542. case SET_KEY:
  1543. if (sta)
  1544. ath9k_del_ps_key(sc, vif, sta);
  1545. ret = ath_key_config(common, vif, sta, key);
  1546. if (ret >= 0) {
  1547. key->hw_key_idx = ret;
  1548. /* push IV and Michael MIC generation to stack */
  1549. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  1550. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  1551. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  1552. if (sc->sc_ah->sw_mgmt_crypto &&
  1553. key->cipher == WLAN_CIPHER_SUITE_CCMP)
  1554. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  1555. ret = 0;
  1556. }
  1557. break;
  1558. case DISABLE_KEY:
  1559. ath_key_delete(common, key);
  1560. break;
  1561. default:
  1562. ret = -EINVAL;
  1563. }
  1564. ath9k_ps_restore(sc);
  1565. mutex_unlock(&sc->mutex);
  1566. return ret;
  1567. }
  1568. static void ath9k_bss_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  1569. {
  1570. struct ath_softc *sc = data;
  1571. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1572. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  1573. struct ath_vif *avp = (void *)vif->drv_priv;
  1574. /*
  1575. * Skip iteration if primary station vif's bss info
  1576. * was not changed
  1577. */
  1578. if (sc->sc_flags & SC_OP_PRIM_STA_VIF)
  1579. return;
  1580. if (bss_conf->assoc) {
  1581. sc->sc_flags |= SC_OP_PRIM_STA_VIF;
  1582. avp->primary_sta_vif = true;
  1583. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  1584. common->curaid = bss_conf->aid;
  1585. ath9k_hw_write_associd(sc->sc_ah);
  1586. ath_dbg(common, ATH_DBG_CONFIG,
  1587. "Bss Info ASSOC %d, bssid: %pM\n",
  1588. bss_conf->aid, common->curbssid);
  1589. ath_beacon_config(sc, vif);
  1590. /*
  1591. * Request a re-configuration of Beacon related timers
  1592. * on the receipt of the first Beacon frame (i.e.,
  1593. * after time sync with the AP).
  1594. */
  1595. sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
  1596. /* Reset rssi stats */
  1597. sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
  1598. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1599. if (!common->disable_ani) {
  1600. sc->sc_flags |= SC_OP_ANI_RUN;
  1601. ath_start_ani(common);
  1602. }
  1603. }
  1604. }
  1605. static void ath9k_config_bss(struct ath_softc *sc, struct ieee80211_vif *vif)
  1606. {
  1607. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1608. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  1609. struct ath_vif *avp = (void *)vif->drv_priv;
  1610. if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
  1611. return;
  1612. /* Reconfigure bss info */
  1613. if (avp->primary_sta_vif && !bss_conf->assoc) {
  1614. ath_dbg(common, ATH_DBG_CONFIG,
  1615. "Bss Info DISASSOC %d, bssid %pM\n",
  1616. common->curaid, common->curbssid);
  1617. sc->sc_flags &= ~(SC_OP_PRIM_STA_VIF | SC_OP_BEACONS);
  1618. avp->primary_sta_vif = false;
  1619. memset(common->curbssid, 0, ETH_ALEN);
  1620. common->curaid = 0;
  1621. }
  1622. ieee80211_iterate_active_interfaces_atomic(
  1623. sc->hw, ath9k_bss_iter, sc);
  1624. /*
  1625. * None of station vifs are associated.
  1626. * Clear bssid & aid
  1627. */
  1628. if (!(sc->sc_flags & SC_OP_PRIM_STA_VIF)) {
  1629. ath9k_hw_write_associd(sc->sc_ah);
  1630. /* Stop ANI */
  1631. sc->sc_flags &= ~SC_OP_ANI_RUN;
  1632. del_timer_sync(&common->ani.timer);
  1633. memset(&sc->caldata, 0, sizeof(sc->caldata));
  1634. }
  1635. }
  1636. static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
  1637. struct ieee80211_vif *vif,
  1638. struct ieee80211_bss_conf *bss_conf,
  1639. u32 changed)
  1640. {
  1641. struct ath_softc *sc = hw->priv;
  1642. struct ath_hw *ah = sc->sc_ah;
  1643. struct ath_common *common = ath9k_hw_common(ah);
  1644. struct ath_vif *avp = (void *)vif->drv_priv;
  1645. int slottime;
  1646. int error;
  1647. ath9k_ps_wakeup(sc);
  1648. mutex_lock(&sc->mutex);
  1649. if (changed & BSS_CHANGED_BSSID) {
  1650. ath9k_config_bss(sc, vif);
  1651. ath_dbg(common, ATH_DBG_CONFIG, "BSSID: %pM aid: 0x%x\n",
  1652. common->curbssid, common->curaid);
  1653. }
  1654. if (changed & BSS_CHANGED_IBSS) {
  1655. /* There can be only one vif available */
  1656. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  1657. common->curaid = bss_conf->aid;
  1658. ath9k_hw_write_associd(sc->sc_ah);
  1659. if (bss_conf->ibss_joined) {
  1660. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1661. if (!common->disable_ani) {
  1662. sc->sc_flags |= SC_OP_ANI_RUN;
  1663. ath_start_ani(common);
  1664. }
  1665. } else {
  1666. sc->sc_flags &= ~SC_OP_ANI_RUN;
  1667. del_timer_sync(&common->ani.timer);
  1668. }
  1669. }
  1670. /* Enable transmission of beacons (AP, IBSS, MESH) */
  1671. if ((changed & BSS_CHANGED_BEACON) ||
  1672. ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
  1673. ath9k_set_beaconing_status(sc, false);
  1674. error = ath_beacon_alloc(sc, vif);
  1675. if (!error)
  1676. ath_beacon_config(sc, vif);
  1677. ath9k_set_beaconing_status(sc, true);
  1678. }
  1679. if (changed & BSS_CHANGED_ERP_SLOT) {
  1680. if (bss_conf->use_short_slot)
  1681. slottime = 9;
  1682. else
  1683. slottime = 20;
  1684. if (vif->type == NL80211_IFTYPE_AP) {
  1685. /*
  1686. * Defer update, so that connected stations can adjust
  1687. * their settings at the same time.
  1688. * See beacon.c for more details
  1689. */
  1690. sc->beacon.slottime = slottime;
  1691. sc->beacon.updateslot = UPDATE;
  1692. } else {
  1693. ah->slottime = slottime;
  1694. ath9k_hw_init_global_settings(ah);
  1695. }
  1696. }
  1697. /* Disable transmission of beacons */
  1698. if ((changed & BSS_CHANGED_BEACON_ENABLED) &&
  1699. !bss_conf->enable_beacon) {
  1700. ath9k_set_beaconing_status(sc, false);
  1701. avp->is_bslot_active = false;
  1702. ath9k_set_beaconing_status(sc, true);
  1703. }
  1704. if (changed & BSS_CHANGED_BEACON_INT) {
  1705. /*
  1706. * In case of AP mode, the HW TSF has to be reset
  1707. * when the beacon interval changes.
  1708. */
  1709. if (vif->type == NL80211_IFTYPE_AP) {
  1710. sc->sc_flags |= SC_OP_TSF_RESET;
  1711. ath9k_set_beaconing_status(sc, false);
  1712. error = ath_beacon_alloc(sc, vif);
  1713. if (!error)
  1714. ath_beacon_config(sc, vif);
  1715. ath9k_set_beaconing_status(sc, true);
  1716. } else
  1717. ath_beacon_config(sc, vif);
  1718. }
  1719. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1720. ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
  1721. bss_conf->use_short_preamble);
  1722. if (bss_conf->use_short_preamble)
  1723. sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
  1724. else
  1725. sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
  1726. }
  1727. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1728. ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
  1729. bss_conf->use_cts_prot);
  1730. if (bss_conf->use_cts_prot &&
  1731. hw->conf.channel->band != IEEE80211_BAND_5GHZ)
  1732. sc->sc_flags |= SC_OP_PROTECT_ENABLE;
  1733. else
  1734. sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
  1735. }
  1736. mutex_unlock(&sc->mutex);
  1737. ath9k_ps_restore(sc);
  1738. }
  1739. static u64 ath9k_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1740. {
  1741. struct ath_softc *sc = hw->priv;
  1742. u64 tsf;
  1743. mutex_lock(&sc->mutex);
  1744. ath9k_ps_wakeup(sc);
  1745. tsf = ath9k_hw_gettsf64(sc->sc_ah);
  1746. ath9k_ps_restore(sc);
  1747. mutex_unlock(&sc->mutex);
  1748. return tsf;
  1749. }
  1750. static void ath9k_set_tsf(struct ieee80211_hw *hw,
  1751. struct ieee80211_vif *vif,
  1752. u64 tsf)
  1753. {
  1754. struct ath_softc *sc = hw->priv;
  1755. mutex_lock(&sc->mutex);
  1756. ath9k_ps_wakeup(sc);
  1757. ath9k_hw_settsf64(sc->sc_ah, tsf);
  1758. ath9k_ps_restore(sc);
  1759. mutex_unlock(&sc->mutex);
  1760. }
  1761. static void ath9k_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1762. {
  1763. struct ath_softc *sc = hw->priv;
  1764. mutex_lock(&sc->mutex);
  1765. ath9k_ps_wakeup(sc);
  1766. ath9k_hw_reset_tsf(sc->sc_ah);
  1767. ath9k_ps_restore(sc);
  1768. mutex_unlock(&sc->mutex);
  1769. }
  1770. static int ath9k_ampdu_action(struct ieee80211_hw *hw,
  1771. struct ieee80211_vif *vif,
  1772. enum ieee80211_ampdu_mlme_action action,
  1773. struct ieee80211_sta *sta,
  1774. u16 tid, u16 *ssn, u8 buf_size)
  1775. {
  1776. struct ath_softc *sc = hw->priv;
  1777. int ret = 0;
  1778. local_bh_disable();
  1779. switch (action) {
  1780. case IEEE80211_AMPDU_RX_START:
  1781. if (!(sc->sc_flags & SC_OP_RXAGGR))
  1782. ret = -ENOTSUPP;
  1783. break;
  1784. case IEEE80211_AMPDU_RX_STOP:
  1785. break;
  1786. case IEEE80211_AMPDU_TX_START:
  1787. if (!(sc->sc_flags & SC_OP_TXAGGR))
  1788. return -EOPNOTSUPP;
  1789. ath9k_ps_wakeup(sc);
  1790. ret = ath_tx_aggr_start(sc, sta, tid, ssn);
  1791. if (!ret)
  1792. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1793. ath9k_ps_restore(sc);
  1794. break;
  1795. case IEEE80211_AMPDU_TX_STOP:
  1796. ath9k_ps_wakeup(sc);
  1797. ath_tx_aggr_stop(sc, sta, tid);
  1798. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1799. ath9k_ps_restore(sc);
  1800. break;
  1801. case IEEE80211_AMPDU_TX_OPERATIONAL:
  1802. ath9k_ps_wakeup(sc);
  1803. ath_tx_aggr_resume(sc, sta, tid);
  1804. ath9k_ps_restore(sc);
  1805. break;
  1806. default:
  1807. ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
  1808. }
  1809. local_bh_enable();
  1810. return ret;
  1811. }
  1812. static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
  1813. struct survey_info *survey)
  1814. {
  1815. struct ath_softc *sc = hw->priv;
  1816. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1817. struct ieee80211_supported_band *sband;
  1818. struct ieee80211_channel *chan;
  1819. unsigned long flags;
  1820. int pos;
  1821. spin_lock_irqsave(&common->cc_lock, flags);
  1822. if (idx == 0)
  1823. ath_update_survey_stats(sc);
  1824. sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
  1825. if (sband && idx >= sband->n_channels) {
  1826. idx -= sband->n_channels;
  1827. sband = NULL;
  1828. }
  1829. if (!sband)
  1830. sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
  1831. if (!sband || idx >= sband->n_channels) {
  1832. spin_unlock_irqrestore(&common->cc_lock, flags);
  1833. return -ENOENT;
  1834. }
  1835. chan = &sband->channels[idx];
  1836. pos = chan->hw_value;
  1837. memcpy(survey, &sc->survey[pos], sizeof(*survey));
  1838. survey->channel = chan;
  1839. spin_unlock_irqrestore(&common->cc_lock, flags);
  1840. return 0;
  1841. }
  1842. static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  1843. {
  1844. struct ath_softc *sc = hw->priv;
  1845. struct ath_hw *ah = sc->sc_ah;
  1846. mutex_lock(&sc->mutex);
  1847. ah->coverage_class = coverage_class;
  1848. ath9k_ps_wakeup(sc);
  1849. ath9k_hw_init_global_settings(ah);
  1850. ath9k_ps_restore(sc);
  1851. mutex_unlock(&sc->mutex);
  1852. }
  1853. static void ath9k_flush(struct ieee80211_hw *hw, bool drop)
  1854. {
  1855. struct ath_softc *sc = hw->priv;
  1856. struct ath_hw *ah = sc->sc_ah;
  1857. struct ath_common *common = ath9k_hw_common(ah);
  1858. int timeout = 200; /* ms */
  1859. int i, j;
  1860. bool drain_txq;
  1861. mutex_lock(&sc->mutex);
  1862. cancel_delayed_work_sync(&sc->tx_complete_work);
  1863. if (ah->ah_flags & AH_UNPLUGGED) {
  1864. ath_dbg(common, ATH_DBG_ANY, "Device has been unplugged!\n");
  1865. mutex_unlock(&sc->mutex);
  1866. return;
  1867. }
  1868. if (sc->sc_flags & SC_OP_INVALID) {
  1869. ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
  1870. mutex_unlock(&sc->mutex);
  1871. return;
  1872. }
  1873. for (j = 0; j < timeout; j++) {
  1874. bool npend = false;
  1875. if (j)
  1876. usleep_range(1000, 2000);
  1877. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1878. if (!ATH_TXQ_SETUP(sc, i))
  1879. continue;
  1880. npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i]);
  1881. if (npend)
  1882. break;
  1883. }
  1884. if (!npend)
  1885. break;
  1886. }
  1887. if (drop) {
  1888. ath9k_ps_wakeup(sc);
  1889. spin_lock_bh(&sc->sc_pcu_lock);
  1890. drain_txq = ath_drain_all_txq(sc, false);
  1891. spin_unlock_bh(&sc->sc_pcu_lock);
  1892. if (!drain_txq)
  1893. ath_reset(sc, false);
  1894. ath9k_ps_restore(sc);
  1895. ieee80211_wake_queues(hw);
  1896. }
  1897. ieee80211_queue_delayed_work(hw, &sc->tx_complete_work, 0);
  1898. mutex_unlock(&sc->mutex);
  1899. }
  1900. static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw)
  1901. {
  1902. struct ath_softc *sc = hw->priv;
  1903. int i;
  1904. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1905. if (!ATH_TXQ_SETUP(sc, i))
  1906. continue;
  1907. if (ath9k_has_pending_frames(sc, &sc->tx.txq[i]))
  1908. return true;
  1909. }
  1910. return false;
  1911. }
  1912. static int ath9k_tx_last_beacon(struct ieee80211_hw *hw)
  1913. {
  1914. struct ath_softc *sc = hw->priv;
  1915. struct ath_hw *ah = sc->sc_ah;
  1916. struct ieee80211_vif *vif;
  1917. struct ath_vif *avp;
  1918. struct ath_buf *bf;
  1919. struct ath_tx_status ts;
  1920. int status;
  1921. vif = sc->beacon.bslot[0];
  1922. if (!vif)
  1923. return 0;
  1924. avp = (void *)vif->drv_priv;
  1925. if (!avp->is_bslot_active)
  1926. return 0;
  1927. if (!sc->beacon.tx_processed) {
  1928. tasklet_disable(&sc->bcon_tasklet);
  1929. bf = avp->av_bcbuf;
  1930. if (!bf || !bf->bf_mpdu)
  1931. goto skip;
  1932. status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts);
  1933. if (status == -EINPROGRESS)
  1934. goto skip;
  1935. sc->beacon.tx_processed = true;
  1936. sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
  1937. skip:
  1938. tasklet_enable(&sc->bcon_tasklet);
  1939. }
  1940. return sc->beacon.tx_last;
  1941. }
  1942. static int ath9k_get_stats(struct ieee80211_hw *hw,
  1943. struct ieee80211_low_level_stats *stats)
  1944. {
  1945. struct ath_softc *sc = hw->priv;
  1946. struct ath_hw *ah = sc->sc_ah;
  1947. struct ath9k_mib_stats *mib_stats = &ah->ah_mibStats;
  1948. stats->dot11ACKFailureCount = mib_stats->ackrcv_bad;
  1949. stats->dot11RTSFailureCount = mib_stats->rts_bad;
  1950. stats->dot11FCSErrorCount = mib_stats->fcs_bad;
  1951. stats->dot11RTSSuccessCount = mib_stats->rts_good;
  1952. return 0;
  1953. }
  1954. static u32 fill_chainmask(u32 cap, u32 new)
  1955. {
  1956. u32 filled = 0;
  1957. int i;
  1958. for (i = 0; cap && new; i++, cap >>= 1) {
  1959. if (!(cap & BIT(0)))
  1960. continue;
  1961. if (new & BIT(0))
  1962. filled |= BIT(i);
  1963. new >>= 1;
  1964. }
  1965. return filled;
  1966. }
  1967. static int ath9k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
  1968. {
  1969. struct ath_softc *sc = hw->priv;
  1970. struct ath_hw *ah = sc->sc_ah;
  1971. if (!rx_ant || !tx_ant)
  1972. return -EINVAL;
  1973. sc->ant_rx = rx_ant;
  1974. sc->ant_tx = tx_ant;
  1975. if (ah->caps.rx_chainmask == 1)
  1976. return 0;
  1977. /* AR9100 runs into calibration issues if not all rx chains are enabled */
  1978. if (AR_SREV_9100(ah))
  1979. ah->rxchainmask = 0x7;
  1980. else
  1981. ah->rxchainmask = fill_chainmask(ah->caps.rx_chainmask, rx_ant);
  1982. ah->txchainmask = fill_chainmask(ah->caps.tx_chainmask, tx_ant);
  1983. ath9k_reload_chainmask_settings(sc);
  1984. return 0;
  1985. }
  1986. static int ath9k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
  1987. {
  1988. struct ath_softc *sc = hw->priv;
  1989. *tx_ant = sc->ant_tx;
  1990. *rx_ant = sc->ant_rx;
  1991. return 0;
  1992. }
  1993. struct ieee80211_ops ath9k_ops = {
  1994. .tx = ath9k_tx,
  1995. .start = ath9k_start,
  1996. .stop = ath9k_stop,
  1997. .add_interface = ath9k_add_interface,
  1998. .change_interface = ath9k_change_interface,
  1999. .remove_interface = ath9k_remove_interface,
  2000. .config = ath9k_config,
  2001. .configure_filter = ath9k_configure_filter,
  2002. .sta_add = ath9k_sta_add,
  2003. .sta_remove = ath9k_sta_remove,
  2004. .sta_notify = ath9k_sta_notify,
  2005. .conf_tx = ath9k_conf_tx,
  2006. .bss_info_changed = ath9k_bss_info_changed,
  2007. .set_key = ath9k_set_key,
  2008. .get_tsf = ath9k_get_tsf,
  2009. .set_tsf = ath9k_set_tsf,
  2010. .reset_tsf = ath9k_reset_tsf,
  2011. .ampdu_action = ath9k_ampdu_action,
  2012. .get_survey = ath9k_get_survey,
  2013. .rfkill_poll = ath9k_rfkill_poll_state,
  2014. .set_coverage_class = ath9k_set_coverage_class,
  2015. .flush = ath9k_flush,
  2016. .tx_frames_pending = ath9k_tx_frames_pending,
  2017. .tx_last_beacon = ath9k_tx_last_beacon,
  2018. .get_stats = ath9k_get_stats,
  2019. .set_antenna = ath9k_set_antenna,
  2020. .get_antenna = ath9k_get_antenna,
  2021. };