qlcnic_83xx_hw.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. /* status descriptor mailbox data
  16. * @phy_addr_{low|high}: physical address of buffer
  17. * @sds_ring_size: buffer size
  18. * @intrpt_id: interrupt id
  19. * @intrpt_val: source of interrupt
  20. */
  21. struct qlcnic_sds_mbx {
  22. u32 phy_addr_low;
  23. u32 phy_addr_high;
  24. u32 rsvd1[4];
  25. #if defined(__LITTLE_ENDIAN)
  26. u16 sds_ring_size;
  27. u16 rsvd2;
  28. u16 rsvd3[2];
  29. u16 intrpt_id;
  30. u8 intrpt_val;
  31. u8 rsvd4;
  32. #elif defined(__BIG_ENDIAN)
  33. u16 rsvd2;
  34. u16 sds_ring_size;
  35. u16 rsvd3[2];
  36. u8 rsvd4;
  37. u8 intrpt_val;
  38. u16 intrpt_id;
  39. #endif
  40. u32 rsvd5;
  41. } __packed;
  42. /* receive descriptor buffer data
  43. * phy_addr_reg_{low|high}: physical address of regular buffer
  44. * phy_addr_jmb_{low|high}: physical address of jumbo buffer
  45. * reg_ring_sz: size of regular buffer
  46. * reg_ring_len: no. of entries in regular buffer
  47. * jmb_ring_len: no. of entries in jumbo buffer
  48. * jmb_ring_sz: size of jumbo buffer
  49. */
  50. struct qlcnic_rds_mbx {
  51. u32 phy_addr_reg_low;
  52. u32 phy_addr_reg_high;
  53. u32 phy_addr_jmb_low;
  54. u32 phy_addr_jmb_high;
  55. #if defined(__LITTLE_ENDIAN)
  56. u16 reg_ring_sz;
  57. u16 reg_ring_len;
  58. u16 jmb_ring_sz;
  59. u16 jmb_ring_len;
  60. #elif defined(__BIG_ENDIAN)
  61. u16 reg_ring_len;
  62. u16 reg_ring_sz;
  63. u16 jmb_ring_len;
  64. u16 jmb_ring_sz;
  65. #endif
  66. } __packed;
  67. /* host producers for regular and jumbo rings */
  68. struct __host_producer_mbx {
  69. u32 reg_buf;
  70. u32 jmb_buf;
  71. } __packed;
  72. /* Receive context mailbox data outbox registers
  73. * @state: state of the context
  74. * @vport_id: virtual port id
  75. * @context_id: receive context id
  76. * @num_pci_func: number of pci functions of the port
  77. * @phy_port: physical port id
  78. */
  79. struct qlcnic_rcv_mbx_out {
  80. #if defined(__LITTLE_ENDIAN)
  81. u8 rcv_num;
  82. u8 sts_num;
  83. u16 ctx_id;
  84. u8 state;
  85. u8 num_pci_func;
  86. u8 phy_port;
  87. u8 vport_id;
  88. #elif defined(__BIG_ENDIAN)
  89. u16 ctx_id;
  90. u8 sts_num;
  91. u8 rcv_num;
  92. u8 vport_id;
  93. u8 phy_port;
  94. u8 num_pci_func;
  95. u8 state;
  96. #endif
  97. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  98. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  99. } __packed;
  100. struct qlcnic_add_rings_mbx_out {
  101. #if defined(__LITTLE_ENDIAN)
  102. u8 rcv_num;
  103. u8 sts_num;
  104. u16 ctx_id;
  105. #elif defined(__BIG_ENDIAN)
  106. u16 ctx_id;
  107. u8 sts_num;
  108. u8 rcv_num;
  109. #endif
  110. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  111. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  112. } __packed;
  113. /* Transmit context mailbox inbox registers
  114. * @phys_addr_{low|high}: DMA address of the transmit buffer
  115. * @cnsmr_index_{low|high}: host consumer index
  116. * @size: legth of transmit buffer ring
  117. * @intr_id: interrput id
  118. * @src: src of interrupt
  119. */
  120. struct qlcnic_tx_mbx {
  121. u32 phys_addr_low;
  122. u32 phys_addr_high;
  123. u32 cnsmr_index_low;
  124. u32 cnsmr_index_high;
  125. #if defined(__LITTLE_ENDIAN)
  126. u16 size;
  127. u16 intr_id;
  128. u8 src;
  129. u8 rsvd[3];
  130. #elif defined(__BIG_ENDIAN)
  131. u16 intr_id;
  132. u16 size;
  133. u8 rsvd[3];
  134. u8 src;
  135. #endif
  136. } __packed;
  137. /* Transmit context mailbox outbox registers
  138. * @host_prod: host producer index
  139. * @ctx_id: transmit context id
  140. * @state: state of the transmit context
  141. */
  142. struct qlcnic_tx_mbx_out {
  143. u32 host_prod;
  144. #if defined(__LITTLE_ENDIAN)
  145. u16 ctx_id;
  146. u8 state;
  147. u8 rsvd;
  148. #elif defined(__BIG_ENDIAN)
  149. u8 rsvd;
  150. u8 state;
  151. u16 ctx_id;
  152. #endif
  153. } __packed;
  154. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  155. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  156. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  157. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  158. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  159. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  160. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  161. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  162. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  163. {QLCNIC_CMD_SET_MTU, 3, 1},
  164. {QLCNIC_CMD_READ_PHY, 4, 2},
  165. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  166. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  167. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  168. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  169. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  170. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  171. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  172. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  173. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  174. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  175. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  176. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  177. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  178. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  179. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  180. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  181. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  182. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  183. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  184. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  185. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  186. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  187. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  188. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  189. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  190. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  191. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  192. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  193. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  194. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  195. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  196. {QLCNIC_CMD_IDC_ACK, 5, 1},
  197. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  198. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  199. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  200. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  201. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  202. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  203. };
  204. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  205. 0x38CC, /* Global Reset */
  206. 0x38F0, /* Wildcard */
  207. 0x38FC, /* Informant */
  208. 0x3038, /* Host MBX ctrl */
  209. 0x303C, /* FW MBX ctrl */
  210. 0x355C, /* BOOT LOADER ADDRESS REG */
  211. 0x3560, /* BOOT LOADER SIZE REG */
  212. 0x3564, /* FW IMAGE ADDR REG */
  213. 0x1000, /* MBX intr enable */
  214. 0x1200, /* Default Intr mask */
  215. 0x1204, /* Default Interrupt ID */
  216. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  217. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  218. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  219. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  220. 0x3790, /* QLC_83XX_IDC_CTRL */
  221. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  222. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  223. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  224. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  225. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  226. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  227. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  228. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  229. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  230. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  231. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  232. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  233. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  234. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  235. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  236. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  237. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  238. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  239. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  240. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  241. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  242. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  243. 0x37F4, /* QLC_83XX_VNIC_STATE */
  244. 0x3868, /* QLC_83XX_DRV_LOCK */
  245. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  246. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  247. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  248. };
  249. const u32 qlcnic_83xx_reg_tbl[] = {
  250. 0x34A8, /* PEG_HALT_STAT1 */
  251. 0x34AC, /* PEG_HALT_STAT2 */
  252. 0x34B0, /* FW_HEARTBEAT */
  253. 0x3500, /* FLASH LOCK_ID */
  254. 0x3528, /* FW_CAPABILITIES */
  255. 0x3538, /* Driver active, DRV_REG0 */
  256. 0x3540, /* Device state, DRV_REG1 */
  257. 0x3544, /* Driver state, DRV_REG2 */
  258. 0x3548, /* Driver scratch, DRV_REG3 */
  259. 0x354C, /* Device partiton info, DRV_REG4 */
  260. 0x3524, /* Driver IDC ver, DRV_REG5 */
  261. 0x3550, /* FW_VER_MAJOR */
  262. 0x3554, /* FW_VER_MINOR */
  263. 0x3558, /* FW_VER_SUB */
  264. 0x359C, /* NPAR STATE */
  265. 0x35FC, /* FW_IMG_VALID */
  266. 0x3650, /* CMD_PEG_STATE */
  267. 0x373C, /* RCV_PEG_STATE */
  268. 0x37B4, /* ASIC TEMP */
  269. 0x356C, /* FW API */
  270. 0x3570, /* DRV OP MODE */
  271. 0x3850, /* FLASH LOCK */
  272. 0x3854, /* FLASH UNLOCK */
  273. };
  274. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  275. .read_crb = qlcnic_83xx_read_crb,
  276. .write_crb = qlcnic_83xx_write_crb,
  277. .read_reg = qlcnic_83xx_rd_reg_indirect,
  278. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  279. .get_mac_address = qlcnic_83xx_get_mac_address,
  280. .setup_intr = qlcnic_83xx_setup_intr,
  281. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  282. .mbx_cmd = qlcnic_83xx_mbx_op,
  283. .get_func_no = qlcnic_83xx_get_func_no,
  284. .api_lock = qlcnic_83xx_cam_lock,
  285. .api_unlock = qlcnic_83xx_cam_unlock,
  286. .add_sysfs = qlcnic_83xx_add_sysfs,
  287. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  288. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  289. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  290. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  291. .setup_link_event = qlcnic_83xx_setup_link_event,
  292. .get_nic_info = qlcnic_83xx_get_nic_info,
  293. .get_pci_info = qlcnic_83xx_get_pci_info,
  294. .set_nic_info = qlcnic_83xx_set_nic_info,
  295. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  296. .napi_enable = qlcnic_83xx_napi_enable,
  297. .napi_disable = qlcnic_83xx_napi_disable,
  298. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  299. .config_rss = qlcnic_83xx_config_rss,
  300. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  301. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  302. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  303. .get_board_info = qlcnic_83xx_get_port_info,
  304. };
  305. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  306. .config_bridged_mode = qlcnic_config_bridged_mode,
  307. .config_led = qlcnic_config_led,
  308. .request_reset = qlcnic_83xx_idc_request_reset,
  309. .cancel_idc_work = qlcnic_83xx_idc_exit,
  310. .napi_add = qlcnic_83xx_napi_add,
  311. .napi_del = qlcnic_83xx_napi_del,
  312. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  313. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  314. };
  315. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  316. {
  317. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  318. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  319. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  320. }
  321. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  322. {
  323. u32 fw_major, fw_minor, fw_build;
  324. struct pci_dev *pdev = adapter->pdev;
  325. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  326. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  327. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  328. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  329. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  330. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  331. return adapter->fw_version;
  332. }
  333. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  334. {
  335. void __iomem *base;
  336. u32 val;
  337. base = adapter->ahw->pci_base0 +
  338. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  339. writel(addr, base);
  340. val = readl(base);
  341. if (val != addr)
  342. return -EIO;
  343. return 0;
  344. }
  345. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  346. {
  347. int ret;
  348. struct qlcnic_hardware_context *ahw = adapter->ahw;
  349. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  350. if (!ret) {
  351. return QLCRDX(ahw, QLCNIC_WILDCARD);
  352. } else {
  353. dev_err(&adapter->pdev->dev,
  354. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  355. return -EIO;
  356. }
  357. }
  358. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  359. u32 data)
  360. {
  361. int err;
  362. struct qlcnic_hardware_context *ahw = adapter->ahw;
  363. err = __qlcnic_set_win_base(adapter, (u32) addr);
  364. if (!err) {
  365. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  366. return 0;
  367. } else {
  368. dev_err(&adapter->pdev->dev,
  369. "%s failed, addr = 0x%x data = 0x%x\n",
  370. __func__, (int)addr, data);
  371. return err;
  372. }
  373. }
  374. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  375. {
  376. int err, i, num_msix;
  377. struct qlcnic_hardware_context *ahw = adapter->ahw;
  378. if (!num_intr)
  379. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  380. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  381. num_intr));
  382. /* account for AEN interrupt MSI-X based interrupts */
  383. num_msix += 1;
  384. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  385. num_msix += adapter->max_drv_tx_rings;
  386. err = qlcnic_enable_msix(adapter, num_msix);
  387. if (err == -ENOMEM)
  388. return err;
  389. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  390. num_msix = adapter->ahw->num_msix;
  391. else {
  392. if (qlcnic_sriov_vf_check(adapter))
  393. return -EINVAL;
  394. num_msix = 1;
  395. }
  396. /* setup interrupt mapping table for fw */
  397. ahw->intr_tbl = vzalloc(num_msix *
  398. sizeof(struct qlcnic_intrpt_config));
  399. if (!ahw->intr_tbl)
  400. return -ENOMEM;
  401. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  402. /* MSI-X enablement failed, use legacy interrupt */
  403. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  404. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  405. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  406. adapter->msix_entries[0].vector = adapter->pdev->irq;
  407. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  408. }
  409. for (i = 0; i < num_msix; i++) {
  410. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  411. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  412. else
  413. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  414. ahw->intr_tbl[i].id = i;
  415. ahw->intr_tbl[i].src = 0;
  416. }
  417. return 0;
  418. }
  419. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  420. {
  421. writel(0, adapter->tgt_mask_reg);
  422. }
  423. /* Enable MSI-x and INT-x interrupts */
  424. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  425. struct qlcnic_host_sds_ring *sds_ring)
  426. {
  427. writel(0, sds_ring->crb_intr_mask);
  428. }
  429. /* Disable MSI-x and INT-x interrupts */
  430. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  431. struct qlcnic_host_sds_ring *sds_ring)
  432. {
  433. writel(1, sds_ring->crb_intr_mask);
  434. }
  435. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  436. *adapter)
  437. {
  438. u32 mask;
  439. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  440. * source register. We could be here before contexts are created
  441. * and sds_ring->crb_intr_mask has not been initialized, calculate
  442. * BAR offset for Interrupt Source Register
  443. */
  444. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  445. writel(0, adapter->ahw->pci_base0 + mask);
  446. }
  447. inline void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  448. {
  449. u32 mask;
  450. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  451. writel(1, adapter->ahw->pci_base0 + mask);
  452. }
  453. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  454. struct qlcnic_cmd_args *cmd)
  455. {
  456. int i;
  457. for (i = 0; i < cmd->rsp.num; i++)
  458. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  459. }
  460. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  461. {
  462. u32 intr_val;
  463. struct qlcnic_hardware_context *ahw = adapter->ahw;
  464. int retries = 0;
  465. intr_val = readl(adapter->tgt_status_reg);
  466. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  467. return IRQ_NONE;
  468. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  469. adapter->stats.spurious_intr++;
  470. return IRQ_NONE;
  471. }
  472. /* The barrier is required to ensure writes to the registers */
  473. wmb();
  474. /* clear the interrupt trigger control register */
  475. writel(0, adapter->isr_int_vec);
  476. intr_val = readl(adapter->isr_int_vec);
  477. do {
  478. intr_val = readl(adapter->tgt_status_reg);
  479. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  480. break;
  481. retries++;
  482. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  483. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  484. return IRQ_HANDLED;
  485. }
  486. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  487. {
  488. u32 resp, event;
  489. unsigned long flags;
  490. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  491. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  492. if (!(resp & QLCNIC_SET_OWNER))
  493. goto out;
  494. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  495. if (event & QLCNIC_MBX_ASYNC_EVENT)
  496. qlcnic_83xx_process_aen(adapter);
  497. out:
  498. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  499. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  500. }
  501. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  502. {
  503. struct qlcnic_adapter *adapter = data;
  504. struct qlcnic_host_sds_ring *sds_ring;
  505. struct qlcnic_hardware_context *ahw = adapter->ahw;
  506. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  507. return IRQ_NONE;
  508. qlcnic_83xx_poll_process_aen(adapter);
  509. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  510. ahw->diag_cnt++;
  511. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  512. return IRQ_HANDLED;
  513. }
  514. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  515. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  516. } else {
  517. sds_ring = &adapter->recv_ctx->sds_rings[0];
  518. napi_schedule(&sds_ring->napi);
  519. }
  520. return IRQ_HANDLED;
  521. }
  522. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  523. {
  524. struct qlcnic_host_sds_ring *sds_ring = data;
  525. struct qlcnic_adapter *adapter = sds_ring->adapter;
  526. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  527. goto done;
  528. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  529. return IRQ_NONE;
  530. done:
  531. adapter->ahw->diag_cnt++;
  532. qlcnic_83xx_enable_intr(adapter, sds_ring);
  533. return IRQ_HANDLED;
  534. }
  535. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  536. {
  537. u32 val = 0, num_msix = adapter->ahw->num_msix - 1;
  538. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  539. num_msix = adapter->ahw->num_msix - 1;
  540. else
  541. num_msix = 0;
  542. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  543. qlcnic_83xx_disable_mbx_intr(adapter);
  544. msleep(20);
  545. synchronize_irq(adapter->msix_entries[num_msix].vector);
  546. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  547. }
  548. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  549. {
  550. irq_handler_t handler;
  551. u32 val;
  552. char name[32];
  553. int err = 0;
  554. unsigned long flags = 0;
  555. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  556. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  557. flags |= IRQF_SHARED;
  558. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  559. handler = qlcnic_83xx_handle_aen;
  560. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  561. snprintf(name, (IFNAMSIZ + 4),
  562. "%s[%s]", "qlcnic", "aen");
  563. err = request_irq(val, handler, flags, name, adapter);
  564. if (err) {
  565. dev_err(&adapter->pdev->dev,
  566. "failed to register MBX interrupt\n");
  567. return err;
  568. }
  569. } else {
  570. handler = qlcnic_83xx_intr;
  571. val = adapter->msix_entries[0].vector;
  572. err = request_irq(val, handler, flags, "qlcnic", adapter);
  573. if (err) {
  574. dev_err(&adapter->pdev->dev,
  575. "failed to register INTx interrupt\n");
  576. return err;
  577. }
  578. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  579. }
  580. /* Enable mailbox interrupt */
  581. qlcnic_83xx_enable_mbx_intrpt(adapter);
  582. return err;
  583. }
  584. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  585. {
  586. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  587. adapter->ahw->pci_func = (val >> 24) & 0xff;
  588. }
  589. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  590. {
  591. void __iomem *addr;
  592. u32 val, limit = 0;
  593. struct qlcnic_hardware_context *ahw = adapter->ahw;
  594. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  595. do {
  596. val = readl(addr);
  597. if (val) {
  598. /* write the function number to register */
  599. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  600. ahw->pci_func);
  601. return 0;
  602. }
  603. usleep_range(1000, 2000);
  604. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  605. return -EIO;
  606. }
  607. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  608. {
  609. void __iomem *addr;
  610. u32 val;
  611. struct qlcnic_hardware_context *ahw = adapter->ahw;
  612. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  613. val = readl(addr);
  614. }
  615. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  616. loff_t offset, size_t size)
  617. {
  618. int ret;
  619. u32 data;
  620. if (qlcnic_api_lock(adapter)) {
  621. dev_err(&adapter->pdev->dev,
  622. "%s: failed to acquire lock. addr offset 0x%x\n",
  623. __func__, (u32)offset);
  624. return;
  625. }
  626. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  627. qlcnic_api_unlock(adapter);
  628. if (ret == -EIO) {
  629. dev_err(&adapter->pdev->dev,
  630. "%s: failed. addr offset 0x%x\n",
  631. __func__, (u32)offset);
  632. return;
  633. }
  634. data = ret;
  635. memcpy(buf, &data, size);
  636. }
  637. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  638. loff_t offset, size_t size)
  639. {
  640. u32 data;
  641. memcpy(&data, buf, size);
  642. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  643. }
  644. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  645. {
  646. int status;
  647. status = qlcnic_83xx_get_port_config(adapter);
  648. if (status) {
  649. dev_err(&adapter->pdev->dev,
  650. "Get Port Info failed\n");
  651. } else {
  652. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  653. adapter->ahw->port_type = QLCNIC_XGBE;
  654. else
  655. adapter->ahw->port_type = QLCNIC_GBE;
  656. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  657. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  658. }
  659. return status;
  660. }
  661. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  662. {
  663. u32 val;
  664. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  665. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  666. else
  667. val = BIT_2;
  668. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  669. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  670. }
  671. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  672. const struct pci_device_id *ent)
  673. {
  674. u32 op_mode, priv_level;
  675. struct qlcnic_hardware_context *ahw = adapter->ahw;
  676. ahw->fw_hal_version = 2;
  677. qlcnic_get_func_no(adapter);
  678. if (qlcnic_sriov_vf_check(adapter)) {
  679. qlcnic_sriov_vf_set_ops(adapter);
  680. return;
  681. }
  682. /* Determine function privilege level */
  683. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  684. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  685. priv_level = QLCNIC_MGMT_FUNC;
  686. else
  687. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  688. ahw->pci_func);
  689. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  690. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  691. dev_info(&adapter->pdev->dev,
  692. "HAL Version: %d Non Privileged function\n",
  693. ahw->fw_hal_version);
  694. adapter->nic_ops = &qlcnic_vf_ops;
  695. } else {
  696. if (pci_find_ext_capability(adapter->pdev,
  697. PCI_EXT_CAP_ID_SRIOV))
  698. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  699. adapter->nic_ops = &qlcnic_83xx_ops;
  700. }
  701. }
  702. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  703. u32 data[]);
  704. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  705. u32 data[]);
  706. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  707. struct qlcnic_cmd_args *cmd)
  708. {
  709. int i;
  710. dev_info(&adapter->pdev->dev,
  711. "Host MBX regs(%d)\n", cmd->req.num);
  712. for (i = 0; i < cmd->req.num; i++) {
  713. if (i && !(i % 8))
  714. pr_info("\n");
  715. pr_info("%08x ", cmd->req.arg[i]);
  716. }
  717. pr_info("\n");
  718. dev_info(&adapter->pdev->dev,
  719. "FW MBX regs(%d)\n", cmd->rsp.num);
  720. for (i = 0; i < cmd->rsp.num; i++) {
  721. if (i && !(i % 8))
  722. pr_info("\n");
  723. pr_info("%08x ", cmd->rsp.arg[i]);
  724. }
  725. pr_info("\n");
  726. }
  727. /* Mailbox response for mac rcode */
  728. static u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  729. {
  730. u32 fw_data;
  731. u8 mac_cmd_rcode;
  732. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  733. mac_cmd_rcode = (u8)fw_data;
  734. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  735. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  736. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  737. return QLCNIC_RCODE_SUCCESS;
  738. return 1;
  739. }
  740. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  741. {
  742. u32 data;
  743. unsigned long wait_time = 0;
  744. struct qlcnic_hardware_context *ahw = adapter->ahw;
  745. /* wait for mailbox completion */
  746. do {
  747. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  748. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  749. data = QLCNIC_RCODE_TIMEOUT;
  750. break;
  751. }
  752. mdelay(1);
  753. } while (!data);
  754. return data;
  755. }
  756. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  757. struct qlcnic_cmd_args *cmd)
  758. {
  759. int i;
  760. u16 opcode;
  761. u8 mbx_err_code;
  762. unsigned long flags;
  763. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  764. struct qlcnic_hardware_context *ahw = adapter->ahw;
  765. opcode = LSW(cmd->req.arg[0]);
  766. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  767. dev_info(&adapter->pdev->dev,
  768. "Mailbox cmd attempted, 0x%x\n", opcode);
  769. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  770. return 0;
  771. }
  772. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  773. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  774. if (mbx_val) {
  775. QLCDB(adapter, DRV,
  776. "Mailbox cmd attempted, 0x%x\n", opcode);
  777. QLCDB(adapter, DRV,
  778. "Mailbox not available, 0x%x, collect FW dump\n",
  779. mbx_val);
  780. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  781. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  782. return cmd->rsp.arg[0];
  783. }
  784. /* Fill in mailbox registers */
  785. mbx_cmd = cmd->req.arg[0];
  786. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  787. for (i = 1; i < cmd->req.num; i++)
  788. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  789. /* Signal FW about the impending command */
  790. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  791. poll:
  792. rsp = qlcnic_83xx_mbx_poll(adapter);
  793. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  794. /* Get the FW response data */
  795. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  796. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  797. qlcnic_83xx_process_aen(adapter);
  798. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  799. if (mbx_val)
  800. goto poll;
  801. }
  802. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  803. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  804. opcode = QLCNIC_MBX_RSP(fw_data);
  805. qlcnic_83xx_get_mbx_data(adapter, cmd);
  806. switch (mbx_err_code) {
  807. case QLCNIC_MBX_RSP_OK:
  808. case QLCNIC_MBX_PORT_RSP_OK:
  809. rsp = QLCNIC_RCODE_SUCCESS;
  810. break;
  811. default:
  812. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  813. rsp = qlcnic_83xx_mac_rcode(adapter);
  814. if (!rsp)
  815. goto out;
  816. }
  817. dev_err(&adapter->pdev->dev,
  818. "MBX command 0x%x failed with err:0x%x\n",
  819. opcode, mbx_err_code);
  820. rsp = mbx_err_code;
  821. qlcnic_dump_mbx(adapter, cmd);
  822. break;
  823. }
  824. goto out;
  825. }
  826. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  827. QLCNIC_MBX_RSP(mbx_cmd));
  828. rsp = QLCNIC_RCODE_TIMEOUT;
  829. out:
  830. /* clear fw mbx control register */
  831. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  832. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  833. return rsp;
  834. }
  835. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  836. struct qlcnic_adapter *adapter, u32 type)
  837. {
  838. int i, size;
  839. u32 temp;
  840. const struct qlcnic_mailbox_metadata *mbx_tbl;
  841. mbx_tbl = qlcnic_83xx_mbx_tbl;
  842. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  843. for (i = 0; i < size; i++) {
  844. if (type == mbx_tbl[i].cmd) {
  845. mbx->req.num = mbx_tbl[i].in_args;
  846. mbx->rsp.num = mbx_tbl[i].out_args;
  847. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  848. GFP_ATOMIC);
  849. if (!mbx->req.arg)
  850. return -ENOMEM;
  851. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  852. GFP_ATOMIC);
  853. if (!mbx->rsp.arg) {
  854. kfree(mbx->req.arg);
  855. mbx->req.arg = NULL;
  856. return -ENOMEM;
  857. }
  858. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  859. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  860. temp = adapter->ahw->fw_hal_version << 29;
  861. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  862. break;
  863. }
  864. }
  865. return 0;
  866. }
  867. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  868. {
  869. struct qlcnic_adapter *adapter;
  870. struct qlcnic_cmd_args cmd;
  871. int i, err = 0;
  872. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  873. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  874. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  875. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  876. err = qlcnic_issue_cmd(adapter, &cmd);
  877. if (err)
  878. dev_info(&adapter->pdev->dev,
  879. "%s: Mailbox IDC ACK failed.\n", __func__);
  880. qlcnic_free_mbx_args(&cmd);
  881. }
  882. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  883. u32 data[])
  884. {
  885. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  886. QLCNIC_MBX_RSP(data[0]));
  887. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  888. return;
  889. }
  890. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  891. {
  892. u32 event[QLC_83XX_MBX_AEN_CNT];
  893. int i;
  894. struct qlcnic_hardware_context *ahw = adapter->ahw;
  895. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  896. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  897. switch (QLCNIC_MBX_RSP(event[0])) {
  898. case QLCNIC_MBX_LINK_EVENT:
  899. qlcnic_83xx_handle_link_aen(adapter, event);
  900. break;
  901. case QLCNIC_MBX_COMP_EVENT:
  902. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  903. break;
  904. case QLCNIC_MBX_REQUEST_EVENT:
  905. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  906. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  907. queue_delayed_work(adapter->qlcnic_wq,
  908. &adapter->idc_aen_work, 0);
  909. break;
  910. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  911. break;
  912. case QLCNIC_MBX_SFP_INSERT_EVENT:
  913. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  914. QLCNIC_MBX_RSP(event[0]));
  915. break;
  916. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  917. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  918. QLCNIC_MBX_RSP(event[0]));
  919. break;
  920. default:
  921. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  922. QLCNIC_MBX_RSP(event[0]));
  923. break;
  924. }
  925. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  926. }
  927. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  928. {
  929. int index, i, err, sds_mbx_size;
  930. u32 *buf, intrpt_id, intr_mask;
  931. u16 context_id;
  932. u8 num_sds;
  933. struct qlcnic_cmd_args cmd;
  934. struct qlcnic_host_sds_ring *sds;
  935. struct qlcnic_sds_mbx sds_mbx;
  936. struct qlcnic_add_rings_mbx_out *mbx_out;
  937. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  938. struct qlcnic_hardware_context *ahw = adapter->ahw;
  939. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  940. context_id = recv_ctx->context_id;
  941. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  942. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  943. QLCNIC_CMD_ADD_RCV_RINGS);
  944. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  945. /* set up status rings, mbx 2-81 */
  946. index = 2;
  947. for (i = 8; i < adapter->max_sds_rings; i++) {
  948. memset(&sds_mbx, 0, sds_mbx_size);
  949. sds = &recv_ctx->sds_rings[i];
  950. sds->consumer = 0;
  951. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  952. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  953. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  954. sds_mbx.sds_ring_size = sds->num_desc;
  955. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  956. intrpt_id = ahw->intr_tbl[i].id;
  957. else
  958. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  959. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  960. sds_mbx.intrpt_id = intrpt_id;
  961. else
  962. sds_mbx.intrpt_id = 0xffff;
  963. sds_mbx.intrpt_val = 0;
  964. buf = &cmd.req.arg[index];
  965. memcpy(buf, &sds_mbx, sds_mbx_size);
  966. index += sds_mbx_size / sizeof(u32);
  967. }
  968. /* send the mailbox command */
  969. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  970. if (err) {
  971. dev_err(&adapter->pdev->dev,
  972. "Failed to add rings %d\n", err);
  973. goto out;
  974. }
  975. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  976. index = 0;
  977. /* status descriptor ring */
  978. for (i = 8; i < adapter->max_sds_rings; i++) {
  979. sds = &recv_ctx->sds_rings[i];
  980. sds->crb_sts_consumer = ahw->pci_base0 +
  981. mbx_out->host_csmr[index];
  982. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  983. intr_mask = ahw->intr_tbl[i].src;
  984. else
  985. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  986. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  987. index++;
  988. }
  989. out:
  990. qlcnic_free_mbx_args(&cmd);
  991. return err;
  992. }
  993. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  994. {
  995. int i, err, index, sds_mbx_size, rds_mbx_size;
  996. u8 num_sds, num_rds;
  997. u32 *buf, intrpt_id, intr_mask, cap = 0;
  998. struct qlcnic_host_sds_ring *sds;
  999. struct qlcnic_host_rds_ring *rds;
  1000. struct qlcnic_sds_mbx sds_mbx;
  1001. struct qlcnic_rds_mbx rds_mbx;
  1002. struct qlcnic_cmd_args cmd;
  1003. struct qlcnic_rcv_mbx_out *mbx_out;
  1004. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  1005. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1006. num_rds = adapter->max_rds_rings;
  1007. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  1008. num_sds = adapter->max_sds_rings;
  1009. else
  1010. num_sds = QLCNIC_MAX_RING_SETS;
  1011. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  1012. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1013. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1014. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1015. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1016. /* set mailbox hdr and capabilities */
  1017. qlcnic_alloc_mbx_args(&cmd, adapter,
  1018. QLCNIC_CMD_CREATE_RX_CTX);
  1019. cmd.req.arg[1] = cap;
  1020. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1021. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1022. /* set up status rings, mbx 8-57/87 */
  1023. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1024. for (i = 0; i < num_sds; i++) {
  1025. memset(&sds_mbx, 0, sds_mbx_size);
  1026. sds = &recv_ctx->sds_rings[i];
  1027. sds->consumer = 0;
  1028. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1029. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1030. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1031. sds_mbx.sds_ring_size = sds->num_desc;
  1032. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1033. intrpt_id = ahw->intr_tbl[i].id;
  1034. else
  1035. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1036. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1037. sds_mbx.intrpt_id = intrpt_id;
  1038. else
  1039. sds_mbx.intrpt_id = 0xffff;
  1040. sds_mbx.intrpt_val = 0;
  1041. buf = &cmd.req.arg[index];
  1042. memcpy(buf, &sds_mbx, sds_mbx_size);
  1043. index += sds_mbx_size / sizeof(u32);
  1044. }
  1045. /* set up receive rings, mbx 88-111/135 */
  1046. index = QLCNIC_HOST_RDS_MBX_IDX;
  1047. rds = &recv_ctx->rds_rings[0];
  1048. rds->producer = 0;
  1049. memset(&rds_mbx, 0, rds_mbx_size);
  1050. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1051. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1052. rds_mbx.reg_ring_sz = rds->dma_size;
  1053. rds_mbx.reg_ring_len = rds->num_desc;
  1054. /* Jumbo ring */
  1055. rds = &recv_ctx->rds_rings[1];
  1056. rds->producer = 0;
  1057. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1058. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1059. rds_mbx.jmb_ring_sz = rds->dma_size;
  1060. rds_mbx.jmb_ring_len = rds->num_desc;
  1061. buf = &cmd.req.arg[index];
  1062. memcpy(buf, &rds_mbx, rds_mbx_size);
  1063. /* send the mailbox command */
  1064. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1065. if (err) {
  1066. dev_err(&adapter->pdev->dev,
  1067. "Failed to create Rx ctx in firmware%d\n", err);
  1068. goto out;
  1069. }
  1070. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1071. recv_ctx->context_id = mbx_out->ctx_id;
  1072. recv_ctx->state = mbx_out->state;
  1073. recv_ctx->virt_port = mbx_out->vport_id;
  1074. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1075. recv_ctx->context_id, recv_ctx->state);
  1076. /* Receive descriptor ring */
  1077. /* Standard ring */
  1078. rds = &recv_ctx->rds_rings[0];
  1079. rds->crb_rcv_producer = ahw->pci_base0 +
  1080. mbx_out->host_prod[0].reg_buf;
  1081. /* Jumbo ring */
  1082. rds = &recv_ctx->rds_rings[1];
  1083. rds->crb_rcv_producer = ahw->pci_base0 +
  1084. mbx_out->host_prod[0].jmb_buf;
  1085. /* status descriptor ring */
  1086. for (i = 0; i < num_sds; i++) {
  1087. sds = &recv_ctx->sds_rings[i];
  1088. sds->crb_sts_consumer = ahw->pci_base0 +
  1089. mbx_out->host_csmr[i];
  1090. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1091. intr_mask = ahw->intr_tbl[i].src;
  1092. else
  1093. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1094. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1095. }
  1096. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1097. err = qlcnic_83xx_add_rings(adapter);
  1098. out:
  1099. qlcnic_free_mbx_args(&cmd);
  1100. return err;
  1101. }
  1102. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1103. struct qlcnic_host_tx_ring *tx, int ring)
  1104. {
  1105. int err;
  1106. u16 msix_id;
  1107. u32 *buf, intr_mask;
  1108. struct qlcnic_cmd_args cmd;
  1109. struct qlcnic_tx_mbx mbx;
  1110. struct qlcnic_tx_mbx_out *mbx_out;
  1111. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1112. u32 msix_vector;
  1113. /* Reset host resources */
  1114. tx->producer = 0;
  1115. tx->sw_consumer = 0;
  1116. *(tx->hw_consumer) = 0;
  1117. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1118. /* setup mailbox inbox registerss */
  1119. mbx.phys_addr_low = LSD(tx->phys_addr);
  1120. mbx.phys_addr_high = MSD(tx->phys_addr);
  1121. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1122. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1123. mbx.size = tx->num_desc;
  1124. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1125. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1126. msix_vector = adapter->max_sds_rings + ring;
  1127. else
  1128. msix_vector = adapter->max_sds_rings - 1;
  1129. msix_id = ahw->intr_tbl[msix_vector].id;
  1130. } else {
  1131. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1132. }
  1133. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1134. mbx.intr_id = msix_id;
  1135. else
  1136. mbx.intr_id = 0xffff;
  1137. mbx.src = 0;
  1138. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1139. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1140. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1141. buf = &cmd.req.arg[6];
  1142. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1143. /* send the mailbox command*/
  1144. err = qlcnic_issue_cmd(adapter, &cmd);
  1145. if (err) {
  1146. dev_err(&adapter->pdev->dev,
  1147. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1148. goto out;
  1149. }
  1150. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1151. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1152. tx->ctx_id = mbx_out->ctx_id;
  1153. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1154. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1155. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1156. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1157. }
  1158. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1159. tx->ctx_id, mbx_out->state);
  1160. out:
  1161. qlcnic_free_mbx_args(&cmd);
  1162. return err;
  1163. }
  1164. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1165. {
  1166. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1167. struct qlcnic_host_sds_ring *sds_ring;
  1168. struct qlcnic_host_rds_ring *rds_ring;
  1169. u8 ring;
  1170. int ret;
  1171. netif_device_detach(netdev);
  1172. if (netif_running(netdev))
  1173. __qlcnic_down(adapter, netdev);
  1174. qlcnic_detach(adapter);
  1175. adapter->max_sds_rings = 1;
  1176. adapter->ahw->diag_test = test;
  1177. adapter->ahw->linkup = 0;
  1178. ret = qlcnic_attach(adapter);
  1179. if (ret) {
  1180. netif_device_attach(netdev);
  1181. return ret;
  1182. }
  1183. ret = qlcnic_fw_create_ctx(adapter);
  1184. if (ret) {
  1185. qlcnic_detach(adapter);
  1186. netif_device_attach(netdev);
  1187. return ret;
  1188. }
  1189. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1190. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1191. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1192. }
  1193. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1194. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1195. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1196. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1197. }
  1198. }
  1199. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1200. /* disable and free mailbox interrupt */
  1201. qlcnic_83xx_free_mbx_intr(adapter);
  1202. adapter->ahw->loopback_state = 0;
  1203. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1204. }
  1205. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1206. return 0;
  1207. }
  1208. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1209. int max_sds_rings)
  1210. {
  1211. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1212. struct qlcnic_host_sds_ring *sds_ring;
  1213. int ring, err;
  1214. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1215. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1216. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1217. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1218. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1219. }
  1220. }
  1221. qlcnic_fw_destroy_ctx(adapter);
  1222. qlcnic_detach(adapter);
  1223. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1224. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1225. if (err) {
  1226. dev_err(&adapter->pdev->dev,
  1227. "%s: failed to setup mbx interrupt\n",
  1228. __func__);
  1229. goto out;
  1230. }
  1231. }
  1232. adapter->ahw->diag_test = 0;
  1233. adapter->max_sds_rings = max_sds_rings;
  1234. if (qlcnic_attach(adapter))
  1235. goto out;
  1236. if (netif_running(netdev))
  1237. __qlcnic_up(adapter, netdev);
  1238. out:
  1239. netif_device_attach(netdev);
  1240. }
  1241. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1242. u32 beacon)
  1243. {
  1244. struct qlcnic_cmd_args cmd;
  1245. u32 mbx_in;
  1246. int i, status = 0;
  1247. if (state) {
  1248. /* Get LED configuration */
  1249. qlcnic_alloc_mbx_args(&cmd, adapter,
  1250. QLCNIC_CMD_GET_LED_CONFIG);
  1251. status = qlcnic_issue_cmd(adapter, &cmd);
  1252. if (status) {
  1253. dev_err(&adapter->pdev->dev,
  1254. "Get led config failed.\n");
  1255. goto mbx_err;
  1256. } else {
  1257. for (i = 0; i < 4; i++)
  1258. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1259. }
  1260. qlcnic_free_mbx_args(&cmd);
  1261. /* Set LED Configuration */
  1262. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1263. LSW(QLC_83XX_LED_CONFIG);
  1264. qlcnic_alloc_mbx_args(&cmd, adapter,
  1265. QLCNIC_CMD_SET_LED_CONFIG);
  1266. cmd.req.arg[1] = mbx_in;
  1267. cmd.req.arg[2] = mbx_in;
  1268. cmd.req.arg[3] = mbx_in;
  1269. if (beacon)
  1270. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1271. status = qlcnic_issue_cmd(adapter, &cmd);
  1272. if (status) {
  1273. dev_err(&adapter->pdev->dev,
  1274. "Set led config failed.\n");
  1275. }
  1276. mbx_err:
  1277. qlcnic_free_mbx_args(&cmd);
  1278. return status;
  1279. } else {
  1280. /* Restoring default LED configuration */
  1281. qlcnic_alloc_mbx_args(&cmd, adapter,
  1282. QLCNIC_CMD_SET_LED_CONFIG);
  1283. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1284. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1285. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1286. if (beacon)
  1287. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1288. status = qlcnic_issue_cmd(adapter, &cmd);
  1289. if (status)
  1290. dev_err(&adapter->pdev->dev,
  1291. "Restoring led config failed.\n");
  1292. qlcnic_free_mbx_args(&cmd);
  1293. return status;
  1294. }
  1295. }
  1296. int qlcnic_83xx_set_led(struct net_device *netdev,
  1297. enum ethtool_phys_id_state state)
  1298. {
  1299. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1300. int err = -EIO, active = 1;
  1301. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1302. netdev_warn(netdev,
  1303. "LED test is not supported in non-privileged mode\n");
  1304. return -EOPNOTSUPP;
  1305. }
  1306. switch (state) {
  1307. case ETHTOOL_ID_ACTIVE:
  1308. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1309. return -EBUSY;
  1310. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1311. break;
  1312. err = qlcnic_83xx_config_led(adapter, active, 0);
  1313. if (err)
  1314. netdev_err(netdev, "Failed to set LED blink state\n");
  1315. break;
  1316. case ETHTOOL_ID_INACTIVE:
  1317. active = 0;
  1318. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1319. break;
  1320. err = qlcnic_83xx_config_led(adapter, active, 0);
  1321. if (err)
  1322. netdev_err(netdev, "Failed to reset LED blink state\n");
  1323. break;
  1324. default:
  1325. return -EINVAL;
  1326. }
  1327. if (!active || err)
  1328. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1329. return err;
  1330. }
  1331. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1332. int enable)
  1333. {
  1334. struct qlcnic_cmd_args cmd;
  1335. int status;
  1336. if (qlcnic_sriov_vf_check(adapter))
  1337. return;
  1338. if (enable) {
  1339. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1340. cmd.req.arg[1] = BIT_0 | BIT_31;
  1341. } else {
  1342. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1343. cmd.req.arg[1] = BIT_0 | BIT_31;
  1344. }
  1345. status = qlcnic_issue_cmd(adapter, &cmd);
  1346. if (status)
  1347. dev_err(&adapter->pdev->dev,
  1348. "Failed to %s in NIC IDC function event.\n",
  1349. (enable ? "register" : "unregister"));
  1350. qlcnic_free_mbx_args(&cmd);
  1351. }
  1352. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1353. {
  1354. struct qlcnic_cmd_args cmd;
  1355. int err;
  1356. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1357. cmd.req.arg[1] = adapter->ahw->port_config;
  1358. err = qlcnic_issue_cmd(adapter, &cmd);
  1359. if (err)
  1360. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1361. qlcnic_free_mbx_args(&cmd);
  1362. return err;
  1363. }
  1364. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1365. {
  1366. struct qlcnic_cmd_args cmd;
  1367. int err;
  1368. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1369. err = qlcnic_issue_cmd(adapter, &cmd);
  1370. if (err)
  1371. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1372. else
  1373. adapter->ahw->port_config = cmd.rsp.arg[1];
  1374. qlcnic_free_mbx_args(&cmd);
  1375. return err;
  1376. }
  1377. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1378. {
  1379. int err;
  1380. u32 temp;
  1381. struct qlcnic_cmd_args cmd;
  1382. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1383. temp = adapter->recv_ctx->context_id << 16;
  1384. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1385. err = qlcnic_issue_cmd(adapter, &cmd);
  1386. if (err)
  1387. dev_info(&adapter->pdev->dev,
  1388. "Setup linkevent mailbox failed\n");
  1389. qlcnic_free_mbx_args(&cmd);
  1390. return err;
  1391. }
  1392. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1393. {
  1394. int err;
  1395. u32 temp;
  1396. struct qlcnic_cmd_args cmd;
  1397. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1398. return -EIO;
  1399. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1400. temp = adapter->recv_ctx->context_id << 16;
  1401. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1402. err = qlcnic_issue_cmd(adapter, &cmd);
  1403. if (err)
  1404. dev_info(&adapter->pdev->dev,
  1405. "Promiscous mode config failed\n");
  1406. qlcnic_free_mbx_args(&cmd);
  1407. return err;
  1408. }
  1409. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1410. {
  1411. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1412. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1413. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1414. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1415. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1416. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1417. dev_warn(&adapter->pdev->dev,
  1418. "Loopback test not supported for non privilege function\n");
  1419. return ret;
  1420. }
  1421. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1422. return -EBUSY;
  1423. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1424. if (ret)
  1425. goto fail_diag_alloc;
  1426. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1427. if (ret)
  1428. goto free_diag_res;
  1429. /* Poll for link up event before running traffic */
  1430. do {
  1431. msleep(500);
  1432. qlcnic_83xx_process_aen(adapter);
  1433. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1434. dev_info(&adapter->pdev->dev,
  1435. "Firmware didn't sent link up event to loopback request\n");
  1436. ret = -QLCNIC_FW_NOT_RESPOND;
  1437. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1438. goto free_diag_res;
  1439. }
  1440. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1441. ret = qlcnic_do_lb_test(adapter, mode);
  1442. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1443. free_diag_res:
  1444. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1445. fail_diag_alloc:
  1446. adapter->max_sds_rings = max_sds_rings;
  1447. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1448. return ret;
  1449. }
  1450. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1451. {
  1452. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1453. int status = 0, loop = 0;
  1454. u32 config;
  1455. status = qlcnic_83xx_get_port_config(adapter);
  1456. if (status)
  1457. return status;
  1458. config = ahw->port_config;
  1459. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1460. if (mode == QLCNIC_ILB_MODE)
  1461. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1462. if (mode == QLCNIC_ELB_MODE)
  1463. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1464. status = qlcnic_83xx_set_port_config(adapter);
  1465. if (status) {
  1466. dev_err(&adapter->pdev->dev,
  1467. "Failed to Set Loopback Mode = 0x%x.\n",
  1468. ahw->port_config);
  1469. ahw->port_config = config;
  1470. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1471. return status;
  1472. }
  1473. /* Wait for Link and IDC Completion AEN */
  1474. do {
  1475. msleep(300);
  1476. qlcnic_83xx_process_aen(adapter);
  1477. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1478. dev_err(&adapter->pdev->dev,
  1479. "FW did not generate IDC completion AEN\n");
  1480. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1481. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1482. return -EIO;
  1483. }
  1484. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1485. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1486. QLCNIC_MAC_ADD);
  1487. return status;
  1488. }
  1489. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1490. {
  1491. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1492. int status = 0, loop = 0;
  1493. u32 config = ahw->port_config;
  1494. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1495. if (mode == QLCNIC_ILB_MODE)
  1496. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1497. if (mode == QLCNIC_ELB_MODE)
  1498. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1499. status = qlcnic_83xx_set_port_config(adapter);
  1500. if (status) {
  1501. dev_err(&adapter->pdev->dev,
  1502. "Failed to Clear Loopback Mode = 0x%x.\n",
  1503. ahw->port_config);
  1504. ahw->port_config = config;
  1505. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1506. return status;
  1507. }
  1508. /* Wait for Link and IDC Completion AEN */
  1509. do {
  1510. msleep(300);
  1511. qlcnic_83xx_process_aen(adapter);
  1512. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1513. dev_err(&adapter->pdev->dev,
  1514. "Firmware didn't sent IDC completion AEN\n");
  1515. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1516. return -EIO;
  1517. }
  1518. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1519. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1520. QLCNIC_MAC_DEL);
  1521. return status;
  1522. }
  1523. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1524. int mode)
  1525. {
  1526. int err;
  1527. u32 temp, temp_ip;
  1528. struct qlcnic_cmd_args cmd;
  1529. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1530. if (mode == QLCNIC_IP_UP) {
  1531. temp = adapter->recv_ctx->context_id << 16;
  1532. cmd.req.arg[1] = 1 | temp;
  1533. } else {
  1534. temp = adapter->recv_ctx->context_id << 16;
  1535. cmd.req.arg[1] = 2 | temp;
  1536. }
  1537. /*
  1538. * Adapter needs IP address in network byte order.
  1539. * But hardware mailbox registers go through writel(), hence IP address
  1540. * gets swapped on big endian architecture.
  1541. * To negate swapping of writel() on big endian architecture
  1542. * use swab32(value).
  1543. */
  1544. temp_ip = swab32(ntohl(ip));
  1545. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1546. err = qlcnic_issue_cmd(adapter, &cmd);
  1547. if (err != QLCNIC_RCODE_SUCCESS)
  1548. dev_err(&adapter->netdev->dev,
  1549. "could not notify %s IP 0x%x request\n",
  1550. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1551. qlcnic_free_mbx_args(&cmd);
  1552. }
  1553. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1554. {
  1555. int err;
  1556. u32 temp, arg1;
  1557. struct qlcnic_cmd_args cmd;
  1558. int lro_bit_mask;
  1559. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1560. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1561. return 0;
  1562. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1563. temp = adapter->recv_ctx->context_id << 16;
  1564. arg1 = lro_bit_mask | temp;
  1565. cmd.req.arg[1] = arg1;
  1566. err = qlcnic_issue_cmd(adapter, &cmd);
  1567. if (err)
  1568. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1569. qlcnic_free_mbx_args(&cmd);
  1570. return err;
  1571. }
  1572. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1573. {
  1574. int err;
  1575. u32 word;
  1576. struct qlcnic_cmd_args cmd;
  1577. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1578. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1579. 0x255b0ec26d5a56daULL };
  1580. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1581. /*
  1582. * RSS request:
  1583. * bits 3-0: Rsvd
  1584. * 5-4: hash_type_ipv4
  1585. * 7-6: hash_type_ipv6
  1586. * 8: enable
  1587. * 9: use indirection table
  1588. * 16-31: indirection table mask
  1589. */
  1590. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1591. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1592. ((u32)(enable & 0x1) << 8) |
  1593. ((0x7ULL) << 16);
  1594. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1595. cmd.req.arg[2] = word;
  1596. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1597. err = qlcnic_issue_cmd(adapter, &cmd);
  1598. if (err)
  1599. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1600. qlcnic_free_mbx_args(&cmd);
  1601. return err;
  1602. }
  1603. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1604. __le16 vlan_id, u8 op)
  1605. {
  1606. int err;
  1607. u32 *buf;
  1608. struct qlcnic_cmd_args cmd;
  1609. struct qlcnic_macvlan_mbx mv;
  1610. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1611. return -EIO;
  1612. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1613. if (err)
  1614. return err;
  1615. cmd.req.arg[1] = op | (1 << 8) |
  1616. (adapter->recv_ctx->context_id << 16);
  1617. mv.vlan = le16_to_cpu(vlan_id);
  1618. mv.mac_addr0 = addr[0];
  1619. mv.mac_addr1 = addr[1];
  1620. mv.mac_addr2 = addr[2];
  1621. mv.mac_addr3 = addr[3];
  1622. mv.mac_addr4 = addr[4];
  1623. mv.mac_addr5 = addr[5];
  1624. buf = &cmd.req.arg[2];
  1625. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1626. err = qlcnic_issue_cmd(adapter, &cmd);
  1627. if (err)
  1628. dev_err(&adapter->pdev->dev,
  1629. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1630. ((op == 1) ? "add " : "delete "), err);
  1631. qlcnic_free_mbx_args(&cmd);
  1632. return err;
  1633. }
  1634. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1635. __le16 vlan_id)
  1636. {
  1637. u8 mac[ETH_ALEN];
  1638. memcpy(&mac, addr, ETH_ALEN);
  1639. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1640. }
  1641. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1642. u8 type, struct qlcnic_cmd_args *cmd)
  1643. {
  1644. switch (type) {
  1645. case QLCNIC_SET_STATION_MAC:
  1646. case QLCNIC_SET_FAC_DEF_MAC:
  1647. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1648. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1649. break;
  1650. }
  1651. cmd->req.arg[1] = type;
  1652. }
  1653. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1654. {
  1655. int err, i;
  1656. struct qlcnic_cmd_args cmd;
  1657. u32 mac_low, mac_high;
  1658. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1659. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1660. err = qlcnic_issue_cmd(adapter, &cmd);
  1661. if (err == QLCNIC_RCODE_SUCCESS) {
  1662. mac_low = cmd.rsp.arg[1];
  1663. mac_high = cmd.rsp.arg[2];
  1664. for (i = 0; i < 2; i++)
  1665. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1666. for (i = 2; i < 6; i++)
  1667. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1668. } else {
  1669. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1670. err);
  1671. err = -EIO;
  1672. }
  1673. qlcnic_free_mbx_args(&cmd);
  1674. return err;
  1675. }
  1676. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1677. {
  1678. int err;
  1679. u32 temp;
  1680. struct qlcnic_cmd_args cmd;
  1681. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1682. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1683. return;
  1684. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1685. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1686. cmd.req.arg[3] = coal->flag;
  1687. temp = coal->rx_time_us << 16;
  1688. cmd.req.arg[2] = coal->rx_packets | temp;
  1689. err = qlcnic_issue_cmd(adapter, &cmd);
  1690. if (err != QLCNIC_RCODE_SUCCESS)
  1691. dev_info(&adapter->pdev->dev,
  1692. "Failed to send interrupt coalescence parameters\n");
  1693. qlcnic_free_mbx_args(&cmd);
  1694. }
  1695. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1696. u32 data[])
  1697. {
  1698. u8 link_status, duplex;
  1699. /* link speed */
  1700. link_status = LSB(data[3]) & 1;
  1701. adapter->ahw->link_speed = MSW(data[2]);
  1702. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1703. adapter->ahw->module_type = MSB(LSW(data[3]));
  1704. duplex = LSB(MSW(data[3]));
  1705. if (duplex)
  1706. adapter->ahw->link_duplex = DUPLEX_FULL;
  1707. else
  1708. adapter->ahw->link_duplex = DUPLEX_HALF;
  1709. adapter->ahw->has_link_events = 1;
  1710. qlcnic_advert_link_change(adapter, link_status);
  1711. }
  1712. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1713. {
  1714. struct qlcnic_adapter *adapter = data;
  1715. unsigned long flags;
  1716. u32 mask, resp, event;
  1717. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1718. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1719. if (!(resp & QLCNIC_SET_OWNER))
  1720. goto out;
  1721. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1722. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1723. qlcnic_83xx_process_aen(adapter);
  1724. out:
  1725. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1726. writel(0, adapter->ahw->pci_base0 + mask);
  1727. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1728. return IRQ_HANDLED;
  1729. }
  1730. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1731. {
  1732. int err = -EIO;
  1733. struct qlcnic_cmd_args cmd;
  1734. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1735. dev_err(&adapter->pdev->dev,
  1736. "%s: Error, invoked by non management func\n",
  1737. __func__);
  1738. return err;
  1739. }
  1740. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1741. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1742. err = qlcnic_issue_cmd(adapter, &cmd);
  1743. if (err != QLCNIC_RCODE_SUCCESS) {
  1744. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1745. err);
  1746. err = -EIO;
  1747. }
  1748. qlcnic_free_mbx_args(&cmd);
  1749. return err;
  1750. }
  1751. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1752. struct qlcnic_info *nic)
  1753. {
  1754. int i, err = -EIO;
  1755. struct qlcnic_cmd_args cmd;
  1756. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1757. dev_err(&adapter->pdev->dev,
  1758. "%s: Error, invoked by non management func\n",
  1759. __func__);
  1760. return err;
  1761. }
  1762. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1763. cmd.req.arg[1] = (nic->pci_func << 16);
  1764. cmd.req.arg[2] = 0x1 << 16;
  1765. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1766. cmd.req.arg[4] = nic->capabilities;
  1767. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1768. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1769. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1770. for (i = 8; i < 32; i++)
  1771. cmd.req.arg[i] = 0;
  1772. err = qlcnic_issue_cmd(adapter, &cmd);
  1773. if (err != QLCNIC_RCODE_SUCCESS) {
  1774. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1775. err);
  1776. err = -EIO;
  1777. }
  1778. qlcnic_free_mbx_args(&cmd);
  1779. return err;
  1780. }
  1781. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1782. struct qlcnic_info *npar_info, u8 func_id)
  1783. {
  1784. int err;
  1785. u32 temp;
  1786. u8 op = 0;
  1787. struct qlcnic_cmd_args cmd;
  1788. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1789. if (func_id != adapter->ahw->pci_func) {
  1790. temp = func_id << 16;
  1791. cmd.req.arg[1] = op | BIT_31 | temp;
  1792. } else {
  1793. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1794. }
  1795. err = qlcnic_issue_cmd(adapter, &cmd);
  1796. if (err) {
  1797. dev_info(&adapter->pdev->dev,
  1798. "Failed to get nic info %d\n", err);
  1799. goto out;
  1800. }
  1801. npar_info->op_type = cmd.rsp.arg[1];
  1802. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1803. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1804. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1805. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1806. npar_info->capabilities = cmd.rsp.arg[4];
  1807. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1808. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1809. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1810. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1811. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1812. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1813. if (cmd.rsp.arg[8] & 0x1)
  1814. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1815. if (cmd.rsp.arg[8] & 0x10000) {
  1816. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1817. npar_info->max_linkspeed_reg_offset = temp;
  1818. }
  1819. out:
  1820. qlcnic_free_mbx_args(&cmd);
  1821. return err;
  1822. }
  1823. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1824. struct qlcnic_pci_info *pci_info)
  1825. {
  1826. int i, err = 0, j = 0;
  1827. u32 temp;
  1828. struct qlcnic_cmd_args cmd;
  1829. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1830. err = qlcnic_issue_cmd(adapter, &cmd);
  1831. adapter->ahw->act_pci_func = 0;
  1832. if (err == QLCNIC_RCODE_SUCCESS) {
  1833. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1834. dev_info(&adapter->pdev->dev,
  1835. "%s: total functions = %d\n",
  1836. __func__, pci_info->func_count);
  1837. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1838. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1839. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1840. i++;
  1841. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1842. if (pci_info->type == QLCNIC_TYPE_NIC)
  1843. adapter->ahw->act_pci_func++;
  1844. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1845. pci_info->default_port = temp;
  1846. i++;
  1847. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1848. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1849. pci_info->tx_max_bw = temp;
  1850. i = i + 2;
  1851. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1852. i++;
  1853. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1854. i = i + 3;
  1855. dev_info(&adapter->pdev->dev, "%s:\n"
  1856. "\tid = %d active = %d type = %d\n"
  1857. "\tport = %d min bw = %d max bw = %d\n"
  1858. "\tmac_addr = %pM\n", __func__,
  1859. pci_info->id, pci_info->active, pci_info->type,
  1860. pci_info->default_port, pci_info->tx_min_bw,
  1861. pci_info->tx_max_bw, pci_info->mac);
  1862. }
  1863. } else {
  1864. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1865. err);
  1866. err = -EIO;
  1867. }
  1868. qlcnic_free_mbx_args(&cmd);
  1869. return err;
  1870. }
  1871. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1872. {
  1873. int i, index, err;
  1874. u8 max_ints;
  1875. u32 val, temp, type;
  1876. struct qlcnic_cmd_args cmd;
  1877. max_ints = adapter->ahw->num_msix - 1;
  1878. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1879. cmd.req.arg[1] = max_ints;
  1880. for (i = 0, index = 2; i < max_ints; i++) {
  1881. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1882. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1883. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1884. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1885. cmd.req.arg[index++] = val;
  1886. }
  1887. err = qlcnic_issue_cmd(adapter, &cmd);
  1888. if (err) {
  1889. dev_err(&adapter->pdev->dev,
  1890. "Failed to configure interrupts 0x%x\n", err);
  1891. goto out;
  1892. }
  1893. max_ints = cmd.rsp.arg[1];
  1894. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1895. val = cmd.rsp.arg[index];
  1896. if (LSB(val)) {
  1897. dev_info(&adapter->pdev->dev,
  1898. "Can't configure interrupt %d\n",
  1899. adapter->ahw->intr_tbl[i].id);
  1900. continue;
  1901. }
  1902. if (op_type) {
  1903. adapter->ahw->intr_tbl[i].id = MSW(val);
  1904. adapter->ahw->intr_tbl[i].enabled = 1;
  1905. temp = cmd.rsp.arg[index + 1];
  1906. adapter->ahw->intr_tbl[i].src = temp;
  1907. } else {
  1908. adapter->ahw->intr_tbl[i].id = i;
  1909. adapter->ahw->intr_tbl[i].enabled = 0;
  1910. adapter->ahw->intr_tbl[i].src = 0;
  1911. }
  1912. }
  1913. out:
  1914. qlcnic_free_mbx_args(&cmd);
  1915. return err;
  1916. }
  1917. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1918. {
  1919. int id, timeout = 0;
  1920. u32 status = 0;
  1921. while (status == 0) {
  1922. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1923. if (status)
  1924. break;
  1925. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1926. id = QLC_SHARED_REG_RD32(adapter,
  1927. QLCNIC_FLASH_LOCK_OWNER);
  1928. dev_err(&adapter->pdev->dev,
  1929. "%s: failed, lock held by %d\n", __func__, id);
  1930. return -EIO;
  1931. }
  1932. usleep_range(1000, 2000);
  1933. }
  1934. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1935. return 0;
  1936. }
  1937. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1938. {
  1939. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1940. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1941. }
  1942. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1943. u32 flash_addr, u8 *p_data,
  1944. int count)
  1945. {
  1946. int i, ret;
  1947. u32 word, range, flash_offset, addr = flash_addr;
  1948. ulong indirect_add, direct_window;
  1949. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1950. if (addr & 0x3) {
  1951. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1952. return -EIO;
  1953. }
  1954. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1955. (addr));
  1956. range = flash_offset + (count * sizeof(u32));
  1957. /* Check if data is spread across multiple sectors */
  1958. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1959. /* Multi sector read */
  1960. for (i = 0; i < count; i++) {
  1961. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1962. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1963. indirect_add);
  1964. if (ret == -EIO)
  1965. return -EIO;
  1966. word = ret;
  1967. *(u32 *)p_data = word;
  1968. p_data = p_data + 4;
  1969. addr = addr + 4;
  1970. flash_offset = flash_offset + 4;
  1971. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1972. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1973. /* This write is needed once for each sector */
  1974. qlcnic_83xx_wrt_reg_indirect(adapter,
  1975. direct_window,
  1976. (addr));
  1977. flash_offset = 0;
  1978. }
  1979. }
  1980. } else {
  1981. /* Single sector read */
  1982. for (i = 0; i < count; i++) {
  1983. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1984. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1985. indirect_add);
  1986. if (ret == -EIO)
  1987. return -EIO;
  1988. word = ret;
  1989. *(u32 *)p_data = word;
  1990. p_data = p_data + 4;
  1991. addr = addr + 4;
  1992. }
  1993. }
  1994. return 0;
  1995. }
  1996. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1997. {
  1998. u32 status;
  1999. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2000. do {
  2001. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2002. QLC_83XX_FLASH_STATUS);
  2003. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2004. QLC_83XX_FLASH_STATUS_READY)
  2005. break;
  2006. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2007. } while (--retries);
  2008. if (!retries)
  2009. return -EIO;
  2010. return 0;
  2011. }
  2012. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2013. {
  2014. int ret;
  2015. u32 cmd;
  2016. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2017. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2018. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2019. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2020. adapter->ahw->fdt.write_enable_bits);
  2021. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2022. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2023. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2024. if (ret)
  2025. return -EIO;
  2026. return 0;
  2027. }
  2028. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2029. {
  2030. int ret;
  2031. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2032. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2033. adapter->ahw->fdt.write_statusreg_cmd));
  2034. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2035. adapter->ahw->fdt.write_disable_bits);
  2036. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2037. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2038. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2039. if (ret)
  2040. return -EIO;
  2041. return 0;
  2042. }
  2043. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2044. {
  2045. int ret, mfg_id;
  2046. if (qlcnic_83xx_lock_flash(adapter))
  2047. return -EIO;
  2048. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2049. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2050. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2051. QLC_83XX_FLASH_READ_CTRL);
  2052. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2053. if (ret) {
  2054. qlcnic_83xx_unlock_flash(adapter);
  2055. return -EIO;
  2056. }
  2057. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2058. if (mfg_id == -EIO)
  2059. return -EIO;
  2060. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2061. qlcnic_83xx_unlock_flash(adapter);
  2062. return 0;
  2063. }
  2064. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2065. {
  2066. int count, fdt_size, ret = 0;
  2067. fdt_size = sizeof(struct qlcnic_fdt);
  2068. count = fdt_size / sizeof(u32);
  2069. if (qlcnic_83xx_lock_flash(adapter))
  2070. return -EIO;
  2071. memset(&adapter->ahw->fdt, 0, fdt_size);
  2072. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2073. (u8 *)&adapter->ahw->fdt,
  2074. count);
  2075. qlcnic_83xx_unlock_flash(adapter);
  2076. return ret;
  2077. }
  2078. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2079. u32 sector_start_addr)
  2080. {
  2081. u32 reversed_addr, addr1, addr2, cmd;
  2082. int ret = -EIO;
  2083. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2084. return -EIO;
  2085. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2086. ret = qlcnic_83xx_enable_flash_write(adapter);
  2087. if (ret) {
  2088. qlcnic_83xx_unlock_flash(adapter);
  2089. dev_err(&adapter->pdev->dev,
  2090. "%s failed at %d\n",
  2091. __func__, __LINE__);
  2092. return ret;
  2093. }
  2094. }
  2095. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2096. if (ret) {
  2097. qlcnic_83xx_unlock_flash(adapter);
  2098. dev_err(&adapter->pdev->dev,
  2099. "%s: failed at %d\n", __func__, __LINE__);
  2100. return -EIO;
  2101. }
  2102. addr1 = (sector_start_addr & 0xFF) << 16;
  2103. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2104. reversed_addr = addr1 | addr2;
  2105. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2106. reversed_addr);
  2107. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2108. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2109. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2110. else
  2111. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2112. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2113. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2114. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2115. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2116. if (ret) {
  2117. qlcnic_83xx_unlock_flash(adapter);
  2118. dev_err(&adapter->pdev->dev,
  2119. "%s: failed at %d\n", __func__, __LINE__);
  2120. return -EIO;
  2121. }
  2122. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2123. ret = qlcnic_83xx_disable_flash_write(adapter);
  2124. if (ret) {
  2125. qlcnic_83xx_unlock_flash(adapter);
  2126. dev_err(&adapter->pdev->dev,
  2127. "%s: failed at %d\n", __func__, __LINE__);
  2128. return ret;
  2129. }
  2130. }
  2131. qlcnic_83xx_unlock_flash(adapter);
  2132. return 0;
  2133. }
  2134. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2135. u32 *p_data)
  2136. {
  2137. int ret = -EIO;
  2138. u32 addr1 = 0x00800000 | (addr >> 2);
  2139. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2140. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2141. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2142. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2143. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2144. if (ret) {
  2145. dev_err(&adapter->pdev->dev,
  2146. "%s: failed at %d\n", __func__, __LINE__);
  2147. return -EIO;
  2148. }
  2149. return 0;
  2150. }
  2151. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2152. u32 *p_data, int count)
  2153. {
  2154. u32 temp;
  2155. int ret = -EIO;
  2156. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2157. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2158. dev_err(&adapter->pdev->dev,
  2159. "%s: Invalid word count\n", __func__);
  2160. return -EIO;
  2161. }
  2162. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2163. QLC_83XX_FLASH_SPI_CONTROL);
  2164. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2165. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2166. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2167. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2168. /* First DWORD write */
  2169. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2170. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2171. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2172. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2173. if (ret) {
  2174. dev_err(&adapter->pdev->dev,
  2175. "%s: failed at %d\n", __func__, __LINE__);
  2176. return -EIO;
  2177. }
  2178. count--;
  2179. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2180. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2181. /* Second to N-1 DWORD writes */
  2182. while (count != 1) {
  2183. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2184. *p_data++);
  2185. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2186. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2187. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2188. if (ret) {
  2189. dev_err(&adapter->pdev->dev,
  2190. "%s: failed at %d\n", __func__, __LINE__);
  2191. return -EIO;
  2192. }
  2193. count--;
  2194. }
  2195. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2196. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2197. (addr >> 2));
  2198. /* Last DWORD write */
  2199. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2200. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2201. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2202. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2203. if (ret) {
  2204. dev_err(&adapter->pdev->dev,
  2205. "%s: failed at %d\n", __func__, __LINE__);
  2206. return -EIO;
  2207. }
  2208. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2209. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2210. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2211. __func__, __LINE__);
  2212. /* Operation failed, clear error bit */
  2213. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2214. QLC_83XX_FLASH_SPI_CONTROL);
  2215. qlcnic_83xx_wrt_reg_indirect(adapter,
  2216. QLC_83XX_FLASH_SPI_CONTROL,
  2217. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2218. }
  2219. return 0;
  2220. }
  2221. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2222. {
  2223. u32 val, id;
  2224. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2225. /* Check if recovery need to be performed by the calling function */
  2226. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2227. val = val & ~0x3F;
  2228. val = val | ((adapter->portnum << 2) |
  2229. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2230. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2231. dev_info(&adapter->pdev->dev,
  2232. "%s: lock recovery initiated\n", __func__);
  2233. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2234. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2235. id = ((val >> 2) & 0xF);
  2236. if (id == adapter->portnum) {
  2237. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2238. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2239. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2240. /* Force release the lock */
  2241. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2242. /* Clear recovery bits */
  2243. val = val & ~0x3F;
  2244. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2245. dev_info(&adapter->pdev->dev,
  2246. "%s: lock recovery completed\n", __func__);
  2247. } else {
  2248. dev_info(&adapter->pdev->dev,
  2249. "%s: func %d to resume lock recovery process\n",
  2250. __func__, id);
  2251. }
  2252. } else {
  2253. dev_info(&adapter->pdev->dev,
  2254. "%s: lock recovery initiated by other functions\n",
  2255. __func__);
  2256. }
  2257. }
  2258. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2259. {
  2260. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2261. int max_attempt = 0;
  2262. while (status == 0) {
  2263. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2264. if (status)
  2265. break;
  2266. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2267. i++;
  2268. if (i == 1)
  2269. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2270. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2271. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2272. if (val == temp) {
  2273. id = val & 0xFF;
  2274. dev_info(&adapter->pdev->dev,
  2275. "%s: lock to be recovered from %d\n",
  2276. __func__, id);
  2277. qlcnic_83xx_recover_driver_lock(adapter);
  2278. i = 0;
  2279. max_attempt++;
  2280. } else {
  2281. dev_err(&adapter->pdev->dev,
  2282. "%s: failed to get lock\n", __func__);
  2283. return -EIO;
  2284. }
  2285. }
  2286. /* Force exit from while loop after few attempts */
  2287. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2288. dev_err(&adapter->pdev->dev,
  2289. "%s: failed to get lock\n", __func__);
  2290. return -EIO;
  2291. }
  2292. }
  2293. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2294. lock_alive_counter = val >> 8;
  2295. lock_alive_counter++;
  2296. val = lock_alive_counter << 8 | adapter->portnum;
  2297. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2298. return 0;
  2299. }
  2300. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2301. {
  2302. u32 val, lock_alive_counter, id;
  2303. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2304. id = val & 0xFF;
  2305. lock_alive_counter = val >> 8;
  2306. if (id != adapter->portnum)
  2307. dev_err(&adapter->pdev->dev,
  2308. "%s:Warning func %d is unlocking lock owned by %d\n",
  2309. __func__, adapter->portnum, id);
  2310. val = (lock_alive_counter << 8) | 0xFF;
  2311. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2312. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2313. }
  2314. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2315. u32 *data, u32 count)
  2316. {
  2317. int i, j, ret = 0;
  2318. u32 temp;
  2319. /* Check alignment */
  2320. if (addr & 0xF)
  2321. return -EIO;
  2322. mutex_lock(&adapter->ahw->mem_lock);
  2323. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2324. for (i = 0; i < count; i++, addr += 16) {
  2325. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2326. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2327. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2328. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2329. mutex_unlock(&adapter->ahw->mem_lock);
  2330. return -EIO;
  2331. }
  2332. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2333. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2334. *data++);
  2335. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2336. *data++);
  2337. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2338. *data++);
  2339. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2340. *data++);
  2341. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2342. QLCNIC_TA_WRITE_ENABLE);
  2343. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2344. QLCNIC_TA_WRITE_START);
  2345. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2346. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2347. QLCNIC_MS_CTRL);
  2348. if ((temp & TA_CTL_BUSY) == 0)
  2349. break;
  2350. }
  2351. /* Status check failure */
  2352. if (j >= MAX_CTL_CHECK) {
  2353. printk_ratelimited(KERN_WARNING
  2354. "MS memory write failed\n");
  2355. mutex_unlock(&adapter->ahw->mem_lock);
  2356. return -EIO;
  2357. }
  2358. }
  2359. mutex_unlock(&adapter->ahw->mem_lock);
  2360. return ret;
  2361. }
  2362. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2363. u8 *p_data, int count)
  2364. {
  2365. int i, ret;
  2366. u32 word, addr = flash_addr;
  2367. ulong indirect_addr;
  2368. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2369. return -EIO;
  2370. if (addr & 0x3) {
  2371. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2372. qlcnic_83xx_unlock_flash(adapter);
  2373. return -EIO;
  2374. }
  2375. for (i = 0; i < count; i++) {
  2376. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2377. QLC_83XX_FLASH_DIRECT_WINDOW,
  2378. (addr))) {
  2379. qlcnic_83xx_unlock_flash(adapter);
  2380. return -EIO;
  2381. }
  2382. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2383. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2384. indirect_addr);
  2385. if (ret == -EIO)
  2386. return -EIO;
  2387. word = ret;
  2388. *(u32 *)p_data = word;
  2389. p_data = p_data + 4;
  2390. addr = addr + 4;
  2391. }
  2392. qlcnic_83xx_unlock_flash(adapter);
  2393. return 0;
  2394. }
  2395. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2396. {
  2397. int err;
  2398. u32 config = 0, state;
  2399. struct qlcnic_cmd_args cmd;
  2400. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2401. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2402. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2403. dev_info(&adapter->pdev->dev, "link state down\n");
  2404. return config;
  2405. }
  2406. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2407. err = qlcnic_issue_cmd(adapter, &cmd);
  2408. if (err) {
  2409. dev_info(&adapter->pdev->dev,
  2410. "Get Link Status Command failed: 0x%x\n", err);
  2411. goto out;
  2412. } else {
  2413. config = cmd.rsp.arg[1];
  2414. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2415. case QLC_83XX_10M_LINK:
  2416. ahw->link_speed = SPEED_10;
  2417. break;
  2418. case QLC_83XX_100M_LINK:
  2419. ahw->link_speed = SPEED_100;
  2420. break;
  2421. case QLC_83XX_1G_LINK:
  2422. ahw->link_speed = SPEED_1000;
  2423. break;
  2424. case QLC_83XX_10G_LINK:
  2425. ahw->link_speed = SPEED_10000;
  2426. break;
  2427. default:
  2428. ahw->link_speed = 0;
  2429. break;
  2430. }
  2431. config = cmd.rsp.arg[3];
  2432. if (config & 1)
  2433. err = 1;
  2434. }
  2435. out:
  2436. qlcnic_free_mbx_args(&cmd);
  2437. return config;
  2438. }
  2439. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2440. {
  2441. u32 config = 0;
  2442. int status = 0;
  2443. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2444. /* Get port configuration info */
  2445. status = qlcnic_83xx_get_port_info(adapter);
  2446. /* Get Link Status related info */
  2447. config = qlcnic_83xx_test_link(adapter);
  2448. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2449. /* hard code until there is a way to get it from flash */
  2450. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2451. return status;
  2452. }
  2453. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2454. struct ethtool_cmd *ecmd)
  2455. {
  2456. int status = 0;
  2457. u32 config = adapter->ahw->port_config;
  2458. if (ecmd->autoneg)
  2459. adapter->ahw->port_config |= BIT_15;
  2460. switch (ethtool_cmd_speed(ecmd)) {
  2461. case SPEED_10:
  2462. adapter->ahw->port_config |= BIT_8;
  2463. break;
  2464. case SPEED_100:
  2465. adapter->ahw->port_config |= BIT_9;
  2466. break;
  2467. case SPEED_1000:
  2468. adapter->ahw->port_config |= BIT_10;
  2469. break;
  2470. case SPEED_10000:
  2471. adapter->ahw->port_config |= BIT_11;
  2472. break;
  2473. default:
  2474. return -EINVAL;
  2475. }
  2476. status = qlcnic_83xx_set_port_config(adapter);
  2477. if (status) {
  2478. dev_info(&adapter->pdev->dev,
  2479. "Faild to Set Link Speed and autoneg.\n");
  2480. adapter->ahw->port_config = config;
  2481. }
  2482. return status;
  2483. }
  2484. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2485. u64 *data, int index)
  2486. {
  2487. u32 low, hi;
  2488. u64 val;
  2489. low = cmd->rsp.arg[index];
  2490. hi = cmd->rsp.arg[index + 1];
  2491. val = (((u64) low) | (((u64) hi) << 32));
  2492. *data++ = val;
  2493. return data;
  2494. }
  2495. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2496. struct qlcnic_cmd_args *cmd, u64 *data,
  2497. int type, int *ret)
  2498. {
  2499. int err, k, total_regs;
  2500. *ret = 0;
  2501. err = qlcnic_issue_cmd(adapter, cmd);
  2502. if (err != QLCNIC_RCODE_SUCCESS) {
  2503. dev_info(&adapter->pdev->dev,
  2504. "Error in get statistics mailbox command\n");
  2505. *ret = -EIO;
  2506. return data;
  2507. }
  2508. total_regs = cmd->rsp.num;
  2509. switch (type) {
  2510. case QLC_83XX_STAT_MAC:
  2511. /* fill in MAC tx counters */
  2512. for (k = 2; k < 28; k += 2)
  2513. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2514. /* skip 24 bytes of reserved area */
  2515. /* fill in MAC rx counters */
  2516. for (k += 6; k < 60; k += 2)
  2517. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2518. /* skip 24 bytes of reserved area */
  2519. /* fill in MAC rx frame stats */
  2520. for (k += 6; k < 80; k += 2)
  2521. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2522. break;
  2523. case QLC_83XX_STAT_RX:
  2524. for (k = 2; k < 8; k += 2)
  2525. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2526. /* skip 8 bytes of reserved data */
  2527. for (k += 2; k < 24; k += 2)
  2528. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2529. /* skip 8 bytes containing RE1FBQ error data */
  2530. for (k += 2; k < total_regs; k += 2)
  2531. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2532. break;
  2533. case QLC_83XX_STAT_TX:
  2534. for (k = 2; k < 10; k += 2)
  2535. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2536. /* skip 8 bytes of reserved data */
  2537. for (k += 2; k < total_regs; k += 2)
  2538. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2539. break;
  2540. default:
  2541. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2542. *ret = -EIO;
  2543. }
  2544. return data;
  2545. }
  2546. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2547. {
  2548. struct qlcnic_cmd_args cmd;
  2549. int ret = 0;
  2550. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2551. /* Get Tx stats */
  2552. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2553. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2554. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2555. QLC_83XX_STAT_TX, &ret);
  2556. if (ret) {
  2557. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2558. goto out;
  2559. }
  2560. /* Get MAC stats */
  2561. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2562. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2563. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2564. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2565. QLC_83XX_STAT_MAC, &ret);
  2566. if (ret) {
  2567. dev_info(&adapter->pdev->dev,
  2568. "Error getting Rx stats\n");
  2569. goto out;
  2570. }
  2571. /* Get Rx stats */
  2572. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2573. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2574. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2575. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2576. QLC_83XX_STAT_RX, &ret);
  2577. if (ret)
  2578. dev_info(&adapter->pdev->dev,
  2579. "Error getting Tx stats\n");
  2580. out:
  2581. qlcnic_free_mbx_args(&cmd);
  2582. }
  2583. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2584. {
  2585. u32 major, minor, sub;
  2586. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2587. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2588. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2589. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2590. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2591. __func__);
  2592. return 1;
  2593. }
  2594. return 0;
  2595. }
  2596. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2597. {
  2598. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2599. sizeof(adapter->ahw->ext_reg_tbl)) +
  2600. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2601. sizeof(adapter->ahw->reg_tbl));
  2602. }
  2603. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2604. {
  2605. int i, j = 0;
  2606. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2607. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2608. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2609. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2610. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2611. return i;
  2612. }
  2613. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2614. {
  2615. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2616. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2617. struct qlcnic_cmd_args cmd;
  2618. u32 data;
  2619. u16 intrpt_id, id;
  2620. u8 val;
  2621. int ret, max_sds_rings = adapter->max_sds_rings;
  2622. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2623. return -EIO;
  2624. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2625. if (ret)
  2626. goto fail_diag_irq;
  2627. ahw->diag_cnt = 0;
  2628. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2629. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2630. intrpt_id = ahw->intr_tbl[0].id;
  2631. else
  2632. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2633. cmd.req.arg[1] = 1;
  2634. cmd.req.arg[2] = intrpt_id;
  2635. cmd.req.arg[3] = BIT_0;
  2636. ret = qlcnic_issue_cmd(adapter, &cmd);
  2637. data = cmd.rsp.arg[2];
  2638. id = LSW(data);
  2639. val = LSB(MSW(data));
  2640. if (id != intrpt_id)
  2641. dev_info(&adapter->pdev->dev,
  2642. "Interrupt generated: 0x%x, requested:0x%x\n",
  2643. id, intrpt_id);
  2644. if (val)
  2645. dev_err(&adapter->pdev->dev,
  2646. "Interrupt test error: 0x%x\n", val);
  2647. if (ret)
  2648. goto done;
  2649. msleep(20);
  2650. ret = !ahw->diag_cnt;
  2651. done:
  2652. qlcnic_free_mbx_args(&cmd);
  2653. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2654. fail_diag_irq:
  2655. adapter->max_sds_rings = max_sds_rings;
  2656. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2657. return ret;
  2658. }
  2659. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2660. struct ethtool_pauseparam *pause)
  2661. {
  2662. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2663. int status = 0;
  2664. u32 config;
  2665. status = qlcnic_83xx_get_port_config(adapter);
  2666. if (status) {
  2667. dev_err(&adapter->pdev->dev,
  2668. "%s: Get Pause Config failed\n", __func__);
  2669. return;
  2670. }
  2671. config = ahw->port_config;
  2672. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2673. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2674. pause->tx_pause = 1;
  2675. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2676. pause->rx_pause = 1;
  2677. }
  2678. if (QLC_83XX_AUTONEG(config))
  2679. pause->autoneg = 1;
  2680. }
  2681. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2682. struct ethtool_pauseparam *pause)
  2683. {
  2684. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2685. int status = 0;
  2686. u32 config;
  2687. status = qlcnic_83xx_get_port_config(adapter);
  2688. if (status) {
  2689. dev_err(&adapter->pdev->dev,
  2690. "%s: Get Pause Config failed.\n", __func__);
  2691. return status;
  2692. }
  2693. config = ahw->port_config;
  2694. if (ahw->port_type == QLCNIC_GBE) {
  2695. if (pause->autoneg)
  2696. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2697. if (!pause->autoneg)
  2698. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2699. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2700. return -EOPNOTSUPP;
  2701. }
  2702. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2703. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2704. if (pause->rx_pause && pause->tx_pause) {
  2705. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2706. } else if (pause->rx_pause && !pause->tx_pause) {
  2707. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2708. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2709. } else if (pause->tx_pause && !pause->rx_pause) {
  2710. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2711. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2712. } else if (!pause->rx_pause && !pause->tx_pause) {
  2713. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2714. }
  2715. status = qlcnic_83xx_set_port_config(adapter);
  2716. if (status) {
  2717. dev_err(&adapter->pdev->dev,
  2718. "%s: Set Pause Config failed.\n", __func__);
  2719. ahw->port_config = config;
  2720. }
  2721. return status;
  2722. }
  2723. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2724. {
  2725. int ret;
  2726. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2727. QLC_83XX_FLASH_OEM_READ_SIG);
  2728. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2729. QLC_83XX_FLASH_READ_CTRL);
  2730. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2731. if (ret)
  2732. return -EIO;
  2733. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2734. return ret & 0xFF;
  2735. }
  2736. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2737. {
  2738. int status;
  2739. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2740. if (status == -EIO) {
  2741. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2742. __func__);
  2743. return 1;
  2744. }
  2745. return 0;
  2746. }