intel_hdmi.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  109. {
  110. switch (frame->type) {
  111. case DIP_TYPE_AVI:
  112. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  113. case DIP_TYPE_SPD:
  114. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  115. default:
  116. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  117. return 0;
  118. }
  119. }
  120. static void g4x_write_infoframe(struct drm_encoder *encoder,
  121. struct dip_infoframe *frame)
  122. {
  123. uint32_t *data = (uint32_t *)frame;
  124. struct drm_device *dev = encoder->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 val = I915_READ(VIDEO_DIP_CTL);
  127. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  128. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  129. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  130. val |= g4x_infoframe_index(frame);
  131. val &= ~g4x_infoframe_enable(frame);
  132. I915_WRITE(VIDEO_DIP_CTL, val);
  133. mmiowb();
  134. for (i = 0; i < len; i += 4) {
  135. I915_WRITE(VIDEO_DIP_DATA, *data);
  136. data++;
  137. }
  138. /* Write every possible data byte to force correct ECC calculation. */
  139. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  140. I915_WRITE(VIDEO_DIP_DATA, 0);
  141. mmiowb();
  142. val |= g4x_infoframe_enable(frame);
  143. val &= ~VIDEO_DIP_FREQ_MASK;
  144. val |= VIDEO_DIP_FREQ_VSYNC;
  145. I915_WRITE(VIDEO_DIP_CTL, val);
  146. POSTING_READ(VIDEO_DIP_CTL);
  147. }
  148. static void ibx_write_infoframe(struct drm_encoder *encoder,
  149. struct dip_infoframe *frame)
  150. {
  151. uint32_t *data = (uint32_t *)frame;
  152. struct drm_device *dev = encoder->dev;
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  155. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  156. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  157. u32 val = I915_READ(reg);
  158. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  159. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  160. val |= g4x_infoframe_index(frame);
  161. val &= ~g4x_infoframe_enable(frame);
  162. I915_WRITE(reg, val);
  163. mmiowb();
  164. for (i = 0; i < len; i += 4) {
  165. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  166. data++;
  167. }
  168. /* Write every possible data byte to force correct ECC calculation. */
  169. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  170. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  171. mmiowb();
  172. val |= g4x_infoframe_enable(frame);
  173. val &= ~VIDEO_DIP_FREQ_MASK;
  174. val |= VIDEO_DIP_FREQ_VSYNC;
  175. I915_WRITE(reg, val);
  176. POSTING_READ(reg);
  177. }
  178. static void cpt_write_infoframe(struct drm_encoder *encoder,
  179. struct dip_infoframe *frame)
  180. {
  181. uint32_t *data = (uint32_t *)frame;
  182. struct drm_device *dev = encoder->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  185. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  186. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  187. u32 val = I915_READ(reg);
  188. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  189. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  190. val |= g4x_infoframe_index(frame);
  191. /* The DIP control register spec says that we need to update the AVI
  192. * infoframe without clearing its enable bit */
  193. if (frame->type != DIP_TYPE_AVI)
  194. val &= ~g4x_infoframe_enable(frame);
  195. I915_WRITE(reg, val);
  196. mmiowb();
  197. for (i = 0; i < len; i += 4) {
  198. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  199. data++;
  200. }
  201. /* Write every possible data byte to force correct ECC calculation. */
  202. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  203. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  204. mmiowb();
  205. val |= g4x_infoframe_enable(frame);
  206. val &= ~VIDEO_DIP_FREQ_MASK;
  207. val |= VIDEO_DIP_FREQ_VSYNC;
  208. I915_WRITE(reg, val);
  209. POSTING_READ(reg);
  210. }
  211. static void vlv_write_infoframe(struct drm_encoder *encoder,
  212. struct dip_infoframe *frame)
  213. {
  214. uint32_t *data = (uint32_t *)frame;
  215. struct drm_device *dev = encoder->dev;
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  218. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  219. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  220. u32 val = I915_READ(reg);
  221. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  222. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  223. val |= g4x_infoframe_index(frame);
  224. val &= ~g4x_infoframe_enable(frame);
  225. I915_WRITE(reg, val);
  226. mmiowb();
  227. for (i = 0; i < len; i += 4) {
  228. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  229. data++;
  230. }
  231. /* Write every possible data byte to force correct ECC calculation. */
  232. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  233. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  234. mmiowb();
  235. val |= g4x_infoframe_enable(frame);
  236. val &= ~VIDEO_DIP_FREQ_MASK;
  237. val |= VIDEO_DIP_FREQ_VSYNC;
  238. I915_WRITE(reg, val);
  239. POSTING_READ(reg);
  240. }
  241. static void hsw_write_infoframe(struct drm_encoder *encoder,
  242. struct dip_infoframe *frame)
  243. {
  244. uint32_t *data = (uint32_t *)frame;
  245. struct drm_device *dev = encoder->dev;
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  248. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  249. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  250. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  251. u32 val = I915_READ(ctl_reg);
  252. if (data_reg == 0)
  253. return;
  254. val &= ~hsw_infoframe_enable(frame);
  255. I915_WRITE(ctl_reg, val);
  256. mmiowb();
  257. for (i = 0; i < len; i += 4) {
  258. I915_WRITE(data_reg + i, *data);
  259. data++;
  260. }
  261. /* Write every possible data byte to force correct ECC calculation. */
  262. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  263. I915_WRITE(data_reg + i, 0);
  264. mmiowb();
  265. val |= hsw_infoframe_enable(frame);
  266. I915_WRITE(ctl_reg, val);
  267. POSTING_READ(ctl_reg);
  268. }
  269. static void intel_set_infoframe(struct drm_encoder *encoder,
  270. struct dip_infoframe *frame)
  271. {
  272. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  273. intel_dip_infoframe_csum(frame);
  274. intel_hdmi->write_infoframe(encoder, frame);
  275. }
  276. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  277. struct drm_display_mode *adjusted_mode)
  278. {
  279. struct dip_infoframe avi_if = {
  280. .type = DIP_TYPE_AVI,
  281. .ver = DIP_VERSION_AVI,
  282. .len = DIP_LEN_AVI,
  283. };
  284. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  285. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  286. intel_set_infoframe(encoder, &avi_if);
  287. }
  288. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  289. {
  290. struct dip_infoframe spd_if;
  291. memset(&spd_if, 0, sizeof(spd_if));
  292. spd_if.type = DIP_TYPE_SPD;
  293. spd_if.ver = DIP_VERSION_SPD;
  294. spd_if.len = DIP_LEN_SPD;
  295. strcpy(spd_if.body.spd.vn, "Intel");
  296. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  297. spd_if.body.spd.sdi = DIP_SPD_PC;
  298. intel_set_infoframe(encoder, &spd_if);
  299. }
  300. static void g4x_set_infoframes(struct drm_encoder *encoder,
  301. struct drm_display_mode *adjusted_mode)
  302. {
  303. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  304. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  305. u32 reg = VIDEO_DIP_CTL;
  306. u32 val = I915_READ(reg);
  307. u32 port;
  308. assert_hdmi_port_disabled(intel_hdmi);
  309. /* If the registers were not initialized yet, they might be zeroes,
  310. * which means we're selecting the AVI DIP and we're setting its
  311. * frequency to once. This seems to really confuse the HW and make
  312. * things stop working (the register spec says the AVI always needs to
  313. * be sent every VSync). So here we avoid writing to the register more
  314. * than we need and also explicitly select the AVI DIP and explicitly
  315. * set its frequency to every VSync. Avoiding to write it twice seems to
  316. * be enough to solve the problem, but being defensive shouldn't hurt us
  317. * either. */
  318. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  319. if (!intel_hdmi->has_hdmi_sink) {
  320. if (!(val & VIDEO_DIP_ENABLE))
  321. return;
  322. val &= ~VIDEO_DIP_ENABLE;
  323. I915_WRITE(reg, val);
  324. POSTING_READ(reg);
  325. return;
  326. }
  327. switch (intel_hdmi->sdvox_reg) {
  328. case SDVOB:
  329. port = VIDEO_DIP_PORT_B;
  330. break;
  331. case SDVOC:
  332. port = VIDEO_DIP_PORT_C;
  333. break;
  334. default:
  335. BUG();
  336. return;
  337. }
  338. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  339. if (val & VIDEO_DIP_ENABLE) {
  340. val &= ~VIDEO_DIP_ENABLE;
  341. I915_WRITE(reg, val);
  342. POSTING_READ(reg);
  343. }
  344. val &= ~VIDEO_DIP_PORT_MASK;
  345. val |= port;
  346. }
  347. val |= VIDEO_DIP_ENABLE;
  348. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  349. I915_WRITE(reg, val);
  350. POSTING_READ(reg);
  351. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  352. intel_hdmi_set_spd_infoframe(encoder);
  353. }
  354. static void ibx_set_infoframes(struct drm_encoder *encoder,
  355. struct drm_display_mode *adjusted_mode)
  356. {
  357. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  358. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  359. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  360. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  361. u32 val = I915_READ(reg);
  362. u32 port;
  363. assert_hdmi_port_disabled(intel_hdmi);
  364. /* See the big comment in g4x_set_infoframes() */
  365. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  366. if (!intel_hdmi->has_hdmi_sink) {
  367. if (!(val & VIDEO_DIP_ENABLE))
  368. return;
  369. val &= ~VIDEO_DIP_ENABLE;
  370. I915_WRITE(reg, val);
  371. POSTING_READ(reg);
  372. return;
  373. }
  374. switch (intel_hdmi->sdvox_reg) {
  375. case HDMIB:
  376. port = VIDEO_DIP_PORT_B;
  377. break;
  378. case HDMIC:
  379. port = VIDEO_DIP_PORT_C;
  380. break;
  381. case HDMID:
  382. port = VIDEO_DIP_PORT_D;
  383. break;
  384. default:
  385. BUG();
  386. return;
  387. }
  388. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  389. if (val & VIDEO_DIP_ENABLE) {
  390. val &= ~VIDEO_DIP_ENABLE;
  391. I915_WRITE(reg, val);
  392. POSTING_READ(reg);
  393. }
  394. val &= ~VIDEO_DIP_PORT_MASK;
  395. val |= port;
  396. }
  397. val |= VIDEO_DIP_ENABLE;
  398. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  399. VIDEO_DIP_ENABLE_GCP);
  400. I915_WRITE(reg, val);
  401. POSTING_READ(reg);
  402. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  403. intel_hdmi_set_spd_infoframe(encoder);
  404. }
  405. static void cpt_set_infoframes(struct drm_encoder *encoder,
  406. struct drm_display_mode *adjusted_mode)
  407. {
  408. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  409. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  410. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  411. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  412. u32 val = I915_READ(reg);
  413. assert_hdmi_port_disabled(intel_hdmi);
  414. /* See the big comment in g4x_set_infoframes() */
  415. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  416. if (!intel_hdmi->has_hdmi_sink) {
  417. if (!(val & VIDEO_DIP_ENABLE))
  418. return;
  419. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  420. I915_WRITE(reg, val);
  421. POSTING_READ(reg);
  422. return;
  423. }
  424. /* Set both together, unset both together: see the spec. */
  425. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  426. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  427. VIDEO_DIP_ENABLE_GCP);
  428. I915_WRITE(reg, val);
  429. POSTING_READ(reg);
  430. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  431. intel_hdmi_set_spd_infoframe(encoder);
  432. }
  433. static void vlv_set_infoframes(struct drm_encoder *encoder,
  434. struct drm_display_mode *adjusted_mode)
  435. {
  436. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  437. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  438. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  439. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  440. u32 val = I915_READ(reg);
  441. assert_hdmi_port_disabled(intel_hdmi);
  442. /* See the big comment in g4x_set_infoframes() */
  443. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  444. if (!intel_hdmi->has_hdmi_sink) {
  445. if (!(val & VIDEO_DIP_ENABLE))
  446. return;
  447. val &= ~VIDEO_DIP_ENABLE;
  448. I915_WRITE(reg, val);
  449. POSTING_READ(reg);
  450. return;
  451. }
  452. val |= VIDEO_DIP_ENABLE;
  453. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  454. VIDEO_DIP_ENABLE_GCP);
  455. I915_WRITE(reg, val);
  456. POSTING_READ(reg);
  457. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  458. intel_hdmi_set_spd_infoframe(encoder);
  459. }
  460. static void hsw_set_infoframes(struct drm_encoder *encoder,
  461. struct drm_display_mode *adjusted_mode)
  462. {
  463. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  464. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  465. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  466. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  467. u32 val = I915_READ(reg);
  468. assert_hdmi_port_disabled(intel_hdmi);
  469. if (!intel_hdmi->has_hdmi_sink) {
  470. I915_WRITE(reg, 0);
  471. POSTING_READ(reg);
  472. return;
  473. }
  474. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  475. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  476. I915_WRITE(reg, val);
  477. POSTING_READ(reg);
  478. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  479. intel_hdmi_set_spd_infoframe(encoder);
  480. }
  481. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  482. struct drm_display_mode *mode,
  483. struct drm_display_mode *adjusted_mode)
  484. {
  485. struct drm_device *dev = encoder->dev;
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  488. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  489. u32 sdvox;
  490. sdvox = SDVO_ENCODING_HDMI;
  491. if (!HAS_PCH_SPLIT(dev))
  492. sdvox |= intel_hdmi->color_range;
  493. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  494. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  495. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  496. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  497. if (intel_crtc->bpp > 24)
  498. sdvox |= COLOR_FORMAT_12bpc;
  499. else
  500. sdvox |= COLOR_FORMAT_8bpc;
  501. /* Required on CPT */
  502. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  503. sdvox |= HDMI_MODE_SELECT;
  504. if (intel_hdmi->has_audio) {
  505. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  506. pipe_name(intel_crtc->pipe));
  507. sdvox |= SDVO_AUDIO_ENABLE;
  508. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  509. intel_write_eld(encoder, adjusted_mode);
  510. }
  511. if (HAS_PCH_CPT(dev))
  512. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  513. else if (intel_crtc->pipe == PIPE_B)
  514. sdvox |= SDVO_PIPE_B_SELECT;
  515. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  516. POSTING_READ(intel_hdmi->sdvox_reg);
  517. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  518. }
  519. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  520. enum pipe *pipe)
  521. {
  522. struct drm_device *dev = encoder->base.dev;
  523. struct drm_i915_private *dev_priv = dev->dev_private;
  524. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  525. u32 tmp;
  526. tmp = I915_READ(intel_hdmi->sdvox_reg);
  527. if (!(tmp & SDVO_ENABLE))
  528. return false;
  529. if (HAS_PCH_CPT(dev))
  530. *pipe = PORT_TO_PIPE_CPT(tmp);
  531. else
  532. *pipe = PORT_TO_PIPE(tmp);
  533. return true;
  534. }
  535. static void intel_enable_hdmi(struct intel_encoder *encoder)
  536. {
  537. struct drm_device *dev = encoder->base.dev;
  538. struct drm_i915_private *dev_priv = dev->dev_private;
  539. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  540. u32 temp;
  541. u32 enable_bits = SDVO_ENABLE;
  542. if (intel_hdmi->has_audio)
  543. enable_bits |= SDVO_AUDIO_ENABLE;
  544. temp = I915_READ(intel_hdmi->sdvox_reg);
  545. /* HW workaround for IBX, we need to move the port to transcoder A
  546. * before disabling it. */
  547. if (HAS_PCH_IBX(dev)) {
  548. struct drm_crtc *crtc = encoder->base.crtc;
  549. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  550. /* Restore the transcoder select bit. */
  551. if (pipe == PIPE_B)
  552. enable_bits |= SDVO_PIPE_B_SELECT;
  553. }
  554. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  555. * we do this anyway which shows more stable in testing.
  556. */
  557. if (HAS_PCH_SPLIT(dev)) {
  558. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  559. POSTING_READ(intel_hdmi->sdvox_reg);
  560. }
  561. temp |= enable_bits;
  562. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  563. POSTING_READ(intel_hdmi->sdvox_reg);
  564. /* HW workaround, need to write this twice for issue that may result
  565. * in first write getting masked.
  566. */
  567. if (HAS_PCH_SPLIT(dev)) {
  568. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  569. POSTING_READ(intel_hdmi->sdvox_reg);
  570. }
  571. }
  572. static void intel_disable_hdmi(struct intel_encoder *encoder)
  573. {
  574. struct drm_device *dev = encoder->base.dev;
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  577. u32 temp;
  578. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  579. temp = I915_READ(intel_hdmi->sdvox_reg);
  580. /* HW workaround for IBX, we need to move the port to transcoder A
  581. * before disabling it. */
  582. if (HAS_PCH_IBX(dev)) {
  583. struct drm_crtc *crtc = encoder->base.crtc;
  584. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  585. if (temp & SDVO_PIPE_B_SELECT) {
  586. temp &= ~SDVO_PIPE_B_SELECT;
  587. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  588. POSTING_READ(intel_hdmi->sdvox_reg);
  589. /* Again we need to write this twice. */
  590. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  591. POSTING_READ(intel_hdmi->sdvox_reg);
  592. /* Transcoder selection bits only update
  593. * effectively on vblank. */
  594. if (crtc)
  595. intel_wait_for_vblank(dev, pipe);
  596. else
  597. msleep(50);
  598. }
  599. }
  600. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  601. * we do this anyway which shows more stable in testing.
  602. */
  603. if (HAS_PCH_SPLIT(dev)) {
  604. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  605. POSTING_READ(intel_hdmi->sdvox_reg);
  606. }
  607. temp &= ~enable_bits;
  608. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  609. POSTING_READ(intel_hdmi->sdvox_reg);
  610. /* HW workaround, need to write this twice for issue that may result
  611. * in first write getting masked.
  612. */
  613. if (HAS_PCH_SPLIT(dev)) {
  614. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  615. POSTING_READ(intel_hdmi->sdvox_reg);
  616. }
  617. }
  618. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  619. struct drm_display_mode *mode)
  620. {
  621. if (mode->clock > 165000)
  622. return MODE_CLOCK_HIGH;
  623. if (mode->clock < 20000)
  624. return MODE_CLOCK_LOW;
  625. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  626. return MODE_NO_DBLESCAN;
  627. return MODE_OK;
  628. }
  629. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  630. const struct drm_display_mode *mode,
  631. struct drm_display_mode *adjusted_mode)
  632. {
  633. return true;
  634. }
  635. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  636. {
  637. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  638. struct drm_i915_private *dev_priv = dev->dev_private;
  639. uint32_t bit;
  640. switch (intel_hdmi->sdvox_reg) {
  641. case SDVOB:
  642. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  643. break;
  644. case SDVOC:
  645. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  646. break;
  647. default:
  648. bit = 0;
  649. break;
  650. }
  651. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  652. }
  653. static enum drm_connector_status
  654. intel_hdmi_detect(struct drm_connector *connector, bool force)
  655. {
  656. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  657. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  658. struct edid *edid;
  659. enum drm_connector_status status = connector_status_disconnected;
  660. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  661. return status;
  662. intel_hdmi->has_hdmi_sink = false;
  663. intel_hdmi->has_audio = false;
  664. edid = drm_get_edid(connector,
  665. intel_gmbus_get_adapter(dev_priv,
  666. intel_hdmi->ddc_bus));
  667. if (edid) {
  668. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  669. status = connector_status_connected;
  670. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  671. intel_hdmi->has_hdmi_sink =
  672. drm_detect_hdmi_monitor(edid);
  673. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  674. }
  675. kfree(edid);
  676. }
  677. if (status == connector_status_connected) {
  678. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  679. intel_hdmi->has_audio =
  680. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  681. }
  682. return status;
  683. }
  684. static int intel_hdmi_get_modes(struct drm_connector *connector)
  685. {
  686. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  687. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  688. /* We should parse the EDID data and find out if it's an HDMI sink so
  689. * we can send audio to it.
  690. */
  691. return intel_ddc_get_modes(connector,
  692. intel_gmbus_get_adapter(dev_priv,
  693. intel_hdmi->ddc_bus));
  694. }
  695. static bool
  696. intel_hdmi_detect_audio(struct drm_connector *connector)
  697. {
  698. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  699. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  700. struct edid *edid;
  701. bool has_audio = false;
  702. edid = drm_get_edid(connector,
  703. intel_gmbus_get_adapter(dev_priv,
  704. intel_hdmi->ddc_bus));
  705. if (edid) {
  706. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  707. has_audio = drm_detect_monitor_audio(edid);
  708. kfree(edid);
  709. }
  710. return has_audio;
  711. }
  712. static int
  713. intel_hdmi_set_property(struct drm_connector *connector,
  714. struct drm_property *property,
  715. uint64_t val)
  716. {
  717. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  718. struct intel_digital_port *intel_dig_port =
  719. hdmi_to_dig_port(intel_hdmi);
  720. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  721. int ret;
  722. ret = drm_connector_property_set_value(connector, property, val);
  723. if (ret)
  724. return ret;
  725. if (property == dev_priv->force_audio_property) {
  726. enum hdmi_force_audio i = val;
  727. bool has_audio;
  728. if (i == intel_hdmi->force_audio)
  729. return 0;
  730. intel_hdmi->force_audio = i;
  731. if (i == HDMI_AUDIO_AUTO)
  732. has_audio = intel_hdmi_detect_audio(connector);
  733. else
  734. has_audio = (i == HDMI_AUDIO_ON);
  735. if (i == HDMI_AUDIO_OFF_DVI)
  736. intel_hdmi->has_hdmi_sink = 0;
  737. intel_hdmi->has_audio = has_audio;
  738. goto done;
  739. }
  740. if (property == dev_priv->broadcast_rgb_property) {
  741. if (val == !!intel_hdmi->color_range)
  742. return 0;
  743. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  744. goto done;
  745. }
  746. return -EINVAL;
  747. done:
  748. if (intel_dig_port->base.base.crtc) {
  749. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  750. intel_set_mode(crtc, &crtc->mode,
  751. crtc->x, crtc->y, crtc->fb);
  752. }
  753. return 0;
  754. }
  755. static void intel_hdmi_destroy(struct drm_connector *connector)
  756. {
  757. drm_sysfs_connector_remove(connector);
  758. drm_connector_cleanup(connector);
  759. kfree(connector);
  760. }
  761. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  762. .mode_fixup = intel_hdmi_mode_fixup,
  763. .mode_set = intel_ddi_mode_set,
  764. .disable = intel_encoder_noop,
  765. };
  766. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  767. .mode_fixup = intel_hdmi_mode_fixup,
  768. .mode_set = intel_hdmi_mode_set,
  769. .disable = intel_encoder_noop,
  770. };
  771. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  772. .dpms = intel_connector_dpms,
  773. .detect = intel_hdmi_detect,
  774. .fill_modes = drm_helper_probe_single_connector_modes,
  775. .set_property = intel_hdmi_set_property,
  776. .destroy = intel_hdmi_destroy,
  777. };
  778. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  779. .get_modes = intel_hdmi_get_modes,
  780. .mode_valid = intel_hdmi_mode_valid,
  781. .best_encoder = intel_best_encoder,
  782. };
  783. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  784. .destroy = intel_encoder_destroy,
  785. };
  786. static void
  787. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  788. {
  789. intel_attach_force_audio_property(connector);
  790. intel_attach_broadcast_rgb_property(connector);
  791. }
  792. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
  793. {
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. struct drm_connector *connector;
  796. struct intel_encoder *intel_encoder;
  797. struct intel_connector *intel_connector;
  798. struct intel_digital_port *intel_dig_port;
  799. struct intel_hdmi *intel_hdmi;
  800. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  801. if (!intel_dig_port)
  802. return;
  803. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  804. if (!intel_connector) {
  805. kfree(intel_dig_port);
  806. return;
  807. }
  808. intel_hdmi = &intel_dig_port->hdmi;
  809. intel_encoder = &intel_dig_port->base;
  810. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  811. DRM_MODE_ENCODER_TMDS);
  812. connector = &intel_connector->base;
  813. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  814. DRM_MODE_CONNECTOR_HDMIA);
  815. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  816. intel_encoder->type = INTEL_OUTPUT_HDMI;
  817. connector->polled = DRM_CONNECTOR_POLL_HPD;
  818. connector->interlace_allowed = 1;
  819. connector->doublescan_allowed = 0;
  820. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  821. intel_encoder->cloneable = false;
  822. intel_hdmi->ddi_port = port;
  823. switch (port) {
  824. case PORT_B:
  825. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  826. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  827. break;
  828. case PORT_C:
  829. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  830. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  831. break;
  832. case PORT_D:
  833. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  834. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  835. break;
  836. case PORT_A:
  837. /* Internal port only for eDP. */
  838. default:
  839. BUG();
  840. }
  841. intel_hdmi->sdvox_reg = sdvox_reg;
  842. if (!HAS_PCH_SPLIT(dev)) {
  843. intel_hdmi->write_infoframe = g4x_write_infoframe;
  844. intel_hdmi->set_infoframes = g4x_set_infoframes;
  845. } else if (IS_VALLEYVIEW(dev)) {
  846. intel_hdmi->write_infoframe = vlv_write_infoframe;
  847. intel_hdmi->set_infoframes = vlv_set_infoframes;
  848. } else if (IS_HASWELL(dev)) {
  849. intel_hdmi->write_infoframe = hsw_write_infoframe;
  850. intel_hdmi->set_infoframes = hsw_set_infoframes;
  851. } else if (HAS_PCH_IBX(dev)) {
  852. intel_hdmi->write_infoframe = ibx_write_infoframe;
  853. intel_hdmi->set_infoframes = ibx_set_infoframes;
  854. } else {
  855. intel_hdmi->write_infoframe = cpt_write_infoframe;
  856. intel_hdmi->set_infoframes = cpt_set_infoframes;
  857. }
  858. if (IS_HASWELL(dev)) {
  859. intel_encoder->pre_enable = intel_ddi_pre_enable;
  860. intel_encoder->enable = intel_enable_ddi;
  861. intel_encoder->disable = intel_disable_ddi;
  862. intel_encoder->post_disable = intel_ddi_post_disable;
  863. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  864. drm_encoder_helper_add(&intel_encoder->base,
  865. &intel_hdmi_helper_funcs_hsw);
  866. } else {
  867. intel_encoder->enable = intel_enable_hdmi;
  868. intel_encoder->disable = intel_disable_hdmi;
  869. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  870. drm_encoder_helper_add(&intel_encoder->base,
  871. &intel_hdmi_helper_funcs);
  872. }
  873. intel_connector->get_hw_state = intel_connector_get_hw_state;
  874. intel_hdmi_add_properties(intel_hdmi, connector);
  875. intel_connector_attach_encoder(intel_connector, intel_encoder);
  876. drm_sysfs_connector_add(connector);
  877. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  878. * 0xd. Failure to do so will result in spurious interrupts being
  879. * generated on the port when a cable is not attached.
  880. */
  881. if (IS_G4X(dev) && !IS_GM45(dev)) {
  882. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  883. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  884. }
  885. }