spi-bcm63xx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the
  19. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/completion.h>
  31. #include <linux/err.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/pm_runtime.h>
  34. #include <bcm63xx_dev_spi.h>
  35. #define PFX KBUILD_MODNAME
  36. #define BCM63XX_SPI_MAX_PREPEND 15
  37. struct bcm63xx_spi {
  38. struct completion done;
  39. void __iomem *regs;
  40. int irq;
  41. /* Platform data */
  42. unsigned fifo_size;
  43. unsigned int msg_type_shift;
  44. unsigned int msg_ctl_width;
  45. /* data iomem */
  46. u8 __iomem *tx_io;
  47. const u8 __iomem *rx_io;
  48. struct clk *clk;
  49. struct platform_device *pdev;
  50. };
  51. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  52. unsigned int offset)
  53. {
  54. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  55. }
  56. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  57. unsigned int offset)
  58. {
  59. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  60. }
  61. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  62. u8 value, unsigned int offset)
  63. {
  64. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  65. }
  66. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  67. u16 value, unsigned int offset)
  68. {
  69. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  70. }
  71. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  72. { 20000000, SPI_CLK_20MHZ },
  73. { 12500000, SPI_CLK_12_50MHZ },
  74. { 6250000, SPI_CLK_6_250MHZ },
  75. { 3125000, SPI_CLK_3_125MHZ },
  76. { 1563000, SPI_CLK_1_563MHZ },
  77. { 781000, SPI_CLK_0_781MHZ },
  78. { 391000, SPI_CLK_0_391MHZ }
  79. };
  80. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  81. struct spi_transfer *t)
  82. {
  83. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  84. u8 clk_cfg, reg;
  85. int i;
  86. /* Find the closest clock configuration */
  87. for (i = 0; i < SPI_CLK_MASK; i++) {
  88. if (t->speed_hz >= bcm63xx_spi_freq_table[i][0]) {
  89. clk_cfg = bcm63xx_spi_freq_table[i][1];
  90. break;
  91. }
  92. }
  93. /* No matching configuration found, default to lowest */
  94. if (i == SPI_CLK_MASK)
  95. clk_cfg = SPI_CLK_0_391MHZ;
  96. /* clear existing clock configuration bits of the register */
  97. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  98. reg &= ~SPI_CLK_MASK;
  99. reg |= clk_cfg;
  100. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  101. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  102. clk_cfg, t->speed_hz);
  103. }
  104. /* the spi->mode bits understood by this driver: */
  105. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  106. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
  107. unsigned int num_transfers)
  108. {
  109. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  110. u16 msg_ctl;
  111. u16 cmd;
  112. u8 rx_tail;
  113. unsigned int i, timeout = 0, prepend_len = 0, len = 0;
  114. struct spi_transfer *t = first;
  115. bool do_rx = false;
  116. bool do_tx = false;
  117. /* Disable the CMD_DONE interrupt */
  118. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  119. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  120. t->tx_buf, t->rx_buf, t->len);
  121. if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
  122. prepend_len = t->len;
  123. /* prepare the buffer */
  124. for (i = 0; i < num_transfers; i++) {
  125. if (t->tx_buf) {
  126. do_tx = true;
  127. memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
  128. /* don't prepend more than one tx */
  129. if (t != first)
  130. prepend_len = 0;
  131. }
  132. if (t->rx_buf) {
  133. do_rx = true;
  134. /* prepend is half-duplex write only */
  135. if (t == first)
  136. prepend_len = 0;
  137. }
  138. len += t->len;
  139. t = list_entry(t->transfer_list.next, struct spi_transfer,
  140. transfer_list);
  141. }
  142. len -= prepend_len;
  143. init_completion(&bs->done);
  144. /* Fill in the Message control register */
  145. msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
  146. if (do_rx && do_tx && prepend_len == 0)
  147. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  148. else if (do_rx)
  149. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  150. else if (do_tx)
  151. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  152. switch (bs->msg_ctl_width) {
  153. case 8:
  154. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  155. break;
  156. case 16:
  157. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  158. break;
  159. }
  160. /* Issue the transfer */
  161. cmd = SPI_CMD_START_IMMEDIATE;
  162. cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  163. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  164. bcm_spi_writew(bs, cmd, SPI_CMD);
  165. /* Enable the CMD_DONE interrupt */
  166. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  167. timeout = wait_for_completion_timeout(&bs->done, HZ);
  168. if (!timeout)
  169. return -ETIMEDOUT;
  170. /* read out all data */
  171. rx_tail = bcm_spi_readb(bs, SPI_RX_TAIL);
  172. if (do_rx && rx_tail != len)
  173. return -EIO;
  174. if (!rx_tail)
  175. return 0;
  176. len = 0;
  177. t = first;
  178. /* Read out all the data */
  179. for (i = 0; i < num_transfers; i++) {
  180. if (t->rx_buf)
  181. memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
  182. if (t != first || prepend_len == 0)
  183. len += t->len;
  184. t = list_entry(t->transfer_list.next, struct spi_transfer,
  185. transfer_list);
  186. }
  187. return 0;
  188. }
  189. static int bcm63xx_spi_prepare_transfer(struct spi_master *master)
  190. {
  191. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  192. pm_runtime_get_sync(&bs->pdev->dev);
  193. return 0;
  194. }
  195. static int bcm63xx_spi_unprepare_transfer(struct spi_master *master)
  196. {
  197. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  198. pm_runtime_put(&bs->pdev->dev);
  199. return 0;
  200. }
  201. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  202. struct spi_message *m)
  203. {
  204. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  205. struct spi_transfer *t, *first = NULL;
  206. struct spi_device *spi = m->spi;
  207. int status = 0;
  208. unsigned int n_transfers = 0, total_len = 0;
  209. bool can_use_prepend = false;
  210. /*
  211. * This SPI controller does not support keeping CS active after a
  212. * transfer.
  213. * Work around this by merging as many transfers we can into one big
  214. * full-duplex transfers.
  215. */
  216. list_for_each_entry(t, &m->transfers, transfer_list) {
  217. if (!first)
  218. first = t;
  219. n_transfers++;
  220. total_len += t->len;
  221. if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
  222. first->len <= BCM63XX_SPI_MAX_PREPEND)
  223. can_use_prepend = true;
  224. else if (can_use_prepend && t->tx_buf)
  225. can_use_prepend = false;
  226. /* we can only transfer one fifo worth of data */
  227. if ((can_use_prepend &&
  228. total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
  229. (!can_use_prepend && total_len > bs->fifo_size)) {
  230. dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
  231. total_len, bs->fifo_size);
  232. status = -EINVAL;
  233. goto exit;
  234. }
  235. /* all combined transfers have to have the same speed */
  236. if (t->speed_hz != first->speed_hz) {
  237. dev_err(&spi->dev, "unable to change speed between transfers\n");
  238. status = -EINVAL;
  239. goto exit;
  240. }
  241. /* CS will be deasserted directly after transfer */
  242. if (t->delay_usecs) {
  243. dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
  244. status = -EINVAL;
  245. goto exit;
  246. }
  247. if (t->cs_change ||
  248. list_is_last(&t->transfer_list, &m->transfers)) {
  249. /* configure adapter for a new transfer */
  250. bcm63xx_spi_setup_transfer(spi, first);
  251. /* send the data */
  252. status = bcm63xx_txrx_bufs(spi, first, n_transfers);
  253. if (status)
  254. goto exit;
  255. m->actual_length += total_len;
  256. first = NULL;
  257. n_transfers = 0;
  258. total_len = 0;
  259. can_use_prepend = false;
  260. }
  261. }
  262. exit:
  263. m->status = status;
  264. spi_finalize_current_message(master);
  265. return 0;
  266. }
  267. /* This driver supports single master mode only. Hence
  268. * CMD_DONE is the only interrupt we care about
  269. */
  270. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  271. {
  272. struct spi_master *master = (struct spi_master *)dev_id;
  273. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  274. u8 intr;
  275. /* Read interupts and clear them immediately */
  276. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  277. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  278. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  279. /* A transfer completed */
  280. if (intr & SPI_INTR_CMD_DONE)
  281. complete(&bs->done);
  282. return IRQ_HANDLED;
  283. }
  284. static int bcm63xx_spi_probe(struct platform_device *pdev)
  285. {
  286. struct resource *r;
  287. struct device *dev = &pdev->dev;
  288. struct bcm63xx_spi_pdata *pdata = pdev->dev.platform_data;
  289. int irq;
  290. struct spi_master *master;
  291. struct clk *clk;
  292. struct bcm63xx_spi *bs;
  293. int ret;
  294. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  295. if (!r) {
  296. dev_err(dev, "no iomem\n");
  297. ret = -ENXIO;
  298. goto out;
  299. }
  300. irq = platform_get_irq(pdev, 0);
  301. if (irq < 0) {
  302. dev_err(dev, "no irq\n");
  303. ret = -ENXIO;
  304. goto out;
  305. }
  306. clk = clk_get(dev, "spi");
  307. if (IS_ERR(clk)) {
  308. dev_err(dev, "no clock for device\n");
  309. ret = PTR_ERR(clk);
  310. goto out;
  311. }
  312. master = spi_alloc_master(dev, sizeof(*bs));
  313. if (!master) {
  314. dev_err(dev, "out of memory\n");
  315. ret = -ENOMEM;
  316. goto out_clk;
  317. }
  318. bs = spi_master_get_devdata(master);
  319. platform_set_drvdata(pdev, master);
  320. bs->pdev = pdev;
  321. bs->regs = devm_ioremap_resource(&pdev->dev, r);
  322. if (IS_ERR(bs->regs)) {
  323. ret = PTR_ERR(bs->regs);
  324. goto out_err;
  325. }
  326. bs->irq = irq;
  327. bs->clk = clk;
  328. bs->fifo_size = pdata->fifo_size;
  329. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  330. pdev->name, master);
  331. if (ret) {
  332. dev_err(dev, "unable to request irq\n");
  333. goto out_err;
  334. }
  335. master->bus_num = pdata->bus_num;
  336. master->num_chipselect = pdata->num_chipselect;
  337. master->prepare_transfer_hardware = bcm63xx_spi_prepare_transfer;
  338. master->unprepare_transfer_hardware = bcm63xx_spi_unprepare_transfer;
  339. master->transfer_one_message = bcm63xx_spi_transfer_one;
  340. master->mode_bits = MODEBITS;
  341. master->bits_per_word_mask = SPI_BPW_MASK(8);
  342. bs->msg_type_shift = pdata->msg_type_shift;
  343. bs->msg_ctl_width = pdata->msg_ctl_width;
  344. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  345. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  346. switch (bs->msg_ctl_width) {
  347. case 8:
  348. case 16:
  349. break;
  350. default:
  351. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  352. bs->msg_ctl_width);
  353. goto out_err;
  354. }
  355. /* Initialize hardware */
  356. clk_prepare_enable(bs->clk);
  357. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  358. /* register and we are done */
  359. ret = spi_register_master(master);
  360. if (ret) {
  361. dev_err(dev, "spi register failed\n");
  362. goto out_clk_disable;
  363. }
  364. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
  365. r->start, irq, bs->fifo_size);
  366. return 0;
  367. out_clk_disable:
  368. clk_disable_unprepare(clk);
  369. out_err:
  370. spi_master_put(master);
  371. out_clk:
  372. clk_put(clk);
  373. out:
  374. return ret;
  375. }
  376. static int bcm63xx_spi_remove(struct platform_device *pdev)
  377. {
  378. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  379. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  380. spi_unregister_master(master);
  381. /* reset spi block */
  382. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  383. /* HW shutdown */
  384. clk_disable_unprepare(bs->clk);
  385. clk_put(bs->clk);
  386. spi_master_put(master);
  387. return 0;
  388. }
  389. #ifdef CONFIG_PM
  390. static int bcm63xx_spi_suspend(struct device *dev)
  391. {
  392. struct spi_master *master =
  393. platform_get_drvdata(to_platform_device(dev));
  394. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  395. spi_master_suspend(master);
  396. clk_disable_unprepare(bs->clk);
  397. return 0;
  398. }
  399. static int bcm63xx_spi_resume(struct device *dev)
  400. {
  401. struct spi_master *master =
  402. platform_get_drvdata(to_platform_device(dev));
  403. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  404. clk_prepare_enable(bs->clk);
  405. spi_master_resume(master);
  406. return 0;
  407. }
  408. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  409. .suspend = bcm63xx_spi_suspend,
  410. .resume = bcm63xx_spi_resume,
  411. };
  412. #define BCM63XX_SPI_PM_OPS (&bcm63xx_spi_pm_ops)
  413. #else
  414. #define BCM63XX_SPI_PM_OPS NULL
  415. #endif
  416. static struct platform_driver bcm63xx_spi_driver = {
  417. .driver = {
  418. .name = "bcm63xx-spi",
  419. .owner = THIS_MODULE,
  420. .pm = BCM63XX_SPI_PM_OPS,
  421. },
  422. .probe = bcm63xx_spi_probe,
  423. .remove = bcm63xx_spi_remove,
  424. };
  425. module_platform_driver(bcm63xx_spi_driver);
  426. MODULE_ALIAS("platform:bcm63xx_spi");
  427. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  428. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  429. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  430. MODULE_LICENSE("GPL");