iwl-agn.c 135 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. /**
  79. * iwl_commit_rxon - commit staging_rxon to hardware
  80. *
  81. * The RXON command in staging_rxon is committed to the hardware and
  82. * the active_rxon structure is updated with the new data. This
  83. * function correctly transitions out of the RXON_ASSOC_MSK state if
  84. * a HW tune is required based on the RXON structure changes.
  85. */
  86. int iwl_commit_rxon(struct iwl_priv *priv)
  87. {
  88. /* cast away the const for active_rxon in this function */
  89. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  90. int ret;
  91. bool new_assoc =
  92. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  93. if (!iwl_is_alive(priv))
  94. return -EBUSY;
  95. /* always get timestamp with Rx frame */
  96. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  97. ret = iwl_check_rxon_cmd(priv);
  98. if (ret) {
  99. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  100. return -EINVAL;
  101. }
  102. /*
  103. * receive commit_rxon request
  104. * abort any previous channel switch if still in process
  105. */
  106. if (priv->switch_rxon.switch_in_progress &&
  107. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  108. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  109. le16_to_cpu(priv->switch_rxon.channel));
  110. iwl_chswitch_done(priv, false);
  111. }
  112. /* If we don't need to send a full RXON, we can use
  113. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  114. * and other flags for the current radio configuration. */
  115. if (!iwl_full_rxon_required(priv)) {
  116. ret = iwl_send_rxon_assoc(priv);
  117. if (ret) {
  118. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  119. return ret;
  120. }
  121. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  122. iwl_print_rx_config_cmd(priv);
  123. return 0;
  124. }
  125. /* If we are currently associated and the new config requires
  126. * an RXON_ASSOC and the new config wants the associated mask enabled,
  127. * we must clear the associated from the active configuration
  128. * before we apply the new config */
  129. if (iwl_is_associated(priv) && new_assoc) {
  130. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  131. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  132. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  133. sizeof(struct iwl_rxon_cmd),
  134. &priv->active_rxon);
  135. /* If the mask clearing failed then we set
  136. * active_rxon back to what it was previously */
  137. if (ret) {
  138. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  139. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  140. return ret;
  141. }
  142. iwl_clear_ucode_stations(priv);
  143. iwl_restore_stations(priv);
  144. ret = iwl_restore_default_wep_keys(priv);
  145. if (ret) {
  146. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  147. return ret;
  148. }
  149. }
  150. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  151. "* with%s RXON_FILTER_ASSOC_MSK\n"
  152. "* channel = %d\n"
  153. "* bssid = %pM\n",
  154. (new_assoc ? "" : "out"),
  155. le16_to_cpu(priv->staging_rxon.channel),
  156. priv->staging_rxon.bssid_addr);
  157. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  158. /* Apply the new configuration
  159. * RXON unassoc clears the station table in uCode so restoration of
  160. * stations is needed after it (the RXON command) completes
  161. */
  162. if (!new_assoc) {
  163. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  164. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  165. if (ret) {
  166. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  167. return ret;
  168. }
  169. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  170. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  171. iwl_clear_ucode_stations(priv);
  172. iwl_restore_stations(priv);
  173. ret = iwl_restore_default_wep_keys(priv);
  174. if (ret) {
  175. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  176. return ret;
  177. }
  178. }
  179. priv->start_calib = 0;
  180. if (new_assoc) {
  181. /* Apply the new configuration
  182. * RXON assoc doesn't clear the station table in uCode,
  183. */
  184. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  185. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  186. if (ret) {
  187. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  188. return ret;
  189. }
  190. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  191. }
  192. iwl_print_rx_config_cmd(priv);
  193. iwl_init_sensitivity(priv);
  194. /* If we issue a new RXON command which required a tune then we must
  195. * send a new TXPOWER command or we won't be able to Tx any frames */
  196. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  197. if (ret) {
  198. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  199. return ret;
  200. }
  201. return 0;
  202. }
  203. void iwl_update_chain_flags(struct iwl_priv *priv)
  204. {
  205. if (priv->cfg->ops->hcmd->set_rxon_chain)
  206. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  207. iwlcore_commit_rxon(priv);
  208. }
  209. static void iwl_clear_free_frames(struct iwl_priv *priv)
  210. {
  211. struct list_head *element;
  212. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  213. priv->frames_count);
  214. while (!list_empty(&priv->free_frames)) {
  215. element = priv->free_frames.next;
  216. list_del(element);
  217. kfree(list_entry(element, struct iwl_frame, list));
  218. priv->frames_count--;
  219. }
  220. if (priv->frames_count) {
  221. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  222. priv->frames_count);
  223. priv->frames_count = 0;
  224. }
  225. }
  226. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  227. {
  228. struct iwl_frame *frame;
  229. struct list_head *element;
  230. if (list_empty(&priv->free_frames)) {
  231. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  232. if (!frame) {
  233. IWL_ERR(priv, "Could not allocate frame!\n");
  234. return NULL;
  235. }
  236. priv->frames_count++;
  237. return frame;
  238. }
  239. element = priv->free_frames.next;
  240. list_del(element);
  241. return list_entry(element, struct iwl_frame, list);
  242. }
  243. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  244. {
  245. memset(frame, 0, sizeof(*frame));
  246. list_add(&frame->list, &priv->free_frames);
  247. }
  248. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  249. struct ieee80211_hdr *hdr,
  250. int left)
  251. {
  252. if (!priv->ibss_beacon)
  253. return 0;
  254. if (priv->ibss_beacon->len > left)
  255. return 0;
  256. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  257. return priv->ibss_beacon->len;
  258. }
  259. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  260. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  261. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  262. u8 *beacon, u32 frame_size)
  263. {
  264. u16 tim_idx;
  265. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  266. /*
  267. * The index is relative to frame start but we start looking at the
  268. * variable-length part of the beacon.
  269. */
  270. tim_idx = mgmt->u.beacon.variable - beacon;
  271. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  272. while ((tim_idx < (frame_size - 2)) &&
  273. (beacon[tim_idx] != WLAN_EID_TIM))
  274. tim_idx += beacon[tim_idx+1] + 2;
  275. /* If TIM field was found, set variables */
  276. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  277. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  278. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  279. } else
  280. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  281. }
  282. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  283. struct iwl_frame *frame)
  284. {
  285. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  286. u32 frame_size;
  287. u32 rate_flags;
  288. u32 rate;
  289. /*
  290. * We have to set up the TX command, the TX Beacon command, and the
  291. * beacon contents.
  292. */
  293. /* Initialize memory */
  294. tx_beacon_cmd = &frame->u.beacon;
  295. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  296. /* Set up TX beacon contents */
  297. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  298. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  299. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  300. return 0;
  301. /* Set up TX command fields */
  302. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  303. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  304. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  305. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  306. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  307. /* Set up TX beacon command fields */
  308. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  309. frame_size);
  310. /* Set up packet rate and flags */
  311. rate = iwl_rate_get_lowest_plcp(priv);
  312. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  313. priv->hw_params.valid_tx_ant);
  314. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  315. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  316. rate_flags |= RATE_MCS_CCK_MSK;
  317. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  318. rate_flags);
  319. return sizeof(*tx_beacon_cmd) + frame_size;
  320. }
  321. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  322. {
  323. struct iwl_frame *frame;
  324. unsigned int frame_size;
  325. int rc;
  326. frame = iwl_get_free_frame(priv);
  327. if (!frame) {
  328. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  329. "command.\n");
  330. return -ENOMEM;
  331. }
  332. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  333. if (!frame_size) {
  334. IWL_ERR(priv, "Error configuring the beacon command\n");
  335. iwl_free_frame(priv, frame);
  336. return -EINVAL;
  337. }
  338. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  339. &frame->u.cmd[0]);
  340. iwl_free_frame(priv, frame);
  341. return rc;
  342. }
  343. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  344. {
  345. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  346. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  347. if (sizeof(dma_addr_t) > sizeof(u32))
  348. addr |=
  349. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  350. return addr;
  351. }
  352. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  353. {
  354. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  355. return le16_to_cpu(tb->hi_n_len) >> 4;
  356. }
  357. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  358. dma_addr_t addr, u16 len)
  359. {
  360. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  361. u16 hi_n_len = len << 4;
  362. put_unaligned_le32(addr, &tb->lo);
  363. if (sizeof(dma_addr_t) > sizeof(u32))
  364. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  365. tb->hi_n_len = cpu_to_le16(hi_n_len);
  366. tfd->num_tbs = idx + 1;
  367. }
  368. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  369. {
  370. return tfd->num_tbs & 0x1f;
  371. }
  372. /**
  373. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  374. * @priv - driver private data
  375. * @txq - tx queue
  376. *
  377. * Does NOT advance any TFD circular buffer read/write indexes
  378. * Does NOT free the TFD itself (which is within circular buffer)
  379. */
  380. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  381. {
  382. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  383. struct iwl_tfd *tfd;
  384. struct pci_dev *dev = priv->pci_dev;
  385. int index = txq->q.read_ptr;
  386. int i;
  387. int num_tbs;
  388. tfd = &tfd_tmp[index];
  389. /* Sanity check on number of chunks */
  390. num_tbs = iwl_tfd_get_num_tbs(tfd);
  391. if (num_tbs >= IWL_NUM_OF_TBS) {
  392. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  393. /* @todo issue fatal error, it is quite serious situation */
  394. return;
  395. }
  396. /* Unmap tx_cmd */
  397. if (num_tbs)
  398. pci_unmap_single(dev,
  399. dma_unmap_addr(&txq->meta[index], mapping),
  400. dma_unmap_len(&txq->meta[index], len),
  401. PCI_DMA_BIDIRECTIONAL);
  402. /* Unmap chunks, if any. */
  403. for (i = 1; i < num_tbs; i++)
  404. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  405. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  406. /* free SKB */
  407. if (txq->txb) {
  408. struct sk_buff *skb;
  409. skb = txq->txb[txq->q.read_ptr].skb;
  410. /* can be called from irqs-disabled context */
  411. if (skb) {
  412. dev_kfree_skb_any(skb);
  413. txq->txb[txq->q.read_ptr].skb = NULL;
  414. }
  415. }
  416. }
  417. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  418. struct iwl_tx_queue *txq,
  419. dma_addr_t addr, u16 len,
  420. u8 reset, u8 pad)
  421. {
  422. struct iwl_queue *q;
  423. struct iwl_tfd *tfd, *tfd_tmp;
  424. u32 num_tbs;
  425. q = &txq->q;
  426. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  427. tfd = &tfd_tmp[q->write_ptr];
  428. if (reset)
  429. memset(tfd, 0, sizeof(*tfd));
  430. num_tbs = iwl_tfd_get_num_tbs(tfd);
  431. /* Each TFD can point to a maximum 20 Tx buffers */
  432. if (num_tbs >= IWL_NUM_OF_TBS) {
  433. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  434. IWL_NUM_OF_TBS);
  435. return -EINVAL;
  436. }
  437. BUG_ON(addr & ~DMA_BIT_MASK(36));
  438. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  439. IWL_ERR(priv, "Unaligned address = %llx\n",
  440. (unsigned long long)addr);
  441. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  442. return 0;
  443. }
  444. /*
  445. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  446. * given Tx queue, and enable the DMA channel used for that queue.
  447. *
  448. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  449. * channels supported in hardware.
  450. */
  451. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  452. struct iwl_tx_queue *txq)
  453. {
  454. int txq_id = txq->q.id;
  455. /* Circular buffer (TFD queue in DRAM) physical base address */
  456. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  457. txq->q.dma_addr >> 8);
  458. return 0;
  459. }
  460. /******************************************************************************
  461. *
  462. * Generic RX handler implementations
  463. *
  464. ******************************************************************************/
  465. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  466. struct iwl_rx_mem_buffer *rxb)
  467. {
  468. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  469. struct iwl_alive_resp *palive;
  470. struct delayed_work *pwork;
  471. palive = &pkt->u.alive_frame;
  472. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  473. "0x%01X 0x%01X\n",
  474. palive->is_valid, palive->ver_type,
  475. palive->ver_subtype);
  476. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  477. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  478. memcpy(&priv->card_alive_init,
  479. &pkt->u.alive_frame,
  480. sizeof(struct iwl_init_alive_resp));
  481. pwork = &priv->init_alive_start;
  482. } else {
  483. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  484. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  485. sizeof(struct iwl_alive_resp));
  486. pwork = &priv->alive_start;
  487. }
  488. /* We delay the ALIVE response by 5ms to
  489. * give the HW RF Kill time to activate... */
  490. if (palive->is_valid == UCODE_VALID_OK)
  491. queue_delayed_work(priv->workqueue, pwork,
  492. msecs_to_jiffies(5));
  493. else
  494. IWL_WARN(priv, "uCode did not respond OK.\n");
  495. }
  496. static void iwl_bg_beacon_update(struct work_struct *work)
  497. {
  498. struct iwl_priv *priv =
  499. container_of(work, struct iwl_priv, beacon_update);
  500. struct sk_buff *beacon;
  501. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  502. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  503. if (!beacon) {
  504. IWL_ERR(priv, "update beacon failed\n");
  505. return;
  506. }
  507. mutex_lock(&priv->mutex);
  508. /* new beacon skb is allocated every time; dispose previous.*/
  509. if (priv->ibss_beacon)
  510. dev_kfree_skb(priv->ibss_beacon);
  511. priv->ibss_beacon = beacon;
  512. mutex_unlock(&priv->mutex);
  513. iwl_send_beacon_cmd(priv);
  514. }
  515. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  516. {
  517. struct iwl_priv *priv =
  518. container_of(work, struct iwl_priv, bt_runtime_config);
  519. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  520. return;
  521. /* dont send host command if rf-kill is on */
  522. if (!iwl_is_ready_rf(priv))
  523. return;
  524. priv->cfg->ops->hcmd->send_bt_config(priv);
  525. }
  526. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  527. {
  528. struct iwl_priv *priv =
  529. container_of(work, struct iwl_priv, bt_full_concurrency);
  530. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  531. return;
  532. /* dont send host command if rf-kill is on */
  533. if (!iwl_is_ready_rf(priv))
  534. return;
  535. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  536. priv->bt_full_concurrent ?
  537. "full concurrency" : "3-wire");
  538. /*
  539. * LQ & RXON updated cmds must be sent before BT Config cmd
  540. * to avoid 3-wire collisions
  541. */
  542. if (priv->cfg->ops->hcmd->set_rxon_chain)
  543. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  544. iwlcore_commit_rxon(priv);
  545. priv->cfg->ops->hcmd->send_bt_config(priv);
  546. }
  547. /**
  548. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  549. *
  550. * This callback is provided in order to send a statistics request.
  551. *
  552. * This timer function is continually reset to execute within
  553. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  554. * was received. We need to ensure we receive the statistics in order
  555. * to update the temperature used for calibrating the TXPOWER.
  556. */
  557. static void iwl_bg_statistics_periodic(unsigned long data)
  558. {
  559. struct iwl_priv *priv = (struct iwl_priv *)data;
  560. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  561. return;
  562. /* dont send host command if rf-kill is on */
  563. if (!iwl_is_ready_rf(priv))
  564. return;
  565. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  566. }
  567. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  568. u32 start_idx, u32 num_events,
  569. u32 mode)
  570. {
  571. u32 i;
  572. u32 ptr; /* SRAM byte address of log data */
  573. u32 ev, time, data; /* event log data */
  574. unsigned long reg_flags;
  575. if (mode == 0)
  576. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  577. else
  578. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  579. /* Make sure device is powered up for SRAM reads */
  580. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  581. if (iwl_grab_nic_access(priv)) {
  582. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  583. return;
  584. }
  585. /* Set starting address; reads will auto-increment */
  586. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  587. rmb();
  588. /*
  589. * "time" is actually "data" for mode 0 (no timestamp).
  590. * place event id # at far right for easier visual parsing.
  591. */
  592. for (i = 0; i < num_events; i++) {
  593. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  594. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  595. if (mode == 0) {
  596. trace_iwlwifi_dev_ucode_cont_event(priv,
  597. 0, time, ev);
  598. } else {
  599. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  600. trace_iwlwifi_dev_ucode_cont_event(priv,
  601. time, data, ev);
  602. }
  603. }
  604. /* Allow device to power down */
  605. iwl_release_nic_access(priv);
  606. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  607. }
  608. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  609. {
  610. u32 capacity; /* event log capacity in # entries */
  611. u32 base; /* SRAM byte address of event log header */
  612. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  613. u32 num_wraps; /* # times uCode wrapped to top of log */
  614. u32 next_entry; /* index of next entry to be written by uCode */
  615. if (priv->ucode_type == UCODE_INIT)
  616. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  617. else
  618. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  619. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  620. capacity = iwl_read_targ_mem(priv, base);
  621. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  622. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  623. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  624. } else
  625. return;
  626. if (num_wraps == priv->event_log.num_wraps) {
  627. iwl_print_cont_event_trace(priv,
  628. base, priv->event_log.next_entry,
  629. next_entry - priv->event_log.next_entry,
  630. mode);
  631. priv->event_log.non_wraps_count++;
  632. } else {
  633. if ((num_wraps - priv->event_log.num_wraps) > 1)
  634. priv->event_log.wraps_more_count++;
  635. else
  636. priv->event_log.wraps_once_count++;
  637. trace_iwlwifi_dev_ucode_wrap_event(priv,
  638. num_wraps - priv->event_log.num_wraps,
  639. next_entry, priv->event_log.next_entry);
  640. if (next_entry < priv->event_log.next_entry) {
  641. iwl_print_cont_event_trace(priv, base,
  642. priv->event_log.next_entry,
  643. capacity - priv->event_log.next_entry,
  644. mode);
  645. iwl_print_cont_event_trace(priv, base, 0,
  646. next_entry, mode);
  647. } else {
  648. iwl_print_cont_event_trace(priv, base,
  649. next_entry, capacity - next_entry,
  650. mode);
  651. iwl_print_cont_event_trace(priv, base, 0,
  652. next_entry, mode);
  653. }
  654. }
  655. priv->event_log.num_wraps = num_wraps;
  656. priv->event_log.next_entry = next_entry;
  657. }
  658. /**
  659. * iwl_bg_ucode_trace - Timer callback to log ucode event
  660. *
  661. * The timer is continually set to execute every
  662. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  663. * this function is to perform continuous uCode event logging operation
  664. * if enabled
  665. */
  666. static void iwl_bg_ucode_trace(unsigned long data)
  667. {
  668. struct iwl_priv *priv = (struct iwl_priv *)data;
  669. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  670. return;
  671. if (priv->event_log.ucode_trace) {
  672. iwl_continuous_event_trace(priv);
  673. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  674. mod_timer(&priv->ucode_trace,
  675. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  676. }
  677. }
  678. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  679. struct iwl_rx_mem_buffer *rxb)
  680. {
  681. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  682. struct iwl4965_beacon_notif *beacon =
  683. (struct iwl4965_beacon_notif *)pkt->u.raw;
  684. #ifdef CONFIG_IWLWIFI_DEBUG
  685. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  686. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  687. "tsf %d %d rate %d\n",
  688. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  689. beacon->beacon_notify_hdr.failure_frame,
  690. le32_to_cpu(beacon->ibss_mgr_status),
  691. le32_to_cpu(beacon->high_tsf),
  692. le32_to_cpu(beacon->low_tsf), rate);
  693. #endif
  694. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  695. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  696. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  697. queue_work(priv->workqueue, &priv->beacon_update);
  698. }
  699. /* Handle notification from uCode that card's power state is changing
  700. * due to software, hardware, or critical temperature RFKILL */
  701. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  702. struct iwl_rx_mem_buffer *rxb)
  703. {
  704. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  705. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  706. unsigned long status = priv->status;
  707. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  708. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  709. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  710. (flags & CT_CARD_DISABLED) ?
  711. "Reached" : "Not reached");
  712. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  713. CT_CARD_DISABLED)) {
  714. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  715. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  716. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  717. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  718. if (!(flags & RXON_CARD_DISABLED)) {
  719. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  720. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  721. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  722. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  723. }
  724. if (flags & CT_CARD_DISABLED)
  725. iwl_tt_enter_ct_kill(priv);
  726. }
  727. if (!(flags & CT_CARD_DISABLED))
  728. iwl_tt_exit_ct_kill(priv);
  729. if (flags & HW_CARD_DISABLED)
  730. set_bit(STATUS_RF_KILL_HW, &priv->status);
  731. else
  732. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  733. if (!(flags & RXON_CARD_DISABLED))
  734. iwl_scan_cancel(priv);
  735. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  736. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  737. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  738. test_bit(STATUS_RF_KILL_HW, &priv->status));
  739. else
  740. wake_up_interruptible(&priv->wait_command_queue);
  741. }
  742. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  743. {
  744. if (src == IWL_PWR_SRC_VAUX) {
  745. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  746. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  747. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  748. ~APMG_PS_CTRL_MSK_PWR_SRC);
  749. } else {
  750. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  751. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  752. ~APMG_PS_CTRL_MSK_PWR_SRC);
  753. }
  754. return 0;
  755. }
  756. static void iwl_bg_tx_flush(struct work_struct *work)
  757. {
  758. struct iwl_priv *priv =
  759. container_of(work, struct iwl_priv, tx_flush);
  760. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  761. return;
  762. /* do nothing if rf-kill is on */
  763. if (!iwl_is_ready_rf(priv))
  764. return;
  765. if (priv->cfg->ops->lib->txfifo_flush) {
  766. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  767. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  768. }
  769. }
  770. /**
  771. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  772. *
  773. * Setup the RX handlers for each of the reply types sent from the uCode
  774. * to the host.
  775. *
  776. * This function chains into the hardware specific files for them to setup
  777. * any hardware specific handlers as well.
  778. */
  779. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  780. {
  781. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  782. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  783. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  784. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  785. iwl_rx_spectrum_measure_notif;
  786. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  787. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  788. iwl_rx_pm_debug_statistics_notif;
  789. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  790. /*
  791. * The same handler is used for both the REPLY to a discrete
  792. * statistics request from the host as well as for the periodic
  793. * statistics notifications (after received beacons) from the uCode.
  794. */
  795. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  796. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  797. iwl_setup_rx_scan_handlers(priv);
  798. /* status change handler */
  799. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  800. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  801. iwl_rx_missed_beacon_notif;
  802. /* Rx handlers */
  803. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  804. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  805. /* block ack */
  806. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  807. /* Set up hardware specific Rx handlers */
  808. priv->cfg->ops->lib->rx_handler_setup(priv);
  809. }
  810. /**
  811. * iwl_rx_handle - Main entry function for receiving responses from uCode
  812. *
  813. * Uses the priv->rx_handlers callback function array to invoke
  814. * the appropriate handlers, including command responses,
  815. * frame-received notifications, and other notifications.
  816. */
  817. void iwl_rx_handle(struct iwl_priv *priv)
  818. {
  819. struct iwl_rx_mem_buffer *rxb;
  820. struct iwl_rx_packet *pkt;
  821. struct iwl_rx_queue *rxq = &priv->rxq;
  822. u32 r, i;
  823. int reclaim;
  824. unsigned long flags;
  825. u8 fill_rx = 0;
  826. u32 count = 8;
  827. int total_empty;
  828. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  829. * buffer that the driver may process (last buffer filled by ucode). */
  830. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  831. i = rxq->read;
  832. /* Rx interrupt, but nothing sent from uCode */
  833. if (i == r)
  834. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  835. /* calculate total frames need to be restock after handling RX */
  836. total_empty = r - rxq->write_actual;
  837. if (total_empty < 0)
  838. total_empty += RX_QUEUE_SIZE;
  839. if (total_empty > (RX_QUEUE_SIZE / 2))
  840. fill_rx = 1;
  841. while (i != r) {
  842. int len;
  843. rxb = rxq->queue[i];
  844. /* If an RXB doesn't have a Rx queue slot associated with it,
  845. * then a bug has been introduced in the queue refilling
  846. * routines -- catch it here */
  847. BUG_ON(rxb == NULL);
  848. rxq->queue[i] = NULL;
  849. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  850. PAGE_SIZE << priv->hw_params.rx_page_order,
  851. PCI_DMA_FROMDEVICE);
  852. pkt = rxb_addr(rxb);
  853. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  854. len += sizeof(u32); /* account for status word */
  855. trace_iwlwifi_dev_rx(priv, pkt, len);
  856. /* Reclaim a command buffer only if this packet is a response
  857. * to a (driver-originated) command.
  858. * If the packet (e.g. Rx frame) originated from uCode,
  859. * there is no command buffer to reclaim.
  860. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  861. * but apparently a few don't get set; catch them here. */
  862. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  863. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  864. (pkt->hdr.cmd != REPLY_RX) &&
  865. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  866. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  867. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  868. (pkt->hdr.cmd != REPLY_TX);
  869. /* Based on type of command response or notification,
  870. * handle those that need handling via function in
  871. * rx_handlers table. See iwl_setup_rx_handlers() */
  872. if (priv->rx_handlers[pkt->hdr.cmd]) {
  873. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  874. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  875. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  876. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  877. } else {
  878. /* No handling needed */
  879. IWL_DEBUG_RX(priv,
  880. "r %d i %d No handler needed for %s, 0x%02x\n",
  881. r, i, get_cmd_string(pkt->hdr.cmd),
  882. pkt->hdr.cmd);
  883. }
  884. /*
  885. * XXX: After here, we should always check rxb->page
  886. * against NULL before touching it or its virtual
  887. * memory (pkt). Because some rx_handler might have
  888. * already taken or freed the pages.
  889. */
  890. if (reclaim) {
  891. /* Invoke any callbacks, transfer the buffer to caller,
  892. * and fire off the (possibly) blocking iwl_send_cmd()
  893. * as we reclaim the driver command queue */
  894. if (rxb->page)
  895. iwl_tx_cmd_complete(priv, rxb);
  896. else
  897. IWL_WARN(priv, "Claim null rxb?\n");
  898. }
  899. /* Reuse the page if possible. For notification packets and
  900. * SKBs that fail to Rx correctly, add them back into the
  901. * rx_free list for reuse later. */
  902. spin_lock_irqsave(&rxq->lock, flags);
  903. if (rxb->page != NULL) {
  904. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  905. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  906. PCI_DMA_FROMDEVICE);
  907. list_add_tail(&rxb->list, &rxq->rx_free);
  908. rxq->free_count++;
  909. } else
  910. list_add_tail(&rxb->list, &rxq->rx_used);
  911. spin_unlock_irqrestore(&rxq->lock, flags);
  912. i = (i + 1) & RX_QUEUE_MASK;
  913. /* If there are a lot of unused frames,
  914. * restock the Rx queue so ucode wont assert. */
  915. if (fill_rx) {
  916. count++;
  917. if (count >= 8) {
  918. rxq->read = i;
  919. iwlagn_rx_replenish_now(priv);
  920. count = 0;
  921. }
  922. }
  923. }
  924. /* Backtrack one entry */
  925. rxq->read = i;
  926. if (fill_rx)
  927. iwlagn_rx_replenish_now(priv);
  928. else
  929. iwlagn_rx_queue_restock(priv);
  930. }
  931. /* call this function to flush any scheduled tasklet */
  932. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  933. {
  934. /* wait to make sure we flush pending tasklet*/
  935. synchronize_irq(priv->pci_dev->irq);
  936. tasklet_kill(&priv->irq_tasklet);
  937. }
  938. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  939. {
  940. u32 inta, handled = 0;
  941. u32 inta_fh;
  942. unsigned long flags;
  943. u32 i;
  944. #ifdef CONFIG_IWLWIFI_DEBUG
  945. u32 inta_mask;
  946. #endif
  947. spin_lock_irqsave(&priv->lock, flags);
  948. /* Ack/clear/reset pending uCode interrupts.
  949. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  950. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  951. inta = iwl_read32(priv, CSR_INT);
  952. iwl_write32(priv, CSR_INT, inta);
  953. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  954. * Any new interrupts that happen after this, either while we're
  955. * in this tasklet, or later, will show up in next ISR/tasklet. */
  956. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  957. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  958. #ifdef CONFIG_IWLWIFI_DEBUG
  959. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  960. /* just for debug */
  961. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  962. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  963. inta, inta_mask, inta_fh);
  964. }
  965. #endif
  966. spin_unlock_irqrestore(&priv->lock, flags);
  967. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  968. * atomic, make sure that inta covers all the interrupts that
  969. * we've discovered, even if FH interrupt came in just after
  970. * reading CSR_INT. */
  971. if (inta_fh & CSR49_FH_INT_RX_MASK)
  972. inta |= CSR_INT_BIT_FH_RX;
  973. if (inta_fh & CSR49_FH_INT_TX_MASK)
  974. inta |= CSR_INT_BIT_FH_TX;
  975. /* Now service all interrupt bits discovered above. */
  976. if (inta & CSR_INT_BIT_HW_ERR) {
  977. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  978. /* Tell the device to stop sending interrupts */
  979. iwl_disable_interrupts(priv);
  980. priv->isr_stats.hw++;
  981. iwl_irq_handle_error(priv);
  982. handled |= CSR_INT_BIT_HW_ERR;
  983. return;
  984. }
  985. #ifdef CONFIG_IWLWIFI_DEBUG
  986. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  987. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  988. if (inta & CSR_INT_BIT_SCD) {
  989. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  990. "the frame/frames.\n");
  991. priv->isr_stats.sch++;
  992. }
  993. /* Alive notification via Rx interrupt will do the real work */
  994. if (inta & CSR_INT_BIT_ALIVE) {
  995. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  996. priv->isr_stats.alive++;
  997. }
  998. }
  999. #endif
  1000. /* Safely ignore these bits for debug checks below */
  1001. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1002. /* HW RF KILL switch toggled */
  1003. if (inta & CSR_INT_BIT_RF_KILL) {
  1004. int hw_rf_kill = 0;
  1005. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1006. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1007. hw_rf_kill = 1;
  1008. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1009. hw_rf_kill ? "disable radio" : "enable radio");
  1010. priv->isr_stats.rfkill++;
  1011. /* driver only loads ucode once setting the interface up.
  1012. * the driver allows loading the ucode even if the radio
  1013. * is killed. Hence update the killswitch state here. The
  1014. * rfkill handler will care about restarting if needed.
  1015. */
  1016. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1017. if (hw_rf_kill)
  1018. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1019. else
  1020. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1021. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1022. }
  1023. handled |= CSR_INT_BIT_RF_KILL;
  1024. }
  1025. /* Chip got too hot and stopped itself */
  1026. if (inta & CSR_INT_BIT_CT_KILL) {
  1027. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1028. priv->isr_stats.ctkill++;
  1029. handled |= CSR_INT_BIT_CT_KILL;
  1030. }
  1031. /* Error detected by uCode */
  1032. if (inta & CSR_INT_BIT_SW_ERR) {
  1033. IWL_ERR(priv, "Microcode SW error detected. "
  1034. " Restarting 0x%X.\n", inta);
  1035. priv->isr_stats.sw++;
  1036. priv->isr_stats.sw_err = inta;
  1037. iwl_irq_handle_error(priv);
  1038. handled |= CSR_INT_BIT_SW_ERR;
  1039. }
  1040. /*
  1041. * uCode wakes up after power-down sleep.
  1042. * Tell device about any new tx or host commands enqueued,
  1043. * and about any Rx buffers made available while asleep.
  1044. */
  1045. if (inta & CSR_INT_BIT_WAKEUP) {
  1046. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1047. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1048. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1049. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1050. priv->isr_stats.wakeup++;
  1051. handled |= CSR_INT_BIT_WAKEUP;
  1052. }
  1053. /* All uCode command responses, including Tx command responses,
  1054. * Rx "responses" (frame-received notification), and other
  1055. * notifications from uCode come through here*/
  1056. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1057. iwl_rx_handle(priv);
  1058. priv->isr_stats.rx++;
  1059. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1060. }
  1061. /* This "Tx" DMA channel is used only for loading uCode */
  1062. if (inta & CSR_INT_BIT_FH_TX) {
  1063. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1064. priv->isr_stats.tx++;
  1065. handled |= CSR_INT_BIT_FH_TX;
  1066. /* Wake up uCode load routine, now that load is complete */
  1067. priv->ucode_write_complete = 1;
  1068. wake_up_interruptible(&priv->wait_command_queue);
  1069. }
  1070. if (inta & ~handled) {
  1071. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1072. priv->isr_stats.unhandled++;
  1073. }
  1074. if (inta & ~(priv->inta_mask)) {
  1075. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1076. inta & ~priv->inta_mask);
  1077. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1078. }
  1079. /* Re-enable all interrupts */
  1080. /* only Re-enable if diabled by irq */
  1081. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1082. iwl_enable_interrupts(priv);
  1083. #ifdef CONFIG_IWLWIFI_DEBUG
  1084. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1085. inta = iwl_read32(priv, CSR_INT);
  1086. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1087. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1088. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1089. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1090. }
  1091. #endif
  1092. }
  1093. /* tasklet for iwlagn interrupt */
  1094. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1095. {
  1096. u32 inta = 0;
  1097. u32 handled = 0;
  1098. unsigned long flags;
  1099. u32 i;
  1100. #ifdef CONFIG_IWLWIFI_DEBUG
  1101. u32 inta_mask;
  1102. #endif
  1103. spin_lock_irqsave(&priv->lock, flags);
  1104. /* Ack/clear/reset pending uCode interrupts.
  1105. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1106. */
  1107. /* There is a hardware bug in the interrupt mask function that some
  1108. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1109. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1110. * ICT interrupt handling mechanism has another bug that might cause
  1111. * these unmasked interrupts fail to be detected. We workaround the
  1112. * hardware bugs here by ACKing all the possible interrupts so that
  1113. * interrupt coalescing can still be achieved.
  1114. */
  1115. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1116. inta = priv->_agn.inta;
  1117. #ifdef CONFIG_IWLWIFI_DEBUG
  1118. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1119. /* just for debug */
  1120. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1121. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1122. inta, inta_mask);
  1123. }
  1124. #endif
  1125. spin_unlock_irqrestore(&priv->lock, flags);
  1126. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1127. priv->_agn.inta = 0;
  1128. /* Now service all interrupt bits discovered above. */
  1129. if (inta & CSR_INT_BIT_HW_ERR) {
  1130. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1131. /* Tell the device to stop sending interrupts */
  1132. iwl_disable_interrupts(priv);
  1133. priv->isr_stats.hw++;
  1134. iwl_irq_handle_error(priv);
  1135. handled |= CSR_INT_BIT_HW_ERR;
  1136. return;
  1137. }
  1138. #ifdef CONFIG_IWLWIFI_DEBUG
  1139. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1140. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1141. if (inta & CSR_INT_BIT_SCD) {
  1142. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1143. "the frame/frames.\n");
  1144. priv->isr_stats.sch++;
  1145. }
  1146. /* Alive notification via Rx interrupt will do the real work */
  1147. if (inta & CSR_INT_BIT_ALIVE) {
  1148. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1149. priv->isr_stats.alive++;
  1150. }
  1151. }
  1152. #endif
  1153. /* Safely ignore these bits for debug checks below */
  1154. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1155. /* HW RF KILL switch toggled */
  1156. if (inta & CSR_INT_BIT_RF_KILL) {
  1157. int hw_rf_kill = 0;
  1158. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1159. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1160. hw_rf_kill = 1;
  1161. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1162. hw_rf_kill ? "disable radio" : "enable radio");
  1163. priv->isr_stats.rfkill++;
  1164. /* driver only loads ucode once setting the interface up.
  1165. * the driver allows loading the ucode even if the radio
  1166. * is killed. Hence update the killswitch state here. The
  1167. * rfkill handler will care about restarting if needed.
  1168. */
  1169. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1170. if (hw_rf_kill)
  1171. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1172. else
  1173. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1174. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1175. }
  1176. handled |= CSR_INT_BIT_RF_KILL;
  1177. }
  1178. /* Chip got too hot and stopped itself */
  1179. if (inta & CSR_INT_BIT_CT_KILL) {
  1180. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1181. priv->isr_stats.ctkill++;
  1182. handled |= CSR_INT_BIT_CT_KILL;
  1183. }
  1184. /* Error detected by uCode */
  1185. if (inta & CSR_INT_BIT_SW_ERR) {
  1186. IWL_ERR(priv, "Microcode SW error detected. "
  1187. " Restarting 0x%X.\n", inta);
  1188. priv->isr_stats.sw++;
  1189. priv->isr_stats.sw_err = inta;
  1190. iwl_irq_handle_error(priv);
  1191. handled |= CSR_INT_BIT_SW_ERR;
  1192. }
  1193. /* uCode wakes up after power-down sleep */
  1194. if (inta & CSR_INT_BIT_WAKEUP) {
  1195. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1196. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1197. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1198. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1199. priv->isr_stats.wakeup++;
  1200. handled |= CSR_INT_BIT_WAKEUP;
  1201. }
  1202. /* All uCode command responses, including Tx command responses,
  1203. * Rx "responses" (frame-received notification), and other
  1204. * notifications from uCode come through here*/
  1205. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1206. CSR_INT_BIT_RX_PERIODIC)) {
  1207. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1208. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1209. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1210. iwl_write32(priv, CSR_FH_INT_STATUS,
  1211. CSR49_FH_INT_RX_MASK);
  1212. }
  1213. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1214. handled |= CSR_INT_BIT_RX_PERIODIC;
  1215. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1216. }
  1217. /* Sending RX interrupt require many steps to be done in the
  1218. * the device:
  1219. * 1- write interrupt to current index in ICT table.
  1220. * 2- dma RX frame.
  1221. * 3- update RX shared data to indicate last write index.
  1222. * 4- send interrupt.
  1223. * This could lead to RX race, driver could receive RX interrupt
  1224. * but the shared data changes does not reflect this;
  1225. * periodic interrupt will detect any dangling Rx activity.
  1226. */
  1227. /* Disable periodic interrupt; we use it as just a one-shot. */
  1228. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1229. CSR_INT_PERIODIC_DIS);
  1230. iwl_rx_handle(priv);
  1231. /*
  1232. * Enable periodic interrupt in 8 msec only if we received
  1233. * real RX interrupt (instead of just periodic int), to catch
  1234. * any dangling Rx interrupt. If it was just the periodic
  1235. * interrupt, there was no dangling Rx activity, and no need
  1236. * to extend the periodic interrupt; one-shot is enough.
  1237. */
  1238. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1239. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1240. CSR_INT_PERIODIC_ENA);
  1241. priv->isr_stats.rx++;
  1242. }
  1243. /* This "Tx" DMA channel is used only for loading uCode */
  1244. if (inta & CSR_INT_BIT_FH_TX) {
  1245. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1246. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1247. priv->isr_stats.tx++;
  1248. handled |= CSR_INT_BIT_FH_TX;
  1249. /* Wake up uCode load routine, now that load is complete */
  1250. priv->ucode_write_complete = 1;
  1251. wake_up_interruptible(&priv->wait_command_queue);
  1252. }
  1253. if (inta & ~handled) {
  1254. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1255. priv->isr_stats.unhandled++;
  1256. }
  1257. if (inta & ~(priv->inta_mask)) {
  1258. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1259. inta & ~priv->inta_mask);
  1260. }
  1261. /* Re-enable all interrupts */
  1262. /* only Re-enable if diabled by irq */
  1263. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1264. iwl_enable_interrupts(priv);
  1265. }
  1266. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1267. #define ACK_CNT_RATIO (50)
  1268. #define BA_TIMEOUT_CNT (5)
  1269. #define BA_TIMEOUT_MAX (16)
  1270. /**
  1271. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1272. *
  1273. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1274. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1275. * operation state.
  1276. */
  1277. bool iwl_good_ack_health(struct iwl_priv *priv,
  1278. struct iwl_rx_packet *pkt)
  1279. {
  1280. bool rc = true;
  1281. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1282. int ba_timeout_delta;
  1283. actual_ack_cnt_delta =
  1284. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1285. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1286. expected_ack_cnt_delta =
  1287. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1288. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1289. ba_timeout_delta =
  1290. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1291. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1292. if ((priv->_agn.agg_tids_count > 0) &&
  1293. (expected_ack_cnt_delta > 0) &&
  1294. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1295. < ACK_CNT_RATIO) &&
  1296. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1297. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1298. " expected_ack_cnt = %d\n",
  1299. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1300. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1301. /*
  1302. * This is ifdef'ed on DEBUGFS because otherwise the
  1303. * statistics aren't available. If DEBUGFS is set but
  1304. * DEBUG is not, these will just compile out.
  1305. */
  1306. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1307. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1308. IWL_DEBUG_RADIO(priv,
  1309. "ack_or_ba_timeout_collision delta = %d\n",
  1310. priv->_agn.delta_statistics.tx.
  1311. ack_or_ba_timeout_collision);
  1312. #endif
  1313. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1314. ba_timeout_delta);
  1315. if (!actual_ack_cnt_delta &&
  1316. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1317. rc = false;
  1318. }
  1319. return rc;
  1320. }
  1321. /*****************************************************************************
  1322. *
  1323. * sysfs attributes
  1324. *
  1325. *****************************************************************************/
  1326. #ifdef CONFIG_IWLWIFI_DEBUG
  1327. /*
  1328. * The following adds a new attribute to the sysfs representation
  1329. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1330. * used for controlling the debug level.
  1331. *
  1332. * See the level definitions in iwl for details.
  1333. *
  1334. * The debug_level being managed using sysfs below is a per device debug
  1335. * level that is used instead of the global debug level if it (the per
  1336. * device debug level) is set.
  1337. */
  1338. static ssize_t show_debug_level(struct device *d,
  1339. struct device_attribute *attr, char *buf)
  1340. {
  1341. struct iwl_priv *priv = dev_get_drvdata(d);
  1342. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1343. }
  1344. static ssize_t store_debug_level(struct device *d,
  1345. struct device_attribute *attr,
  1346. const char *buf, size_t count)
  1347. {
  1348. struct iwl_priv *priv = dev_get_drvdata(d);
  1349. unsigned long val;
  1350. int ret;
  1351. ret = strict_strtoul(buf, 0, &val);
  1352. if (ret)
  1353. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1354. else {
  1355. priv->debug_level = val;
  1356. if (iwl_alloc_traffic_mem(priv))
  1357. IWL_ERR(priv,
  1358. "Not enough memory to generate traffic log\n");
  1359. }
  1360. return strnlen(buf, count);
  1361. }
  1362. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1363. show_debug_level, store_debug_level);
  1364. #endif /* CONFIG_IWLWIFI_DEBUG */
  1365. static ssize_t show_temperature(struct device *d,
  1366. struct device_attribute *attr, char *buf)
  1367. {
  1368. struct iwl_priv *priv = dev_get_drvdata(d);
  1369. if (!iwl_is_alive(priv))
  1370. return -EAGAIN;
  1371. return sprintf(buf, "%d\n", priv->temperature);
  1372. }
  1373. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1374. static ssize_t show_tx_power(struct device *d,
  1375. struct device_attribute *attr, char *buf)
  1376. {
  1377. struct iwl_priv *priv = dev_get_drvdata(d);
  1378. if (!iwl_is_ready_rf(priv))
  1379. return sprintf(buf, "off\n");
  1380. else
  1381. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1382. }
  1383. static ssize_t store_tx_power(struct device *d,
  1384. struct device_attribute *attr,
  1385. const char *buf, size_t count)
  1386. {
  1387. struct iwl_priv *priv = dev_get_drvdata(d);
  1388. unsigned long val;
  1389. int ret;
  1390. ret = strict_strtoul(buf, 10, &val);
  1391. if (ret)
  1392. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1393. else {
  1394. ret = iwl_set_tx_power(priv, val, false);
  1395. if (ret)
  1396. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1397. ret);
  1398. else
  1399. ret = count;
  1400. }
  1401. return ret;
  1402. }
  1403. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1404. static struct attribute *iwl_sysfs_entries[] = {
  1405. &dev_attr_temperature.attr,
  1406. &dev_attr_tx_power.attr,
  1407. #ifdef CONFIG_IWLWIFI_DEBUG
  1408. &dev_attr_debug_level.attr,
  1409. #endif
  1410. NULL
  1411. };
  1412. static struct attribute_group iwl_attribute_group = {
  1413. .name = NULL, /* put in device directory */
  1414. .attrs = iwl_sysfs_entries,
  1415. };
  1416. /******************************************************************************
  1417. *
  1418. * uCode download functions
  1419. *
  1420. ******************************************************************************/
  1421. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1422. {
  1423. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1424. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1425. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1426. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1427. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1428. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1429. }
  1430. static void iwl_nic_start(struct iwl_priv *priv)
  1431. {
  1432. /* Remove all resets to allow NIC to operate */
  1433. iwl_write32(priv, CSR_RESET, 0);
  1434. }
  1435. struct iwlagn_ucode_capabilities {
  1436. u32 max_probe_length;
  1437. u32 standard_phy_calibration_size;
  1438. };
  1439. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1440. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1441. struct iwlagn_ucode_capabilities *capa);
  1442. #define UCODE_EXPERIMENTAL_INDEX 100
  1443. #define UCODE_EXPERIMENTAL_TAG "exp"
  1444. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1445. {
  1446. const char *name_pre = priv->cfg->fw_name_pre;
  1447. char tag[8];
  1448. if (first) {
  1449. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1450. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1451. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1452. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1453. #endif
  1454. priv->fw_index = priv->cfg->ucode_api_max;
  1455. sprintf(tag, "%d", priv->fw_index);
  1456. } else {
  1457. priv->fw_index--;
  1458. sprintf(tag, "%d", priv->fw_index);
  1459. }
  1460. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1461. IWL_ERR(priv, "no suitable firmware found!\n");
  1462. return -ENOENT;
  1463. }
  1464. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1465. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1466. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1467. ? "EXPERIMENTAL " : "",
  1468. priv->firmware_name);
  1469. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1470. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1471. iwl_ucode_callback);
  1472. }
  1473. struct iwlagn_firmware_pieces {
  1474. const void *inst, *data, *init, *init_data, *boot;
  1475. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1476. u32 build;
  1477. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1478. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1479. };
  1480. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1481. const struct firmware *ucode_raw,
  1482. struct iwlagn_firmware_pieces *pieces)
  1483. {
  1484. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1485. u32 api_ver, hdr_size;
  1486. const u8 *src;
  1487. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1488. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1489. switch (api_ver) {
  1490. default:
  1491. /*
  1492. * 4965 doesn't revision the firmware file format
  1493. * along with the API version, it always uses v1
  1494. * file format.
  1495. */
  1496. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1497. CSR_HW_REV_TYPE_4965) {
  1498. hdr_size = 28;
  1499. if (ucode_raw->size < hdr_size) {
  1500. IWL_ERR(priv, "File size too small!\n");
  1501. return -EINVAL;
  1502. }
  1503. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1504. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1505. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1506. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1507. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1508. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1509. src = ucode->u.v2.data;
  1510. break;
  1511. }
  1512. /* fall through for 4965 */
  1513. case 0:
  1514. case 1:
  1515. case 2:
  1516. hdr_size = 24;
  1517. if (ucode_raw->size < hdr_size) {
  1518. IWL_ERR(priv, "File size too small!\n");
  1519. return -EINVAL;
  1520. }
  1521. pieces->build = 0;
  1522. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1523. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1524. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1525. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1526. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1527. src = ucode->u.v1.data;
  1528. break;
  1529. }
  1530. /* Verify size of file vs. image size info in file's header */
  1531. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1532. pieces->data_size + pieces->init_size +
  1533. pieces->init_data_size + pieces->boot_size) {
  1534. IWL_ERR(priv,
  1535. "uCode file size %d does not match expected size\n",
  1536. (int)ucode_raw->size);
  1537. return -EINVAL;
  1538. }
  1539. pieces->inst = src;
  1540. src += pieces->inst_size;
  1541. pieces->data = src;
  1542. src += pieces->data_size;
  1543. pieces->init = src;
  1544. src += pieces->init_size;
  1545. pieces->init_data = src;
  1546. src += pieces->init_data_size;
  1547. pieces->boot = src;
  1548. src += pieces->boot_size;
  1549. return 0;
  1550. }
  1551. static int iwlagn_wanted_ucode_alternative = 1;
  1552. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1553. const struct firmware *ucode_raw,
  1554. struct iwlagn_firmware_pieces *pieces,
  1555. struct iwlagn_ucode_capabilities *capa)
  1556. {
  1557. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1558. struct iwl_ucode_tlv *tlv;
  1559. size_t len = ucode_raw->size;
  1560. const u8 *data;
  1561. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1562. u64 alternatives;
  1563. u32 tlv_len;
  1564. enum iwl_ucode_tlv_type tlv_type;
  1565. const u8 *tlv_data;
  1566. if (len < sizeof(*ucode)) {
  1567. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1568. return -EINVAL;
  1569. }
  1570. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1571. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1572. le32_to_cpu(ucode->magic));
  1573. return -EINVAL;
  1574. }
  1575. /*
  1576. * Check which alternatives are present, and "downgrade"
  1577. * when the chosen alternative is not present, warning
  1578. * the user when that happens. Some files may not have
  1579. * any alternatives, so don't warn in that case.
  1580. */
  1581. alternatives = le64_to_cpu(ucode->alternatives);
  1582. tmp = wanted_alternative;
  1583. if (wanted_alternative > 63)
  1584. wanted_alternative = 63;
  1585. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1586. wanted_alternative--;
  1587. if (wanted_alternative && wanted_alternative != tmp)
  1588. IWL_WARN(priv,
  1589. "uCode alternative %d not available, choosing %d\n",
  1590. tmp, wanted_alternative);
  1591. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1592. pieces->build = le32_to_cpu(ucode->build);
  1593. data = ucode->data;
  1594. len -= sizeof(*ucode);
  1595. while (len >= sizeof(*tlv)) {
  1596. u16 tlv_alt;
  1597. len -= sizeof(*tlv);
  1598. tlv = (void *)data;
  1599. tlv_len = le32_to_cpu(tlv->length);
  1600. tlv_type = le16_to_cpu(tlv->type);
  1601. tlv_alt = le16_to_cpu(tlv->alternative);
  1602. tlv_data = tlv->data;
  1603. if (len < tlv_len) {
  1604. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1605. len, tlv_len);
  1606. return -EINVAL;
  1607. }
  1608. len -= ALIGN(tlv_len, 4);
  1609. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1610. /*
  1611. * Alternative 0 is always valid.
  1612. *
  1613. * Skip alternative TLVs that are not selected.
  1614. */
  1615. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1616. continue;
  1617. switch (tlv_type) {
  1618. case IWL_UCODE_TLV_INST:
  1619. pieces->inst = tlv_data;
  1620. pieces->inst_size = tlv_len;
  1621. break;
  1622. case IWL_UCODE_TLV_DATA:
  1623. pieces->data = tlv_data;
  1624. pieces->data_size = tlv_len;
  1625. break;
  1626. case IWL_UCODE_TLV_INIT:
  1627. pieces->init = tlv_data;
  1628. pieces->init_size = tlv_len;
  1629. break;
  1630. case IWL_UCODE_TLV_INIT_DATA:
  1631. pieces->init_data = tlv_data;
  1632. pieces->init_data_size = tlv_len;
  1633. break;
  1634. case IWL_UCODE_TLV_BOOT:
  1635. pieces->boot = tlv_data;
  1636. pieces->boot_size = tlv_len;
  1637. break;
  1638. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1639. if (tlv_len != sizeof(u32))
  1640. goto invalid_tlv_len;
  1641. capa->max_probe_length =
  1642. le32_to_cpup((__le32 *)tlv_data);
  1643. break;
  1644. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1645. if (tlv_len != sizeof(u32))
  1646. goto invalid_tlv_len;
  1647. pieces->init_evtlog_ptr =
  1648. le32_to_cpup((__le32 *)tlv_data);
  1649. break;
  1650. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1651. if (tlv_len != sizeof(u32))
  1652. goto invalid_tlv_len;
  1653. pieces->init_evtlog_size =
  1654. le32_to_cpup((__le32 *)tlv_data);
  1655. break;
  1656. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1657. if (tlv_len != sizeof(u32))
  1658. goto invalid_tlv_len;
  1659. pieces->init_errlog_ptr =
  1660. le32_to_cpup((__le32 *)tlv_data);
  1661. break;
  1662. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1663. if (tlv_len != sizeof(u32))
  1664. goto invalid_tlv_len;
  1665. pieces->inst_evtlog_ptr =
  1666. le32_to_cpup((__le32 *)tlv_data);
  1667. break;
  1668. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1669. if (tlv_len != sizeof(u32))
  1670. goto invalid_tlv_len;
  1671. pieces->inst_evtlog_size =
  1672. le32_to_cpup((__le32 *)tlv_data);
  1673. break;
  1674. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1675. if (tlv_len != sizeof(u32))
  1676. goto invalid_tlv_len;
  1677. pieces->inst_errlog_ptr =
  1678. le32_to_cpup((__le32 *)tlv_data);
  1679. break;
  1680. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1681. if (tlv_len)
  1682. goto invalid_tlv_len;
  1683. priv->enhance_sensitivity_table = true;
  1684. break;
  1685. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1686. if (tlv_len != sizeof(u32))
  1687. goto invalid_tlv_len;
  1688. capa->standard_phy_calibration_size =
  1689. le32_to_cpup((__le32 *)tlv_data);
  1690. break;
  1691. default:
  1692. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1693. break;
  1694. }
  1695. }
  1696. if (len) {
  1697. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1698. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1699. return -EINVAL;
  1700. }
  1701. return 0;
  1702. invalid_tlv_len:
  1703. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1704. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1705. return -EINVAL;
  1706. }
  1707. /**
  1708. * iwl_ucode_callback - callback when firmware was loaded
  1709. *
  1710. * If loaded successfully, copies the firmware into buffers
  1711. * for the card to fetch (via DMA).
  1712. */
  1713. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1714. {
  1715. struct iwl_priv *priv = context;
  1716. struct iwl_ucode_header *ucode;
  1717. int err;
  1718. struct iwlagn_firmware_pieces pieces;
  1719. const unsigned int api_max = priv->cfg->ucode_api_max;
  1720. const unsigned int api_min = priv->cfg->ucode_api_min;
  1721. u32 api_ver;
  1722. char buildstr[25];
  1723. u32 build;
  1724. struct iwlagn_ucode_capabilities ucode_capa = {
  1725. .max_probe_length = 200,
  1726. .standard_phy_calibration_size =
  1727. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1728. };
  1729. memset(&pieces, 0, sizeof(pieces));
  1730. if (!ucode_raw) {
  1731. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1732. IWL_ERR(priv,
  1733. "request for firmware file '%s' failed.\n",
  1734. priv->firmware_name);
  1735. goto try_again;
  1736. }
  1737. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1738. priv->firmware_name, ucode_raw->size);
  1739. /* Make sure that we got at least the API version number */
  1740. if (ucode_raw->size < 4) {
  1741. IWL_ERR(priv, "File size way too small!\n");
  1742. goto try_again;
  1743. }
  1744. /* Data from ucode file: header followed by uCode images */
  1745. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1746. if (ucode->ver)
  1747. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1748. else
  1749. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1750. &ucode_capa);
  1751. if (err)
  1752. goto try_again;
  1753. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1754. build = pieces.build;
  1755. /*
  1756. * api_ver should match the api version forming part of the
  1757. * firmware filename ... but we don't check for that and only rely
  1758. * on the API version read from firmware header from here on forward
  1759. */
  1760. if (api_ver < api_min || api_ver > api_max) {
  1761. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1762. "Driver supports v%u, firmware is v%u.\n",
  1763. api_max, api_ver);
  1764. goto try_again;
  1765. }
  1766. if (api_ver != api_max)
  1767. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1768. "got v%u. New firmware can be obtained "
  1769. "from http://www.intellinuxwireless.org.\n",
  1770. api_max, api_ver);
  1771. if (build)
  1772. sprintf(buildstr, " build %u%s", build,
  1773. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1774. ? " (EXP)" : "");
  1775. else
  1776. buildstr[0] = '\0';
  1777. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1778. IWL_UCODE_MAJOR(priv->ucode_ver),
  1779. IWL_UCODE_MINOR(priv->ucode_ver),
  1780. IWL_UCODE_API(priv->ucode_ver),
  1781. IWL_UCODE_SERIAL(priv->ucode_ver),
  1782. buildstr);
  1783. snprintf(priv->hw->wiphy->fw_version,
  1784. sizeof(priv->hw->wiphy->fw_version),
  1785. "%u.%u.%u.%u%s",
  1786. IWL_UCODE_MAJOR(priv->ucode_ver),
  1787. IWL_UCODE_MINOR(priv->ucode_ver),
  1788. IWL_UCODE_API(priv->ucode_ver),
  1789. IWL_UCODE_SERIAL(priv->ucode_ver),
  1790. buildstr);
  1791. /*
  1792. * For any of the failures below (before allocating pci memory)
  1793. * we will try to load a version with a smaller API -- maybe the
  1794. * user just got a corrupted version of the latest API.
  1795. */
  1796. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1797. priv->ucode_ver);
  1798. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1799. pieces.inst_size);
  1800. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1801. pieces.data_size);
  1802. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1803. pieces.init_size);
  1804. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1805. pieces.init_data_size);
  1806. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1807. pieces.boot_size);
  1808. /* Verify that uCode images will fit in card's SRAM */
  1809. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1810. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1811. pieces.inst_size);
  1812. goto try_again;
  1813. }
  1814. if (pieces.data_size > priv->hw_params.max_data_size) {
  1815. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1816. pieces.data_size);
  1817. goto try_again;
  1818. }
  1819. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1820. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1821. pieces.init_size);
  1822. goto try_again;
  1823. }
  1824. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1825. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1826. pieces.init_data_size);
  1827. goto try_again;
  1828. }
  1829. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1830. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1831. pieces.boot_size);
  1832. goto try_again;
  1833. }
  1834. /* Allocate ucode buffers for card's bus-master loading ... */
  1835. /* Runtime instructions and 2 copies of data:
  1836. * 1) unmodified from disk
  1837. * 2) backup cache for save/restore during power-downs */
  1838. priv->ucode_code.len = pieces.inst_size;
  1839. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1840. priv->ucode_data.len = pieces.data_size;
  1841. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1842. priv->ucode_data_backup.len = pieces.data_size;
  1843. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1844. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1845. !priv->ucode_data_backup.v_addr)
  1846. goto err_pci_alloc;
  1847. /* Initialization instructions and data */
  1848. if (pieces.init_size && pieces.init_data_size) {
  1849. priv->ucode_init.len = pieces.init_size;
  1850. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1851. priv->ucode_init_data.len = pieces.init_data_size;
  1852. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1853. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1854. goto err_pci_alloc;
  1855. }
  1856. /* Bootstrap (instructions only, no data) */
  1857. if (pieces.boot_size) {
  1858. priv->ucode_boot.len = pieces.boot_size;
  1859. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1860. if (!priv->ucode_boot.v_addr)
  1861. goto err_pci_alloc;
  1862. }
  1863. /* Now that we can no longer fail, copy information */
  1864. /*
  1865. * The (size - 16) / 12 formula is based on the information recorded
  1866. * for each event, which is of mode 1 (including timestamp) for all
  1867. * new microcodes that include this information.
  1868. */
  1869. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1870. if (pieces.init_evtlog_size)
  1871. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1872. else
  1873. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1874. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1875. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1876. if (pieces.inst_evtlog_size)
  1877. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1878. else
  1879. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1880. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1881. /* Copy images into buffers for card's bus-master reads ... */
  1882. /* Runtime instructions (first block of data in file) */
  1883. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1884. pieces.inst_size);
  1885. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1886. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1887. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1888. /*
  1889. * Runtime data
  1890. * NOTE: Copy into backup buffer will be done in iwl_up()
  1891. */
  1892. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1893. pieces.data_size);
  1894. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1895. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1896. /* Initialization instructions */
  1897. if (pieces.init_size) {
  1898. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1899. pieces.init_size);
  1900. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1901. }
  1902. /* Initialization data */
  1903. if (pieces.init_data_size) {
  1904. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1905. pieces.init_data_size);
  1906. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1907. pieces.init_data_size);
  1908. }
  1909. /* Bootstrap instructions */
  1910. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1911. pieces.boot_size);
  1912. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1913. /*
  1914. * figure out the offset of chain noise reset and gain commands
  1915. * base on the size of standard phy calibration commands table size
  1916. */
  1917. if (ucode_capa.standard_phy_calibration_size >
  1918. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1919. ucode_capa.standard_phy_calibration_size =
  1920. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1921. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1922. ucode_capa.standard_phy_calibration_size;
  1923. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1924. ucode_capa.standard_phy_calibration_size + 1;
  1925. /**************************************************
  1926. * This is still part of probe() in a sense...
  1927. *
  1928. * 9. Setup and register with mac80211 and debugfs
  1929. **************************************************/
  1930. err = iwl_mac_setup_register(priv, &ucode_capa);
  1931. if (err)
  1932. goto out_unbind;
  1933. err = iwl_dbgfs_register(priv, DRV_NAME);
  1934. if (err)
  1935. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1936. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1937. &iwl_attribute_group);
  1938. if (err) {
  1939. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1940. goto out_unbind;
  1941. }
  1942. /* We have our copies now, allow OS release its copies */
  1943. release_firmware(ucode_raw);
  1944. complete(&priv->_agn.firmware_loading_complete);
  1945. return;
  1946. try_again:
  1947. /* try next, if any */
  1948. if (iwl_request_firmware(priv, false))
  1949. goto out_unbind;
  1950. release_firmware(ucode_raw);
  1951. return;
  1952. err_pci_alloc:
  1953. IWL_ERR(priv, "failed to allocate pci memory\n");
  1954. iwl_dealloc_ucode_pci(priv);
  1955. out_unbind:
  1956. complete(&priv->_agn.firmware_loading_complete);
  1957. device_release_driver(&priv->pci_dev->dev);
  1958. release_firmware(ucode_raw);
  1959. }
  1960. static const char *desc_lookup_text[] = {
  1961. "OK",
  1962. "FAIL",
  1963. "BAD_PARAM",
  1964. "BAD_CHECKSUM",
  1965. "NMI_INTERRUPT_WDG",
  1966. "SYSASSERT",
  1967. "FATAL_ERROR",
  1968. "BAD_COMMAND",
  1969. "HW_ERROR_TUNE_LOCK",
  1970. "HW_ERROR_TEMPERATURE",
  1971. "ILLEGAL_CHAN_FREQ",
  1972. "VCC_NOT_STABLE",
  1973. "FH_ERROR",
  1974. "NMI_INTERRUPT_HOST",
  1975. "NMI_INTERRUPT_ACTION_PT",
  1976. "NMI_INTERRUPT_UNKNOWN",
  1977. "UCODE_VERSION_MISMATCH",
  1978. "HW_ERROR_ABS_LOCK",
  1979. "HW_ERROR_CAL_LOCK_FAIL",
  1980. "NMI_INTERRUPT_INST_ACTION_PT",
  1981. "NMI_INTERRUPT_DATA_ACTION_PT",
  1982. "NMI_TRM_HW_ER",
  1983. "NMI_INTERRUPT_TRM",
  1984. "NMI_INTERRUPT_BREAK_POINT"
  1985. "DEBUG_0",
  1986. "DEBUG_1",
  1987. "DEBUG_2",
  1988. "DEBUG_3",
  1989. };
  1990. static struct { char *name; u8 num; } advanced_lookup[] = {
  1991. { "NMI_INTERRUPT_WDG", 0x34 },
  1992. { "SYSASSERT", 0x35 },
  1993. { "UCODE_VERSION_MISMATCH", 0x37 },
  1994. { "BAD_COMMAND", 0x38 },
  1995. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1996. { "FATAL_ERROR", 0x3D },
  1997. { "NMI_TRM_HW_ERR", 0x46 },
  1998. { "NMI_INTERRUPT_TRM", 0x4C },
  1999. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  2000. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  2001. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  2002. { "NMI_INTERRUPT_HOST", 0x66 },
  2003. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  2004. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  2005. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  2006. { "ADVANCED_SYSASSERT", 0 },
  2007. };
  2008. static const char *desc_lookup(u32 num)
  2009. {
  2010. int i;
  2011. int max = ARRAY_SIZE(desc_lookup_text);
  2012. if (num < max)
  2013. return desc_lookup_text[num];
  2014. max = ARRAY_SIZE(advanced_lookup) - 1;
  2015. for (i = 0; i < max; i++) {
  2016. if (advanced_lookup[i].num == num)
  2017. break;;
  2018. }
  2019. return advanced_lookup[i].name;
  2020. }
  2021. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2022. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2023. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2024. {
  2025. u32 data2, line;
  2026. u32 desc, time, count, base, data1;
  2027. u32 blink1, blink2, ilink1, ilink2;
  2028. u32 pc, hcmd;
  2029. if (priv->ucode_type == UCODE_INIT) {
  2030. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2031. if (!base)
  2032. base = priv->_agn.init_errlog_ptr;
  2033. } else {
  2034. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2035. if (!base)
  2036. base = priv->_agn.inst_errlog_ptr;
  2037. }
  2038. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2039. IWL_ERR(priv,
  2040. "Not valid error log pointer 0x%08X for %s uCode\n",
  2041. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2042. return;
  2043. }
  2044. count = iwl_read_targ_mem(priv, base);
  2045. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2046. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2047. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2048. priv->status, count);
  2049. }
  2050. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2051. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2052. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2053. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2054. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2055. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2056. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2057. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2058. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2059. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2060. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2061. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2062. blink1, blink2, ilink1, ilink2);
  2063. IWL_ERR(priv, "Desc Time "
  2064. "data1 data2 line\n");
  2065. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2066. desc_lookup(desc), desc, time, data1, data2, line);
  2067. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2068. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2069. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2070. }
  2071. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2072. /**
  2073. * iwl_print_event_log - Dump error event log to syslog
  2074. *
  2075. */
  2076. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2077. u32 num_events, u32 mode,
  2078. int pos, char **buf, size_t bufsz)
  2079. {
  2080. u32 i;
  2081. u32 base; /* SRAM byte address of event log header */
  2082. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2083. u32 ptr; /* SRAM byte address of log data */
  2084. u32 ev, time, data; /* event log data */
  2085. unsigned long reg_flags;
  2086. if (num_events == 0)
  2087. return pos;
  2088. if (priv->ucode_type == UCODE_INIT) {
  2089. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2090. if (!base)
  2091. base = priv->_agn.init_evtlog_ptr;
  2092. } else {
  2093. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2094. if (!base)
  2095. base = priv->_agn.inst_evtlog_ptr;
  2096. }
  2097. if (mode == 0)
  2098. event_size = 2 * sizeof(u32);
  2099. else
  2100. event_size = 3 * sizeof(u32);
  2101. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2102. /* Make sure device is powered up for SRAM reads */
  2103. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2104. iwl_grab_nic_access(priv);
  2105. /* Set starting address; reads will auto-increment */
  2106. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2107. rmb();
  2108. /* "time" is actually "data" for mode 0 (no timestamp).
  2109. * place event id # at far right for easier visual parsing. */
  2110. for (i = 0; i < num_events; i++) {
  2111. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2112. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2113. if (mode == 0) {
  2114. /* data, ev */
  2115. if (bufsz) {
  2116. pos += scnprintf(*buf + pos, bufsz - pos,
  2117. "EVT_LOG:0x%08x:%04u\n",
  2118. time, ev);
  2119. } else {
  2120. trace_iwlwifi_dev_ucode_event(priv, 0,
  2121. time, ev);
  2122. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2123. time, ev);
  2124. }
  2125. } else {
  2126. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2127. if (bufsz) {
  2128. pos += scnprintf(*buf + pos, bufsz - pos,
  2129. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2130. time, data, ev);
  2131. } else {
  2132. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2133. time, data, ev);
  2134. trace_iwlwifi_dev_ucode_event(priv, time,
  2135. data, ev);
  2136. }
  2137. }
  2138. }
  2139. /* Allow device to power down */
  2140. iwl_release_nic_access(priv);
  2141. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2142. return pos;
  2143. }
  2144. /**
  2145. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2146. */
  2147. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2148. u32 num_wraps, u32 next_entry,
  2149. u32 size, u32 mode,
  2150. int pos, char **buf, size_t bufsz)
  2151. {
  2152. /*
  2153. * display the newest DEFAULT_LOG_ENTRIES entries
  2154. * i.e the entries just before the next ont that uCode would fill.
  2155. */
  2156. if (num_wraps) {
  2157. if (next_entry < size) {
  2158. pos = iwl_print_event_log(priv,
  2159. capacity - (size - next_entry),
  2160. size - next_entry, mode,
  2161. pos, buf, bufsz);
  2162. pos = iwl_print_event_log(priv, 0,
  2163. next_entry, mode,
  2164. pos, buf, bufsz);
  2165. } else
  2166. pos = iwl_print_event_log(priv, next_entry - size,
  2167. size, mode, pos, buf, bufsz);
  2168. } else {
  2169. if (next_entry < size) {
  2170. pos = iwl_print_event_log(priv, 0, next_entry,
  2171. mode, pos, buf, bufsz);
  2172. } else {
  2173. pos = iwl_print_event_log(priv, next_entry - size,
  2174. size, mode, pos, buf, bufsz);
  2175. }
  2176. }
  2177. return pos;
  2178. }
  2179. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2180. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2181. char **buf, bool display)
  2182. {
  2183. u32 base; /* SRAM byte address of event log header */
  2184. u32 capacity; /* event log capacity in # entries */
  2185. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2186. u32 num_wraps; /* # times uCode wrapped to top of log */
  2187. u32 next_entry; /* index of next entry to be written by uCode */
  2188. u32 size; /* # entries that we'll print */
  2189. u32 logsize;
  2190. int pos = 0;
  2191. size_t bufsz = 0;
  2192. if (priv->ucode_type == UCODE_INIT) {
  2193. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2194. logsize = priv->_agn.init_evtlog_size;
  2195. if (!base)
  2196. base = priv->_agn.init_evtlog_ptr;
  2197. } else {
  2198. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2199. logsize = priv->_agn.inst_evtlog_size;
  2200. if (!base)
  2201. base = priv->_agn.inst_evtlog_ptr;
  2202. }
  2203. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2204. IWL_ERR(priv,
  2205. "Invalid event log pointer 0x%08X for %s uCode\n",
  2206. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2207. return -EINVAL;
  2208. }
  2209. /* event log header */
  2210. capacity = iwl_read_targ_mem(priv, base);
  2211. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2212. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2213. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2214. if (capacity > logsize) {
  2215. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2216. capacity, logsize);
  2217. capacity = logsize;
  2218. }
  2219. if (next_entry > logsize) {
  2220. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2221. next_entry, logsize);
  2222. next_entry = logsize;
  2223. }
  2224. size = num_wraps ? capacity : next_entry;
  2225. /* bail out if nothing in log */
  2226. if (size == 0) {
  2227. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2228. return pos;
  2229. }
  2230. /* enable/disable bt channel announcement */
  2231. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2232. #ifdef CONFIG_IWLWIFI_DEBUG
  2233. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2234. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2235. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2236. #else
  2237. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2238. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2239. #endif
  2240. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2241. size);
  2242. #ifdef CONFIG_IWLWIFI_DEBUG
  2243. if (display) {
  2244. if (full_log)
  2245. bufsz = capacity * 48;
  2246. else
  2247. bufsz = size * 48;
  2248. *buf = kmalloc(bufsz, GFP_KERNEL);
  2249. if (!*buf)
  2250. return -ENOMEM;
  2251. }
  2252. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2253. /*
  2254. * if uCode has wrapped back to top of log,
  2255. * start at the oldest entry,
  2256. * i.e the next one that uCode would fill.
  2257. */
  2258. if (num_wraps)
  2259. pos = iwl_print_event_log(priv, next_entry,
  2260. capacity - next_entry, mode,
  2261. pos, buf, bufsz);
  2262. /* (then/else) start at top of log */
  2263. pos = iwl_print_event_log(priv, 0,
  2264. next_entry, mode, pos, buf, bufsz);
  2265. } else
  2266. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2267. next_entry, size, mode,
  2268. pos, buf, bufsz);
  2269. #else
  2270. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2271. next_entry, size, mode,
  2272. pos, buf, bufsz);
  2273. #endif
  2274. return pos;
  2275. }
  2276. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2277. {
  2278. struct iwl_ct_kill_config cmd;
  2279. struct iwl_ct_kill_throttling_config adv_cmd;
  2280. unsigned long flags;
  2281. int ret = 0;
  2282. spin_lock_irqsave(&priv->lock, flags);
  2283. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2284. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2285. spin_unlock_irqrestore(&priv->lock, flags);
  2286. priv->thermal_throttle.ct_kill_toggle = false;
  2287. if (priv->cfg->support_ct_kill_exit) {
  2288. adv_cmd.critical_temperature_enter =
  2289. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2290. adv_cmd.critical_temperature_exit =
  2291. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2292. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2293. sizeof(adv_cmd), &adv_cmd);
  2294. if (ret)
  2295. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2296. else
  2297. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2298. "succeeded, "
  2299. "critical temperature enter is %d,"
  2300. "exit is %d\n",
  2301. priv->hw_params.ct_kill_threshold,
  2302. priv->hw_params.ct_kill_exit_threshold);
  2303. } else {
  2304. cmd.critical_temperature_R =
  2305. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2306. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2307. sizeof(cmd), &cmd);
  2308. if (ret)
  2309. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2310. else
  2311. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2312. "succeeded, "
  2313. "critical temperature is %d\n",
  2314. priv->hw_params.ct_kill_threshold);
  2315. }
  2316. }
  2317. /**
  2318. * iwl_alive_start - called after REPLY_ALIVE notification received
  2319. * from protocol/runtime uCode (initialization uCode's
  2320. * Alive gets handled by iwl_init_alive_start()).
  2321. */
  2322. static void iwl_alive_start(struct iwl_priv *priv)
  2323. {
  2324. int ret = 0;
  2325. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2326. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2327. /* We had an error bringing up the hardware, so take it
  2328. * all the way back down so we can try again */
  2329. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2330. goto restart;
  2331. }
  2332. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2333. * This is a paranoid check, because we would not have gotten the
  2334. * "runtime" alive if code weren't properly loaded. */
  2335. if (iwl_verify_ucode(priv)) {
  2336. /* Runtime instruction load was bad;
  2337. * take it all the way back down so we can try again */
  2338. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2339. goto restart;
  2340. }
  2341. ret = priv->cfg->ops->lib->alive_notify(priv);
  2342. if (ret) {
  2343. IWL_WARN(priv,
  2344. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2345. goto restart;
  2346. }
  2347. /* After the ALIVE response, we can send host commands to the uCode */
  2348. set_bit(STATUS_ALIVE, &priv->status);
  2349. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2350. /* Enable timer to monitor the driver queues */
  2351. mod_timer(&priv->monitor_recover,
  2352. jiffies +
  2353. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2354. }
  2355. if (iwl_is_rfkill(priv))
  2356. return;
  2357. ieee80211_wake_queues(priv->hw);
  2358. priv->active_rate = IWL_RATES_MASK;
  2359. /* Configure Tx antenna selection based on H/W config */
  2360. if (priv->cfg->ops->hcmd->set_tx_ant)
  2361. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2362. if (iwl_is_associated(priv)) {
  2363. struct iwl_rxon_cmd *active_rxon =
  2364. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2365. /* apply any changes in staging */
  2366. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2367. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2368. } else {
  2369. /* Initialize our rx_config data */
  2370. iwl_connection_init_rx_config(priv, NULL);
  2371. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2372. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2373. }
  2374. if (!priv->cfg->advanced_bt_coexist) {
  2375. /* Configure Bluetooth device coexistence support */
  2376. priv->cfg->ops->hcmd->send_bt_config(priv);
  2377. }
  2378. iwl_reset_run_time_calib(priv);
  2379. /* Configure the adapter for unassociated operation */
  2380. iwlcore_commit_rxon(priv);
  2381. /* At this point, the NIC is initialized and operational */
  2382. iwl_rf_kill_ct_config(priv);
  2383. iwl_leds_init(priv);
  2384. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2385. set_bit(STATUS_READY, &priv->status);
  2386. wake_up_interruptible(&priv->wait_command_queue);
  2387. iwl_power_update_mode(priv, true);
  2388. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2389. return;
  2390. restart:
  2391. queue_work(priv->workqueue, &priv->restart);
  2392. }
  2393. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2394. static void __iwl_down(struct iwl_priv *priv)
  2395. {
  2396. unsigned long flags;
  2397. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2398. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2399. if (!exit_pending)
  2400. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2401. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2402. * to prevent rearm timer */
  2403. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2404. del_timer_sync(&priv->monitor_recover);
  2405. iwl_clear_ucode_stations(priv);
  2406. iwl_dealloc_bcast_station(priv);
  2407. iwl_clear_driver_stations(priv);
  2408. /* reset BT coex data */
  2409. priv->bt_status = 0;
  2410. priv->bt_traffic_load = priv->cfg->bt_init_traffic_load;
  2411. priv->bt_sco_active = false;
  2412. priv->bt_full_concurrent = false;
  2413. priv->bt_ci_compliance = 0;
  2414. /* Unblock any waiting calls */
  2415. wake_up_interruptible_all(&priv->wait_command_queue);
  2416. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2417. * exiting the module */
  2418. if (!exit_pending)
  2419. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2420. /* stop and reset the on-board processor */
  2421. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2422. /* tell the device to stop sending interrupts */
  2423. spin_lock_irqsave(&priv->lock, flags);
  2424. iwl_disable_interrupts(priv);
  2425. spin_unlock_irqrestore(&priv->lock, flags);
  2426. iwl_synchronize_irq(priv);
  2427. if (priv->mac80211_registered)
  2428. ieee80211_stop_queues(priv->hw);
  2429. /* If we have not previously called iwl_init() then
  2430. * clear all bits but the RF Kill bit and return */
  2431. if (!iwl_is_init(priv)) {
  2432. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2433. STATUS_RF_KILL_HW |
  2434. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2435. STATUS_GEO_CONFIGURED |
  2436. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2437. STATUS_EXIT_PENDING;
  2438. goto exit;
  2439. }
  2440. /* ...otherwise clear out all the status bits but the RF Kill
  2441. * bit and continue taking the NIC down. */
  2442. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2443. STATUS_RF_KILL_HW |
  2444. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2445. STATUS_GEO_CONFIGURED |
  2446. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2447. STATUS_FW_ERROR |
  2448. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2449. STATUS_EXIT_PENDING;
  2450. /* device going down, Stop using ICT table */
  2451. iwl_disable_ict(priv);
  2452. iwlagn_txq_ctx_stop(priv);
  2453. iwlagn_rxq_stop(priv);
  2454. /* Power-down device's busmaster DMA clocks */
  2455. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2456. udelay(5);
  2457. /* Make sure (redundant) we've released our request to stay awake */
  2458. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2459. /* Stop the device, and put it in low power state */
  2460. priv->cfg->ops->lib->apm_ops.stop(priv);
  2461. exit:
  2462. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2463. if (priv->ibss_beacon)
  2464. dev_kfree_skb(priv->ibss_beacon);
  2465. priv->ibss_beacon = NULL;
  2466. /* clear out any free frames */
  2467. iwl_clear_free_frames(priv);
  2468. }
  2469. static void iwl_down(struct iwl_priv *priv)
  2470. {
  2471. mutex_lock(&priv->mutex);
  2472. __iwl_down(priv);
  2473. mutex_unlock(&priv->mutex);
  2474. iwl_cancel_deferred_work(priv);
  2475. }
  2476. #define HW_READY_TIMEOUT (50)
  2477. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2478. {
  2479. int ret = 0;
  2480. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2481. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2482. /* See if we got it */
  2483. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2484. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2485. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2486. HW_READY_TIMEOUT);
  2487. if (ret != -ETIMEDOUT)
  2488. priv->hw_ready = true;
  2489. else
  2490. priv->hw_ready = false;
  2491. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2492. (priv->hw_ready == 1) ? "ready" : "not ready");
  2493. return ret;
  2494. }
  2495. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2496. {
  2497. int ret = 0;
  2498. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2499. ret = iwl_set_hw_ready(priv);
  2500. if (priv->hw_ready)
  2501. return ret;
  2502. /* If HW is not ready, prepare the conditions to check again */
  2503. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2504. CSR_HW_IF_CONFIG_REG_PREPARE);
  2505. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2506. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2507. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2508. /* HW should be ready by now, check again. */
  2509. if (ret != -ETIMEDOUT)
  2510. iwl_set_hw_ready(priv);
  2511. return ret;
  2512. }
  2513. #define MAX_HW_RESTARTS 5
  2514. static int __iwl_up(struct iwl_priv *priv)
  2515. {
  2516. int i;
  2517. int ret;
  2518. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2519. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2520. return -EIO;
  2521. }
  2522. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2523. IWL_ERR(priv, "ucode not available for device bringup\n");
  2524. return -EIO;
  2525. }
  2526. ret = iwl_alloc_bcast_station(priv, true);
  2527. if (ret)
  2528. return ret;
  2529. iwl_prepare_card_hw(priv);
  2530. if (!priv->hw_ready) {
  2531. IWL_WARN(priv, "Exit HW not ready\n");
  2532. return -EIO;
  2533. }
  2534. /* If platform's RF_KILL switch is NOT set to KILL */
  2535. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2536. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2537. else
  2538. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2539. if (iwl_is_rfkill(priv)) {
  2540. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2541. iwl_enable_interrupts(priv);
  2542. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2543. return 0;
  2544. }
  2545. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2546. ret = iwlagn_hw_nic_init(priv);
  2547. if (ret) {
  2548. IWL_ERR(priv, "Unable to init nic\n");
  2549. return ret;
  2550. }
  2551. /* make sure rfkill handshake bits are cleared */
  2552. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2553. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2554. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2555. /* clear (again), then enable host interrupts */
  2556. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2557. iwl_enable_interrupts(priv);
  2558. /* really make sure rfkill handshake bits are cleared */
  2559. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2560. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2561. /* Copy original ucode data image from disk into backup cache.
  2562. * This will be used to initialize the on-board processor's
  2563. * data SRAM for a clean start when the runtime program first loads. */
  2564. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2565. priv->ucode_data.len);
  2566. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2567. /* load bootstrap state machine,
  2568. * load bootstrap program into processor's memory,
  2569. * prepare to load the "initialize" uCode */
  2570. ret = priv->cfg->ops->lib->load_ucode(priv);
  2571. if (ret) {
  2572. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2573. ret);
  2574. continue;
  2575. }
  2576. /* start card; "initialize" will load runtime ucode */
  2577. iwl_nic_start(priv);
  2578. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2579. return 0;
  2580. }
  2581. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2582. __iwl_down(priv);
  2583. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2584. /* tried to restart and config the device for as long as our
  2585. * patience could withstand */
  2586. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2587. return -EIO;
  2588. }
  2589. /*****************************************************************************
  2590. *
  2591. * Workqueue callbacks
  2592. *
  2593. *****************************************************************************/
  2594. static void iwl_bg_init_alive_start(struct work_struct *data)
  2595. {
  2596. struct iwl_priv *priv =
  2597. container_of(data, struct iwl_priv, init_alive_start.work);
  2598. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2599. return;
  2600. mutex_lock(&priv->mutex);
  2601. priv->cfg->ops->lib->init_alive_start(priv);
  2602. mutex_unlock(&priv->mutex);
  2603. }
  2604. static void iwl_bg_alive_start(struct work_struct *data)
  2605. {
  2606. struct iwl_priv *priv =
  2607. container_of(data, struct iwl_priv, alive_start.work);
  2608. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2609. return;
  2610. /* enable dram interrupt */
  2611. iwl_reset_ict(priv);
  2612. mutex_lock(&priv->mutex);
  2613. iwl_alive_start(priv);
  2614. mutex_unlock(&priv->mutex);
  2615. }
  2616. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2617. {
  2618. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2619. run_time_calib_work);
  2620. mutex_lock(&priv->mutex);
  2621. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2622. test_bit(STATUS_SCANNING, &priv->status)) {
  2623. mutex_unlock(&priv->mutex);
  2624. return;
  2625. }
  2626. if (priv->start_calib) {
  2627. if (priv->cfg->bt_statistics) {
  2628. iwl_chain_noise_calibration(priv,
  2629. (void *)&priv->_agn.statistics_bt);
  2630. iwl_sensitivity_calibration(priv,
  2631. (void *)&priv->_agn.statistics_bt);
  2632. } else {
  2633. iwl_chain_noise_calibration(priv,
  2634. (void *)&priv->_agn.statistics);
  2635. iwl_sensitivity_calibration(priv,
  2636. (void *)&priv->_agn.statistics);
  2637. }
  2638. }
  2639. mutex_unlock(&priv->mutex);
  2640. }
  2641. static void iwl_bg_restart(struct work_struct *data)
  2642. {
  2643. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2644. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2645. return;
  2646. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2647. bool bt_sco, bt_full_concurrent;
  2648. u8 bt_ci_compliance;
  2649. u8 bt_load;
  2650. u8 bt_status;
  2651. mutex_lock(&priv->mutex);
  2652. priv->vif = NULL;
  2653. priv->is_open = 0;
  2654. /*
  2655. * __iwl_down() will clear the BT status variables,
  2656. * which is correct, but when we restart we really
  2657. * want to keep them so restore them afterwards.
  2658. *
  2659. * The restart process will later pick them up and
  2660. * re-configure the hw when we reconfigure the BT
  2661. * command.
  2662. */
  2663. bt_sco = priv->bt_sco_active;
  2664. bt_full_concurrent = priv->bt_full_concurrent;
  2665. bt_ci_compliance = priv->bt_ci_compliance;
  2666. bt_load = priv->bt_traffic_load;
  2667. bt_status = priv->bt_status;
  2668. __iwl_down(priv);
  2669. priv->bt_sco_active = bt_sco;
  2670. priv->bt_full_concurrent = bt_full_concurrent;
  2671. priv->bt_ci_compliance = bt_ci_compliance;
  2672. priv->bt_traffic_load = bt_load;
  2673. priv->bt_status = bt_status;
  2674. mutex_unlock(&priv->mutex);
  2675. iwl_cancel_deferred_work(priv);
  2676. ieee80211_restart_hw(priv->hw);
  2677. } else {
  2678. iwl_down(priv);
  2679. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2680. return;
  2681. mutex_lock(&priv->mutex);
  2682. __iwl_up(priv);
  2683. mutex_unlock(&priv->mutex);
  2684. }
  2685. }
  2686. static void iwl_bg_rx_replenish(struct work_struct *data)
  2687. {
  2688. struct iwl_priv *priv =
  2689. container_of(data, struct iwl_priv, rx_replenish);
  2690. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2691. return;
  2692. mutex_lock(&priv->mutex);
  2693. iwlagn_rx_replenish(priv);
  2694. mutex_unlock(&priv->mutex);
  2695. }
  2696. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2697. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2698. {
  2699. struct ieee80211_conf *conf = NULL;
  2700. int ret = 0;
  2701. if (!vif || !priv->is_open)
  2702. return;
  2703. if (vif->type == NL80211_IFTYPE_AP) {
  2704. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2705. return;
  2706. }
  2707. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2708. return;
  2709. iwl_scan_cancel_timeout(priv, 200);
  2710. conf = ieee80211_get_hw_conf(priv->hw);
  2711. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2712. iwlcore_commit_rxon(priv);
  2713. ret = iwl_send_rxon_timing(priv, vif);
  2714. if (ret)
  2715. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2716. "Attempting to continue.\n");
  2717. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2718. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2719. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2720. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2721. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2722. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2723. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2724. if (vif->bss_conf.use_short_preamble)
  2725. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2726. else
  2727. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2728. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2729. if (vif->bss_conf.use_short_slot)
  2730. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2731. else
  2732. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2733. }
  2734. iwlcore_commit_rxon(priv);
  2735. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2736. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2737. switch (vif->type) {
  2738. case NL80211_IFTYPE_STATION:
  2739. break;
  2740. case NL80211_IFTYPE_ADHOC:
  2741. iwl_send_beacon_cmd(priv);
  2742. break;
  2743. default:
  2744. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2745. __func__, vif->type);
  2746. break;
  2747. }
  2748. /* the chain noise calibration will enabled PM upon completion
  2749. * If chain noise has already been run, then we need to enable
  2750. * power management here */
  2751. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2752. iwl_power_update_mode(priv, false);
  2753. /* Enable Rx differential gain and sensitivity calibrations */
  2754. iwl_chain_noise_reset(priv);
  2755. priv->start_calib = 1;
  2756. }
  2757. /*****************************************************************************
  2758. *
  2759. * mac80211 entry point functions
  2760. *
  2761. *****************************************************************************/
  2762. #define UCODE_READY_TIMEOUT (4 * HZ)
  2763. /*
  2764. * Not a mac80211 entry point function, but it fits in with all the
  2765. * other mac80211 functions grouped here.
  2766. */
  2767. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2768. struct iwlagn_ucode_capabilities *capa)
  2769. {
  2770. int ret;
  2771. struct ieee80211_hw *hw = priv->hw;
  2772. hw->rate_control_algorithm = "iwl-agn-rs";
  2773. /* Tell mac80211 our characteristics */
  2774. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2775. IEEE80211_HW_AMPDU_AGGREGATION |
  2776. IEEE80211_HW_SPECTRUM_MGMT;
  2777. if (!priv->cfg->broken_powersave)
  2778. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2779. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2780. if (priv->cfg->sku & IWL_SKU_N)
  2781. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2782. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2783. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2784. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2785. hw->wiphy->interface_modes =
  2786. BIT(NL80211_IFTYPE_STATION) |
  2787. BIT(NL80211_IFTYPE_ADHOC);
  2788. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2789. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2790. /*
  2791. * For now, disable PS by default because it affects
  2792. * RX performance significantly.
  2793. */
  2794. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2795. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2796. /* we create the 802.11 header and a zero-length SSID element */
  2797. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2798. /* Default value; 4 EDCA QOS priorities */
  2799. hw->queues = 4;
  2800. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2801. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2802. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2803. &priv->bands[IEEE80211_BAND_2GHZ];
  2804. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2805. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2806. &priv->bands[IEEE80211_BAND_5GHZ];
  2807. ret = ieee80211_register_hw(priv->hw);
  2808. if (ret) {
  2809. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2810. return ret;
  2811. }
  2812. priv->mac80211_registered = 1;
  2813. return 0;
  2814. }
  2815. static int iwl_mac_start(struct ieee80211_hw *hw)
  2816. {
  2817. struct iwl_priv *priv = hw->priv;
  2818. int ret;
  2819. IWL_DEBUG_MAC80211(priv, "enter\n");
  2820. /* we should be verifying the device is ready to be opened */
  2821. mutex_lock(&priv->mutex);
  2822. ret = __iwl_up(priv);
  2823. mutex_unlock(&priv->mutex);
  2824. if (ret)
  2825. return ret;
  2826. if (iwl_is_rfkill(priv))
  2827. goto out;
  2828. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2829. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2830. * mac80211 will not be run successfully. */
  2831. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2832. test_bit(STATUS_READY, &priv->status),
  2833. UCODE_READY_TIMEOUT);
  2834. if (!ret) {
  2835. if (!test_bit(STATUS_READY, &priv->status)) {
  2836. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2837. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2838. return -ETIMEDOUT;
  2839. }
  2840. }
  2841. iwl_led_start(priv);
  2842. out:
  2843. priv->is_open = 1;
  2844. IWL_DEBUG_MAC80211(priv, "leave\n");
  2845. return 0;
  2846. }
  2847. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2848. {
  2849. struct iwl_priv *priv = hw->priv;
  2850. IWL_DEBUG_MAC80211(priv, "enter\n");
  2851. if (!priv->is_open)
  2852. return;
  2853. priv->is_open = 0;
  2854. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2855. /* stop mac, cancel any scan request and clear
  2856. * RXON_FILTER_ASSOC_MSK BIT
  2857. */
  2858. mutex_lock(&priv->mutex);
  2859. iwl_scan_cancel_timeout(priv, 100);
  2860. mutex_unlock(&priv->mutex);
  2861. }
  2862. iwl_down(priv);
  2863. flush_workqueue(priv->workqueue);
  2864. /* enable interrupts again in order to receive rfkill changes */
  2865. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2866. iwl_enable_interrupts(priv);
  2867. IWL_DEBUG_MAC80211(priv, "leave\n");
  2868. }
  2869. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2870. {
  2871. struct iwl_priv *priv = hw->priv;
  2872. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2873. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2874. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2875. if (iwlagn_tx_skb(priv, skb))
  2876. dev_kfree_skb_any(skb);
  2877. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2878. return NETDEV_TX_OK;
  2879. }
  2880. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2881. {
  2882. int ret = 0;
  2883. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2884. return;
  2885. /* The following should be done only at AP bring up */
  2886. if (!iwl_is_associated(priv)) {
  2887. /* RXON - unassoc (to set timing command) */
  2888. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2889. iwlcore_commit_rxon(priv);
  2890. /* RXON Timing */
  2891. ret = iwl_send_rxon_timing(priv, vif);
  2892. if (ret)
  2893. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2894. "Attempting to continue.\n");
  2895. /* AP has all antennas */
  2896. priv->chain_noise_data.active_chains =
  2897. priv->hw_params.valid_rx_ant;
  2898. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2899. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2900. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2901. priv->staging_rxon.assoc_id = 0;
  2902. if (vif->bss_conf.use_short_preamble)
  2903. priv->staging_rxon.flags |=
  2904. RXON_FLG_SHORT_PREAMBLE_MSK;
  2905. else
  2906. priv->staging_rxon.flags &=
  2907. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2908. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2909. if (vif->bss_conf.use_short_slot)
  2910. priv->staging_rxon.flags |=
  2911. RXON_FLG_SHORT_SLOT_MSK;
  2912. else
  2913. priv->staging_rxon.flags &=
  2914. ~RXON_FLG_SHORT_SLOT_MSK;
  2915. }
  2916. /* restore RXON assoc */
  2917. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2918. iwlcore_commit_rxon(priv);
  2919. }
  2920. iwl_send_beacon_cmd(priv);
  2921. /* FIXME - we need to add code here to detect a totally new
  2922. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2923. * clear sta table, add BCAST sta... */
  2924. }
  2925. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2926. struct ieee80211_vif *vif,
  2927. struct ieee80211_key_conf *keyconf,
  2928. struct ieee80211_sta *sta,
  2929. u32 iv32, u16 *phase1key)
  2930. {
  2931. struct iwl_priv *priv = hw->priv;
  2932. IWL_DEBUG_MAC80211(priv, "enter\n");
  2933. iwl_update_tkip_key(priv, keyconf, sta,
  2934. iv32, phase1key);
  2935. IWL_DEBUG_MAC80211(priv, "leave\n");
  2936. }
  2937. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2938. struct ieee80211_vif *vif,
  2939. struct ieee80211_sta *sta,
  2940. struct ieee80211_key_conf *key)
  2941. {
  2942. struct iwl_priv *priv = hw->priv;
  2943. int ret;
  2944. u8 sta_id;
  2945. bool is_default_wep_key = false;
  2946. IWL_DEBUG_MAC80211(priv, "enter\n");
  2947. if (priv->cfg->mod_params->sw_crypto) {
  2948. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2949. return -EOPNOTSUPP;
  2950. }
  2951. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2952. if (sta_id == IWL_INVALID_STATION)
  2953. return -EINVAL;
  2954. mutex_lock(&priv->mutex);
  2955. iwl_scan_cancel_timeout(priv, 100);
  2956. /*
  2957. * If we are getting WEP group key and we didn't receive any key mapping
  2958. * so far, we are in legacy wep mode (group key only), otherwise we are
  2959. * in 1X mode.
  2960. * In legacy wep mode, we use another host command to the uCode.
  2961. */
  2962. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2963. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2964. !sta) {
  2965. if (cmd == SET_KEY)
  2966. is_default_wep_key = !priv->key_mapping_key;
  2967. else
  2968. is_default_wep_key =
  2969. (key->hw_key_idx == HW_KEY_DEFAULT);
  2970. }
  2971. switch (cmd) {
  2972. case SET_KEY:
  2973. if (is_default_wep_key)
  2974. ret = iwl_set_default_wep_key(priv, key);
  2975. else
  2976. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2977. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2978. break;
  2979. case DISABLE_KEY:
  2980. if (is_default_wep_key)
  2981. ret = iwl_remove_default_wep_key(priv, key);
  2982. else
  2983. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2984. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2985. break;
  2986. default:
  2987. ret = -EINVAL;
  2988. }
  2989. mutex_unlock(&priv->mutex);
  2990. IWL_DEBUG_MAC80211(priv, "leave\n");
  2991. return ret;
  2992. }
  2993. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2994. struct ieee80211_vif *vif,
  2995. enum ieee80211_ampdu_mlme_action action,
  2996. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2997. {
  2998. struct iwl_priv *priv = hw->priv;
  2999. int ret = -EINVAL;
  3000. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  3001. sta->addr, tid);
  3002. if (!(priv->cfg->sku & IWL_SKU_N))
  3003. return -EACCES;
  3004. mutex_lock(&priv->mutex);
  3005. switch (action) {
  3006. case IEEE80211_AMPDU_RX_START:
  3007. IWL_DEBUG_HT(priv, "start Rx\n");
  3008. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  3009. break;
  3010. case IEEE80211_AMPDU_RX_STOP:
  3011. IWL_DEBUG_HT(priv, "stop Rx\n");
  3012. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  3013. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3014. ret = 0;
  3015. break;
  3016. case IEEE80211_AMPDU_TX_START:
  3017. IWL_DEBUG_HT(priv, "start Tx\n");
  3018. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  3019. if (ret == 0) {
  3020. priv->_agn.agg_tids_count++;
  3021. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3022. priv->_agn.agg_tids_count);
  3023. }
  3024. break;
  3025. case IEEE80211_AMPDU_TX_STOP:
  3026. IWL_DEBUG_HT(priv, "stop Tx\n");
  3027. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  3028. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  3029. priv->_agn.agg_tids_count--;
  3030. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3031. priv->_agn.agg_tids_count);
  3032. }
  3033. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3034. ret = 0;
  3035. if (priv->cfg->use_rts_for_aggregation) {
  3036. struct iwl_station_priv *sta_priv =
  3037. (void *) sta->drv_priv;
  3038. /*
  3039. * switch off RTS/CTS if it was previously enabled
  3040. */
  3041. sta_priv->lq_sta.lq.general_params.flags &=
  3042. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3043. iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
  3044. CMD_ASYNC, false);
  3045. }
  3046. break;
  3047. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3048. if (priv->cfg->use_rts_for_aggregation) {
  3049. struct iwl_station_priv *sta_priv =
  3050. (void *) sta->drv_priv;
  3051. /*
  3052. * switch to RTS/CTS if it is the prefer protection
  3053. * method for HT traffic
  3054. */
  3055. sta_priv->lq_sta.lq.general_params.flags |=
  3056. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3057. iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
  3058. CMD_ASYNC, false);
  3059. }
  3060. ret = 0;
  3061. break;
  3062. }
  3063. mutex_unlock(&priv->mutex);
  3064. return ret;
  3065. }
  3066. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  3067. struct ieee80211_vif *vif,
  3068. enum sta_notify_cmd cmd,
  3069. struct ieee80211_sta *sta)
  3070. {
  3071. struct iwl_priv *priv = hw->priv;
  3072. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3073. int sta_id;
  3074. switch (cmd) {
  3075. case STA_NOTIFY_SLEEP:
  3076. WARN_ON(!sta_priv->client);
  3077. sta_priv->asleep = true;
  3078. if (atomic_read(&sta_priv->pending_frames) > 0)
  3079. ieee80211_sta_block_awake(hw, sta, true);
  3080. break;
  3081. case STA_NOTIFY_AWAKE:
  3082. WARN_ON(!sta_priv->client);
  3083. if (!sta_priv->asleep)
  3084. break;
  3085. sta_priv->asleep = false;
  3086. sta_id = iwl_sta_id(sta);
  3087. if (sta_id != IWL_INVALID_STATION)
  3088. iwl_sta_modify_ps_wake(priv, sta_id);
  3089. break;
  3090. default:
  3091. break;
  3092. }
  3093. }
  3094. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3095. struct ieee80211_vif *vif,
  3096. struct ieee80211_sta *sta)
  3097. {
  3098. struct iwl_priv *priv = hw->priv;
  3099. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3100. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3101. int ret;
  3102. u8 sta_id;
  3103. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3104. sta->addr);
  3105. mutex_lock(&priv->mutex);
  3106. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3107. sta->addr);
  3108. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3109. atomic_set(&sta_priv->pending_frames, 0);
  3110. if (vif->type == NL80211_IFTYPE_AP)
  3111. sta_priv->client = true;
  3112. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  3113. &sta_id);
  3114. if (ret) {
  3115. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3116. sta->addr, ret);
  3117. /* Should we return success if return code is EEXIST ? */
  3118. mutex_unlock(&priv->mutex);
  3119. return ret;
  3120. }
  3121. sta_priv->common.sta_id = sta_id;
  3122. /* Initialize rate scaling */
  3123. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3124. sta->addr);
  3125. iwl_rs_rate_init(priv, sta, sta_id);
  3126. mutex_unlock(&priv->mutex);
  3127. return 0;
  3128. }
  3129. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3130. struct ieee80211_channel_switch *ch_switch)
  3131. {
  3132. struct iwl_priv *priv = hw->priv;
  3133. const struct iwl_channel_info *ch_info;
  3134. struct ieee80211_conf *conf = &hw->conf;
  3135. struct ieee80211_channel *channel = ch_switch->channel;
  3136. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3137. u16 ch;
  3138. unsigned long flags = 0;
  3139. IWL_DEBUG_MAC80211(priv, "enter\n");
  3140. if (iwl_is_rfkill(priv))
  3141. goto out_exit;
  3142. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3143. test_bit(STATUS_SCANNING, &priv->status))
  3144. goto out_exit;
  3145. if (!iwl_is_associated(priv))
  3146. goto out_exit;
  3147. /* channel switch in progress */
  3148. if (priv->switch_rxon.switch_in_progress == true)
  3149. goto out_exit;
  3150. mutex_lock(&priv->mutex);
  3151. if (priv->cfg->ops->lib->set_channel_switch) {
  3152. ch = channel->hw_value;
  3153. if (le16_to_cpu(priv->active_rxon.channel) != ch) {
  3154. ch_info = iwl_get_channel_info(priv,
  3155. channel->band,
  3156. ch);
  3157. if (!is_channel_valid(ch_info)) {
  3158. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3159. goto out;
  3160. }
  3161. spin_lock_irqsave(&priv->lock, flags);
  3162. priv->current_ht_config.smps = conf->smps_mode;
  3163. /* Configure HT40 channels */
  3164. ht_conf->is_ht = conf_is_ht(conf);
  3165. if (ht_conf->is_ht) {
  3166. if (conf_is_ht40_minus(conf)) {
  3167. ht_conf->extension_chan_offset =
  3168. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3169. ht_conf->is_40mhz = true;
  3170. } else if (conf_is_ht40_plus(conf)) {
  3171. ht_conf->extension_chan_offset =
  3172. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3173. ht_conf->is_40mhz = true;
  3174. } else {
  3175. ht_conf->extension_chan_offset =
  3176. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3177. ht_conf->is_40mhz = false;
  3178. }
  3179. } else
  3180. ht_conf->is_40mhz = false;
  3181. if (le16_to_cpu(priv->staging_rxon.channel) != ch)
  3182. priv->staging_rxon.flags = 0;
  3183. iwl_set_rxon_channel(priv, channel);
  3184. iwl_set_rxon_ht(priv, ht_conf);
  3185. iwl_set_flags_for_band(priv, channel->band,
  3186. priv->vif);
  3187. spin_unlock_irqrestore(&priv->lock, flags);
  3188. iwl_set_rate(priv);
  3189. /*
  3190. * at this point, staging_rxon has the
  3191. * configuration for channel switch
  3192. */
  3193. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3194. ch_switch))
  3195. priv->switch_rxon.switch_in_progress = false;
  3196. }
  3197. }
  3198. out:
  3199. mutex_unlock(&priv->mutex);
  3200. out_exit:
  3201. if (!priv->switch_rxon.switch_in_progress)
  3202. ieee80211_chswitch_done(priv->vif, false);
  3203. IWL_DEBUG_MAC80211(priv, "leave\n");
  3204. }
  3205. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3206. unsigned int changed_flags,
  3207. unsigned int *total_flags,
  3208. u64 multicast)
  3209. {
  3210. struct iwl_priv *priv = hw->priv;
  3211. __le32 filter_or = 0, filter_nand = 0;
  3212. #define CHK(test, flag) do { \
  3213. if (*total_flags & (test)) \
  3214. filter_or |= (flag); \
  3215. else \
  3216. filter_nand |= (flag); \
  3217. } while (0)
  3218. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3219. changed_flags, *total_flags);
  3220. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3221. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3222. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3223. #undef CHK
  3224. mutex_lock(&priv->mutex);
  3225. priv->staging_rxon.filter_flags &= ~filter_nand;
  3226. priv->staging_rxon.filter_flags |= filter_or;
  3227. iwlcore_commit_rxon(priv);
  3228. mutex_unlock(&priv->mutex);
  3229. /*
  3230. * Receiving all multicast frames is always enabled by the
  3231. * default flags setup in iwl_connection_init_rx_config()
  3232. * since we currently do not support programming multicast
  3233. * filters into the device.
  3234. */
  3235. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3236. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3237. }
  3238. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3239. {
  3240. struct iwl_priv *priv = hw->priv;
  3241. mutex_lock(&priv->mutex);
  3242. IWL_DEBUG_MAC80211(priv, "enter\n");
  3243. /* do not support "flush" */
  3244. if (!priv->cfg->ops->lib->txfifo_flush)
  3245. goto done;
  3246. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3247. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3248. goto done;
  3249. }
  3250. if (iwl_is_rfkill(priv)) {
  3251. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3252. goto done;
  3253. }
  3254. /*
  3255. * mac80211 will not push any more frames for transmit
  3256. * until the flush is completed
  3257. */
  3258. if (drop) {
  3259. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3260. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3261. IWL_ERR(priv, "flush request fail\n");
  3262. goto done;
  3263. }
  3264. }
  3265. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3266. iwlagn_wait_tx_queue_empty(priv);
  3267. done:
  3268. mutex_unlock(&priv->mutex);
  3269. IWL_DEBUG_MAC80211(priv, "leave\n");
  3270. }
  3271. /*****************************************************************************
  3272. *
  3273. * driver setup and teardown
  3274. *
  3275. *****************************************************************************/
  3276. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3277. {
  3278. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3279. init_waitqueue_head(&priv->wait_command_queue);
  3280. INIT_WORK(&priv->restart, iwl_bg_restart);
  3281. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3282. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3283. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3284. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3285. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3286. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3287. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3288. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3289. iwl_setup_scan_deferred_work(priv);
  3290. if (priv->cfg->ops->lib->setup_deferred_work)
  3291. priv->cfg->ops->lib->setup_deferred_work(priv);
  3292. init_timer(&priv->statistics_periodic);
  3293. priv->statistics_periodic.data = (unsigned long)priv;
  3294. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3295. init_timer(&priv->ucode_trace);
  3296. priv->ucode_trace.data = (unsigned long)priv;
  3297. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3298. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3299. init_timer(&priv->monitor_recover);
  3300. priv->monitor_recover.data = (unsigned long)priv;
  3301. priv->monitor_recover.function =
  3302. priv->cfg->ops->lib->recover_from_tx_stall;
  3303. }
  3304. if (!priv->cfg->use_isr_legacy)
  3305. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3306. iwl_irq_tasklet, (unsigned long)priv);
  3307. else
  3308. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3309. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3310. }
  3311. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3312. {
  3313. if (priv->cfg->ops->lib->cancel_deferred_work)
  3314. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3315. cancel_delayed_work_sync(&priv->init_alive_start);
  3316. cancel_delayed_work(&priv->scan_check);
  3317. cancel_work_sync(&priv->start_internal_scan);
  3318. cancel_delayed_work(&priv->alive_start);
  3319. cancel_work_sync(&priv->run_time_calib_work);
  3320. cancel_work_sync(&priv->beacon_update);
  3321. cancel_work_sync(&priv->bt_full_concurrency);
  3322. cancel_work_sync(&priv->bt_runtime_config);
  3323. del_timer_sync(&priv->statistics_periodic);
  3324. del_timer_sync(&priv->ucode_trace);
  3325. }
  3326. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3327. struct ieee80211_rate *rates)
  3328. {
  3329. int i;
  3330. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3331. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3332. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3333. rates[i].hw_value_short = i;
  3334. rates[i].flags = 0;
  3335. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3336. /*
  3337. * If CCK != 1M then set short preamble rate flag.
  3338. */
  3339. rates[i].flags |=
  3340. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3341. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3342. }
  3343. }
  3344. }
  3345. static int iwl_init_drv(struct iwl_priv *priv)
  3346. {
  3347. int ret;
  3348. priv->ibss_beacon = NULL;
  3349. spin_lock_init(&priv->sta_lock);
  3350. spin_lock_init(&priv->hcmd_lock);
  3351. INIT_LIST_HEAD(&priv->free_frames);
  3352. mutex_init(&priv->mutex);
  3353. mutex_init(&priv->sync_cmd_mutex);
  3354. priv->ieee_channels = NULL;
  3355. priv->ieee_rates = NULL;
  3356. priv->band = IEEE80211_BAND_2GHZ;
  3357. priv->iw_mode = NL80211_IFTYPE_STATION;
  3358. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3359. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3360. priv->_agn.agg_tids_count = 0;
  3361. /* initialize force reset */
  3362. priv->force_reset[IWL_RF_RESET].reset_duration =
  3363. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3364. priv->force_reset[IWL_FW_RESET].reset_duration =
  3365. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3366. /* Choose which receivers/antennas to use */
  3367. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3368. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  3369. iwl_init_scan_params(priv);
  3370. /* init bt coex */
  3371. if (priv->cfg->advanced_bt_coexist) {
  3372. priv->kill_ack_mask = IWL6000G2B_BT_KILL_ACK_MASK_DEFAULT;
  3373. priv->kill_cts_mask = IWL6000G2B_BT_KILL_CTS_MASK_DEFAULT;
  3374. priv->bt_valid = IWL6000G2B_BT_ALL_VALID_MSK;
  3375. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3376. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3377. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3378. priv->dynamic_agg_thresh = BT_AGG_THRESHOLD_DEF;
  3379. }
  3380. /* Set the tx_power_user_lmt to the lowest power level
  3381. * this value will get overwritten by channel max power avg
  3382. * from eeprom */
  3383. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3384. ret = iwl_init_channel_map(priv);
  3385. if (ret) {
  3386. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3387. goto err;
  3388. }
  3389. ret = iwlcore_init_geos(priv);
  3390. if (ret) {
  3391. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3392. goto err_free_channel_map;
  3393. }
  3394. iwl_init_hw_rates(priv, priv->ieee_rates);
  3395. return 0;
  3396. err_free_channel_map:
  3397. iwl_free_channel_map(priv);
  3398. err:
  3399. return ret;
  3400. }
  3401. static void iwl_uninit_drv(struct iwl_priv *priv)
  3402. {
  3403. iwl_calib_free_results(priv);
  3404. iwlcore_free_geos(priv);
  3405. iwl_free_channel_map(priv);
  3406. kfree(priv->scan_cmd);
  3407. }
  3408. static struct ieee80211_ops iwl_hw_ops = {
  3409. .tx = iwl_mac_tx,
  3410. .start = iwl_mac_start,
  3411. .stop = iwl_mac_stop,
  3412. .add_interface = iwl_mac_add_interface,
  3413. .remove_interface = iwl_mac_remove_interface,
  3414. .config = iwl_mac_config,
  3415. .configure_filter = iwlagn_configure_filter,
  3416. .set_key = iwl_mac_set_key,
  3417. .update_tkip_key = iwl_mac_update_tkip_key,
  3418. .conf_tx = iwl_mac_conf_tx,
  3419. .reset_tsf = iwl_mac_reset_tsf,
  3420. .bss_info_changed = iwl_bss_info_changed,
  3421. .ampdu_action = iwl_mac_ampdu_action,
  3422. .hw_scan = iwl_mac_hw_scan,
  3423. .sta_notify = iwl_mac_sta_notify,
  3424. .sta_add = iwlagn_mac_sta_add,
  3425. .sta_remove = iwl_mac_sta_remove,
  3426. .channel_switch = iwl_mac_channel_switch,
  3427. .flush = iwl_mac_flush,
  3428. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3429. };
  3430. static void iwl_hw_detect(struct iwl_priv *priv)
  3431. {
  3432. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3433. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3434. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3435. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3436. }
  3437. static int iwl_set_hw_params(struct iwl_priv *priv)
  3438. {
  3439. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3440. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3441. if (priv->cfg->mod_params->amsdu_size_8K)
  3442. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3443. else
  3444. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3445. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3446. if (priv->cfg->mod_params->disable_11n)
  3447. priv->cfg->sku &= ~IWL_SKU_N;
  3448. /* Device-specific setup */
  3449. return priv->cfg->ops->lib->set_hw_params(priv);
  3450. }
  3451. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3452. {
  3453. int err = 0;
  3454. struct iwl_priv *priv;
  3455. struct ieee80211_hw *hw;
  3456. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3457. unsigned long flags;
  3458. u16 pci_cmd, num_mac;
  3459. /************************
  3460. * 1. Allocating HW data
  3461. ************************/
  3462. /* Disabling hardware scan means that mac80211 will perform scans
  3463. * "the hard way", rather than using device's scan. */
  3464. if (cfg->mod_params->disable_hw_scan) {
  3465. if (iwl_debug_level & IWL_DL_INFO)
  3466. dev_printk(KERN_DEBUG, &(pdev->dev),
  3467. "Disabling hw_scan\n");
  3468. iwl_hw_ops.hw_scan = NULL;
  3469. }
  3470. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3471. if (!hw) {
  3472. err = -ENOMEM;
  3473. goto out;
  3474. }
  3475. priv = hw->priv;
  3476. /* At this point both hw and priv are allocated. */
  3477. SET_IEEE80211_DEV(hw, &pdev->dev);
  3478. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3479. priv->cfg = cfg;
  3480. priv->pci_dev = pdev;
  3481. priv->inta_mask = CSR_INI_SET_MASK;
  3482. /* is antenna coupling more than 35dB ? */
  3483. priv->bt_ant_couple_ok =
  3484. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3485. true : false;
  3486. /* enable/disable bt channel announcement */
  3487. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3488. if (iwl_alloc_traffic_mem(priv))
  3489. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3490. /**************************
  3491. * 2. Initializing PCI bus
  3492. **************************/
  3493. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3494. PCIE_LINK_STATE_CLKPM);
  3495. if (pci_enable_device(pdev)) {
  3496. err = -ENODEV;
  3497. goto out_ieee80211_free_hw;
  3498. }
  3499. pci_set_master(pdev);
  3500. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3501. if (!err)
  3502. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3503. if (err) {
  3504. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3505. if (!err)
  3506. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3507. /* both attempts failed: */
  3508. if (err) {
  3509. IWL_WARN(priv, "No suitable DMA available.\n");
  3510. goto out_pci_disable_device;
  3511. }
  3512. }
  3513. err = pci_request_regions(pdev, DRV_NAME);
  3514. if (err)
  3515. goto out_pci_disable_device;
  3516. pci_set_drvdata(pdev, priv);
  3517. /***********************
  3518. * 3. Read REV register
  3519. ***********************/
  3520. priv->hw_base = pci_iomap(pdev, 0, 0);
  3521. if (!priv->hw_base) {
  3522. err = -ENODEV;
  3523. goto out_pci_release_regions;
  3524. }
  3525. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3526. (unsigned long long) pci_resource_len(pdev, 0));
  3527. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3528. /* these spin locks will be used in apm_ops.init and EEPROM access
  3529. * we should init now
  3530. */
  3531. spin_lock_init(&priv->reg_lock);
  3532. spin_lock_init(&priv->lock);
  3533. /*
  3534. * stop and reset the on-board processor just in case it is in a
  3535. * strange state ... like being left stranded by a primary kernel
  3536. * and this is now the kdump kernel trying to start up
  3537. */
  3538. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3539. iwl_hw_detect(priv);
  3540. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3541. priv->cfg->name, priv->hw_rev);
  3542. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3543. * PCI Tx retries from interfering with C3 CPU state */
  3544. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3545. iwl_prepare_card_hw(priv);
  3546. if (!priv->hw_ready) {
  3547. IWL_WARN(priv, "Failed, HW not ready\n");
  3548. goto out_iounmap;
  3549. }
  3550. /*****************
  3551. * 4. Read EEPROM
  3552. *****************/
  3553. /* Read the EEPROM */
  3554. err = iwl_eeprom_init(priv);
  3555. if (err) {
  3556. IWL_ERR(priv, "Unable to init EEPROM\n");
  3557. goto out_iounmap;
  3558. }
  3559. err = iwl_eeprom_check_version(priv);
  3560. if (err)
  3561. goto out_free_eeprom;
  3562. /* extract MAC Address */
  3563. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3564. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3565. priv->hw->wiphy->addresses = priv->addresses;
  3566. priv->hw->wiphy->n_addresses = 1;
  3567. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3568. if (num_mac > 1) {
  3569. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3570. ETH_ALEN);
  3571. priv->addresses[1].addr[5]++;
  3572. priv->hw->wiphy->n_addresses++;
  3573. }
  3574. /************************
  3575. * 5. Setup HW constants
  3576. ************************/
  3577. if (iwl_set_hw_params(priv)) {
  3578. IWL_ERR(priv, "failed to set hw parameters\n");
  3579. goto out_free_eeprom;
  3580. }
  3581. /*******************
  3582. * 6. Setup priv
  3583. *******************/
  3584. err = iwl_init_drv(priv);
  3585. if (err)
  3586. goto out_free_eeprom;
  3587. /* At this point both hw and priv are initialized. */
  3588. /********************
  3589. * 7. Setup services
  3590. ********************/
  3591. spin_lock_irqsave(&priv->lock, flags);
  3592. iwl_disable_interrupts(priv);
  3593. spin_unlock_irqrestore(&priv->lock, flags);
  3594. pci_enable_msi(priv->pci_dev);
  3595. iwl_alloc_isr_ict(priv);
  3596. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3597. IRQF_SHARED, DRV_NAME, priv);
  3598. if (err) {
  3599. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3600. goto out_disable_msi;
  3601. }
  3602. iwl_setup_deferred_work(priv);
  3603. iwl_setup_rx_handlers(priv);
  3604. /*********************************************
  3605. * 8. Enable interrupts and read RFKILL state
  3606. *********************************************/
  3607. /* enable interrupts if needed: hw bug w/a */
  3608. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3609. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3610. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3611. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3612. }
  3613. iwl_enable_interrupts(priv);
  3614. /* If platform's RF_KILL switch is NOT set to KILL */
  3615. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3616. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3617. else
  3618. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3619. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3620. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3621. iwl_power_initialize(priv);
  3622. iwl_tt_initialize(priv);
  3623. init_completion(&priv->_agn.firmware_loading_complete);
  3624. err = iwl_request_firmware(priv, true);
  3625. if (err)
  3626. goto out_destroy_workqueue;
  3627. return 0;
  3628. out_destroy_workqueue:
  3629. destroy_workqueue(priv->workqueue);
  3630. priv->workqueue = NULL;
  3631. free_irq(priv->pci_dev->irq, priv);
  3632. iwl_free_isr_ict(priv);
  3633. out_disable_msi:
  3634. pci_disable_msi(priv->pci_dev);
  3635. iwl_uninit_drv(priv);
  3636. out_free_eeprom:
  3637. iwl_eeprom_free(priv);
  3638. out_iounmap:
  3639. pci_iounmap(pdev, priv->hw_base);
  3640. out_pci_release_regions:
  3641. pci_set_drvdata(pdev, NULL);
  3642. pci_release_regions(pdev);
  3643. out_pci_disable_device:
  3644. pci_disable_device(pdev);
  3645. out_ieee80211_free_hw:
  3646. iwl_free_traffic_mem(priv);
  3647. ieee80211_free_hw(priv->hw);
  3648. out:
  3649. return err;
  3650. }
  3651. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3652. {
  3653. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3654. unsigned long flags;
  3655. if (!priv)
  3656. return;
  3657. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3658. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3659. iwl_dbgfs_unregister(priv);
  3660. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3661. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3662. * to be called and iwl_down since we are removing the device
  3663. * we need to set STATUS_EXIT_PENDING bit.
  3664. */
  3665. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3666. if (priv->mac80211_registered) {
  3667. ieee80211_unregister_hw(priv->hw);
  3668. priv->mac80211_registered = 0;
  3669. } else {
  3670. iwl_down(priv);
  3671. }
  3672. /*
  3673. * Make sure device is reset to low power before unloading driver.
  3674. * This may be redundant with iwl_down(), but there are paths to
  3675. * run iwl_down() without calling apm_ops.stop(), and there are
  3676. * paths to avoid running iwl_down() at all before leaving driver.
  3677. * This (inexpensive) call *makes sure* device is reset.
  3678. */
  3679. priv->cfg->ops->lib->apm_ops.stop(priv);
  3680. iwl_tt_exit(priv);
  3681. /* make sure we flush any pending irq or
  3682. * tasklet for the driver
  3683. */
  3684. spin_lock_irqsave(&priv->lock, flags);
  3685. iwl_disable_interrupts(priv);
  3686. spin_unlock_irqrestore(&priv->lock, flags);
  3687. iwl_synchronize_irq(priv);
  3688. iwl_dealloc_ucode_pci(priv);
  3689. if (priv->rxq.bd)
  3690. iwlagn_rx_queue_free(priv, &priv->rxq);
  3691. iwlagn_hw_txq_ctx_free(priv);
  3692. iwl_eeprom_free(priv);
  3693. /*netif_stop_queue(dev); */
  3694. flush_workqueue(priv->workqueue);
  3695. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3696. * priv->workqueue... so we can't take down the workqueue
  3697. * until now... */
  3698. destroy_workqueue(priv->workqueue);
  3699. priv->workqueue = NULL;
  3700. iwl_free_traffic_mem(priv);
  3701. free_irq(priv->pci_dev->irq, priv);
  3702. pci_disable_msi(priv->pci_dev);
  3703. pci_iounmap(pdev, priv->hw_base);
  3704. pci_release_regions(pdev);
  3705. pci_disable_device(pdev);
  3706. pci_set_drvdata(pdev, NULL);
  3707. iwl_uninit_drv(priv);
  3708. iwl_free_isr_ict(priv);
  3709. if (priv->ibss_beacon)
  3710. dev_kfree_skb(priv->ibss_beacon);
  3711. ieee80211_free_hw(priv->hw);
  3712. }
  3713. /*****************************************************************************
  3714. *
  3715. * driver and module entry point
  3716. *
  3717. *****************************************************************************/
  3718. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3719. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3720. #ifdef CONFIG_IWL4965
  3721. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3722. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3723. #endif /* CONFIG_IWL4965 */
  3724. #ifdef CONFIG_IWL5000
  3725. /* 5100 Series WiFi */
  3726. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3727. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3728. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3729. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3730. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3731. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3732. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3733. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3734. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3735. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3736. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3737. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3738. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3739. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3740. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3741. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3742. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3743. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3744. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3745. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3746. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3747. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3748. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3749. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3750. /* 5300 Series WiFi */
  3751. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3752. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3753. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3754. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3755. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3756. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3757. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3758. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3759. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3760. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3761. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3762. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3763. /* 5350 Series WiFi/WiMax */
  3764. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3765. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3766. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3767. /* 5150 Series Wifi/WiMax */
  3768. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3769. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3770. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3771. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3772. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3773. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3774. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3775. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3776. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3777. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3778. /* 6x00 Series */
  3779. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3780. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3781. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3782. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3783. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3784. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3785. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3786. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3787. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3788. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3789. /* 6x00 Series Gen2a */
  3790. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3791. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3792. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3793. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3794. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3795. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3796. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3797. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3798. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3799. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3800. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3801. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3802. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3803. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3804. /* 6x00 Series Gen2b */
  3805. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3806. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3807. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3808. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3809. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3810. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3811. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3812. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3813. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3814. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3815. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3816. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3817. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3818. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3819. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3820. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3821. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3822. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3823. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3824. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3825. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3826. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3827. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3828. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3829. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3830. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3831. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3832. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3833. /* 6x50 WiFi/WiMax Series */
  3834. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3835. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3836. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3837. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3838. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3839. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3840. /* 6x50 WiFi/WiMax Series Gen2 */
  3841. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3842. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3843. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3844. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3845. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3846. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3847. /* 1000 Series WiFi */
  3848. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3849. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3850. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3851. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3852. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3853. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3854. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3855. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3856. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3857. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3858. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3859. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3860. #endif /* CONFIG_IWL5000 */
  3861. {0}
  3862. };
  3863. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3864. static struct pci_driver iwl_driver = {
  3865. .name = DRV_NAME,
  3866. .id_table = iwl_hw_card_ids,
  3867. .probe = iwl_pci_probe,
  3868. .remove = __devexit_p(iwl_pci_remove),
  3869. #ifdef CONFIG_PM
  3870. .suspend = iwl_pci_suspend,
  3871. .resume = iwl_pci_resume,
  3872. #endif
  3873. };
  3874. static int __init iwl_init(void)
  3875. {
  3876. int ret;
  3877. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3878. pr_info(DRV_COPYRIGHT "\n");
  3879. ret = iwlagn_rate_control_register();
  3880. if (ret) {
  3881. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3882. return ret;
  3883. }
  3884. ret = pci_register_driver(&iwl_driver);
  3885. if (ret) {
  3886. pr_err("Unable to initialize PCI module\n");
  3887. goto error_register;
  3888. }
  3889. return ret;
  3890. error_register:
  3891. iwlagn_rate_control_unregister();
  3892. return ret;
  3893. }
  3894. static void __exit iwl_exit(void)
  3895. {
  3896. pci_unregister_driver(&iwl_driver);
  3897. iwlagn_rate_control_unregister();
  3898. }
  3899. module_exit(iwl_exit);
  3900. module_init(iwl_init);
  3901. #ifdef CONFIG_IWLWIFI_DEBUG
  3902. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3903. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3904. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3905. MODULE_PARM_DESC(debug, "debug output mask");
  3906. #endif
  3907. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3908. MODULE_PARM_DESC(swcrypto50,
  3909. "using crypto in software (default 0 [hardware]) (deprecated)");
  3910. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3911. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3912. module_param_named(queues_num50,
  3913. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3914. MODULE_PARM_DESC(queues_num50,
  3915. "number of hw queues in 50xx series (deprecated)");
  3916. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3917. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3918. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3919. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3920. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3921. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3922. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3923. int, S_IRUGO);
  3924. MODULE_PARM_DESC(amsdu_size_8K50,
  3925. "enable 8K amsdu size in 50XX series (deprecated)");
  3926. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3927. int, S_IRUGO);
  3928. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3929. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3930. MODULE_PARM_DESC(fw_restart50,
  3931. "restart firmware in case of error (deprecated)");
  3932. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3933. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3934. module_param_named(
  3935. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3936. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3937. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3938. S_IRUGO);
  3939. MODULE_PARM_DESC(ucode_alternative,
  3940. "specify ucode alternative to use from ucode file");
  3941. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3942. MODULE_PARM_DESC(antenna_coupling,
  3943. "specify antenna coupling in dB (defualt: 0 dB)");
  3944. module_param_named(bt_ch_announce, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3945. MODULE_PARM_DESC(bt_ch_announce,
  3946. "Enable BT channel announcement mode (default: enable)");