mpi2.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * Copyright (c) 2000-2011 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.23
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * --------------------------------------------------------------------------
  76. */
  77. #ifndef MPI2_H
  78. #define MPI2_H
  79. /*****************************************************************************
  80. *
  81. * MPI Version Definitions
  82. *
  83. *****************************************************************************/
  84. #define MPI2_VERSION_MAJOR (0x02)
  85. #define MPI2_VERSION_MINOR (0x00)
  86. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  87. #define MPI2_VERSION_MAJOR_SHIFT (8)
  88. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  89. #define MPI2_VERSION_MINOR_SHIFT (0)
  90. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  91. MPI2_VERSION_MINOR)
  92. #define MPI2_VERSION_02_00 (0x0200)
  93. /* versioning for this MPI header set */
  94. #define MPI2_HEADER_VERSION_UNIT (0x17)
  95. #define MPI2_HEADER_VERSION_DEV (0x00)
  96. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  97. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  98. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  99. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  100. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  101. /*****************************************************************************
  102. *
  103. * IOC State Definitions
  104. *
  105. *****************************************************************************/
  106. #define MPI2_IOC_STATE_RESET (0x00000000)
  107. #define MPI2_IOC_STATE_READY (0x10000000)
  108. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  109. #define MPI2_IOC_STATE_FAULT (0x40000000)
  110. #define MPI2_IOC_STATE_MASK (0xF0000000)
  111. #define MPI2_IOC_STATE_SHIFT (28)
  112. /* Fault state range for prodcut specific codes */
  113. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  114. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  115. /*****************************************************************************
  116. *
  117. * System Interface Register Definitions
  118. *
  119. *****************************************************************************/
  120. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  121. {
  122. U32 Doorbell; /* 0x00 */
  123. U32 WriteSequence; /* 0x04 */
  124. U32 HostDiagnostic; /* 0x08 */
  125. U32 Reserved1; /* 0x0C */
  126. U32 DiagRWData; /* 0x10 */
  127. U32 DiagRWAddressLow; /* 0x14 */
  128. U32 DiagRWAddressHigh; /* 0x18 */
  129. U32 Reserved2[5]; /* 0x1C */
  130. U32 HostInterruptStatus; /* 0x30 */
  131. U32 HostInterruptMask; /* 0x34 */
  132. U32 DCRData; /* 0x38 */
  133. U32 DCRAddress; /* 0x3C */
  134. U32 Reserved3[2]; /* 0x40 */
  135. U32 ReplyFreeHostIndex; /* 0x48 */
  136. U32 Reserved4[8]; /* 0x4C */
  137. U32 ReplyPostHostIndex; /* 0x6C */
  138. U32 Reserved5; /* 0x70 */
  139. U32 HCBSize; /* 0x74 */
  140. U32 HCBAddressLow; /* 0x78 */
  141. U32 HCBAddressHigh; /* 0x7C */
  142. U32 Reserved6[16]; /* 0x80 */
  143. U32 RequestDescriptorPostLow; /* 0xC0 */
  144. U32 RequestDescriptorPostHigh; /* 0xC4 */
  145. U32 Reserved7[14]; /* 0xC8 */
  146. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  147. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  148. /*
  149. * Defines for working with the Doorbell register.
  150. */
  151. #define MPI2_DOORBELL_OFFSET (0x00000000)
  152. /* IOC --> System values */
  153. #define MPI2_DOORBELL_USED (0x08000000)
  154. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  155. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  156. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  157. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  158. /* System --> IOC values */
  159. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  160. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  161. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  162. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  163. /*
  164. * Defines for the WriteSequence register
  165. */
  166. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  167. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  168. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  169. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  170. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  171. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  172. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  173. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  174. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  175. /*
  176. * Defines for the HostDiagnostic register
  177. */
  178. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  179. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  180. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  181. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  182. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  183. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  184. #define MPI2_DIAG_HCB_MODE (0x00000100)
  185. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  186. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  187. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  188. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  189. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  190. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  191. /*
  192. * Offsets for DiagRWData and address
  193. */
  194. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  195. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  196. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  197. /*
  198. * Defines for the HostInterruptStatus register
  199. */
  200. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  201. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  202. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  203. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  204. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  205. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  206. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  207. /*
  208. * Defines for the HostInterruptMask register
  209. */
  210. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  211. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  212. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  213. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  214. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  215. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  216. /*
  217. * Offsets for DCRData and address
  218. */
  219. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  220. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  221. /*
  222. * Offset for the Reply Free Queue
  223. */
  224. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  225. /*
  226. * Defines for the Reply Descriptor Post Queue
  227. */
  228. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  229. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  230. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  231. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  232. /*
  233. * Defines for the HCBSize and address
  234. */
  235. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  236. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  237. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  238. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  239. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  240. /*
  241. * Offsets for the Request Queue
  242. */
  243. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  244. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  245. /*****************************************************************************
  246. *
  247. * Message Descriptors
  248. *
  249. *****************************************************************************/
  250. /* Request Descriptors */
  251. /* Default Request Descriptor */
  252. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  253. {
  254. U8 RequestFlags; /* 0x00 */
  255. U8 MSIxIndex; /* 0x01 */
  256. U16 SMID; /* 0x02 */
  257. U16 LMID; /* 0x04 */
  258. U16 DescriptorTypeDependent; /* 0x06 */
  259. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  260. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  261. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  262. /* defines for the RequestFlags field */
  263. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  264. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  265. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  266. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  267. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  268. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  269. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  270. /* High Priority Request Descriptor */
  271. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  272. {
  273. U8 RequestFlags; /* 0x00 */
  274. U8 MSIxIndex; /* 0x01 */
  275. U16 SMID; /* 0x02 */
  276. U16 LMID; /* 0x04 */
  277. U16 Reserved1; /* 0x06 */
  278. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  279. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  280. Mpi2HighPriorityRequestDescriptor_t,
  281. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  282. /* SCSI IO Request Descriptor */
  283. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  284. {
  285. U8 RequestFlags; /* 0x00 */
  286. U8 MSIxIndex; /* 0x01 */
  287. U16 SMID; /* 0x02 */
  288. U16 LMID; /* 0x04 */
  289. U16 DevHandle; /* 0x06 */
  290. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  291. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  292. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  293. /* SCSI Target Request Descriptor */
  294. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  295. {
  296. U8 RequestFlags; /* 0x00 */
  297. U8 MSIxIndex; /* 0x01 */
  298. U16 SMID; /* 0x02 */
  299. U16 LMID; /* 0x04 */
  300. U16 IoIndex; /* 0x06 */
  301. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  302. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  303. Mpi2SCSITargetRequestDescriptor_t,
  304. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  305. /* RAID Accelerator Request Descriptor */
  306. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  307. U8 RequestFlags; /* 0x00 */
  308. U8 MSIxIndex; /* 0x01 */
  309. U16 SMID; /* 0x02 */
  310. U16 LMID; /* 0x04 */
  311. U16 Reserved; /* 0x06 */
  312. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  313. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  314. Mpi2RAIDAcceleratorRequestDescriptor_t,
  315. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  316. /* union of Request Descriptors */
  317. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  318. {
  319. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  320. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  321. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  322. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  323. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  324. U64 Words;
  325. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  326. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  327. /* Reply Descriptors */
  328. /* Default Reply Descriptor */
  329. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  330. {
  331. U8 ReplyFlags; /* 0x00 */
  332. U8 MSIxIndex; /* 0x01 */
  333. U16 DescriptorTypeDependent1; /* 0x02 */
  334. U32 DescriptorTypeDependent2; /* 0x04 */
  335. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  336. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  337. /* defines for the ReplyFlags field */
  338. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  339. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  340. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  341. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  342. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  343. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  344. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  345. /* values for marking a reply descriptor as unused */
  346. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  347. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  348. /* Address Reply Descriptor */
  349. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  350. {
  351. U8 ReplyFlags; /* 0x00 */
  352. U8 MSIxIndex; /* 0x01 */
  353. U16 SMID; /* 0x02 */
  354. U32 ReplyFrameAddress; /* 0x04 */
  355. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  356. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  357. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  358. /* SCSI IO Success Reply Descriptor */
  359. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  360. {
  361. U8 ReplyFlags; /* 0x00 */
  362. U8 MSIxIndex; /* 0x01 */
  363. U16 SMID; /* 0x02 */
  364. U16 TaskTag; /* 0x04 */
  365. U16 Reserved1; /* 0x06 */
  366. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  367. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  368. Mpi2SCSIIOSuccessReplyDescriptor_t,
  369. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  370. /* TargetAssist Success Reply Descriptor */
  371. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  372. {
  373. U8 ReplyFlags; /* 0x00 */
  374. U8 MSIxIndex; /* 0x01 */
  375. U16 SMID; /* 0x02 */
  376. U8 SequenceNumber; /* 0x04 */
  377. U8 Reserved1; /* 0x05 */
  378. U16 IoIndex; /* 0x06 */
  379. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  380. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  381. Mpi2TargetAssistSuccessReplyDescriptor_t,
  382. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  383. /* Target Command Buffer Reply Descriptor */
  384. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  385. {
  386. U8 ReplyFlags; /* 0x00 */
  387. U8 MSIxIndex; /* 0x01 */
  388. U8 VP_ID; /* 0x02 */
  389. U8 Flags; /* 0x03 */
  390. U16 InitiatorDevHandle; /* 0x04 */
  391. U16 IoIndex; /* 0x06 */
  392. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  393. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  394. Mpi2TargetCommandBufferReplyDescriptor_t,
  395. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  396. /* defines for Flags field */
  397. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  398. /* RAID Accelerator Success Reply Descriptor */
  399. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  400. U8 ReplyFlags; /* 0x00 */
  401. U8 MSIxIndex; /* 0x01 */
  402. U16 SMID; /* 0x02 */
  403. U32 Reserved; /* 0x04 */
  404. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  405. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  406. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  407. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  408. /* union of Reply Descriptors */
  409. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  410. {
  411. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  412. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  413. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  414. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  415. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  416. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  417. U64 Words;
  418. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  419. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  420. /*****************************************************************************
  421. *
  422. * Message Functions
  423. *
  424. *****************************************************************************/
  425. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  426. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  427. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  428. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  429. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  430. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  431. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  432. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  433. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  434. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  435. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  436. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  437. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  438. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  439. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  440. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  441. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  442. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  443. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  444. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  445. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  446. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  447. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  448. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  449. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  450. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  451. /* Host Based Discovery Action */
  452. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  453. /* Power Management Control */
  454. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  455. /* Send Host Message */
  456. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  457. /* beginning of product-specific range */
  458. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  459. /* end of product-specific range */
  460. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  461. /* Doorbell functions */
  462. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  463. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  464. /*****************************************************************************
  465. *
  466. * IOC Status Values
  467. *
  468. *****************************************************************************/
  469. /* mask for IOCStatus status value */
  470. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  471. /****************************************************************************
  472. * Common IOCStatus values for all replies
  473. ****************************************************************************/
  474. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  475. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  476. #define MPI2_IOCSTATUS_BUSY (0x0002)
  477. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  478. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  479. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  480. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  481. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  482. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  483. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  484. /****************************************************************************
  485. * Config IOCStatus values
  486. ****************************************************************************/
  487. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  488. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  489. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  490. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  491. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  492. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  493. /****************************************************************************
  494. * SCSI IO Reply
  495. ****************************************************************************/
  496. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  497. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  498. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  499. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  500. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  501. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  502. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  503. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  504. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  505. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  506. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  507. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  508. /****************************************************************************
  509. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  510. ****************************************************************************/
  511. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  512. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  513. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  514. /****************************************************************************
  515. * SCSI Target values
  516. ****************************************************************************/
  517. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  518. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  519. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  520. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  521. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  522. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  523. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  524. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  525. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  526. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  527. /****************************************************************************
  528. * Serial Attached SCSI values
  529. ****************************************************************************/
  530. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  531. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  532. /****************************************************************************
  533. * Diagnostic Buffer Post / Diagnostic Release values
  534. ****************************************************************************/
  535. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  536. /****************************************************************************
  537. * RAID Accelerator values
  538. ****************************************************************************/
  539. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  540. /****************************************************************************
  541. * IOCStatus flag to indicate that log info is available
  542. ****************************************************************************/
  543. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  544. /****************************************************************************
  545. * IOCLogInfo Types
  546. ****************************************************************************/
  547. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  548. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  549. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  550. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  551. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  552. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  553. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  554. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  555. /*****************************************************************************
  556. *
  557. * Standard Message Structures
  558. *
  559. *****************************************************************************/
  560. /****************************************************************************
  561. * Request Message Header for all request messages
  562. ****************************************************************************/
  563. typedef struct _MPI2_REQUEST_HEADER
  564. {
  565. U16 FunctionDependent1; /* 0x00 */
  566. U8 ChainOffset; /* 0x02 */
  567. U8 Function; /* 0x03 */
  568. U16 FunctionDependent2; /* 0x04 */
  569. U8 FunctionDependent3; /* 0x06 */
  570. U8 MsgFlags; /* 0x07 */
  571. U8 VP_ID; /* 0x08 */
  572. U8 VF_ID; /* 0x09 */
  573. U16 Reserved1; /* 0x0A */
  574. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  575. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  576. /****************************************************************************
  577. * Default Reply
  578. ****************************************************************************/
  579. typedef struct _MPI2_DEFAULT_REPLY
  580. {
  581. U16 FunctionDependent1; /* 0x00 */
  582. U8 MsgLength; /* 0x02 */
  583. U8 Function; /* 0x03 */
  584. U16 FunctionDependent2; /* 0x04 */
  585. U8 FunctionDependent3; /* 0x06 */
  586. U8 MsgFlags; /* 0x07 */
  587. U8 VP_ID; /* 0x08 */
  588. U8 VF_ID; /* 0x09 */
  589. U16 Reserved1; /* 0x0A */
  590. U16 FunctionDependent5; /* 0x0C */
  591. U16 IOCStatus; /* 0x0E */
  592. U32 IOCLogInfo; /* 0x10 */
  593. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  594. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  595. /* common version structure/union used in messages and configuration pages */
  596. typedef struct _MPI2_VERSION_STRUCT
  597. {
  598. U8 Dev; /* 0x00 */
  599. U8 Unit; /* 0x01 */
  600. U8 Minor; /* 0x02 */
  601. U8 Major; /* 0x03 */
  602. } MPI2_VERSION_STRUCT;
  603. typedef union _MPI2_VERSION_UNION
  604. {
  605. MPI2_VERSION_STRUCT Struct;
  606. U32 Word;
  607. } MPI2_VERSION_UNION;
  608. /* LUN field defines, common to many structures */
  609. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  610. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  611. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  612. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  613. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  614. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  615. /*****************************************************************************
  616. *
  617. * Fusion-MPT MPI Scatter Gather Elements
  618. *
  619. *****************************************************************************/
  620. /****************************************************************************
  621. * MPI Simple Element structures
  622. ****************************************************************************/
  623. typedef struct _MPI2_SGE_SIMPLE32
  624. {
  625. U32 FlagsLength;
  626. U32 Address;
  627. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  628. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  629. typedef struct _MPI2_SGE_SIMPLE64
  630. {
  631. U32 FlagsLength;
  632. U64 Address;
  633. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  634. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  635. typedef struct _MPI2_SGE_SIMPLE_UNION
  636. {
  637. U32 FlagsLength;
  638. union
  639. {
  640. U32 Address32;
  641. U64 Address64;
  642. } u;
  643. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  644. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  645. /****************************************************************************
  646. * MPI Chain Element structures
  647. ****************************************************************************/
  648. typedef struct _MPI2_SGE_CHAIN32
  649. {
  650. U16 Length;
  651. U8 NextChainOffset;
  652. U8 Flags;
  653. U32 Address;
  654. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  655. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  656. typedef struct _MPI2_SGE_CHAIN64
  657. {
  658. U16 Length;
  659. U8 NextChainOffset;
  660. U8 Flags;
  661. U64 Address;
  662. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  663. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  664. typedef struct _MPI2_SGE_CHAIN_UNION
  665. {
  666. U16 Length;
  667. U8 NextChainOffset;
  668. U8 Flags;
  669. union
  670. {
  671. U32 Address32;
  672. U64 Address64;
  673. } u;
  674. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  675. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  676. /****************************************************************************
  677. * MPI Transaction Context Element structures
  678. ****************************************************************************/
  679. typedef struct _MPI2_SGE_TRANSACTION32
  680. {
  681. U8 Reserved;
  682. U8 ContextSize;
  683. U8 DetailsLength;
  684. U8 Flags;
  685. U32 TransactionContext[1];
  686. U32 TransactionDetails[1];
  687. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  688. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  689. typedef struct _MPI2_SGE_TRANSACTION64
  690. {
  691. U8 Reserved;
  692. U8 ContextSize;
  693. U8 DetailsLength;
  694. U8 Flags;
  695. U32 TransactionContext[2];
  696. U32 TransactionDetails[1];
  697. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  698. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  699. typedef struct _MPI2_SGE_TRANSACTION96
  700. {
  701. U8 Reserved;
  702. U8 ContextSize;
  703. U8 DetailsLength;
  704. U8 Flags;
  705. U32 TransactionContext[3];
  706. U32 TransactionDetails[1];
  707. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  708. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  709. typedef struct _MPI2_SGE_TRANSACTION128
  710. {
  711. U8 Reserved;
  712. U8 ContextSize;
  713. U8 DetailsLength;
  714. U8 Flags;
  715. U32 TransactionContext[4];
  716. U32 TransactionDetails[1];
  717. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  718. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  719. typedef struct _MPI2_SGE_TRANSACTION_UNION
  720. {
  721. U8 Reserved;
  722. U8 ContextSize;
  723. U8 DetailsLength;
  724. U8 Flags;
  725. union
  726. {
  727. U32 TransactionContext32[1];
  728. U32 TransactionContext64[2];
  729. U32 TransactionContext96[3];
  730. U32 TransactionContext128[4];
  731. } u;
  732. U32 TransactionDetails[1];
  733. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  734. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  735. /****************************************************************************
  736. * MPI SGE union for IO SGL's
  737. ****************************************************************************/
  738. typedef struct _MPI2_MPI_SGE_IO_UNION
  739. {
  740. union
  741. {
  742. MPI2_SGE_SIMPLE_UNION Simple;
  743. MPI2_SGE_CHAIN_UNION Chain;
  744. } u;
  745. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  746. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  747. /****************************************************************************
  748. * MPI SGE union for SGL's with Simple and Transaction elements
  749. ****************************************************************************/
  750. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  751. {
  752. union
  753. {
  754. MPI2_SGE_SIMPLE_UNION Simple;
  755. MPI2_SGE_TRANSACTION_UNION Transaction;
  756. } u;
  757. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  758. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  759. /****************************************************************************
  760. * All MPI SGE types union
  761. ****************************************************************************/
  762. typedef struct _MPI2_MPI_SGE_UNION
  763. {
  764. union
  765. {
  766. MPI2_SGE_SIMPLE_UNION Simple;
  767. MPI2_SGE_CHAIN_UNION Chain;
  768. MPI2_SGE_TRANSACTION_UNION Transaction;
  769. } u;
  770. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  771. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  772. /****************************************************************************
  773. * MPI SGE field definition and masks
  774. ****************************************************************************/
  775. /* Flags field bit definitions */
  776. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  777. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  778. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  779. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  780. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  781. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  782. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  783. #define MPI2_SGE_FLAGS_SHIFT (24)
  784. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  785. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  786. /* Element Type */
  787. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  788. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  789. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  790. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  791. /* Address location */
  792. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  793. /* Direction */
  794. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  795. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  796. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  797. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  798. /* Address Size */
  799. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  800. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  801. /* Context Size */
  802. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  803. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  804. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  805. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  806. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  807. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  808. /****************************************************************************
  809. * MPI SGE operation Macros
  810. ****************************************************************************/
  811. /* SIMPLE FlagsLength manipulations... */
  812. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  813. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  814. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  815. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  816. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  817. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  818. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  819. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  820. /* CAUTION - The following are READ-MODIFY-WRITE! */
  821. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  822. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  823. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  824. /*****************************************************************************
  825. *
  826. * Fusion-MPT IEEE Scatter Gather Elements
  827. *
  828. *****************************************************************************/
  829. /****************************************************************************
  830. * IEEE Simple Element structures
  831. ****************************************************************************/
  832. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  833. {
  834. U32 Address;
  835. U32 FlagsLength;
  836. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  837. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  838. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  839. {
  840. U64 Address;
  841. U32 Length;
  842. U16 Reserved1;
  843. U8 Reserved2;
  844. U8 Flags;
  845. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  846. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  847. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  848. {
  849. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  850. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  851. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  852. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  853. /****************************************************************************
  854. * IEEE Chain Element structures
  855. ****************************************************************************/
  856. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  857. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  858. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  859. {
  860. MPI2_IEEE_SGE_CHAIN32 Chain32;
  861. MPI2_IEEE_SGE_CHAIN64 Chain64;
  862. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  863. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  864. /****************************************************************************
  865. * All IEEE SGE types union
  866. ****************************************************************************/
  867. typedef struct _MPI2_IEEE_SGE_UNION
  868. {
  869. union
  870. {
  871. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  872. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  873. } u;
  874. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  875. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  876. /****************************************************************************
  877. * IEEE SGE field definitions and masks
  878. ****************************************************************************/
  879. /* Flags field bit definitions */
  880. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  881. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  882. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  883. /* Element Type */
  884. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  885. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  886. /* Data Location Address Space */
  887. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  888. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  889. /* IEEE Simple Element only */
  890. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  891. /* IEEE Simple Element only */
  892. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  893. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  894. /* IEEE Simple Element only */
  895. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  896. /* IEEE Chain Element only */
  897. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  898. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  899. /****************************************************************************
  900. * IEEE SGE operation Macros
  901. ****************************************************************************/
  902. /* SIMPLE FlagsLength manipulations... */
  903. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  904. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  905. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  906. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  907. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  908. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  909. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  910. /* CAUTION - The following are READ-MODIFY-WRITE! */
  911. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  912. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  913. /*****************************************************************************
  914. *
  915. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  916. *
  917. *****************************************************************************/
  918. typedef union _MPI2_SIMPLE_SGE_UNION
  919. {
  920. MPI2_SGE_SIMPLE_UNION MpiSimple;
  921. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  922. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  923. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  924. typedef union _MPI2_SGE_IO_UNION
  925. {
  926. MPI2_SGE_SIMPLE_UNION MpiSimple;
  927. MPI2_SGE_CHAIN_UNION MpiChain;
  928. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  929. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  930. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  931. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  932. /****************************************************************************
  933. *
  934. * Values for SGLFlags field, used in many request messages with an SGL
  935. *
  936. ****************************************************************************/
  937. /* values for MPI SGL Data Location Address Space subfield */
  938. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  939. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  940. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  941. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  942. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  943. /* values for SGL Type subfield */
  944. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  945. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  946. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  947. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  948. #endif