wifi.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL_WIFI_H__
  30. #define __RTL_WIFI_H__
  31. #include <linux/sched.h>
  32. #include <linux/firmware.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/vmalloc.h>
  35. #include <linux/usb.h>
  36. #include <net/mac80211.h>
  37. #include "debug.h"
  38. #define RF_CHANGE_BY_INIT 0
  39. #define RF_CHANGE_BY_IPS BIT(28)
  40. #define RF_CHANGE_BY_PS BIT(29)
  41. #define RF_CHANGE_BY_HW BIT(30)
  42. #define RF_CHANGE_BY_SW BIT(31)
  43. #define IQK_ADDA_REG_NUM 16
  44. #define IQK_MAC_REG_NUM 4
  45. #define MAX_KEY_LEN 61
  46. #define KEY_BUF_SIZE 5
  47. /* QoS related. */
  48. /*aci: 0x00 Best Effort*/
  49. /*aci: 0x01 Background*/
  50. /*aci: 0x10 Video*/
  51. /*aci: 0x11 Voice*/
  52. /*Max: define total number.*/
  53. #define AC0_BE 0
  54. #define AC1_BK 1
  55. #define AC2_VI 2
  56. #define AC3_VO 3
  57. #define AC_MAX 4
  58. #define QOS_QUEUE_NUM 4
  59. #define RTL_MAC80211_NUM_QUEUE 5
  60. #define QBSS_LOAD_SIZE 5
  61. #define MAX_WMMELE_LENGTH 64
  62. #define TOTAL_CAM_ENTRY 32
  63. /*slot time for 11g. */
  64. #define RTL_SLOT_TIME_9 9
  65. #define RTL_SLOT_TIME_20 20
  66. /*related with tcp/ip. */
  67. /*if_ehther.h*/
  68. #define ETH_P_PAE 0x888E /*Port Access Entity (IEEE 802.1X) */
  69. #define ETH_P_IP 0x0800 /*Internet Protocol packet */
  70. #define ETH_P_ARP 0x0806 /*Address Resolution packet */
  71. #define SNAP_SIZE 6
  72. #define PROTOC_TYPE_SIZE 2
  73. /*related with 802.11 frame*/
  74. #define MAC80211_3ADDR_LEN 24
  75. #define MAC80211_4ADDR_LEN 30
  76. #define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
  77. #define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
  78. #define MAX_PG_GROUP 13
  79. #define CHANNEL_GROUP_MAX_2G 3
  80. #define CHANNEL_GROUP_IDX_5GL 3
  81. #define CHANNEL_GROUP_IDX_5GM 6
  82. #define CHANNEL_GROUP_IDX_5GH 9
  83. #define CHANNEL_GROUP_MAX_5G 9
  84. #define CHANNEL_MAX_NUMBER_2G 14
  85. #define AVG_THERMAL_NUM 8
  86. #define MAX_TID_COUNT 9
  87. /* for early mode */
  88. #define FCS_LEN 4
  89. #define EM_HDR_LEN 8
  90. enum intf_type {
  91. INTF_PCI = 0,
  92. INTF_USB = 1,
  93. };
  94. enum radio_path {
  95. RF90_PATH_A = 0,
  96. RF90_PATH_B = 1,
  97. RF90_PATH_C = 2,
  98. RF90_PATH_D = 3,
  99. };
  100. enum rt_eeprom_type {
  101. EEPROM_93C46,
  102. EEPROM_93C56,
  103. EEPROM_BOOT_EFUSE,
  104. };
  105. enum rtl_status {
  106. RTL_STATUS_INTERFACE_START = 0,
  107. };
  108. enum hardware_type {
  109. HARDWARE_TYPE_RTL8192E,
  110. HARDWARE_TYPE_RTL8192U,
  111. HARDWARE_TYPE_RTL8192SE,
  112. HARDWARE_TYPE_RTL8192SU,
  113. HARDWARE_TYPE_RTL8192CE,
  114. HARDWARE_TYPE_RTL8192CU,
  115. HARDWARE_TYPE_RTL8192DE,
  116. HARDWARE_TYPE_RTL8192DU,
  117. HARDWARE_TYPE_RTL8723E,
  118. HARDWARE_TYPE_RTL8723U,
  119. /* keep it last */
  120. HARDWARE_TYPE_NUM
  121. };
  122. #define IS_HARDWARE_TYPE_8192SU(rtlhal) \
  123. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
  124. #define IS_HARDWARE_TYPE_8192SE(rtlhal) \
  125. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  126. #define IS_HARDWARE_TYPE_8192CE(rtlhal) \
  127. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
  128. #define IS_HARDWARE_TYPE_8192CU(rtlhal) \
  129. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
  130. #define IS_HARDWARE_TYPE_8192DE(rtlhal) \
  131. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
  132. #define IS_HARDWARE_TYPE_8192DU(rtlhal) \
  133. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
  134. #define IS_HARDWARE_TYPE_8723E(rtlhal) \
  135. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
  136. #define IS_HARDWARE_TYPE_8723U(rtlhal) \
  137. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
  138. #define IS_HARDWARE_TYPE_8192S(rtlhal) \
  139. (IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
  140. #define IS_HARDWARE_TYPE_8192C(rtlhal) \
  141. (IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
  142. #define IS_HARDWARE_TYPE_8192D(rtlhal) \
  143. (IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
  144. #define IS_HARDWARE_TYPE_8723(rtlhal) \
  145. (IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
  146. #define IS_HARDWARE_TYPE_8723U(rtlhal) \
  147. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
  148. #define RX_HAL_IS_CCK_RATE(_pdesc)\
  149. (_pdesc->rxmcs == DESC92_RATE1M || \
  150. _pdesc->rxmcs == DESC92_RATE2M || \
  151. _pdesc->rxmcs == DESC92_RATE5_5M || \
  152. _pdesc->rxmcs == DESC92_RATE11M)
  153. enum scan_operation_backup_opt {
  154. SCAN_OPT_BACKUP = 0,
  155. SCAN_OPT_RESTORE,
  156. SCAN_OPT_MAX
  157. };
  158. /*RF state.*/
  159. enum rf_pwrstate {
  160. ERFON,
  161. ERFSLEEP,
  162. ERFOFF
  163. };
  164. struct bb_reg_def {
  165. u32 rfintfs;
  166. u32 rfintfi;
  167. u32 rfintfo;
  168. u32 rfintfe;
  169. u32 rf3wire_offset;
  170. u32 rflssi_select;
  171. u32 rftxgain_stage;
  172. u32 rfhssi_para1;
  173. u32 rfhssi_para2;
  174. u32 rfswitch_control;
  175. u32 rfagc_control1;
  176. u32 rfagc_control2;
  177. u32 rfrxiq_imbalance;
  178. u32 rfrx_afe;
  179. u32 rftxiq_imbalance;
  180. u32 rftx_afe;
  181. u32 rflssi_readback;
  182. u32 rflssi_readbackpi;
  183. };
  184. enum io_type {
  185. IO_CMD_PAUSE_DM_BY_SCAN = 0,
  186. IO_CMD_RESUME_DM_BY_SCAN = 1,
  187. };
  188. enum hw_variables {
  189. HW_VAR_ETHER_ADDR,
  190. HW_VAR_MULTICAST_REG,
  191. HW_VAR_BASIC_RATE,
  192. HW_VAR_BSSID,
  193. HW_VAR_MEDIA_STATUS,
  194. HW_VAR_SECURITY_CONF,
  195. HW_VAR_BEACON_INTERVAL,
  196. HW_VAR_ATIM_WINDOW,
  197. HW_VAR_LISTEN_INTERVAL,
  198. HW_VAR_CS_COUNTER,
  199. HW_VAR_DEFAULTKEY0,
  200. HW_VAR_DEFAULTKEY1,
  201. HW_VAR_DEFAULTKEY2,
  202. HW_VAR_DEFAULTKEY3,
  203. HW_VAR_SIFS,
  204. HW_VAR_DIFS,
  205. HW_VAR_EIFS,
  206. HW_VAR_SLOT_TIME,
  207. HW_VAR_ACK_PREAMBLE,
  208. HW_VAR_CW_CONFIG,
  209. HW_VAR_CW_VALUES,
  210. HW_VAR_RATE_FALLBACK_CONTROL,
  211. HW_VAR_CONTENTION_WINDOW,
  212. HW_VAR_RETRY_COUNT,
  213. HW_VAR_TR_SWITCH,
  214. HW_VAR_COMMAND,
  215. HW_VAR_WPA_CONFIG,
  216. HW_VAR_AMPDU_MIN_SPACE,
  217. HW_VAR_SHORTGI_DENSITY,
  218. HW_VAR_AMPDU_FACTOR,
  219. HW_VAR_MCS_RATE_AVAILABLE,
  220. HW_VAR_AC_PARAM,
  221. HW_VAR_ACM_CTRL,
  222. HW_VAR_DIS_Req_Qsize,
  223. HW_VAR_CCX_CHNL_LOAD,
  224. HW_VAR_CCX_NOISE_HISTOGRAM,
  225. HW_VAR_CCX_CLM_NHM,
  226. HW_VAR_TxOPLimit,
  227. HW_VAR_TURBO_MODE,
  228. HW_VAR_RF_STATE,
  229. HW_VAR_RF_OFF_BY_HW,
  230. HW_VAR_BUS_SPEED,
  231. HW_VAR_SET_DEV_POWER,
  232. HW_VAR_RCR,
  233. HW_VAR_RATR_0,
  234. HW_VAR_RRSR,
  235. HW_VAR_CPU_RST,
  236. HW_VAR_CECHK_BSSID,
  237. HW_VAR_LBK_MODE,
  238. HW_VAR_AES_11N_FIX,
  239. HW_VAR_USB_RX_AGGR,
  240. HW_VAR_USER_CONTROL_TURBO_MODE,
  241. HW_VAR_RETRY_LIMIT,
  242. HW_VAR_INIT_TX_RATE,
  243. HW_VAR_TX_RATE_REG,
  244. HW_VAR_EFUSE_USAGE,
  245. HW_VAR_EFUSE_BYTES,
  246. HW_VAR_AUTOLOAD_STATUS,
  247. HW_VAR_RF_2R_DISABLE,
  248. HW_VAR_SET_RPWM,
  249. HW_VAR_H2C_FW_PWRMODE,
  250. HW_VAR_H2C_FW_JOINBSSRPT,
  251. HW_VAR_FW_PSMODE_STATUS,
  252. HW_VAR_1X1_RECV_COMBINE,
  253. HW_VAR_STOP_SEND_BEACON,
  254. HW_VAR_TSF_TIMER,
  255. HW_VAR_IO_CMD,
  256. HW_VAR_RF_RECOVERY,
  257. HW_VAR_H2C_FW_UPDATE_GTK,
  258. HW_VAR_WF_MASK,
  259. HW_VAR_WF_CRC,
  260. HW_VAR_WF_IS_MAC_ADDR,
  261. HW_VAR_H2C_FW_OFFLOAD,
  262. HW_VAR_RESET_WFCRC,
  263. HW_VAR_HANDLE_FW_C2H,
  264. HW_VAR_DL_FW_RSVD_PAGE,
  265. HW_VAR_AID,
  266. HW_VAR_HW_SEQ_ENABLE,
  267. HW_VAR_CORRECT_TSF,
  268. HW_VAR_BCN_VALID,
  269. HW_VAR_FWLPS_RF_ON,
  270. HW_VAR_DUAL_TSF_RST,
  271. HW_VAR_SWITCH_EPHY_WoWLAN,
  272. HW_VAR_INT_MIGRATION,
  273. HW_VAR_INT_AC,
  274. HW_VAR_RF_TIMING,
  275. HW_VAR_MRC,
  276. HW_VAR_MGT_FILTER,
  277. HW_VAR_CTRL_FILTER,
  278. HW_VAR_DATA_FILTER,
  279. };
  280. enum _RT_MEDIA_STATUS {
  281. RT_MEDIA_DISCONNECT = 0,
  282. RT_MEDIA_CONNECT = 1
  283. };
  284. enum rt_oem_id {
  285. RT_CID_DEFAULT = 0,
  286. RT_CID_8187_ALPHA0 = 1,
  287. RT_CID_8187_SERCOMM_PS = 2,
  288. RT_CID_8187_HW_LED = 3,
  289. RT_CID_8187_NETGEAR = 4,
  290. RT_CID_WHQL = 5,
  291. RT_CID_819x_CAMEO = 6,
  292. RT_CID_819x_RUNTOP = 7,
  293. RT_CID_819x_Senao = 8,
  294. RT_CID_TOSHIBA = 9,
  295. RT_CID_819x_Netcore = 10,
  296. RT_CID_Nettronix = 11,
  297. RT_CID_DLINK = 12,
  298. RT_CID_PRONET = 13,
  299. RT_CID_COREGA = 14,
  300. RT_CID_819x_ALPHA = 15,
  301. RT_CID_819x_Sitecom = 16,
  302. RT_CID_CCX = 17,
  303. RT_CID_819x_Lenovo = 18,
  304. RT_CID_819x_QMI = 19,
  305. RT_CID_819x_Edimax_Belkin = 20,
  306. RT_CID_819x_Sercomm_Belkin = 21,
  307. RT_CID_819x_CAMEO1 = 22,
  308. RT_CID_819x_MSI = 23,
  309. RT_CID_819x_Acer = 24,
  310. RT_CID_819x_HP = 27,
  311. RT_CID_819x_CLEVO = 28,
  312. RT_CID_819x_Arcadyan_Belkin = 29,
  313. RT_CID_819x_SAMSUNG = 30,
  314. RT_CID_819x_WNC_COREGA = 31,
  315. RT_CID_819x_Foxcoon = 32,
  316. RT_CID_819x_DELL = 33,
  317. };
  318. enum hw_descs {
  319. HW_DESC_OWN,
  320. HW_DESC_RXOWN,
  321. HW_DESC_TX_NEXTDESC_ADDR,
  322. HW_DESC_TXBUFF_ADDR,
  323. HW_DESC_RXBUFF_ADDR,
  324. HW_DESC_RXPKT_LEN,
  325. HW_DESC_RXERO,
  326. };
  327. enum prime_sc {
  328. PRIME_CHNL_OFFSET_DONT_CARE = 0,
  329. PRIME_CHNL_OFFSET_LOWER = 1,
  330. PRIME_CHNL_OFFSET_UPPER = 2,
  331. };
  332. enum rf_type {
  333. RF_1T1R = 0,
  334. RF_1T2R = 1,
  335. RF_2T2R = 2,
  336. RF_2T2R_GREEN = 3,
  337. };
  338. enum ht_channel_width {
  339. HT_CHANNEL_WIDTH_20 = 0,
  340. HT_CHANNEL_WIDTH_20_40 = 1,
  341. };
  342. /* Ref: 802.11i sepc D10.0 7.3.2.25.1
  343. Cipher Suites Encryption Algorithms */
  344. enum rt_enc_alg {
  345. NO_ENCRYPTION = 0,
  346. WEP40_ENCRYPTION = 1,
  347. TKIP_ENCRYPTION = 2,
  348. RSERVED_ENCRYPTION = 3,
  349. AESCCMP_ENCRYPTION = 4,
  350. WEP104_ENCRYPTION = 5,
  351. };
  352. enum rtl_hal_state {
  353. _HAL_STATE_STOP = 0,
  354. _HAL_STATE_START = 1,
  355. };
  356. enum rtl_desc92_rate {
  357. DESC92_RATE1M = 0x00,
  358. DESC92_RATE2M = 0x01,
  359. DESC92_RATE5_5M = 0x02,
  360. DESC92_RATE11M = 0x03,
  361. DESC92_RATE6M = 0x04,
  362. DESC92_RATE9M = 0x05,
  363. DESC92_RATE12M = 0x06,
  364. DESC92_RATE18M = 0x07,
  365. DESC92_RATE24M = 0x08,
  366. DESC92_RATE36M = 0x09,
  367. DESC92_RATE48M = 0x0a,
  368. DESC92_RATE54M = 0x0b,
  369. DESC92_RATEMCS0 = 0x0c,
  370. DESC92_RATEMCS1 = 0x0d,
  371. DESC92_RATEMCS2 = 0x0e,
  372. DESC92_RATEMCS3 = 0x0f,
  373. DESC92_RATEMCS4 = 0x10,
  374. DESC92_RATEMCS5 = 0x11,
  375. DESC92_RATEMCS6 = 0x12,
  376. DESC92_RATEMCS7 = 0x13,
  377. DESC92_RATEMCS8 = 0x14,
  378. DESC92_RATEMCS9 = 0x15,
  379. DESC92_RATEMCS10 = 0x16,
  380. DESC92_RATEMCS11 = 0x17,
  381. DESC92_RATEMCS12 = 0x18,
  382. DESC92_RATEMCS13 = 0x19,
  383. DESC92_RATEMCS14 = 0x1a,
  384. DESC92_RATEMCS15 = 0x1b,
  385. DESC92_RATEMCS15_SG = 0x1c,
  386. DESC92_RATEMCS32 = 0x20,
  387. };
  388. enum rtl_var_map {
  389. /*reg map */
  390. SYS_ISO_CTRL = 0,
  391. SYS_FUNC_EN,
  392. SYS_CLK,
  393. MAC_RCR_AM,
  394. MAC_RCR_AB,
  395. MAC_RCR_ACRC32,
  396. MAC_RCR_ACF,
  397. MAC_RCR_AAP,
  398. /*efuse map */
  399. EFUSE_TEST,
  400. EFUSE_CTRL,
  401. EFUSE_CLK,
  402. EFUSE_CLK_CTRL,
  403. EFUSE_PWC_EV12V,
  404. EFUSE_FEN_ELDR,
  405. EFUSE_LOADER_CLK_EN,
  406. EFUSE_ANA8M,
  407. EFUSE_HWSET_MAX_SIZE,
  408. EFUSE_MAX_SECTION_MAP,
  409. EFUSE_REAL_CONTENT_SIZE,
  410. /*CAM map */
  411. RWCAM,
  412. WCAMI,
  413. RCAMO,
  414. CAMDBG,
  415. SECR,
  416. SEC_CAM_NONE,
  417. SEC_CAM_WEP40,
  418. SEC_CAM_TKIP,
  419. SEC_CAM_AES,
  420. SEC_CAM_WEP104,
  421. /*IMR map */
  422. RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
  423. RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
  424. RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
  425. RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
  426. RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
  427. RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
  428. RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
  429. RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
  430. RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
  431. RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
  432. RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
  433. RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
  434. RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
  435. RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
  436. RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
  437. RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
  438. RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
  439. RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
  440. RTL_IMR_BcnInt, /*Beacon DMA Interrupt 0 */
  441. RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
  442. RTL_IMR_RDU, /*Receive Descriptor Unavailable */
  443. RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
  444. RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
  445. RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
  446. RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
  447. RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
  448. RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
  449. RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
  450. RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
  451. RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
  452. RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
  453. RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
  454. RTL_IMR_ROK, /*Receive DMA OK Interrupt */
  455. RTL_IBSS_INT_MASKS, /*(RTL_IMR_BcnInt | RTL_IMR_TBDOK |
  456. * RTL_IMR_TBDER) */
  457. /*CCK Rates, TxHT = 0 */
  458. RTL_RC_CCK_RATE1M,
  459. RTL_RC_CCK_RATE2M,
  460. RTL_RC_CCK_RATE5_5M,
  461. RTL_RC_CCK_RATE11M,
  462. /*OFDM Rates, TxHT = 0 */
  463. RTL_RC_OFDM_RATE6M,
  464. RTL_RC_OFDM_RATE9M,
  465. RTL_RC_OFDM_RATE12M,
  466. RTL_RC_OFDM_RATE18M,
  467. RTL_RC_OFDM_RATE24M,
  468. RTL_RC_OFDM_RATE36M,
  469. RTL_RC_OFDM_RATE48M,
  470. RTL_RC_OFDM_RATE54M,
  471. RTL_RC_HT_RATEMCS7,
  472. RTL_RC_HT_RATEMCS15,
  473. /*keep it last */
  474. RTL_VAR_MAP_MAX,
  475. };
  476. /*Firmware PS mode for control LPS.*/
  477. enum _fw_ps_mode {
  478. FW_PS_ACTIVE_MODE = 0,
  479. FW_PS_MIN_MODE = 1,
  480. FW_PS_MAX_MODE = 2,
  481. FW_PS_DTIM_MODE = 3,
  482. FW_PS_VOIP_MODE = 4,
  483. FW_PS_UAPSD_WMM_MODE = 5,
  484. FW_PS_UAPSD_MODE = 6,
  485. FW_PS_IBSS_MODE = 7,
  486. FW_PS_WWLAN_MODE = 8,
  487. FW_PS_PM_Radio_Off = 9,
  488. FW_PS_PM_Card_Disable = 10,
  489. };
  490. enum rt_psmode {
  491. EACTIVE, /*Active/Continuous access. */
  492. EMAXPS, /*Max power save mode. */
  493. EFASTPS, /*Fast power save mode. */
  494. EAUTOPS, /*Auto power save mode. */
  495. };
  496. /*LED related.*/
  497. enum led_ctl_mode {
  498. LED_CTL_POWER_ON = 1,
  499. LED_CTL_LINK = 2,
  500. LED_CTL_NO_LINK = 3,
  501. LED_CTL_TX = 4,
  502. LED_CTL_RX = 5,
  503. LED_CTL_SITE_SURVEY = 6,
  504. LED_CTL_POWER_OFF = 7,
  505. LED_CTL_START_TO_LINK = 8,
  506. LED_CTL_START_WPS = 9,
  507. LED_CTL_STOP_WPS = 10,
  508. };
  509. enum rtl_led_pin {
  510. LED_PIN_GPIO0,
  511. LED_PIN_LED0,
  512. LED_PIN_LED1,
  513. LED_PIN_LED2
  514. };
  515. /*QoS related.*/
  516. /*acm implementation method.*/
  517. enum acm_method {
  518. eAcmWay0_SwAndHw = 0,
  519. eAcmWay1_HW = 1,
  520. eAcmWay2_SW = 2,
  521. };
  522. enum macphy_mode {
  523. SINGLEMAC_SINGLEPHY = 0,
  524. DUALMAC_DUALPHY,
  525. DUALMAC_SINGLEPHY,
  526. };
  527. enum band_type {
  528. BAND_ON_2_4G = 0,
  529. BAND_ON_5G,
  530. BAND_ON_BOTH,
  531. BANDMAX
  532. };
  533. /*aci/aifsn Field.
  534. Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
  535. union aci_aifsn {
  536. u8 char_data;
  537. struct {
  538. u8 aifsn:4;
  539. u8 acm:1;
  540. u8 aci:2;
  541. u8 reserved:1;
  542. } f; /* Field */
  543. };
  544. /*mlme related.*/
  545. enum wireless_mode {
  546. WIRELESS_MODE_UNKNOWN = 0x00,
  547. WIRELESS_MODE_A = 0x01,
  548. WIRELESS_MODE_B = 0x02,
  549. WIRELESS_MODE_G = 0x04,
  550. WIRELESS_MODE_AUTO = 0x08,
  551. WIRELESS_MODE_N_24G = 0x10,
  552. WIRELESS_MODE_N_5G = 0x20
  553. };
  554. #define IS_WIRELESS_MODE_A(wirelessmode) \
  555. (wirelessmode == WIRELESS_MODE_A)
  556. #define IS_WIRELESS_MODE_B(wirelessmode) \
  557. (wirelessmode == WIRELESS_MODE_B)
  558. #define IS_WIRELESS_MODE_G(wirelessmode) \
  559. (wirelessmode == WIRELESS_MODE_G)
  560. #define IS_WIRELESS_MODE_N_24G(wirelessmode) \
  561. (wirelessmode == WIRELESS_MODE_N_24G)
  562. #define IS_WIRELESS_MODE_N_5G(wirelessmode) \
  563. (wirelessmode == WIRELESS_MODE_N_5G)
  564. enum ratr_table_mode {
  565. RATR_INX_WIRELESS_NGB = 0,
  566. RATR_INX_WIRELESS_NG = 1,
  567. RATR_INX_WIRELESS_NB = 2,
  568. RATR_INX_WIRELESS_N = 3,
  569. RATR_INX_WIRELESS_GB = 4,
  570. RATR_INX_WIRELESS_G = 5,
  571. RATR_INX_WIRELESS_B = 6,
  572. RATR_INX_WIRELESS_MC = 7,
  573. RATR_INX_WIRELESS_A = 8,
  574. };
  575. enum rtl_link_state {
  576. MAC80211_NOLINK = 0,
  577. MAC80211_LINKING = 1,
  578. MAC80211_LINKED = 2,
  579. MAC80211_LINKED_SCANNING = 3,
  580. };
  581. enum act_category {
  582. ACT_CAT_QOS = 1,
  583. ACT_CAT_DLS = 2,
  584. ACT_CAT_BA = 3,
  585. ACT_CAT_HT = 7,
  586. ACT_CAT_WMM = 17,
  587. };
  588. enum ba_action {
  589. ACT_ADDBAREQ = 0,
  590. ACT_ADDBARSP = 1,
  591. ACT_DELBA = 2,
  592. };
  593. struct octet_string {
  594. u8 *octet;
  595. u16 length;
  596. };
  597. struct rtl_hdr_3addr {
  598. __le16 frame_ctl;
  599. __le16 duration_id;
  600. u8 addr1[ETH_ALEN];
  601. u8 addr2[ETH_ALEN];
  602. u8 addr3[ETH_ALEN];
  603. __le16 seq_ctl;
  604. u8 payload[0];
  605. } __packed;
  606. struct rtl_info_element {
  607. u8 id;
  608. u8 len;
  609. u8 data[0];
  610. } __packed;
  611. struct rtl_probe_rsp {
  612. struct rtl_hdr_3addr header;
  613. u32 time_stamp[2];
  614. __le16 beacon_interval;
  615. __le16 capability;
  616. /*SSID, supported rates, FH params, DS params,
  617. CF params, IBSS params, TIM (if beacon), RSN */
  618. struct rtl_info_element info_element[0];
  619. } __packed;
  620. /*LED related.*/
  621. /*ledpin Identify how to implement this SW led.*/
  622. struct rtl_led {
  623. void *hw;
  624. enum rtl_led_pin ledpin;
  625. bool ledon;
  626. };
  627. struct rtl_led_ctl {
  628. bool led_opendrain;
  629. struct rtl_led sw_led0;
  630. struct rtl_led sw_led1;
  631. };
  632. struct rtl_qos_parameters {
  633. __le16 cw_min;
  634. __le16 cw_max;
  635. u8 aifs;
  636. u8 flag;
  637. __le16 tx_op;
  638. } __packed;
  639. struct rt_smooth_data {
  640. u32 elements[100]; /*array to store values */
  641. u32 index; /*index to current array to store */
  642. u32 total_num; /*num of valid elements */
  643. u32 total_val; /*sum of valid elements */
  644. };
  645. struct false_alarm_statistics {
  646. u32 cnt_parity_fail;
  647. u32 cnt_rate_illegal;
  648. u32 cnt_crc8_fail;
  649. u32 cnt_mcs_fail;
  650. u32 cnt_fast_fsync_fail;
  651. u32 cnt_sb_search_fail;
  652. u32 cnt_ofdm_fail;
  653. u32 cnt_cck_fail;
  654. u32 cnt_all;
  655. };
  656. struct init_gain {
  657. u8 xaagccore1;
  658. u8 xbagccore1;
  659. u8 xcagccore1;
  660. u8 xdagccore1;
  661. u8 cca;
  662. };
  663. struct wireless_stats {
  664. unsigned long txbytesunicast;
  665. unsigned long txbytesmulticast;
  666. unsigned long txbytesbroadcast;
  667. unsigned long rxbytesunicast;
  668. long rx_snr_db[4];
  669. /*Correct smoothed ss in Dbm, only used
  670. in driver to report real power now. */
  671. long recv_signal_power;
  672. long signal_quality;
  673. long last_sigstrength_inpercent;
  674. u32 rssi_calculate_cnt;
  675. /*Transformed, in dbm. Beautified signal
  676. strength for UI, not correct. */
  677. long signal_strength;
  678. u8 rx_rssi_percentage[4];
  679. u8 rx_evm_percentage[2];
  680. struct rt_smooth_data ui_rssi;
  681. struct rt_smooth_data ui_link_quality;
  682. };
  683. struct rate_adaptive {
  684. u8 rate_adaptive_disabled;
  685. u8 ratr_state;
  686. u16 reserve;
  687. u32 high_rssi_thresh_for_ra;
  688. u32 high2low_rssi_thresh_for_ra;
  689. u8 low2high_rssi_thresh_for_ra40m;
  690. u32 low_rssi_thresh_for_ra40M;
  691. u8 low2high_rssi_thresh_for_ra20m;
  692. u32 low_rssi_thresh_for_ra20M;
  693. u32 upper_rssi_threshold_ratr;
  694. u32 middleupper_rssi_threshold_ratr;
  695. u32 middle_rssi_threshold_ratr;
  696. u32 middlelow_rssi_threshold_ratr;
  697. u32 low_rssi_threshold_ratr;
  698. u32 ultralow_rssi_threshold_ratr;
  699. u32 low_rssi_threshold_ratr_40m;
  700. u32 low_rssi_threshold_ratr_20m;
  701. u8 ping_rssi_enable;
  702. u32 ping_rssi_ratr;
  703. u32 ping_rssi_thresh_for_ra;
  704. u32 last_ratr;
  705. u8 pre_ratr_state;
  706. };
  707. struct regd_pair_mapping {
  708. u16 reg_dmnenum;
  709. u16 reg_5ghz_ctl;
  710. u16 reg_2ghz_ctl;
  711. };
  712. struct rtl_regulatory {
  713. char alpha2[2];
  714. u16 country_code;
  715. u16 max_power_level;
  716. u32 tp_scale;
  717. u16 current_rd;
  718. u16 current_rd_ext;
  719. int16_t power_limit;
  720. struct regd_pair_mapping *regpair;
  721. };
  722. struct rtl_rfkill {
  723. bool rfkill_state; /*0 is off, 1 is on */
  724. };
  725. #define IQK_MATRIX_REG_NUM 8
  726. #define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
  727. struct iqk_matrix_regs {
  728. bool iqk_done;
  729. long value[1][IQK_MATRIX_REG_NUM];
  730. };
  731. struct phy_parameters {
  732. u16 length;
  733. u32 *pdata;
  734. };
  735. enum hw_param_tab_index {
  736. PHY_REG_2T,
  737. PHY_REG_1T,
  738. PHY_REG_PG,
  739. RADIOA_2T,
  740. RADIOB_2T,
  741. RADIOA_1T,
  742. RADIOB_1T,
  743. MAC_REG,
  744. AGCTAB_2T,
  745. AGCTAB_1T,
  746. MAX_TAB
  747. };
  748. struct rtl_phy {
  749. struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
  750. struct init_gain initgain_backup;
  751. enum io_type current_io_type;
  752. u8 rf_mode;
  753. u8 rf_type;
  754. u8 current_chan_bw;
  755. u8 set_bwmode_inprogress;
  756. u8 sw_chnl_inprogress;
  757. u8 sw_chnl_stage;
  758. u8 sw_chnl_step;
  759. u8 current_channel;
  760. u8 h2c_box_num;
  761. u8 set_io_inprogress;
  762. u8 lck_inprogress;
  763. /* record for power tracking */
  764. s32 reg_e94;
  765. s32 reg_e9c;
  766. s32 reg_ea4;
  767. s32 reg_eac;
  768. s32 reg_eb4;
  769. s32 reg_ebc;
  770. s32 reg_ec4;
  771. s32 reg_ecc;
  772. u8 rfpienable;
  773. u8 reserve_0;
  774. u16 reserve_1;
  775. u32 reg_c04, reg_c08, reg_874;
  776. u32 adda_backup[16];
  777. u32 iqk_mac_backup[IQK_MAC_REG_NUM];
  778. u32 iqk_bb_backup[10];
  779. /* Dual mac */
  780. bool need_iqk;
  781. struct iqk_matrix_regs iqk_matrix_regsetting[IQK_MATRIX_SETTINGS_NUM];
  782. bool rfpi_enable;
  783. u8 pwrgroup_cnt;
  784. u8 cck_high_power;
  785. /* MAX_PG_GROUP groups of pwr diff by rates */
  786. u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
  787. u8 default_initialgain[4];
  788. /* the current Tx power level */
  789. u8 cur_cck_txpwridx;
  790. u8 cur_ofdm24g_txpwridx;
  791. u32 rfreg_chnlval[2];
  792. bool apk_done;
  793. u32 reg_rf3c[2]; /* pathA / pathB */
  794. /* bfsync */
  795. u8 framesync;
  796. u32 framesync_c34;
  797. u8 num_total_rfpath;
  798. struct phy_parameters hwparam_tables[MAX_TAB];
  799. u16 rf_pathmap;
  800. };
  801. #define MAX_TID_COUNT 9
  802. #define RTL_AGG_STOP 0
  803. #define RTL_AGG_PROGRESS 1
  804. #define RTL_AGG_START 2
  805. #define RTL_AGG_OPERATIONAL 3
  806. #define RTL_AGG_OFF 0
  807. #define RTL_AGG_ON 1
  808. #define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
  809. #define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
  810. struct rtl_ht_agg {
  811. u16 txq_id;
  812. u16 wait_for_ba;
  813. u16 start_idx;
  814. u64 bitmap;
  815. u32 rate_n_flags;
  816. u8 agg_state;
  817. };
  818. struct rtl_tid_data {
  819. u16 seq_number;
  820. struct rtl_ht_agg agg;
  821. };
  822. struct rtl_sta_info {
  823. u8 ratr_index;
  824. u8 wireless_mode;
  825. u8 mimo_ps;
  826. struct rtl_tid_data tids[MAX_TID_COUNT];
  827. } __packed;
  828. struct rtl_priv;
  829. struct rtl_io {
  830. struct device *dev;
  831. struct mutex bb_mutex;
  832. /*PCI MEM map */
  833. unsigned long pci_mem_end; /*shared mem end */
  834. unsigned long pci_mem_start; /*shared mem start */
  835. /*PCI IO map */
  836. unsigned long pci_base_addr; /*device I/O address */
  837. void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
  838. void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
  839. void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
  840. int (*writeN_async) (struct rtl_priv *rtlpriv, u32 addr, u16 len,
  841. u8 *pdata);
  842. u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
  843. u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
  844. u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
  845. int (*readN_sync) (struct rtl_priv *rtlpriv, u32 addr, u16 len,
  846. u8 *pdata);
  847. };
  848. struct rtl_mac {
  849. u8 mac_addr[ETH_ALEN];
  850. u8 mac80211_registered;
  851. u8 beacon_enabled;
  852. u32 tx_ss_num;
  853. u32 rx_ss_num;
  854. struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
  855. struct ieee80211_hw *hw;
  856. struct ieee80211_vif *vif;
  857. enum nl80211_iftype opmode;
  858. /*Probe Beacon management */
  859. struct rtl_tid_data tids[MAX_TID_COUNT];
  860. enum rtl_link_state link_state;
  861. int n_channels;
  862. int n_bitrates;
  863. bool offchan_delay;
  864. /*filters */
  865. u32 rx_conf;
  866. u16 rx_mgt_filter;
  867. u16 rx_ctrl_filter;
  868. u16 rx_data_filter;
  869. bool act_scanning;
  870. u8 cnt_after_linked;
  871. /* early mode */
  872. /* skb wait queue */
  873. struct sk_buff_head skb_waitq[MAX_TID_COUNT];
  874. u8 earlymode_threshold;
  875. /*RDG*/
  876. bool rdg_en;
  877. /*AP*/
  878. u8 bssid[6];
  879. u32 vendor;
  880. u8 mcs[16]; /* 16 bytes mcs for HT rates. */
  881. u32 basic_rates; /* b/g rates */
  882. u8 ht_enable;
  883. u8 sgi_40;
  884. u8 sgi_20;
  885. u8 bw_40;
  886. u8 mode; /* wireless mode */
  887. u8 slot_time;
  888. u8 short_preamble;
  889. u8 use_cts_protect;
  890. u8 cur_40_prime_sc;
  891. u8 cur_40_prime_sc_bk;
  892. u64 tsf;
  893. u8 retry_short;
  894. u8 retry_long;
  895. u16 assoc_id;
  896. /*IBSS*/
  897. int beacon_interval;
  898. /*AMPDU*/
  899. u8 min_space_cfg; /*For Min spacing configurations */
  900. u8 max_mss_density;
  901. u8 current_ampdu_factor;
  902. u8 current_ampdu_density;
  903. /*QOS & EDCA */
  904. struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
  905. struct rtl_qos_parameters ac[AC_MAX];
  906. };
  907. struct rtl_hal {
  908. struct ieee80211_hw *hw;
  909. enum intf_type interface;
  910. u16 hw_type; /*92c or 92d or 92s and so on */
  911. u8 ic_class;
  912. u8 oem_id;
  913. u32 version; /*version of chip */
  914. u8 state; /*stop 0, start 1 */
  915. /*firmware */
  916. u32 fwsize;
  917. u8 *pfirmware;
  918. u16 fw_version;
  919. u16 fw_subversion;
  920. bool h2c_setinprogress;
  921. u8 last_hmeboxnum;
  922. bool fw_ready;
  923. /*Reserve page start offset except beacon in TxQ. */
  924. u8 fw_rsvdpage_startoffset;
  925. u8 h2c_txcmd_seq;
  926. /* FW Cmd IO related */
  927. u16 fwcmd_iomap;
  928. u32 fwcmd_ioparam;
  929. bool set_fwcmd_inprogress;
  930. u8 current_fwcmd_io;
  931. /**/
  932. bool driver_going2unload;
  933. /*AMPDU init min space*/
  934. u8 minspace_cfg; /*For Min spacing configurations */
  935. /* Dual mac */
  936. enum macphy_mode macphymode;
  937. enum band_type current_bandtype; /* 0:2.4G, 1:5G */
  938. enum band_type current_bandtypebackup;
  939. enum band_type bandset;
  940. /* dual MAC 0--Mac0 1--Mac1 */
  941. u32 interfaceindex;
  942. /* just for DualMac S3S4 */
  943. u8 macphyctl_reg;
  944. bool earlymode_enable;
  945. /* Dual mac*/
  946. bool during_mac0init_radiob;
  947. bool during_mac1init_radioa;
  948. bool reloadtxpowerindex;
  949. /* True if IMR or IQK have done
  950. for 2.4G in scan progress */
  951. bool load_imrandiqk_setting_for2g;
  952. bool disable_amsdu_8k;
  953. };
  954. struct rtl_security {
  955. /*default 0 */
  956. bool use_sw_sec;
  957. bool being_setkey;
  958. bool use_defaultkey;
  959. /*Encryption Algorithm for Unicast Packet */
  960. enum rt_enc_alg pairwise_enc_algorithm;
  961. /*Encryption Algorithm for Brocast/Multicast */
  962. enum rt_enc_alg group_enc_algorithm;
  963. /*Cam Entry Bitmap */
  964. u32 hwsec_cam_bitmap;
  965. u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
  966. /*local Key buffer, indx 0 is for
  967. pairwise key 1-4 is for agoup key. */
  968. u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
  969. u8 key_len[KEY_BUF_SIZE];
  970. /*The pointer of Pairwise Key,
  971. it always points to KeyBuf[4] */
  972. u8 *pairwise_key;
  973. };
  974. struct rtl_dm {
  975. /*PHY status for Dynamic Management */
  976. long entry_min_undecoratedsmoothed_pwdb;
  977. long undecorated_smoothed_pwdb; /*out dm */
  978. long entry_max_undecoratedsmoothed_pwdb;
  979. bool dm_initialgain_enable;
  980. bool dynamic_txpower_enable;
  981. bool current_turbo_edca;
  982. bool is_any_nonbepkts; /*out dm */
  983. bool is_cur_rdlstate;
  984. bool txpower_trackinginit;
  985. bool disable_framebursting;
  986. bool cck_inch14;
  987. bool txpower_tracking;
  988. bool useramask;
  989. bool rfpath_rxenable[4];
  990. bool inform_fw_driverctrldm;
  991. bool current_mrc_switch;
  992. u8 txpowercount;
  993. u8 thermalvalue_rxgain;
  994. u8 thermalvalue_iqk;
  995. u8 thermalvalue_lck;
  996. u8 thermalvalue;
  997. u8 last_dtp_lvl;
  998. u8 thermalvalue_avg[AVG_THERMAL_NUM];
  999. u8 thermalvalue_avg_index;
  1000. bool done_txpower;
  1001. u8 dynamic_txhighpower_lvl; /*Tx high power level */
  1002. u8 dm_flag; /*Indicate each dynamic mechanism's status. */
  1003. u8 dm_type;
  1004. u8 txpower_track_control;
  1005. bool interrupt_migration;
  1006. bool disable_tx_int;
  1007. char ofdm_index[2];
  1008. char cck_index;
  1009. };
  1010. #define EFUSE_MAX_LOGICAL_SIZE 256
  1011. struct rtl_efuse {
  1012. bool autoLoad_ok;
  1013. bool bootfromefuse;
  1014. u16 max_physical_size;
  1015. u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
  1016. u16 efuse_usedbytes;
  1017. u8 efuse_usedpercentage;
  1018. #ifdef EFUSE_REPG_WORKAROUND
  1019. bool efuse_re_pg_sec1flag;
  1020. u8 efuse_re_pg_data[8];
  1021. #endif
  1022. u8 autoload_failflag;
  1023. u8 autoload_status;
  1024. short epromtype;
  1025. u16 eeprom_vid;
  1026. u16 eeprom_did;
  1027. u16 eeprom_svid;
  1028. u16 eeprom_smid;
  1029. u8 eeprom_oemid;
  1030. u16 eeprom_channelplan;
  1031. u8 eeprom_version;
  1032. u8 board_type;
  1033. u8 external_pa;
  1034. u8 dev_addr[6];
  1035. bool txpwr_fromeprom;
  1036. u8 eeprom_crystalcap;
  1037. u8 eeprom_tssi[2];
  1038. u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
  1039. u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
  1040. u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
  1041. u8 eeprom_chnlarea_txpwr_cck[2][CHANNEL_GROUP_MAX_2G];
  1042. u8 eeprom_chnlarea_txpwr_ht40_1s[2][CHANNEL_GROUP_MAX];
  1043. u8 eeprom_chnlarea_txpwr_ht40_2sdiif[2][CHANNEL_GROUP_MAX];
  1044. u8 txpwrlevel_cck[2][CHANNEL_MAX_NUMBER_2G];
  1045. u8 txpwrlevel_ht40_1s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
  1046. u8 txpwrlevel_ht40_2s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
  1047. u8 internal_pa_5g[2]; /* pathA / pathB */
  1048. u8 eeprom_c9;
  1049. u8 eeprom_cc;
  1050. /*For power group */
  1051. u8 eeprom_pwrgroup[2][3];
  1052. u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
  1053. u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
  1054. char txpwr_ht20diff[2][CHANNEL_MAX_NUMBER]; /*HT 20<->40 Pwr diff */
  1055. /*For HT<->legacy pwr diff*/
  1056. u8 txpwr_legacyhtdiff[2][CHANNEL_MAX_NUMBER];
  1057. u8 txpwr_safetyflag; /* Band edge enable flag */
  1058. u16 eeprom_txpowerdiff;
  1059. u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
  1060. u8 antenna_txpwdiff[3];
  1061. u8 eeprom_regulatory;
  1062. u8 eeprom_thermalmeter;
  1063. u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
  1064. u16 tssi_13dbm;
  1065. u8 crystalcap; /* CrystalCap. */
  1066. u8 delta_iqk;
  1067. u8 delta_lck;
  1068. u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
  1069. bool apk_thermalmeterignore;
  1070. bool b1x1_recvcombine;
  1071. bool b1ss_support;
  1072. /*channel plan */
  1073. u8 channel_plan;
  1074. };
  1075. struct rtl_ps_ctl {
  1076. bool pwrdomain_protect;
  1077. bool in_powersavemode;
  1078. bool rfchange_inprogress;
  1079. bool swrf_processing;
  1080. bool hwradiooff;
  1081. /*
  1082. * just for PCIE ASPM
  1083. * If it supports ASPM, Offset[560h] = 0x40,
  1084. * otherwise Offset[560h] = 0x00.
  1085. * */
  1086. bool support_aspm;
  1087. bool support_backdoor;
  1088. /*for LPS */
  1089. enum rt_psmode dot11_psmode; /*Power save mode configured. */
  1090. bool swctrl_lps;
  1091. bool leisure_ps;
  1092. bool fwctrl_lps;
  1093. u8 fwctrl_psmode;
  1094. /*For Fw control LPS mode */
  1095. u8 reg_fwctrl_lps;
  1096. /*Record Fw PS mode status. */
  1097. bool fw_current_inpsmode;
  1098. u8 reg_max_lps_awakeintvl;
  1099. bool report_linked;
  1100. /*for IPS */
  1101. bool inactiveps;
  1102. u32 rfoff_reason;
  1103. /*RF OFF Level */
  1104. u32 cur_ps_level;
  1105. u32 reg_rfps_level;
  1106. /*just for PCIE ASPM */
  1107. u8 const_amdpci_aspm;
  1108. bool pwrdown_mode;
  1109. enum rf_pwrstate inactive_pwrstate;
  1110. enum rf_pwrstate rfpwr_state; /*cur power state */
  1111. /* for SW LPS*/
  1112. bool sw_ps_enabled;
  1113. bool state;
  1114. bool state_inap;
  1115. bool multi_buffered;
  1116. u16 nullfunc_seq;
  1117. unsigned int dtim_counter;
  1118. unsigned int sleep_ms;
  1119. unsigned long last_sleep_jiffies;
  1120. unsigned long last_awake_jiffies;
  1121. unsigned long last_delaylps_stamp_jiffies;
  1122. unsigned long last_dtim;
  1123. unsigned long last_beacon;
  1124. unsigned long last_action;
  1125. unsigned long last_slept;
  1126. };
  1127. struct rtl_stats {
  1128. u32 mac_time[2];
  1129. s8 rssi;
  1130. u8 signal;
  1131. u8 noise;
  1132. u16 rate; /*in 100 kbps */
  1133. u8 received_channel;
  1134. u8 control;
  1135. u8 mask;
  1136. u8 freq;
  1137. u16 len;
  1138. u64 tsf;
  1139. u32 beacon_time;
  1140. u8 nic_type;
  1141. u16 length;
  1142. u8 signalquality; /*in 0-100 index. */
  1143. /*
  1144. * Real power in dBm for this packet,
  1145. * no beautification and aggregation.
  1146. * */
  1147. s32 recvsignalpower;
  1148. s8 rxpower; /*in dBm Translate from PWdB */
  1149. u8 signalstrength; /*in 0-100 index. */
  1150. u16 hwerror:1;
  1151. u16 crc:1;
  1152. u16 icv:1;
  1153. u16 shortpreamble:1;
  1154. u16 antenna:1;
  1155. u16 decrypted:1;
  1156. u16 wakeup:1;
  1157. u32 timestamp_low;
  1158. u32 timestamp_high;
  1159. u8 rx_drvinfo_size;
  1160. u8 rx_bufshift;
  1161. bool isampdu;
  1162. bool isfirst_ampdu;
  1163. bool rx_is40Mhzpacket;
  1164. u32 rx_pwdb_all;
  1165. u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
  1166. s8 rx_mimo_signalquality[2];
  1167. bool packet_matchbssid;
  1168. bool is_cck;
  1169. bool packet_toself;
  1170. bool packet_beacon; /*for rssi */
  1171. char cck_adc_pwdb[4]; /*for rx path selection */
  1172. };
  1173. struct rt_link_detect {
  1174. u32 num_tx_in4period[4];
  1175. u32 num_rx_in4period[4];
  1176. u32 num_tx_inperiod;
  1177. u32 num_rx_inperiod;
  1178. bool busytraffic;
  1179. bool higher_busytraffic;
  1180. bool higher_busyrxtraffic;
  1181. u32 tidtx_in4period[MAX_TID_COUNT][4];
  1182. u32 tidtx_inperiod[MAX_TID_COUNT];
  1183. bool higher_busytxtraffic[MAX_TID_COUNT];
  1184. };
  1185. struct rtl_tcb_desc {
  1186. u8 packet_bw:1;
  1187. u8 multicast:1;
  1188. u8 broadcast:1;
  1189. u8 rts_stbc:1;
  1190. u8 rts_enable:1;
  1191. u8 cts_enable:1;
  1192. u8 rts_use_shortpreamble:1;
  1193. u8 rts_use_shortgi:1;
  1194. u8 rts_sc:1;
  1195. u8 rts_bw:1;
  1196. u8 rts_rate;
  1197. u8 use_shortgi:1;
  1198. u8 use_shortpreamble:1;
  1199. u8 use_driver_rate:1;
  1200. u8 disable_ratefallback:1;
  1201. u8 ratr_index;
  1202. u8 mac_id;
  1203. u8 hw_rate;
  1204. u8 last_inipkt:1;
  1205. u8 cmd_or_init:1;
  1206. u8 queue_index;
  1207. /* early mode */
  1208. u8 empkt_num;
  1209. /* The max value by HW */
  1210. u32 empkt_len[5];
  1211. };
  1212. struct rtl_hal_ops {
  1213. int (*init_sw_vars) (struct ieee80211_hw *hw);
  1214. void (*deinit_sw_vars) (struct ieee80211_hw *hw);
  1215. void (*read_chip_version)(struct ieee80211_hw *hw);
  1216. void (*read_eeprom_info) (struct ieee80211_hw *hw);
  1217. void (*interrupt_recognized) (struct ieee80211_hw *hw,
  1218. u32 *p_inta, u32 *p_intb);
  1219. int (*hw_init) (struct ieee80211_hw *hw);
  1220. void (*hw_disable) (struct ieee80211_hw *hw);
  1221. void (*hw_suspend) (struct ieee80211_hw *hw);
  1222. void (*hw_resume) (struct ieee80211_hw *hw);
  1223. void (*enable_interrupt) (struct ieee80211_hw *hw);
  1224. void (*disable_interrupt) (struct ieee80211_hw *hw);
  1225. int (*set_network_type) (struct ieee80211_hw *hw,
  1226. enum nl80211_iftype type);
  1227. void (*set_chk_bssid)(struct ieee80211_hw *hw,
  1228. bool check_bssid);
  1229. void (*set_bw_mode) (struct ieee80211_hw *hw,
  1230. enum nl80211_channel_type ch_type);
  1231. u8(*switch_channel) (struct ieee80211_hw *hw);
  1232. void (*set_qos) (struct ieee80211_hw *hw, int aci);
  1233. void (*set_bcn_reg) (struct ieee80211_hw *hw);
  1234. void (*set_bcn_intv) (struct ieee80211_hw *hw);
  1235. void (*update_interrupt_mask) (struct ieee80211_hw *hw,
  1236. u32 add_msr, u32 rm_msr);
  1237. void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  1238. void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  1239. void (*update_rate_tbl) (struct ieee80211_hw *hw,
  1240. struct ieee80211_sta *sta, u8 rssi_level);
  1241. void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
  1242. void (*fill_tx_desc) (struct ieee80211_hw *hw,
  1243. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  1244. struct ieee80211_tx_info *info,
  1245. struct sk_buff *skb, u8 hw_queue,
  1246. struct rtl_tcb_desc *ptcb_desc);
  1247. void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
  1248. u32 buffer_len, bool bIsPsPoll);
  1249. void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
  1250. bool firstseg, bool lastseg,
  1251. struct sk_buff *skb);
  1252. bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
  1253. bool (*query_rx_desc) (struct ieee80211_hw *hw,
  1254. struct rtl_stats *stats,
  1255. struct ieee80211_rx_status *rx_status,
  1256. u8 *pdesc, struct sk_buff *skb);
  1257. void (*set_channel_access) (struct ieee80211_hw *hw);
  1258. bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
  1259. void (*dm_watchdog) (struct ieee80211_hw *hw);
  1260. void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
  1261. bool (*set_rf_power_state) (struct ieee80211_hw *hw,
  1262. enum rf_pwrstate rfpwr_state);
  1263. void (*led_control) (struct ieee80211_hw *hw,
  1264. enum led_ctl_mode ledaction);
  1265. void (*set_desc) (u8 *pdesc, bool istx, u8 desc_name, u8 *val);
  1266. u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
  1267. void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
  1268. void (*enable_hw_sec) (struct ieee80211_hw *hw);
  1269. void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
  1270. u8 *macaddr, bool is_group, u8 enc_algo,
  1271. bool is_wepkey, bool clear_all);
  1272. void (*init_sw_leds) (struct ieee80211_hw *hw);
  1273. void (*deinit_sw_leds) (struct ieee80211_hw *hw);
  1274. u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
  1275. void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
  1276. u32 data);
  1277. u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1278. u32 regaddr, u32 bitmask);
  1279. void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1280. u32 regaddr, u32 bitmask, u32 data);
  1281. void (*linked_set_reg) (struct ieee80211_hw *hw);
  1282. bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
  1283. void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
  1284. u8 *powerlevel);
  1285. void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
  1286. u8 *ppowerlevel, u8 channel);
  1287. bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
  1288. u8 configtype);
  1289. bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
  1290. u8 configtype);
  1291. void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
  1292. void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
  1293. void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
  1294. };
  1295. struct rtl_intf_ops {
  1296. /*com */
  1297. void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
  1298. int (*adapter_start) (struct ieee80211_hw *hw);
  1299. void (*adapter_stop) (struct ieee80211_hw *hw);
  1300. int (*adapter_tx) (struct ieee80211_hw *hw, struct sk_buff *skb,
  1301. struct rtl_tcb_desc *ptcb_desc);
  1302. void (*flush)(struct ieee80211_hw *hw, bool drop);
  1303. int (*reset_trx_ring) (struct ieee80211_hw *hw);
  1304. bool (*waitq_insert) (struct ieee80211_hw *hw, struct sk_buff *skb);
  1305. /*pci */
  1306. void (*disable_aspm) (struct ieee80211_hw *hw);
  1307. void (*enable_aspm) (struct ieee80211_hw *hw);
  1308. /*usb */
  1309. };
  1310. struct rtl_mod_params {
  1311. /* default: 0 = using hardware encryption */
  1312. int sw_crypto;
  1313. /* default: 1 = using no linked power save */
  1314. bool inactiveps;
  1315. /* default: 1 = using linked sw power save */
  1316. bool swctrl_lps;
  1317. /* default: 1 = using linked fw power save */
  1318. bool fwctrl_lps;
  1319. };
  1320. struct rtl_hal_usbint_cfg {
  1321. /* data - rx */
  1322. u32 in_ep_num;
  1323. u32 rx_urb_num;
  1324. u32 rx_max_size;
  1325. /* op - rx */
  1326. void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
  1327. void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
  1328. struct sk_buff_head *);
  1329. /* tx */
  1330. void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
  1331. int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
  1332. struct sk_buff *);
  1333. struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
  1334. struct sk_buff_head *);
  1335. /* endpoint mapping */
  1336. int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
  1337. u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
  1338. };
  1339. struct rtl_hal_cfg {
  1340. u8 bar_id;
  1341. bool write_readback;
  1342. char *name;
  1343. char *fw_name;
  1344. struct rtl_hal_ops *ops;
  1345. struct rtl_mod_params *mod_params;
  1346. struct rtl_hal_usbint_cfg *usb_interface_cfg;
  1347. /*this map used for some registers or vars
  1348. defined int HAL but used in MAIN */
  1349. u32 maps[RTL_VAR_MAP_MAX];
  1350. };
  1351. struct rtl_locks {
  1352. /* mutex */
  1353. struct mutex conf_mutex;
  1354. /*spin lock */
  1355. spinlock_t ips_lock;
  1356. spinlock_t irq_th_lock;
  1357. spinlock_t h2c_lock;
  1358. spinlock_t rf_ps_lock;
  1359. spinlock_t rf_lock;
  1360. spinlock_t lps_lock;
  1361. spinlock_t waitq_lock;
  1362. /*Dual mac*/
  1363. spinlock_t cck_and_rw_pagea_lock;
  1364. };
  1365. struct rtl_works {
  1366. struct ieee80211_hw *hw;
  1367. /*timer */
  1368. struct timer_list watchdog_timer;
  1369. /*task */
  1370. struct tasklet_struct irq_tasklet;
  1371. struct tasklet_struct irq_prepare_bcn_tasklet;
  1372. /*work queue */
  1373. struct workqueue_struct *rtl_wq;
  1374. struct delayed_work watchdog_wq;
  1375. struct delayed_work ips_nic_off_wq;
  1376. /* For SW LPS */
  1377. struct delayed_work ps_work;
  1378. struct delayed_work ps_rfon_wq;
  1379. struct tasklet_struct ips_leave_tasklet;
  1380. };
  1381. struct rtl_debug {
  1382. u32 dbgp_type[DBGP_TYPE_MAX];
  1383. u32 global_debuglevel;
  1384. u64 global_debugcomponents;
  1385. /* add for proc debug */
  1386. struct proc_dir_entry *proc_dir;
  1387. char proc_name[20];
  1388. };
  1389. struct rtl_priv {
  1390. struct rtl_locks locks;
  1391. struct rtl_works works;
  1392. struct rtl_mac mac80211;
  1393. struct rtl_hal rtlhal;
  1394. struct rtl_regulatory regd;
  1395. struct rtl_rfkill rfkill;
  1396. struct rtl_io io;
  1397. struct rtl_phy phy;
  1398. struct rtl_dm dm;
  1399. struct rtl_security sec;
  1400. struct rtl_efuse efuse;
  1401. struct rtl_ps_ctl psc;
  1402. struct rate_adaptive ra;
  1403. struct wireless_stats stats;
  1404. struct rt_link_detect link_info;
  1405. struct false_alarm_statistics falsealm_cnt;
  1406. struct rtl_rate_priv *rate_priv;
  1407. struct rtl_debug dbg;
  1408. /*
  1409. *hal_cfg : for diff cards
  1410. *intf_ops : for diff interrface usb/pcie
  1411. */
  1412. struct rtl_hal_cfg *cfg;
  1413. struct rtl_intf_ops *intf_ops;
  1414. /*this var will be set by set_bit,
  1415. and was used to indicate status of
  1416. interface or hardware */
  1417. unsigned long status;
  1418. /*This must be the last item so
  1419. that it points to the data allocated
  1420. beyond this structure like:
  1421. rtl_pci_priv or rtl_usb_priv */
  1422. u8 priv[0];
  1423. };
  1424. #define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
  1425. #define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
  1426. #define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
  1427. #define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
  1428. #define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
  1429. /***************************************
  1430. Bluetooth Co-existence Related
  1431. ****************************************/
  1432. enum bt_ant_num {
  1433. ANT_X2 = 0,
  1434. ANT_X1 = 1,
  1435. };
  1436. enum bt_co_type {
  1437. BT_2WIRE = 0,
  1438. BT_ISSC_3WIRE = 1,
  1439. BT_ACCEL = 2,
  1440. BT_CSR_BC4 = 3,
  1441. BT_CSR_BC8 = 4,
  1442. BT_RTL8756 = 5,
  1443. };
  1444. enum bt_cur_state {
  1445. BT_OFF = 0,
  1446. BT_ON = 1,
  1447. };
  1448. enum bt_service_type {
  1449. BT_SCO = 0,
  1450. BT_A2DP = 1,
  1451. BT_HID = 2,
  1452. BT_HID_IDLE = 3,
  1453. BT_SCAN = 4,
  1454. BT_IDLE = 5,
  1455. BT_OTHER_ACTION = 6,
  1456. BT_BUSY = 7,
  1457. BT_OTHERBUSY = 8,
  1458. BT_PAN = 9,
  1459. };
  1460. enum bt_radio_shared {
  1461. BT_RADIO_SHARED = 0,
  1462. BT_RADIO_INDIVIDUAL = 1,
  1463. };
  1464. struct bt_coexist_info {
  1465. /* EEPROM BT info. */
  1466. u8 eeprom_bt_coexist;
  1467. u8 eeprom_bt_type;
  1468. u8 eeprom_bt_ant_num;
  1469. u8 eeprom_bt_ant_isolation;
  1470. u8 eeprom_bt_radio_shared;
  1471. u8 bt_coexistence;
  1472. u8 bt_ant_num;
  1473. u8 bt_coexist_type;
  1474. u8 bt_state;
  1475. u8 bt_cur_state; /* 0:on, 1:off */
  1476. u8 bt_ant_isolation; /* 0:good, 1:bad */
  1477. u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
  1478. u8 bt_service;
  1479. u8 bt_radio_shared_type;
  1480. u8 bt_rfreg_origin_1e;
  1481. u8 bt_rfreg_origin_1f;
  1482. u8 bt_rssi_state;
  1483. u32 ratio_tx;
  1484. u32 ratio_pri;
  1485. u32 bt_edca_ul;
  1486. u32 bt_edca_dl;
  1487. bool init_set;
  1488. bool bt_busy_traffic;
  1489. bool bt_traffic_mode_set;
  1490. bool bt_non_traffic_mode_set;
  1491. bool fw_coexist_all_off;
  1492. bool sw_coexist_all_off;
  1493. u32 current_state;
  1494. u32 previous_state;
  1495. u8 bt_pre_rssi_state;
  1496. u8 reg_bt_iso;
  1497. u8 reg_bt_sco;
  1498. };
  1499. /****************************************
  1500. mem access macro define start
  1501. Call endian free function when
  1502. 1. Read/write packet content.
  1503. 2. Before write integer to IO.
  1504. 3. After read integer from IO.
  1505. ****************************************/
  1506. /* Convert little data endian to host ordering */
  1507. #define EF1BYTE(_val) \
  1508. ((u8)(_val))
  1509. #define EF2BYTE(_val) \
  1510. (le16_to_cpu(_val))
  1511. #define EF4BYTE(_val) \
  1512. (le32_to_cpu(_val))
  1513. /* Read data from memory */
  1514. #define READEF1BYTE(_ptr) \
  1515. EF1BYTE(*((u8 *)(_ptr)))
  1516. /* Read le16 data from memory and convert to host ordering */
  1517. #define READEF2BYTE(_ptr) \
  1518. EF2BYTE(*((u16 *)(_ptr)))
  1519. #define READEF4BYTE(_ptr) \
  1520. EF4BYTE(*((u32 *)(_ptr)))
  1521. /* Write data to memory */
  1522. #define WRITEEF1BYTE(_ptr, _val) \
  1523. (*((u8 *)(_ptr))) = EF1BYTE(_val)
  1524. /* Write le16 data to memory in host ordering */
  1525. #define WRITEEF2BYTE(_ptr, _val) \
  1526. (*((u16 *)(_ptr))) = EF2BYTE(_val)
  1527. #define WRITEEF4BYTE(_ptr, _val) \
  1528. (*((u16 *)(_ptr))) = EF2BYTE(_val)
  1529. /* Create a bit mask
  1530. * Examples:
  1531. * BIT_LEN_MASK_32(0) => 0x00000000
  1532. * BIT_LEN_MASK_32(1) => 0x00000001
  1533. * BIT_LEN_MASK_32(2) => 0x00000003
  1534. * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
  1535. */
  1536. #define BIT_LEN_MASK_32(__bitlen) \
  1537. (0xFFFFFFFF >> (32 - (__bitlen)))
  1538. #define BIT_LEN_MASK_16(__bitlen) \
  1539. (0xFFFF >> (16 - (__bitlen)))
  1540. #define BIT_LEN_MASK_8(__bitlen) \
  1541. (0xFF >> (8 - (__bitlen)))
  1542. /* Create an offset bit mask
  1543. * Examples:
  1544. * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
  1545. * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
  1546. */
  1547. #define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
  1548. (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
  1549. #define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
  1550. (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
  1551. #define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
  1552. (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
  1553. /*Description:
  1554. * Return 4-byte value in host byte ordering from
  1555. * 4-byte pointer in little-endian system.
  1556. */
  1557. #define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
  1558. (EF4BYTE(*((u32 *)(__pstart))))
  1559. #define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
  1560. (EF2BYTE(*((u16 *)(__pstart))))
  1561. #define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
  1562. (EF1BYTE(*((u8 *)(__pstart))))
  1563. /*Description:
  1564. Translate subfield (continuous bits in little-endian) of 4-byte
  1565. value to host byte ordering.*/
  1566. #define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1567. ( \
  1568. (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
  1569. BIT_LEN_MASK_32(__bitlen) \
  1570. )
  1571. #define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1572. ( \
  1573. (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
  1574. BIT_LEN_MASK_16(__bitlen) \
  1575. )
  1576. #define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1577. ( \
  1578. (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
  1579. BIT_LEN_MASK_8(__bitlen) \
  1580. )
  1581. /* Description:
  1582. * Mask subfield (continuous bits in little-endian) of 4-byte value
  1583. * and return the result in 4-byte value in host byte ordering.
  1584. */
  1585. #define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1586. ( \
  1587. LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
  1588. (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
  1589. )
  1590. #define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1591. ( \
  1592. LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
  1593. (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
  1594. )
  1595. #define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1596. ( \
  1597. LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
  1598. (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
  1599. )
  1600. /* Description:
  1601. * Set subfield of little-endian 4-byte value to specified value.
  1602. */
  1603. #define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1604. *((u32 *)(__pstart)) = EF4BYTE \
  1605. ( \
  1606. LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
  1607. ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
  1608. );
  1609. #define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1610. *((u16 *)(__pstart)) = EF2BYTE \
  1611. ( \
  1612. LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
  1613. ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
  1614. );
  1615. #define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1616. *((u8 *)(__pstart)) = EF1BYTE \
  1617. ( \
  1618. LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
  1619. ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
  1620. );
  1621. #define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
  1622. (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
  1623. /****************************************
  1624. mem access macro define end
  1625. ****************************************/
  1626. #define byte(x, n) ((x >> (8 * n)) & 0xff)
  1627. #define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
  1628. #define RTL_WATCH_DOG_TIME 2000
  1629. #define MSECS(t) msecs_to_jiffies(t)
  1630. #define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
  1631. #define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
  1632. #define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
  1633. #define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
  1634. #define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
  1635. #define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
  1636. #define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
  1637. #define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
  1638. #define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
  1639. #define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
  1640. /*NIC halt, re-initialize hw parameters*/
  1641. #define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
  1642. #define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
  1643. #define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
  1644. /*Always enable ASPM and Clock Req in initialization.*/
  1645. #define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
  1646. /* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
  1647. #define RT_PS_LEVEL_ASPM BIT(7)
  1648. /*When LPS is on, disable 2R if no packet is received or transmittd.*/
  1649. #define RT_RF_LPS_DISALBE_2R BIT(30)
  1650. #define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
  1651. #define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
  1652. ((ppsc->cur_ps_level & _ps_flg) ? true : false)
  1653. #define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
  1654. (ppsc->cur_ps_level &= (~(_ps_flg)))
  1655. #define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
  1656. (ppsc->cur_ps_level |= _ps_flg)
  1657. #define container_of_dwork_rtl(x, y, z) \
  1658. container_of(container_of(x, struct delayed_work, work), y, z)
  1659. #define FILL_OCTET_STRING(_os, _octet, _len) \
  1660. (_os).octet = (u8 *)(_octet); \
  1661. (_os).length = (_len);
  1662. #define CP_MACADDR(des, src) \
  1663. ((des)[0] = (src)[0], (des)[1] = (src)[1],\
  1664. (des)[2] = (src)[2], (des)[3] = (src)[3],\
  1665. (des)[4] = (src)[4], (des)[5] = (src)[5])
  1666. static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
  1667. {
  1668. return rtlpriv->io.read8_sync(rtlpriv, addr);
  1669. }
  1670. static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
  1671. {
  1672. return rtlpriv->io.read16_sync(rtlpriv, addr);
  1673. }
  1674. static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
  1675. {
  1676. return rtlpriv->io.read32_sync(rtlpriv, addr);
  1677. }
  1678. static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
  1679. {
  1680. rtlpriv->io.write8_async(rtlpriv, addr, val8);
  1681. if (rtlpriv->cfg->write_readback)
  1682. rtlpriv->io.read8_sync(rtlpriv, addr);
  1683. }
  1684. static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
  1685. {
  1686. rtlpriv->io.write16_async(rtlpriv, addr, val16);
  1687. if (rtlpriv->cfg->write_readback)
  1688. rtlpriv->io.read16_sync(rtlpriv, addr);
  1689. }
  1690. static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
  1691. u32 addr, u32 val32)
  1692. {
  1693. rtlpriv->io.write32_async(rtlpriv, addr, val32);
  1694. if (rtlpriv->cfg->write_readback)
  1695. rtlpriv->io.read32_sync(rtlpriv, addr);
  1696. }
  1697. static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
  1698. u32 regaddr, u32 bitmask)
  1699. {
  1700. return ((struct rtl_priv *)(hw)->priv)->cfg->ops->get_bbreg(hw,
  1701. regaddr,
  1702. bitmask);
  1703. }
  1704. static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
  1705. u32 bitmask, u32 data)
  1706. {
  1707. ((struct rtl_priv *)(hw)->priv)->cfg->ops->set_bbreg(hw,
  1708. regaddr, bitmask,
  1709. data);
  1710. }
  1711. static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
  1712. enum radio_path rfpath, u32 regaddr,
  1713. u32 bitmask)
  1714. {
  1715. return ((struct rtl_priv *)(hw)->priv)->cfg->ops->get_rfreg(hw,
  1716. rfpath,
  1717. regaddr,
  1718. bitmask);
  1719. }
  1720. static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
  1721. enum radio_path rfpath, u32 regaddr,
  1722. u32 bitmask, u32 data)
  1723. {
  1724. ((struct rtl_priv *)(hw)->priv)->cfg->ops->set_rfreg(hw,
  1725. rfpath, regaddr,
  1726. bitmask, data);
  1727. }
  1728. static inline bool is_hal_stop(struct rtl_hal *rtlhal)
  1729. {
  1730. return (_HAL_STATE_STOP == rtlhal->state);
  1731. }
  1732. static inline void set_hal_start(struct rtl_hal *rtlhal)
  1733. {
  1734. rtlhal->state = _HAL_STATE_START;
  1735. }
  1736. static inline void set_hal_stop(struct rtl_hal *rtlhal)
  1737. {
  1738. rtlhal->state = _HAL_STATE_STOP;
  1739. }
  1740. static inline u8 get_rf_type(struct rtl_phy *rtlphy)
  1741. {
  1742. return rtlphy->rf_type;
  1743. }
  1744. static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
  1745. {
  1746. return (struct ieee80211_hdr *)(skb->data);
  1747. }
  1748. static inline __le16 rtl_get_fc(struct sk_buff *skb)
  1749. {
  1750. return rtl_get_hdr(skb)->frame_control;
  1751. }
  1752. static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
  1753. {
  1754. return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
  1755. }
  1756. static inline u16 rtl_get_tid(struct sk_buff *skb)
  1757. {
  1758. return rtl_get_tid_h(rtl_get_hdr(skb));
  1759. }
  1760. static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
  1761. struct ieee80211_vif *vif,
  1762. const u8 *bssid)
  1763. {
  1764. return ieee80211_find_sta(vif, bssid);
  1765. }
  1766. #endif