mpc8610_hpcd.dts 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * MPC8610 HPCD Device Tree Source
  3. *
  4. * Copyright 2007-2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License Version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. /dts-v1/;
  11. / {
  12. model = "MPC8610HPCD";
  13. compatible = "fsl,MPC8610HPCD";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. serial0 = &serial0;
  18. serial1 = &serial1;
  19. pci0 = &pci0;
  20. pci1 = &pci1;
  21. pci2 = &pci2;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. PowerPC,8610@0 {
  27. device_type = "cpu";
  28. reg = <0>;
  29. d-cache-line-size = <32>;
  30. i-cache-line-size = <32>;
  31. d-cache-size = <32768>; // L1
  32. i-cache-size = <32768>; // L1
  33. timebase-frequency = <0>; // From uboot
  34. bus-frequency = <0>; // From uboot
  35. clock-frequency = <0>; // From uboot
  36. };
  37. };
  38. memory {
  39. device_type = "memory";
  40. reg = <0x00000000 0x20000000>; // 512M at 0x0
  41. };
  42. localbus@e0005000 {
  43. #address-cells = <2>;
  44. #size-cells = <1>;
  45. compatible = "fsl,mpc8610-elbc", "fsl,elbc", "simple-bus";
  46. reg = <0xe0005000 0x1000>;
  47. interrupts = <19 2>;
  48. interrupt-parent = <&mpic>;
  49. ranges = <0 0 0xf8000000 0x08000000
  50. 1 0 0xf0000000 0x08000000
  51. 2 0 0xe8400000 0x00008000
  52. 4 0 0xe8440000 0x00008000
  53. 5 0 0xe8480000 0x00008000
  54. 6 0 0xe84c0000 0x00008000
  55. 3 0 0xe8000000 0x00000020>;
  56. flash@0,0 {
  57. compatible = "cfi-flash";
  58. reg = <0 0 0x8000000>;
  59. bank-width = <2>;
  60. device-width = <1>;
  61. };
  62. flash@1,0 {
  63. compatible = "cfi-flash";
  64. reg = <1 0 0x8000000>;
  65. bank-width = <2>;
  66. device-width = <1>;
  67. };
  68. flash@2,0 {
  69. compatible = "fsl,mpc8610-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <2 0 0x8000>;
  72. };
  73. flash@4,0 {
  74. compatible = "fsl,mpc8610-fcm-nand",
  75. "fsl,elbc-fcm-nand";
  76. reg = <4 0 0x8000>;
  77. };
  78. flash@5,0 {
  79. compatible = "fsl,mpc8610-fcm-nand",
  80. "fsl,elbc-fcm-nand";
  81. reg = <5 0 0x8000>;
  82. };
  83. flash@6,0 {
  84. compatible = "fsl,mpc8610-fcm-nand",
  85. "fsl,elbc-fcm-nand";
  86. reg = <6 0 0x8000>;
  87. };
  88. board-control@3,0 {
  89. compatible = "fsl,fpga-pixis";
  90. reg = <3 0 0x20>;
  91. };
  92. };
  93. soc@e0000000 {
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. #interrupt-cells = <2>;
  97. device_type = "soc";
  98. compatible = "fsl,mpc8610-immr", "simple-bus";
  99. ranges = <0x0 0xe0000000 0x00100000>;
  100. reg = <0xe0000000 0x1000>;
  101. bus-frequency = <0>;
  102. mcm-law@0 {
  103. compatible = "fsl,mcm-law";
  104. reg = <0x0 0x1000>;
  105. fsl,num-laws = <10>;
  106. };
  107. mcm@1000 {
  108. compatible = "fsl,mpc8610-mcm", "fsl,mcm";
  109. reg = <0x1000 0x1000>;
  110. interrupts = <17 2>;
  111. interrupt-parent = <&mpic>;
  112. };
  113. i2c@3000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. cell-index = <0>;
  117. compatible = "fsl-i2c";
  118. reg = <0x3000 0x100>;
  119. interrupts = <43 2>;
  120. interrupt-parent = <&mpic>;
  121. dfsrr;
  122. cs4270:codec@4f {
  123. compatible = "cirrus,cs4270";
  124. reg = <0x4f>;
  125. /* MCLK source is a stand-alone oscillator */
  126. clock-frequency = <12288000>;
  127. };
  128. };
  129. i2c@3100 {
  130. #address-cells = <1>;
  131. #size-cells = <0>;
  132. cell-index = <1>;
  133. compatible = "fsl-i2c";
  134. reg = <0x3100 0x100>;
  135. interrupts = <43 2>;
  136. interrupt-parent = <&mpic>;
  137. dfsrr;
  138. };
  139. serial0: serial@4500 {
  140. cell-index = <0>;
  141. device_type = "serial";
  142. compatible = "ns16550";
  143. reg = <0x4500 0x100>;
  144. clock-frequency = <0>;
  145. interrupts = <42 2>;
  146. interrupt-parent = <&mpic>;
  147. };
  148. serial1: serial@4600 {
  149. cell-index = <1>;
  150. device_type = "serial";
  151. compatible = "ns16550";
  152. reg = <0x4600 0x100>;
  153. clock-frequency = <0>;
  154. interrupts = <42 2>;
  155. interrupt-parent = <&mpic>;
  156. };
  157. display@2c000 {
  158. compatible = "fsl,diu";
  159. reg = <0x2c000 100>;
  160. interrupts = <72 2>;
  161. interrupt-parent = <&mpic>;
  162. };
  163. mpic: interrupt-controller@40000 {
  164. interrupt-controller;
  165. #address-cells = <0>;
  166. #interrupt-cells = <2>;
  167. reg = <0x40000 0x40000>;
  168. compatible = "chrp,open-pic";
  169. device_type = "open-pic";
  170. };
  171. msi@41600 {
  172. compatible = "fsl,mpc8610-msi", "fsl,mpic-msi";
  173. reg = <0x41600 0x80>;
  174. msi-available-ranges = <0 0x100>;
  175. interrupts = <
  176. 0xe0 0
  177. 0xe1 0
  178. 0xe2 0
  179. 0xe3 0
  180. 0xe4 0
  181. 0xe5 0
  182. 0xe6 0
  183. 0xe7 0>;
  184. interrupt-parent = <&mpic>;
  185. };
  186. global-utilities@e0000 {
  187. compatible = "fsl,mpc8610-guts";
  188. reg = <0xe0000 0x1000>;
  189. fsl,has-rstcr;
  190. };
  191. wdt@e4000 {
  192. compatible = "fsl,mpc8610-wdt";
  193. reg = <0xe4000 0x100>;
  194. };
  195. ssi@16000 {
  196. compatible = "fsl,mpc8610-ssi";
  197. cell-index = <0>;
  198. reg = <0x16000 0x100>;
  199. interrupt-parent = <&mpic>;
  200. interrupts = <62 2>;
  201. fsl,mode = "i2s-slave";
  202. codec-handle = <&cs4270>;
  203. fsl,playback-dma = <&dma00>;
  204. fsl,capture-dma = <&dma01>;
  205. fsl,fifo-depth = <8>;
  206. };
  207. ssi@16100 {
  208. compatible = "fsl,mpc8610-ssi";
  209. cell-index = <1>;
  210. reg = <0x16100 0x100>;
  211. interrupt-parent = <&mpic>;
  212. interrupts = <63 2>;
  213. fsl,fifo-depth = <8>;
  214. };
  215. dma@21300 {
  216. #address-cells = <1>;
  217. #size-cells = <1>;
  218. compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
  219. cell-index = <0>;
  220. reg = <0x21300 0x4>; /* DMA general status register */
  221. ranges = <0x0 0x21100 0x200>;
  222. dma00: dma-channel@0 {
  223. compatible = "fsl,mpc8610-dma-channel",
  224. "fsl,ssi-dma-channel";
  225. cell-index = <0>;
  226. reg = <0x0 0x80>;
  227. interrupt-parent = <&mpic>;
  228. interrupts = <20 2>;
  229. };
  230. dma01: dma-channel@1 {
  231. compatible = "fsl,mpc8610-dma-channel",
  232. "fsl,ssi-dma-channel";
  233. cell-index = <1>;
  234. reg = <0x80 0x80>;
  235. interrupt-parent = <&mpic>;
  236. interrupts = <21 2>;
  237. };
  238. dma-channel@2 {
  239. compatible = "fsl,mpc8610-dma-channel",
  240. "fsl,eloplus-dma-channel";
  241. cell-index = <2>;
  242. reg = <0x100 0x80>;
  243. interrupt-parent = <&mpic>;
  244. interrupts = <22 2>;
  245. };
  246. dma-channel@3 {
  247. compatible = "fsl,mpc8610-dma-channel",
  248. "fsl,eloplus-dma-channel";
  249. cell-index = <3>;
  250. reg = <0x180 0x80>;
  251. interrupt-parent = <&mpic>;
  252. interrupts = <23 2>;
  253. };
  254. };
  255. dma@c300 {
  256. #address-cells = <1>;
  257. #size-cells = <1>;
  258. compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
  259. cell-index = <1>;
  260. reg = <0xc300 0x4>; /* DMA general status register */
  261. ranges = <0x0 0xc100 0x200>;
  262. dma-channel@0 {
  263. compatible = "fsl,mpc8610-dma-channel",
  264. "fsl,eloplus-dma-channel";
  265. cell-index = <0>;
  266. reg = <0x0 0x80>;
  267. interrupt-parent = <&mpic>;
  268. interrupts = <76 2>;
  269. };
  270. dma-channel@1 {
  271. compatible = "fsl,mpc8610-dma-channel",
  272. "fsl,eloplus-dma-channel";
  273. cell-index = <1>;
  274. reg = <0x80 0x80>;
  275. interrupt-parent = <&mpic>;
  276. interrupts = <77 2>;
  277. };
  278. dma-channel@2 {
  279. compatible = "fsl,mpc8610-dma-channel",
  280. "fsl,eloplus-dma-channel";
  281. cell-index = <2>;
  282. reg = <0x100 0x80>;
  283. interrupt-parent = <&mpic>;
  284. interrupts = <78 2>;
  285. };
  286. dma-channel@3 {
  287. compatible = "fsl,mpc8610-dma-channel",
  288. "fsl,eloplus-dma-channel";
  289. cell-index = <3>;
  290. reg = <0x180 0x80>;
  291. interrupt-parent = <&mpic>;
  292. interrupts = <79 2>;
  293. };
  294. };
  295. };
  296. pci0: pci@e0008000 {
  297. compatible = "fsl,mpc8610-pci";
  298. device_type = "pci";
  299. #interrupt-cells = <1>;
  300. #size-cells = <2>;
  301. #address-cells = <3>;
  302. reg = <0xe0008000 0x1000>;
  303. bus-range = <0 0>;
  304. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  305. 0x01000000 0x0 0x00000000 0xe1000000 0x0 0x00100000>;
  306. clock-frequency = <33333333>;
  307. interrupt-parent = <&mpic>;
  308. interrupts = <24 2>;
  309. interrupt-map-mask = <0xf800 0 0 7>;
  310. interrupt-map = <
  311. /* IDSEL 0x11 */
  312. 0x8800 0 0 1 &mpic 4 1
  313. 0x8800 0 0 2 &mpic 5 1
  314. 0x8800 0 0 3 &mpic 6 1
  315. 0x8800 0 0 4 &mpic 7 1
  316. /* IDSEL 0x12 */
  317. 0x9000 0 0 1 &mpic 5 1
  318. 0x9000 0 0 2 &mpic 6 1
  319. 0x9000 0 0 3 &mpic 7 1
  320. 0x9000 0 0 4 &mpic 4 1
  321. >;
  322. };
  323. pci1: pcie@e000a000 {
  324. compatible = "fsl,mpc8641-pcie";
  325. device_type = "pci";
  326. #interrupt-cells = <1>;
  327. #size-cells = <2>;
  328. #address-cells = <3>;
  329. reg = <0xe000a000 0x1000>;
  330. bus-range = <1 3>;
  331. ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  332. 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
  333. clock-frequency = <33333333>;
  334. interrupt-parent = <&mpic>;
  335. interrupts = <26 2>;
  336. interrupt-map-mask = <0xf800 0 0 7>;
  337. interrupt-map = <
  338. /* IDSEL 0x1b */
  339. 0xd800 0 0 1 &mpic 2 1
  340. /* IDSEL 0x1c*/
  341. 0xe000 0 0 1 &mpic 1 1
  342. 0xe000 0 0 2 &mpic 1 1
  343. 0xe000 0 0 3 &mpic 1 1
  344. 0xe000 0 0 4 &mpic 1 1
  345. /* IDSEL 0x1f */
  346. 0xf800 0 0 1 &mpic 3 2
  347. 0xf800 0 0 2 &mpic 0 1
  348. >;
  349. pcie@0 {
  350. reg = <0 0 0 0 0>;
  351. #size-cells = <2>;
  352. #address-cells = <3>;
  353. device_type = "pci";
  354. ranges = <0x02000000 0x0 0xa0000000
  355. 0x02000000 0x0 0xa0000000
  356. 0x0 0x10000000
  357. 0x01000000 0x0 0x00000000
  358. 0x01000000 0x0 0x00000000
  359. 0x0 0x00100000>;
  360. uli1575@0 {
  361. reg = <0 0 0 0 0>;
  362. #size-cells = <2>;
  363. #address-cells = <3>;
  364. ranges = <0x02000000 0x0 0xa0000000
  365. 0x02000000 0x0 0xa0000000
  366. 0x0 0x10000000
  367. 0x01000000 0x0 0x00000000
  368. 0x01000000 0x0 0x00000000
  369. 0x0 0x00100000>;
  370. isa@1e {
  371. device_type = "isa";
  372. #size-cells = <1>;
  373. #address-cells = <2>;
  374. reg = <0xf000 0 0 0 0>;
  375. ranges = <1 0 0x01000000 0 0
  376. 0x00001000>;
  377. rtc@70 {
  378. compatible = "pnpPNP,b00";
  379. reg = <1 0x70 2>;
  380. };
  381. };
  382. };
  383. };
  384. };
  385. pci2: pcie@e0009000 {
  386. #address-cells = <3>;
  387. #size-cells = <2>;
  388. #interrupt-cells = <1>;
  389. device_type = "pci";
  390. compatible = "fsl,mpc8641-pcie";
  391. reg = <0xe0009000 0x00001000>;
  392. ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
  393. 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
  394. bus-range = <0 255>;
  395. interrupt-map-mask = <0xf800 0 0 7>;
  396. interrupt-map = <0x0000 0 0 1 &mpic 4 1
  397. 0x0000 0 0 2 &mpic 5 1
  398. 0x0000 0 0 3 &mpic 6 1
  399. 0x0000 0 0 4 &mpic 7 1>;
  400. interrupt-parent = <&mpic>;
  401. interrupts = <25 2>;
  402. clock-frequency = <33333333>;
  403. };
  404. };