pch_uart.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523
  1. /*
  2. *Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. *This program is free software; you can redistribute it and/or modify
  5. *it under the terms of the GNU General Public License as published by
  6. *the Free Software Foundation; version 2 of the License.
  7. *
  8. *This program is distributed in the hope that it will be useful,
  9. *but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. *GNU General Public License for more details.
  12. *
  13. *You should have received a copy of the GNU General Public License
  14. *along with this program; if not, write to the Free Software
  15. *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/serial_reg.h>
  18. #include <linux/pci.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/io.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/pch_dma.h>
  26. enum {
  27. PCH_UART_HANDLED_RX_INT_SHIFT,
  28. PCH_UART_HANDLED_TX_INT_SHIFT,
  29. PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
  30. PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
  31. PCH_UART_HANDLED_MS_INT_SHIFT,
  32. };
  33. enum {
  34. PCH_UART_8LINE,
  35. PCH_UART_2LINE,
  36. };
  37. #define PCH_UART_DRIVER_DEVICE "ttyPCH"
  38. /* Set the max number of UART port
  39. * Intel EG20T PCH: 4 port
  40. * OKI SEMICONDUCTOR ML7213 IOH: 3 port
  41. */
  42. #define PCH_UART_NR 4
  43. #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
  44. #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
  45. #define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
  46. PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
  47. #define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
  48. PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
  49. #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
  50. #define PCH_UART_RBR 0x00
  51. #define PCH_UART_THR 0x00
  52. #define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
  53. PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
  54. #define PCH_UART_IER_ERBFI 0x00000001
  55. #define PCH_UART_IER_ETBEI 0x00000002
  56. #define PCH_UART_IER_ELSI 0x00000004
  57. #define PCH_UART_IER_EDSSI 0x00000008
  58. #define PCH_UART_IIR_IP 0x00000001
  59. #define PCH_UART_IIR_IID 0x00000006
  60. #define PCH_UART_IIR_MSI 0x00000000
  61. #define PCH_UART_IIR_TRI 0x00000002
  62. #define PCH_UART_IIR_RRI 0x00000004
  63. #define PCH_UART_IIR_REI 0x00000006
  64. #define PCH_UART_IIR_TOI 0x00000008
  65. #define PCH_UART_IIR_FIFO256 0x00000020
  66. #define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
  67. #define PCH_UART_IIR_FE 0x000000C0
  68. #define PCH_UART_FCR_FIFOE 0x00000001
  69. #define PCH_UART_FCR_RFR 0x00000002
  70. #define PCH_UART_FCR_TFR 0x00000004
  71. #define PCH_UART_FCR_DMS 0x00000008
  72. #define PCH_UART_FCR_FIFO256 0x00000020
  73. #define PCH_UART_FCR_RFTL 0x000000C0
  74. #define PCH_UART_FCR_RFTL1 0x00000000
  75. #define PCH_UART_FCR_RFTL64 0x00000040
  76. #define PCH_UART_FCR_RFTL128 0x00000080
  77. #define PCH_UART_FCR_RFTL224 0x000000C0
  78. #define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
  79. #define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
  80. #define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
  81. #define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
  82. #define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
  83. #define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
  84. #define PCH_UART_FCR_RFTL_SHIFT 6
  85. #define PCH_UART_LCR_WLS 0x00000003
  86. #define PCH_UART_LCR_STB 0x00000004
  87. #define PCH_UART_LCR_PEN 0x00000008
  88. #define PCH_UART_LCR_EPS 0x00000010
  89. #define PCH_UART_LCR_SP 0x00000020
  90. #define PCH_UART_LCR_SB 0x00000040
  91. #define PCH_UART_LCR_DLAB 0x00000080
  92. #define PCH_UART_LCR_NP 0x00000000
  93. #define PCH_UART_LCR_OP PCH_UART_LCR_PEN
  94. #define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
  95. #define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
  96. #define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
  97. PCH_UART_LCR_SP)
  98. #define PCH_UART_LCR_5BIT 0x00000000
  99. #define PCH_UART_LCR_6BIT 0x00000001
  100. #define PCH_UART_LCR_7BIT 0x00000002
  101. #define PCH_UART_LCR_8BIT 0x00000003
  102. #define PCH_UART_MCR_DTR 0x00000001
  103. #define PCH_UART_MCR_RTS 0x00000002
  104. #define PCH_UART_MCR_OUT 0x0000000C
  105. #define PCH_UART_MCR_LOOP 0x00000010
  106. #define PCH_UART_MCR_AFE 0x00000020
  107. #define PCH_UART_LSR_DR 0x00000001
  108. #define PCH_UART_LSR_ERR (1<<7)
  109. #define PCH_UART_MSR_DCTS 0x00000001
  110. #define PCH_UART_MSR_DDSR 0x00000002
  111. #define PCH_UART_MSR_TERI 0x00000004
  112. #define PCH_UART_MSR_DDCD 0x00000008
  113. #define PCH_UART_MSR_CTS 0x00000010
  114. #define PCH_UART_MSR_DSR 0x00000020
  115. #define PCH_UART_MSR_RI 0x00000040
  116. #define PCH_UART_MSR_DCD 0x00000080
  117. #define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
  118. PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
  119. #define PCH_UART_DLL 0x00
  120. #define PCH_UART_DLM 0x01
  121. #define DIV_ROUND(a, b) (((a) + ((b)/2)) / (b))
  122. #define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
  123. #define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
  124. #define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
  125. #define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
  126. #define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
  127. #define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
  128. #define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
  129. #define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
  130. #define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
  131. #define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
  132. #define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
  133. #define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
  134. #define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
  135. #define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
  136. #define PCH_UART_HAL_STB1 0
  137. #define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
  138. #define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
  139. #define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
  140. #define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
  141. PCH_UART_HAL_CLR_RX_FIFO)
  142. #define PCH_UART_HAL_DMA_MODE0 0
  143. #define PCH_UART_HAL_FIFO_DIS 0
  144. #define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
  145. #define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
  146. PCH_UART_FCR_FIFO256)
  147. #define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
  148. #define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
  149. #define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
  150. #define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
  151. #define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
  152. #define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
  153. #define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
  154. #define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
  155. #define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
  156. #define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
  157. #define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
  158. #define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
  159. #define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
  160. #define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
  161. #define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
  162. #define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
  163. #define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
  164. #define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
  165. #define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
  166. #define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
  167. #define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
  168. #define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
  169. #define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
  170. #define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
  171. #define PCI_VENDOR_ID_ROHM 0x10DB
  172. struct pch_uart_buffer {
  173. unsigned char *buf;
  174. int size;
  175. };
  176. struct eg20t_port {
  177. struct uart_port port;
  178. int port_type;
  179. void __iomem *membase;
  180. resource_size_t mapbase;
  181. unsigned int iobase;
  182. struct pci_dev *pdev;
  183. int fifo_size;
  184. int base_baud;
  185. int start_tx;
  186. int start_rx;
  187. int tx_empty;
  188. int int_dis_flag;
  189. int trigger;
  190. int trigger_level;
  191. struct pch_uart_buffer rxbuf;
  192. unsigned int dmsr;
  193. unsigned int fcr;
  194. unsigned int use_dma;
  195. unsigned int use_dma_flag;
  196. struct dma_async_tx_descriptor *desc_tx;
  197. struct dma_async_tx_descriptor *desc_rx;
  198. struct pch_dma_slave param_tx;
  199. struct pch_dma_slave param_rx;
  200. struct dma_chan *chan_tx;
  201. struct dma_chan *chan_rx;
  202. struct scatterlist *sg_tx_p;
  203. int nent;
  204. struct scatterlist sg_rx;
  205. int tx_dma_use;
  206. void *rx_buf_virt;
  207. dma_addr_t rx_buf_dma;
  208. };
  209. static unsigned int default_baud = 9600;
  210. static const int trigger_level_256[4] = { 1, 64, 128, 224 };
  211. static const int trigger_level_64[4] = { 1, 16, 32, 56 };
  212. static const int trigger_level_16[4] = { 1, 4, 8, 14 };
  213. static const int trigger_level_1[4] = { 1, 1, 1, 1 };
  214. static void pch_uart_hal_request(struct pci_dev *pdev, int fifosize,
  215. int base_baud)
  216. {
  217. struct eg20t_port *priv = pci_get_drvdata(pdev);
  218. priv->trigger_level = 1;
  219. priv->fcr = 0;
  220. }
  221. static unsigned int get_msr(struct eg20t_port *priv, void __iomem *base)
  222. {
  223. unsigned int msr = ioread8(base + UART_MSR);
  224. priv->dmsr |= msr & PCH_UART_MSR_DELTA;
  225. return msr;
  226. }
  227. static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
  228. unsigned int flag)
  229. {
  230. u8 ier = ioread8(priv->membase + UART_IER);
  231. ier |= flag & PCH_UART_IER_MASK;
  232. iowrite8(ier, priv->membase + UART_IER);
  233. }
  234. static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
  235. unsigned int flag)
  236. {
  237. u8 ier = ioread8(priv->membase + UART_IER);
  238. ier &= ~(flag & PCH_UART_IER_MASK);
  239. iowrite8(ier, priv->membase + UART_IER);
  240. }
  241. static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
  242. unsigned int parity, unsigned int bits,
  243. unsigned int stb)
  244. {
  245. unsigned int dll, dlm, lcr;
  246. int div;
  247. div = DIV_ROUND(priv->base_baud / 16, baud);
  248. if (div < 0 || USHRT_MAX <= div) {
  249. pr_err("Invalid Baud(div=0x%x)\n", div);
  250. return -EINVAL;
  251. }
  252. dll = (unsigned int)div & 0x00FFU;
  253. dlm = ((unsigned int)div >> 8) & 0x00FFU;
  254. if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
  255. pr_err("Invalid parity(0x%x)\n", parity);
  256. return -EINVAL;
  257. }
  258. if (bits & ~PCH_UART_LCR_WLS) {
  259. pr_err("Invalid bits(0x%x)\n", bits);
  260. return -EINVAL;
  261. }
  262. if (stb & ~PCH_UART_LCR_STB) {
  263. pr_err("Invalid STB(0x%x)\n", stb);
  264. return -EINVAL;
  265. }
  266. lcr = parity;
  267. lcr |= bits;
  268. lcr |= stb;
  269. pr_debug("%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
  270. __func__, baud, div, lcr, jiffies);
  271. iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
  272. iowrite8(dll, priv->membase + PCH_UART_DLL);
  273. iowrite8(dlm, priv->membase + PCH_UART_DLM);
  274. iowrite8(lcr, priv->membase + UART_LCR);
  275. return 0;
  276. }
  277. static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
  278. unsigned int flag)
  279. {
  280. if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
  281. pr_err("%s:Invalid flag(0x%x)\n", __func__, flag);
  282. return -EINVAL;
  283. }
  284. iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
  285. iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
  286. priv->membase + UART_FCR);
  287. iowrite8(priv->fcr, priv->membase + UART_FCR);
  288. return 0;
  289. }
  290. static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
  291. unsigned int dmamode,
  292. unsigned int fifo_size, unsigned int trigger)
  293. {
  294. u8 fcr;
  295. if (dmamode & ~PCH_UART_FCR_DMS) {
  296. pr_err("%s:Invalid DMA Mode(0x%x)\n", __func__, dmamode);
  297. return -EINVAL;
  298. }
  299. if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
  300. pr_err("%s:Invalid FIFO SIZE(0x%x)\n", __func__, fifo_size);
  301. return -EINVAL;
  302. }
  303. if (trigger & ~PCH_UART_FCR_RFTL) {
  304. pr_err("%s:Invalid TRIGGER(0x%x)\n", __func__, trigger);
  305. return -EINVAL;
  306. }
  307. switch (priv->fifo_size) {
  308. case 256:
  309. priv->trigger_level =
  310. trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  311. break;
  312. case 64:
  313. priv->trigger_level =
  314. trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  315. break;
  316. case 16:
  317. priv->trigger_level =
  318. trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  319. break;
  320. default:
  321. priv->trigger_level =
  322. trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  323. break;
  324. }
  325. fcr =
  326. dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
  327. iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
  328. iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
  329. priv->membase + UART_FCR);
  330. iowrite8(fcr, priv->membase + UART_FCR);
  331. priv->fcr = fcr;
  332. return 0;
  333. }
  334. static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
  335. {
  336. priv->dmsr = 0;
  337. return get_msr(priv, priv->membase);
  338. }
  339. static int pch_uart_hal_write(struct eg20t_port *priv,
  340. const unsigned char *buf, int tx_size)
  341. {
  342. int i;
  343. unsigned int thr;
  344. for (i = 0; i < tx_size;) {
  345. thr = buf[i++];
  346. iowrite8(thr, priv->membase + PCH_UART_THR);
  347. }
  348. return i;
  349. }
  350. static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
  351. int rx_size)
  352. {
  353. int i;
  354. u8 rbr, lsr;
  355. lsr = ioread8(priv->membase + UART_LSR);
  356. for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
  357. i < rx_size && lsr & UART_LSR_DR;
  358. lsr = ioread8(priv->membase + UART_LSR)) {
  359. rbr = ioread8(priv->membase + PCH_UART_RBR);
  360. buf[i++] = rbr;
  361. }
  362. return i;
  363. }
  364. static unsigned int pch_uart_hal_get_iid(struct eg20t_port *priv)
  365. {
  366. unsigned int iir;
  367. int ret;
  368. iir = ioread8(priv->membase + UART_IIR);
  369. ret = (iir & (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP));
  370. return ret;
  371. }
  372. static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
  373. {
  374. return ioread8(priv->membase + UART_LSR);
  375. }
  376. static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
  377. {
  378. unsigned int lcr;
  379. lcr = ioread8(priv->membase + UART_LCR);
  380. if (on)
  381. lcr |= PCH_UART_LCR_SB;
  382. else
  383. lcr &= ~PCH_UART_LCR_SB;
  384. iowrite8(lcr, priv->membase + UART_LCR);
  385. }
  386. static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
  387. int size)
  388. {
  389. struct uart_port *port;
  390. struct tty_struct *tty;
  391. port = &priv->port;
  392. tty = tty_port_tty_get(&port->state->port);
  393. if (!tty) {
  394. pr_debug("%s:tty is busy now", __func__);
  395. return -EBUSY;
  396. }
  397. tty_insert_flip_string(tty, buf, size);
  398. tty_flip_buffer_push(tty);
  399. tty_kref_put(tty);
  400. return 0;
  401. }
  402. static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
  403. {
  404. int ret;
  405. struct uart_port *port = &priv->port;
  406. if (port->x_char) {
  407. pr_debug("%s:X character send %02x (%lu)\n", __func__,
  408. port->x_char, jiffies);
  409. buf[0] = port->x_char;
  410. port->x_char = 0;
  411. ret = 1;
  412. } else {
  413. ret = 0;
  414. }
  415. return ret;
  416. }
  417. static int dma_push_rx(struct eg20t_port *priv, int size)
  418. {
  419. struct tty_struct *tty;
  420. int room;
  421. struct uart_port *port = &priv->port;
  422. port = &priv->port;
  423. tty = tty_port_tty_get(&port->state->port);
  424. if (!tty) {
  425. pr_debug("%s:tty is busy now", __func__);
  426. return 0;
  427. }
  428. room = tty_buffer_request_room(tty, size);
  429. if (room < size)
  430. dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
  431. size - room);
  432. if (!room)
  433. return room;
  434. tty_insert_flip_string(tty, sg_virt(&priv->sg_rx), size);
  435. port->icount.rx += room;
  436. tty_kref_put(tty);
  437. return room;
  438. }
  439. static void pch_free_dma(struct uart_port *port)
  440. {
  441. struct eg20t_port *priv;
  442. priv = container_of(port, struct eg20t_port, port);
  443. if (priv->chan_tx) {
  444. dma_release_channel(priv->chan_tx);
  445. priv->chan_tx = NULL;
  446. }
  447. if (priv->chan_rx) {
  448. dma_release_channel(priv->chan_rx);
  449. priv->chan_rx = NULL;
  450. }
  451. if (sg_dma_address(&priv->sg_rx))
  452. dma_free_coherent(port->dev, port->fifosize,
  453. sg_virt(&priv->sg_rx),
  454. sg_dma_address(&priv->sg_rx));
  455. return;
  456. }
  457. static bool filter(struct dma_chan *chan, void *slave)
  458. {
  459. struct pch_dma_slave *param = slave;
  460. if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
  461. chan->device->dev)) {
  462. chan->private = param;
  463. return true;
  464. } else {
  465. return false;
  466. }
  467. }
  468. static void pch_request_dma(struct uart_port *port)
  469. {
  470. dma_cap_mask_t mask;
  471. struct dma_chan *chan;
  472. struct pci_dev *dma_dev;
  473. struct pch_dma_slave *param;
  474. struct eg20t_port *priv =
  475. container_of(port, struct eg20t_port, port);
  476. dma_cap_zero(mask);
  477. dma_cap_set(DMA_SLAVE, mask);
  478. dma_dev = pci_get_bus_and_slot(2, PCI_DEVFN(0xa, 0)); /* Get DMA's dev
  479. information */
  480. /* Set Tx DMA */
  481. param = &priv->param_tx;
  482. param->dma_dev = &dma_dev->dev;
  483. param->chan_id = priv->port.line;
  484. param->tx_reg = port->mapbase + UART_TX;
  485. chan = dma_request_channel(mask, filter, param);
  486. if (!chan) {
  487. pr_err("%s:dma_request_channel FAILS(Tx)\n", __func__);
  488. return;
  489. }
  490. priv->chan_tx = chan;
  491. /* Set Rx DMA */
  492. param = &priv->param_rx;
  493. param->dma_dev = &dma_dev->dev;
  494. param->chan_id = priv->port.line + 1; /* Rx = Tx + 1 */
  495. param->rx_reg = port->mapbase + UART_RX;
  496. chan = dma_request_channel(mask, filter, param);
  497. if (!chan) {
  498. pr_err("%s:dma_request_channel FAILS(Rx)\n", __func__);
  499. dma_release_channel(priv->chan_tx);
  500. return;
  501. }
  502. /* Get Consistent memory for DMA */
  503. priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
  504. &priv->rx_buf_dma, GFP_KERNEL);
  505. priv->chan_rx = chan;
  506. }
  507. static void pch_dma_rx_complete(void *arg)
  508. {
  509. struct eg20t_port *priv = arg;
  510. struct uart_port *port = &priv->port;
  511. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  512. int count;
  513. if (!tty) {
  514. pr_debug("%s:tty is busy now", __func__);
  515. return;
  516. }
  517. dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
  518. count = dma_push_rx(priv, priv->trigger_level);
  519. if (count)
  520. tty_flip_buffer_push(tty);
  521. tty_kref_put(tty);
  522. async_tx_ack(priv->desc_rx);
  523. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
  524. }
  525. static void pch_dma_tx_complete(void *arg)
  526. {
  527. struct eg20t_port *priv = arg;
  528. struct uart_port *port = &priv->port;
  529. struct circ_buf *xmit = &port->state->xmit;
  530. struct scatterlist *sg = priv->sg_tx_p;
  531. int i;
  532. for (i = 0; i < priv->nent; i++, sg++) {
  533. xmit->tail += sg_dma_len(sg);
  534. port->icount.tx += sg_dma_len(sg);
  535. }
  536. xmit->tail &= UART_XMIT_SIZE - 1;
  537. async_tx_ack(priv->desc_tx);
  538. dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE);
  539. priv->tx_dma_use = 0;
  540. priv->nent = 0;
  541. kfree(priv->sg_tx_p);
  542. if (uart_circ_chars_pending(xmit))
  543. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
  544. }
  545. static int pop_tx(struct eg20t_port *priv, unsigned char *buf, int size)
  546. {
  547. int count = 0;
  548. struct uart_port *port = &priv->port;
  549. struct circ_buf *xmit = &port->state->xmit;
  550. if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
  551. goto pop_tx_end;
  552. do {
  553. int cnt_to_end =
  554. CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  555. int sz = min(size - count, cnt_to_end);
  556. memcpy(&buf[count], &xmit->buf[xmit->tail], sz);
  557. xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
  558. count += sz;
  559. } while (!uart_circ_empty(xmit) && count < size);
  560. pop_tx_end:
  561. pr_debug("%d characters. Remained %d characters. (%lu)\n",
  562. count, size - count, jiffies);
  563. return count;
  564. }
  565. static int handle_rx_to(struct eg20t_port *priv)
  566. {
  567. struct pch_uart_buffer *buf;
  568. int rx_size;
  569. int ret;
  570. if (!priv->start_rx) {
  571. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
  572. return 0;
  573. }
  574. buf = &priv->rxbuf;
  575. do {
  576. rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
  577. ret = push_rx(priv, buf->buf, rx_size);
  578. if (ret)
  579. return 0;
  580. } while (rx_size == buf->size);
  581. return PCH_UART_HANDLED_RX_INT;
  582. }
  583. static int handle_rx(struct eg20t_port *priv)
  584. {
  585. return handle_rx_to(priv);
  586. }
  587. static int dma_handle_rx(struct eg20t_port *priv)
  588. {
  589. struct uart_port *port = &priv->port;
  590. struct dma_async_tx_descriptor *desc;
  591. struct scatterlist *sg;
  592. priv = container_of(port, struct eg20t_port, port);
  593. sg = &priv->sg_rx;
  594. sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
  595. sg_dma_len(sg) = priv->trigger_level;
  596. sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
  597. sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
  598. ~PAGE_MASK);
  599. sg_dma_address(sg) = priv->rx_buf_dma;
  600. desc = priv->chan_rx->device->device_prep_slave_sg(priv->chan_rx,
  601. sg, 1, DMA_FROM_DEVICE,
  602. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  603. if (!desc)
  604. return 0;
  605. priv->desc_rx = desc;
  606. desc->callback = pch_dma_rx_complete;
  607. desc->callback_param = priv;
  608. desc->tx_submit(desc);
  609. dma_async_issue_pending(priv->chan_rx);
  610. return PCH_UART_HANDLED_RX_INT;
  611. }
  612. static unsigned int handle_tx(struct eg20t_port *priv)
  613. {
  614. struct uart_port *port = &priv->port;
  615. struct circ_buf *xmit = &port->state->xmit;
  616. int ret;
  617. int fifo_size;
  618. int tx_size;
  619. int size;
  620. int tx_empty;
  621. if (!priv->start_tx) {
  622. pr_info("%s:Tx isn't started. (%lu)\n", __func__, jiffies);
  623. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  624. priv->tx_empty = 1;
  625. return 0;
  626. }
  627. fifo_size = max(priv->fifo_size, 1);
  628. tx_empty = 1;
  629. if (pop_tx_x(priv, xmit->buf)) {
  630. pch_uart_hal_write(priv, xmit->buf, 1);
  631. port->icount.tx++;
  632. tx_empty = 0;
  633. fifo_size--;
  634. }
  635. size = min(xmit->head - xmit->tail, fifo_size);
  636. if (size < 0)
  637. size = fifo_size;
  638. tx_size = pop_tx(priv, xmit->buf, size);
  639. if (tx_size > 0) {
  640. ret = pch_uart_hal_write(priv, xmit->buf, tx_size);
  641. port->icount.tx += ret;
  642. tx_empty = 0;
  643. }
  644. priv->tx_empty = tx_empty;
  645. if (tx_empty) {
  646. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  647. uart_write_wakeup(port);
  648. }
  649. return PCH_UART_HANDLED_TX_INT;
  650. }
  651. static unsigned int dma_handle_tx(struct eg20t_port *priv)
  652. {
  653. struct uart_port *port = &priv->port;
  654. struct circ_buf *xmit = &port->state->xmit;
  655. struct scatterlist *sg;
  656. int nent;
  657. int fifo_size;
  658. int tx_empty;
  659. struct dma_async_tx_descriptor *desc;
  660. int num;
  661. int i;
  662. int bytes;
  663. int size;
  664. int rem;
  665. if (!priv->start_tx) {
  666. pr_info("%s:Tx isn't started. (%lu)\n", __func__, jiffies);
  667. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  668. priv->tx_empty = 1;
  669. return 0;
  670. }
  671. fifo_size = max(priv->fifo_size, 1);
  672. tx_empty = 1;
  673. if (pop_tx_x(priv, xmit->buf)) {
  674. pch_uart_hal_write(priv, xmit->buf, 1);
  675. port->icount.tx++;
  676. tx_empty = 0;
  677. fifo_size--;
  678. }
  679. bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
  680. UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
  681. xmit->tail, UART_XMIT_SIZE));
  682. if (!bytes) {
  683. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  684. uart_write_wakeup(port);
  685. return 0;
  686. }
  687. if (bytes > fifo_size) {
  688. num = bytes / fifo_size + 1;
  689. size = fifo_size;
  690. rem = bytes % fifo_size;
  691. } else {
  692. num = 1;
  693. size = bytes;
  694. rem = bytes;
  695. }
  696. priv->tx_dma_use = 1;
  697. priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
  698. sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
  699. sg = priv->sg_tx_p;
  700. for (i = 0; i < num; i++, sg++) {
  701. if (i == (num - 1))
  702. sg_set_page(sg, virt_to_page(xmit->buf),
  703. rem, fifo_size * i);
  704. else
  705. sg_set_page(sg, virt_to_page(xmit->buf),
  706. size, fifo_size * i);
  707. }
  708. sg = priv->sg_tx_p;
  709. nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
  710. if (!nent) {
  711. pr_err("%s:dma_map_sg Failed\n", __func__);
  712. return 0;
  713. }
  714. priv->nent = nent;
  715. for (i = 0; i < nent; i++, sg++) {
  716. sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
  717. fifo_size * i;
  718. sg_dma_address(sg) = (sg_dma_address(sg) &
  719. ~(UART_XMIT_SIZE - 1)) + sg->offset;
  720. if (i == (nent - 1))
  721. sg_dma_len(sg) = rem;
  722. else
  723. sg_dma_len(sg) = size;
  724. }
  725. desc = priv->chan_tx->device->device_prep_slave_sg(priv->chan_tx,
  726. priv->sg_tx_p, nent, DMA_TO_DEVICE,
  727. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  728. if (!desc) {
  729. pr_err("%s:device_prep_slave_sg Failed\n", __func__);
  730. return 0;
  731. }
  732. dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
  733. priv->desc_tx = desc;
  734. desc->callback = pch_dma_tx_complete;
  735. desc->callback_param = priv;
  736. desc->tx_submit(desc);
  737. dma_async_issue_pending(priv->chan_tx);
  738. return PCH_UART_HANDLED_TX_INT;
  739. }
  740. static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
  741. {
  742. u8 fcr = ioread8(priv->membase + UART_FCR);
  743. /* Reset FIFO */
  744. fcr |= UART_FCR_CLEAR_RCVR;
  745. iowrite8(fcr, priv->membase + UART_FCR);
  746. if (lsr & PCH_UART_LSR_ERR)
  747. dev_err(&priv->pdev->dev, "Error data in FIFO\n");
  748. if (lsr & UART_LSR_FE)
  749. dev_err(&priv->pdev->dev, "Framing Error\n");
  750. if (lsr & UART_LSR_PE)
  751. dev_err(&priv->pdev->dev, "Parity Error\n");
  752. if (lsr & UART_LSR_OE)
  753. dev_err(&priv->pdev->dev, "Overrun Error\n");
  754. }
  755. static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
  756. {
  757. struct eg20t_port *priv = dev_id;
  758. unsigned int handled;
  759. u8 lsr;
  760. int ret = 0;
  761. unsigned int iid;
  762. unsigned long flags;
  763. spin_lock_irqsave(&priv->port.lock, flags);
  764. handled = 0;
  765. while ((iid = pch_uart_hal_get_iid(priv)) > 1) {
  766. switch (iid) {
  767. case PCH_UART_IID_RLS: /* Receiver Line Status */
  768. lsr = pch_uart_hal_get_line_status(priv);
  769. if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
  770. UART_LSR_PE | UART_LSR_OE)) {
  771. pch_uart_err_ir(priv, lsr);
  772. ret = PCH_UART_HANDLED_RX_ERR_INT;
  773. }
  774. break;
  775. case PCH_UART_IID_RDR: /* Received Data Ready */
  776. if (priv->use_dma) {
  777. pch_uart_hal_disable_interrupt(priv,
  778. PCH_UART_HAL_RX_INT);
  779. ret = dma_handle_rx(priv);
  780. if (!ret)
  781. pch_uart_hal_enable_interrupt(priv,
  782. PCH_UART_HAL_RX_INT);
  783. } else {
  784. ret = handle_rx(priv);
  785. }
  786. break;
  787. case PCH_UART_IID_RDR_TO: /* Received Data Ready
  788. (FIFO Timeout) */
  789. ret = handle_rx_to(priv);
  790. break;
  791. case PCH_UART_IID_THRE: /* Transmitter Holding Register
  792. Empty */
  793. if (priv->use_dma)
  794. ret = dma_handle_tx(priv);
  795. else
  796. ret = handle_tx(priv);
  797. break;
  798. case PCH_UART_IID_MS: /* Modem Status */
  799. ret = PCH_UART_HANDLED_MS_INT;
  800. break;
  801. default: /* Never junp to this label */
  802. pr_err("%s:iid=%d (%lu)\n", __func__, iid, jiffies);
  803. ret = -1;
  804. break;
  805. }
  806. handled |= (unsigned int)ret;
  807. }
  808. if (handled == 0 && iid <= 1) {
  809. if (priv->int_dis_flag)
  810. priv->int_dis_flag = 0;
  811. }
  812. spin_unlock_irqrestore(&priv->port.lock, flags);
  813. return IRQ_RETVAL(handled);
  814. }
  815. /* This function tests whether the transmitter fifo and shifter for the port
  816. described by 'port' is empty. */
  817. static unsigned int pch_uart_tx_empty(struct uart_port *port)
  818. {
  819. struct eg20t_port *priv;
  820. int ret;
  821. priv = container_of(port, struct eg20t_port, port);
  822. if (priv->tx_empty)
  823. ret = TIOCSER_TEMT;
  824. else
  825. ret = 0;
  826. return ret;
  827. }
  828. /* Returns the current state of modem control inputs. */
  829. static unsigned int pch_uart_get_mctrl(struct uart_port *port)
  830. {
  831. struct eg20t_port *priv;
  832. u8 modem;
  833. unsigned int ret = 0;
  834. priv = container_of(port, struct eg20t_port, port);
  835. modem = pch_uart_hal_get_modem(priv);
  836. if (modem & UART_MSR_DCD)
  837. ret |= TIOCM_CAR;
  838. if (modem & UART_MSR_RI)
  839. ret |= TIOCM_RNG;
  840. if (modem & UART_MSR_DSR)
  841. ret |= TIOCM_DSR;
  842. if (modem & UART_MSR_CTS)
  843. ret |= TIOCM_CTS;
  844. return ret;
  845. }
  846. static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  847. {
  848. u32 mcr = 0;
  849. unsigned int dat;
  850. struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
  851. if (mctrl & TIOCM_DTR)
  852. mcr |= UART_MCR_DTR;
  853. if (mctrl & TIOCM_RTS)
  854. mcr |= UART_MCR_RTS;
  855. if (mctrl & TIOCM_LOOP)
  856. mcr |= UART_MCR_LOOP;
  857. if (mctrl) {
  858. dat = pch_uart_get_mctrl(port);
  859. dat |= mcr;
  860. iowrite8(dat, priv->membase + UART_MCR);
  861. }
  862. }
  863. static void pch_uart_stop_tx(struct uart_port *port)
  864. {
  865. struct eg20t_port *priv;
  866. priv = container_of(port, struct eg20t_port, port);
  867. priv->start_tx = 0;
  868. priv->tx_dma_use = 0;
  869. }
  870. static void pch_uart_start_tx(struct uart_port *port)
  871. {
  872. struct eg20t_port *priv;
  873. priv = container_of(port, struct eg20t_port, port);
  874. if (priv->use_dma)
  875. if (priv->tx_dma_use)
  876. return;
  877. priv->start_tx = 1;
  878. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
  879. }
  880. static void pch_uart_stop_rx(struct uart_port *port)
  881. {
  882. struct eg20t_port *priv;
  883. priv = container_of(port, struct eg20t_port, port);
  884. priv->start_rx = 0;
  885. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
  886. priv->int_dis_flag = 1;
  887. }
  888. /* Enable the modem status interrupts. */
  889. static void pch_uart_enable_ms(struct uart_port *port)
  890. {
  891. struct eg20t_port *priv;
  892. priv = container_of(port, struct eg20t_port, port);
  893. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
  894. }
  895. /* Control the transmission of a break signal. */
  896. static void pch_uart_break_ctl(struct uart_port *port, int ctl)
  897. {
  898. struct eg20t_port *priv;
  899. unsigned long flags;
  900. priv = container_of(port, struct eg20t_port, port);
  901. spin_lock_irqsave(&port->lock, flags);
  902. pch_uart_hal_set_break(priv, ctl);
  903. spin_unlock_irqrestore(&port->lock, flags);
  904. }
  905. /* Grab any interrupt resources and initialise any low level driver state. */
  906. static int pch_uart_startup(struct uart_port *port)
  907. {
  908. struct eg20t_port *priv;
  909. int ret;
  910. int fifo_size;
  911. int trigger_level;
  912. priv = container_of(port, struct eg20t_port, port);
  913. priv->tx_empty = 1;
  914. port->uartclk = priv->base_baud;
  915. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
  916. ret = pch_uart_hal_set_line(priv, default_baud,
  917. PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
  918. PCH_UART_HAL_STB1);
  919. if (ret)
  920. return ret;
  921. switch (priv->fifo_size) {
  922. case 256:
  923. fifo_size = PCH_UART_HAL_FIFO256;
  924. break;
  925. case 64:
  926. fifo_size = PCH_UART_HAL_FIFO64;
  927. break;
  928. case 16:
  929. fifo_size = PCH_UART_HAL_FIFO16;
  930. case 1:
  931. default:
  932. fifo_size = PCH_UART_HAL_FIFO_DIS;
  933. break;
  934. }
  935. switch (priv->trigger) {
  936. case PCH_UART_HAL_TRIGGER1:
  937. trigger_level = 1;
  938. break;
  939. case PCH_UART_HAL_TRIGGER_L:
  940. trigger_level = priv->fifo_size / 4;
  941. break;
  942. case PCH_UART_HAL_TRIGGER_M:
  943. trigger_level = priv->fifo_size / 2;
  944. break;
  945. case PCH_UART_HAL_TRIGGER_H:
  946. default:
  947. trigger_level = priv->fifo_size - (priv->fifo_size / 8);
  948. break;
  949. }
  950. priv->trigger_level = trigger_level;
  951. ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
  952. fifo_size, priv->trigger);
  953. if (ret < 0)
  954. return ret;
  955. ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
  956. KBUILD_MODNAME, priv);
  957. if (ret < 0)
  958. return ret;
  959. if (priv->use_dma)
  960. pch_request_dma(port);
  961. priv->start_rx = 1;
  962. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
  963. uart_update_timeout(port, CS8, default_baud);
  964. return 0;
  965. }
  966. static void pch_uart_shutdown(struct uart_port *port)
  967. {
  968. struct eg20t_port *priv;
  969. int ret;
  970. priv = container_of(port, struct eg20t_port, port);
  971. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
  972. pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
  973. ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
  974. PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
  975. if (ret)
  976. pr_err("pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
  977. if (priv->use_dma_flag)
  978. pch_free_dma(port);
  979. free_irq(priv->port.irq, priv);
  980. }
  981. /* Change the port parameters, including word length, parity, stop
  982. *bits. Update read_status_mask and ignore_status_mask to indicate
  983. *the types of events we are interested in receiving. */
  984. static void pch_uart_set_termios(struct uart_port *port,
  985. struct ktermios *termios, struct ktermios *old)
  986. {
  987. int baud;
  988. int rtn;
  989. unsigned int parity, bits, stb;
  990. struct eg20t_port *priv;
  991. unsigned long flags;
  992. priv = container_of(port, struct eg20t_port, port);
  993. switch (termios->c_cflag & CSIZE) {
  994. case CS5:
  995. bits = PCH_UART_HAL_5BIT;
  996. break;
  997. case CS6:
  998. bits = PCH_UART_HAL_6BIT;
  999. break;
  1000. case CS7:
  1001. bits = PCH_UART_HAL_7BIT;
  1002. break;
  1003. default: /* CS8 */
  1004. bits = PCH_UART_HAL_8BIT;
  1005. break;
  1006. }
  1007. if (termios->c_cflag & CSTOPB)
  1008. stb = PCH_UART_HAL_STB2;
  1009. else
  1010. stb = PCH_UART_HAL_STB1;
  1011. if (termios->c_cflag & PARENB) {
  1012. if (!(termios->c_cflag & PARODD))
  1013. parity = PCH_UART_HAL_PARITY_ODD;
  1014. else
  1015. parity = PCH_UART_HAL_PARITY_EVEN;
  1016. } else {
  1017. parity = PCH_UART_HAL_PARITY_NONE;
  1018. }
  1019. termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  1020. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
  1021. spin_lock_irqsave(&port->lock, flags);
  1022. uart_update_timeout(port, termios->c_cflag, baud);
  1023. rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
  1024. if (rtn)
  1025. goto out;
  1026. /* Don't rewrite B0 */
  1027. if (tty_termios_baud_rate(termios))
  1028. tty_termios_encode_baud_rate(termios, baud, baud);
  1029. out:
  1030. spin_unlock_irqrestore(&port->lock, flags);
  1031. }
  1032. static const char *pch_uart_type(struct uart_port *port)
  1033. {
  1034. return KBUILD_MODNAME;
  1035. }
  1036. static void pch_uart_release_port(struct uart_port *port)
  1037. {
  1038. struct eg20t_port *priv;
  1039. priv = container_of(port, struct eg20t_port, port);
  1040. pci_iounmap(priv->pdev, priv->membase);
  1041. pci_release_regions(priv->pdev);
  1042. }
  1043. static int pch_uart_request_port(struct uart_port *port)
  1044. {
  1045. struct eg20t_port *priv;
  1046. int ret;
  1047. void __iomem *membase;
  1048. priv = container_of(port, struct eg20t_port, port);
  1049. ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
  1050. if (ret < 0)
  1051. return -EBUSY;
  1052. membase = pci_iomap(priv->pdev, 1, 0);
  1053. if (!membase) {
  1054. pci_release_regions(priv->pdev);
  1055. return -EBUSY;
  1056. }
  1057. priv->membase = port->membase = membase;
  1058. return 0;
  1059. }
  1060. static void pch_uart_config_port(struct uart_port *port, int type)
  1061. {
  1062. struct eg20t_port *priv;
  1063. priv = container_of(port, struct eg20t_port, port);
  1064. if (type & UART_CONFIG_TYPE) {
  1065. port->type = priv->port_type;
  1066. pch_uart_request_port(port);
  1067. }
  1068. }
  1069. static int pch_uart_verify_port(struct uart_port *port,
  1070. struct serial_struct *serinfo)
  1071. {
  1072. struct eg20t_port *priv;
  1073. priv = container_of(port, struct eg20t_port, port);
  1074. if (serinfo->flags & UPF_LOW_LATENCY) {
  1075. pr_info("PCH UART : Use PIO Mode (without DMA)\n");
  1076. priv->use_dma = 0;
  1077. serinfo->flags &= ~UPF_LOW_LATENCY;
  1078. } else {
  1079. #ifndef CONFIG_PCH_DMA
  1080. pr_err("%s : PCH DMA is not Loaded.\n", __func__);
  1081. return -EOPNOTSUPP;
  1082. #endif
  1083. priv->use_dma = 1;
  1084. priv->use_dma_flag = 1;
  1085. pr_info("PCH UART : Use DMA Mode\n");
  1086. }
  1087. return 0;
  1088. }
  1089. static struct uart_ops pch_uart_ops = {
  1090. .tx_empty = pch_uart_tx_empty,
  1091. .set_mctrl = pch_uart_set_mctrl,
  1092. .get_mctrl = pch_uart_get_mctrl,
  1093. .stop_tx = pch_uart_stop_tx,
  1094. .start_tx = pch_uart_start_tx,
  1095. .stop_rx = pch_uart_stop_rx,
  1096. .enable_ms = pch_uart_enable_ms,
  1097. .break_ctl = pch_uart_break_ctl,
  1098. .startup = pch_uart_startup,
  1099. .shutdown = pch_uart_shutdown,
  1100. .set_termios = pch_uart_set_termios,
  1101. /* .pm = pch_uart_pm, Not supported yet */
  1102. /* .set_wake = pch_uart_set_wake, Not supported yet */
  1103. .type = pch_uart_type,
  1104. .release_port = pch_uart_release_port,
  1105. .request_port = pch_uart_request_port,
  1106. .config_port = pch_uart_config_port,
  1107. .verify_port = pch_uart_verify_port
  1108. };
  1109. static struct uart_driver pch_uart_driver = {
  1110. .owner = THIS_MODULE,
  1111. .driver_name = KBUILD_MODNAME,
  1112. .dev_name = PCH_UART_DRIVER_DEVICE,
  1113. .major = 0,
  1114. .minor = 0,
  1115. .nr = PCH_UART_NR,
  1116. };
  1117. static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
  1118. const struct pci_device_id *id)
  1119. {
  1120. struct eg20t_port *priv;
  1121. int ret;
  1122. unsigned int iobase;
  1123. unsigned int mapbase;
  1124. unsigned char *rxbuf;
  1125. int fifosize, base_baud;
  1126. static int num;
  1127. int port_type = id->driver_data;
  1128. priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
  1129. if (priv == NULL)
  1130. goto init_port_alloc_err;
  1131. rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
  1132. if (!rxbuf)
  1133. goto init_port_free_txbuf;
  1134. switch (port_type) {
  1135. case PORT_UNKNOWN:
  1136. fifosize = 256; /* EG20T/ML7213: UART0 */
  1137. base_baud = 1843200; /* 1.8432MHz */
  1138. break;
  1139. case PORT_8250:
  1140. fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
  1141. base_baud = 1843200; /* 1.8432MHz */
  1142. break;
  1143. default:
  1144. dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
  1145. goto init_port_hal_free;
  1146. }
  1147. iobase = pci_resource_start(pdev, 0);
  1148. mapbase = pci_resource_start(pdev, 1);
  1149. priv->mapbase = mapbase;
  1150. priv->iobase = iobase;
  1151. priv->pdev = pdev;
  1152. priv->tx_empty = 1;
  1153. priv->rxbuf.buf = rxbuf;
  1154. priv->rxbuf.size = PAGE_SIZE;
  1155. priv->fifo_size = fifosize;
  1156. priv->base_baud = base_baud;
  1157. priv->port_type = PORT_MAX_8250 + port_type + 1;
  1158. priv->port.dev = &pdev->dev;
  1159. priv->port.iobase = iobase;
  1160. priv->port.membase = NULL;
  1161. priv->port.mapbase = mapbase;
  1162. priv->port.irq = pdev->irq;
  1163. priv->port.iotype = UPIO_PORT;
  1164. priv->port.ops = &pch_uart_ops;
  1165. priv->port.flags = UPF_BOOT_AUTOCONF;
  1166. priv->port.fifosize = fifosize;
  1167. priv->port.line = num++;
  1168. priv->trigger = PCH_UART_HAL_TRIGGER_M;
  1169. pci_set_drvdata(pdev, priv);
  1170. pch_uart_hal_request(pdev, fifosize, base_baud);
  1171. ret = uart_add_one_port(&pch_uart_driver, &priv->port);
  1172. if (ret < 0)
  1173. goto init_port_hal_free;
  1174. return priv;
  1175. init_port_hal_free:
  1176. free_page((unsigned long)rxbuf);
  1177. init_port_free_txbuf:
  1178. kfree(priv);
  1179. init_port_alloc_err:
  1180. return NULL;
  1181. }
  1182. static void pch_uart_exit_port(struct eg20t_port *priv)
  1183. {
  1184. uart_remove_one_port(&pch_uart_driver, &priv->port);
  1185. pci_set_drvdata(priv->pdev, NULL);
  1186. free_page((unsigned long)priv->rxbuf.buf);
  1187. }
  1188. static void pch_uart_pci_remove(struct pci_dev *pdev)
  1189. {
  1190. struct eg20t_port *priv;
  1191. priv = (struct eg20t_port *)pci_get_drvdata(pdev);
  1192. pch_uart_exit_port(priv);
  1193. pci_disable_device(pdev);
  1194. kfree(priv);
  1195. return;
  1196. }
  1197. #ifdef CONFIG_PM
  1198. static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1199. {
  1200. struct eg20t_port *priv = pci_get_drvdata(pdev);
  1201. uart_suspend_port(&pch_uart_driver, &priv->port);
  1202. pci_save_state(pdev);
  1203. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1204. return 0;
  1205. }
  1206. static int pch_uart_pci_resume(struct pci_dev *pdev)
  1207. {
  1208. struct eg20t_port *priv = pci_get_drvdata(pdev);
  1209. int ret;
  1210. pci_set_power_state(pdev, PCI_D0);
  1211. pci_restore_state(pdev);
  1212. ret = pci_enable_device(pdev);
  1213. if (ret) {
  1214. dev_err(&pdev->dev,
  1215. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  1216. return ret;
  1217. }
  1218. uart_resume_port(&pch_uart_driver, &priv->port);
  1219. return 0;
  1220. }
  1221. #else
  1222. #define pch_uart_pci_suspend NULL
  1223. #define pch_uart_pci_resume NULL
  1224. #endif
  1225. static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
  1226. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
  1227. .driver_data = PCH_UART_8LINE},
  1228. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
  1229. .driver_data = PCH_UART_2LINE},
  1230. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
  1231. .driver_data = PCH_UART_2LINE},
  1232. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
  1233. .driver_data = PCH_UART_2LINE},
  1234. {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
  1235. .driver_data = PCH_UART_8LINE},
  1236. {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
  1237. .driver_data = PCH_UART_2LINE},
  1238. {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
  1239. .driver_data = PCH_UART_2LINE},
  1240. {0,},
  1241. };
  1242. static int __devinit pch_uart_pci_probe(struct pci_dev *pdev,
  1243. const struct pci_device_id *id)
  1244. {
  1245. int ret;
  1246. struct eg20t_port *priv;
  1247. ret = pci_enable_device(pdev);
  1248. if (ret < 0)
  1249. goto probe_error;
  1250. priv = pch_uart_init_port(pdev, id);
  1251. if (!priv) {
  1252. ret = -EBUSY;
  1253. goto probe_disable_device;
  1254. }
  1255. pci_set_drvdata(pdev, priv);
  1256. return ret;
  1257. probe_disable_device:
  1258. pci_disable_device(pdev);
  1259. probe_error:
  1260. return ret;
  1261. }
  1262. static struct pci_driver pch_uart_pci_driver = {
  1263. .name = "pch_uart",
  1264. .id_table = pch_uart_pci_id,
  1265. .probe = pch_uart_pci_probe,
  1266. .remove = __devexit_p(pch_uart_pci_remove),
  1267. .suspend = pch_uart_pci_suspend,
  1268. .resume = pch_uart_pci_resume,
  1269. };
  1270. static int __init pch_uart_module_init(void)
  1271. {
  1272. int ret;
  1273. /* register as UART driver */
  1274. ret = uart_register_driver(&pch_uart_driver);
  1275. if (ret < 0)
  1276. return ret;
  1277. /* register as PCI driver */
  1278. ret = pci_register_driver(&pch_uart_pci_driver);
  1279. if (ret < 0)
  1280. uart_unregister_driver(&pch_uart_driver);
  1281. return ret;
  1282. }
  1283. module_init(pch_uart_module_init);
  1284. static void __exit pch_uart_module_exit(void)
  1285. {
  1286. pci_unregister_driver(&pch_uart_pci_driver);
  1287. uart_unregister_driver(&pch_uart_driver);
  1288. }
  1289. module_exit(pch_uart_module_exit);
  1290. MODULE_LICENSE("GPL v2");
  1291. MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
  1292. module_param(default_baud, uint, S_IRUGO);