pxa25x.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa25x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA21x/25x/26x variants.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Since this file should be linked before any other machine specific file,
  15. * the __initcall() here will be executed first. This serves as default
  16. * initialization stuff for PXA machines which can be overridden later if
  17. * need be.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/suspend.h>
  24. #include <linux/sysdev.h>
  25. #include <mach/hardware.h>
  26. #include <mach/irqs.h>
  27. #include <mach/pxa-regs.h>
  28. #include <mach/pxa2xx-regs.h>
  29. #include <mach/mfp-pxa25x.h>
  30. #include <mach/reset.h>
  31. #include <mach/pm.h>
  32. #include <mach/dma.h>
  33. #include "generic.h"
  34. #include "devices.h"
  35. #include "clock.h"
  36. int cpu_is_pxa26x(void)
  37. {
  38. return cpu_is_pxa250() && ((BOOT_DEF & 0x8) == 0);
  39. }
  40. EXPORT_SYMBOL_GPL(cpu_is_pxa26x);
  41. /*
  42. * Various clock factors driven by the CCCR register.
  43. */
  44. /* Crystal Frequency to Memory Frequency Multiplier (L) */
  45. static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
  46. /* Memory Frequency to Run Mode Frequency Multiplier (M) */
  47. static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
  48. /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
  49. /* Note: we store the value N * 2 here. */
  50. static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
  51. /* Crystal clock */
  52. #define BASE_CLK 3686400
  53. /*
  54. * Get the clock frequency as reflected by CCCR and the turbo flag.
  55. * We assume these values have been applied via a fcs.
  56. * If info is not 0 we also display the current settings.
  57. */
  58. unsigned int pxa25x_get_clk_frequency_khz(int info)
  59. {
  60. unsigned long cccr, turbo;
  61. unsigned int l, L, m, M, n2, N;
  62. cccr = CCCR;
  63. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
  64. l = L_clk_mult[(cccr >> 0) & 0x1f];
  65. m = M_clk_mult[(cccr >> 5) & 0x03];
  66. n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  67. L = l * BASE_CLK;
  68. M = m * L;
  69. N = n2 * M / 2;
  70. if(info)
  71. {
  72. L += 5000;
  73. printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
  74. L / 1000000, (L % 1000000) / 10000, l );
  75. M += 5000;
  76. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  77. M / 1000000, (M % 1000000) / 10000, m );
  78. N += 5000;
  79. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  80. N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
  81. (turbo & 1) ? "" : "in" );
  82. }
  83. return (turbo & 1) ? (N/1000) : (M/1000);
  84. }
  85. /*
  86. * Return the current memory clock frequency in units of 10kHz
  87. */
  88. unsigned int pxa25x_get_memclk_frequency_10khz(void)
  89. {
  90. return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
  91. }
  92. static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
  93. {
  94. return pxa25x_get_memclk_frequency_10khz() * 10000;
  95. }
  96. static const struct clkops clk_pxa25x_lcd_ops = {
  97. .enable = clk_cken_enable,
  98. .disable = clk_cken_disable,
  99. .getrate = clk_pxa25x_lcd_getrate,
  100. };
  101. static unsigned long gpio12_config_32k[] = {
  102. GPIO12_32KHz,
  103. };
  104. static unsigned long gpio12_config_gpio[] = {
  105. GPIO12_GPIO,
  106. };
  107. static void clk_gpio12_enable(struct clk *clk)
  108. {
  109. pxa2xx_mfp_config(gpio12_config_32k, 1);
  110. }
  111. static void clk_gpio12_disable(struct clk *clk)
  112. {
  113. pxa2xx_mfp_config(gpio12_config_gpio, 1);
  114. }
  115. static const struct clkops clk_pxa25x_gpio12_ops = {
  116. .enable = clk_gpio12_enable,
  117. .disable = clk_gpio12_disable,
  118. };
  119. static unsigned long gpio11_config_3m6[] = {
  120. GPIO11_3_6MHz,
  121. };
  122. static unsigned long gpio11_config_gpio[] = {
  123. GPIO11_GPIO,
  124. };
  125. static void clk_gpio11_enable(struct clk *clk)
  126. {
  127. pxa2xx_mfp_config(gpio11_config_3m6, 1);
  128. }
  129. static void clk_gpio11_disable(struct clk *clk)
  130. {
  131. pxa2xx_mfp_config(gpio11_config_gpio, 1);
  132. }
  133. static const struct clkops clk_pxa25x_gpio11_ops = {
  134. .enable = clk_gpio11_enable,
  135. .disable = clk_gpio11_disable,
  136. };
  137. /*
  138. * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
  139. * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
  140. * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
  141. */
  142. static struct clk pxa25x_hwuart_clk =
  143. INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
  144. ;
  145. /*
  146. * PXA 2xx clock declarations.
  147. */
  148. static struct clk pxa25x_clks[] = {
  149. INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
  150. INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
  151. INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
  152. INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
  153. INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa25x_device_udc.dev),
  154. INIT_CLK("GPIO11_CLK", &clk_pxa25x_gpio11_ops, 3686400, 0, NULL),
  155. INIT_CLK("GPIO12_CLK", &clk_pxa25x_gpio12_ops, 32768, 0, NULL),
  156. INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
  157. INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
  158. INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
  159. INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
  160. INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
  161. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, &pxa25x_device_pwm0.dev),
  162. INIT_CKEN("PWMCLK", PWM1, 3686400, 0, &pxa25x_device_pwm1.dev),
  163. INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
  164. /*
  165. INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
  166. */
  167. INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
  168. };
  169. #ifdef CONFIG_PM
  170. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  171. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  172. /*
  173. * List of global PXA peripheral registers to preserve.
  174. * More ones like CP and general purpose register values are preserved
  175. * with the stack pointer in sleep.S.
  176. */
  177. enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
  178. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  179. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  180. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  181. SLEEP_SAVE_PSTR,
  182. SLEEP_SAVE_CKEN,
  183. SLEEP_SAVE_COUNT
  184. };
  185. static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
  186. {
  187. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
  188. SAVE(GAFR0_L); SAVE(GAFR0_U);
  189. SAVE(GAFR1_L); SAVE(GAFR1_U);
  190. SAVE(GAFR2_L); SAVE(GAFR2_U);
  191. SAVE(CKEN);
  192. SAVE(PSTR);
  193. /* Clear GPIO transition detect bits */
  194. GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
  195. }
  196. static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
  197. {
  198. /* restore registers */
  199. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  200. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  201. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  202. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
  203. PSSR = PSSR_RDH | PSSR_PH;
  204. RESTORE(CKEN);
  205. RESTORE(PSTR);
  206. }
  207. static void pxa25x_cpu_pm_enter(suspend_state_t state)
  208. {
  209. /* Clear reset status */
  210. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  211. switch (state) {
  212. case PM_SUSPEND_MEM:
  213. pxa25x_cpu_suspend(PWRMODE_SLEEP);
  214. break;
  215. }
  216. }
  217. static int pxa25x_cpu_pm_prepare(void)
  218. {
  219. /* set resume return address */
  220. PSPR = virt_to_phys(pxa_cpu_resume);
  221. return 0;
  222. }
  223. static void pxa25x_cpu_pm_finish(void)
  224. {
  225. /* ensure not to come back here if it wasn't intended */
  226. PSPR = 0;
  227. }
  228. static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
  229. .save_count = SLEEP_SAVE_COUNT,
  230. .valid = suspend_valid_only_mem,
  231. .save = pxa25x_cpu_pm_save,
  232. .restore = pxa25x_cpu_pm_restore,
  233. .enter = pxa25x_cpu_pm_enter,
  234. .prepare = pxa25x_cpu_pm_prepare,
  235. .finish = pxa25x_cpu_pm_finish,
  236. };
  237. static void __init pxa25x_init_pm(void)
  238. {
  239. pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
  240. }
  241. #else
  242. static inline void pxa25x_init_pm(void) {}
  243. #endif
  244. /* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
  245. */
  246. static int pxa25x_set_wake(unsigned int irq, unsigned int on)
  247. {
  248. int gpio = IRQ_TO_GPIO(irq);
  249. uint32_t mask = 0;
  250. if (gpio >= 0 && gpio < 85)
  251. return gpio_set_wake(gpio, on);
  252. if (irq == IRQ_RTCAlrm) {
  253. mask = PWER_RTC;
  254. goto set_pwer;
  255. }
  256. return -EINVAL;
  257. set_pwer:
  258. if (on)
  259. PWER |= mask;
  260. else
  261. PWER &=~mask;
  262. return 0;
  263. }
  264. void __init pxa25x_init_irq(void)
  265. {
  266. pxa_init_irq(32, pxa25x_set_wake);
  267. pxa_init_gpio(85, pxa25x_set_wake);
  268. }
  269. static struct platform_device *pxa25x_devices[] __initdata = {
  270. &pxa25x_device_udc,
  271. &pxa_device_ffuart,
  272. &pxa_device_btuart,
  273. &pxa_device_stuart,
  274. &pxa_device_i2s,
  275. &pxa_device_rtc,
  276. &pxa25x_device_ssp,
  277. &pxa25x_device_nssp,
  278. &pxa25x_device_assp,
  279. &pxa25x_device_pwm0,
  280. &pxa25x_device_pwm1,
  281. };
  282. static struct sys_device pxa25x_sysdev[] = {
  283. {
  284. .cls = &pxa_irq_sysclass,
  285. }, {
  286. .cls = &pxa_gpio_sysclass,
  287. },
  288. };
  289. static int __init pxa25x_init(void)
  290. {
  291. int i, ret = 0;
  292. if (cpu_is_pxa25x()) {
  293. reset_status = RCSR;
  294. clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
  295. if ((ret = pxa_init_dma(16)))
  296. return ret;
  297. pxa25x_init_pm();
  298. for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
  299. ret = sysdev_register(&pxa25x_sysdev[i]);
  300. if (ret)
  301. pr_err("failed to register sysdev[%d]\n", i);
  302. }
  303. ret = platform_add_devices(pxa25x_devices,
  304. ARRAY_SIZE(pxa25x_devices));
  305. if (ret)
  306. return ret;
  307. }
  308. /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
  309. if (cpu_is_pxa255() || cpu_is_pxa26x()) {
  310. clks_register(&pxa25x_hwuart_clk, 1);
  311. ret = platform_device_register(&pxa_device_hwuart);
  312. }
  313. return ret;
  314. }
  315. postcore_initcall(pxa25x_init);