iwl-5000.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007-2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  23. *
  24. *****************************************************************************/
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/version.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <net/mac80211.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include "iwl-eeprom.h"
  39. #include "iwl-dev.h"
  40. #include "iwl-core.h"
  41. #include "iwl-io.h"
  42. #include "iwl-sta.h"
  43. #include "iwl-helpers.h"
  44. #include "iwl-5000-hw.h"
  45. #define IWL5000_UCODE_API "-1"
  46. static const u16 iwl5000_default_queue_to_tx_fifo[] = {
  47. IWL_TX_FIFO_AC3,
  48. IWL_TX_FIFO_AC2,
  49. IWL_TX_FIFO_AC1,
  50. IWL_TX_FIFO_AC0,
  51. IWL50_CMD_FIFO_NUM,
  52. IWL_TX_FIFO_HCCA_1,
  53. IWL_TX_FIFO_HCCA_2
  54. };
  55. /* FIXME: same implementation as 4965 */
  56. static int iwl5000_apm_stop_master(struct iwl_priv *priv)
  57. {
  58. int ret = 0;
  59. unsigned long flags;
  60. spin_lock_irqsave(&priv->lock, flags);
  61. /* set stop master bit */
  62. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  63. ret = iwl_poll_bit(priv, CSR_RESET,
  64. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  65. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  66. if (ret < 0)
  67. goto out;
  68. out:
  69. spin_unlock_irqrestore(&priv->lock, flags);
  70. IWL_DEBUG_INFO("stop master\n");
  71. return ret;
  72. }
  73. static int iwl5000_apm_init(struct iwl_priv *priv)
  74. {
  75. int ret = 0;
  76. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  77. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  78. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  79. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  80. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  81. iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
  82. /* set "initialization complete" bit to move adapter
  83. * D0U* --> D0A* state */
  84. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  85. /* wait for clock stabilization */
  86. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  87. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  88. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  89. if (ret < 0) {
  90. IWL_DEBUG_INFO("Failed to init the card\n");
  91. return ret;
  92. }
  93. ret = iwl_grab_nic_access(priv);
  94. if (ret)
  95. return ret;
  96. /* enable DMA */
  97. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  98. udelay(20);
  99. /* disable L1-Active */
  100. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  101. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  102. iwl_release_nic_access(priv);
  103. return ret;
  104. }
  105. /* FIXME: this is indentical to 4965 */
  106. static void iwl5000_apm_stop(struct iwl_priv *priv)
  107. {
  108. unsigned long flags;
  109. iwl5000_apm_stop_master(priv);
  110. spin_lock_irqsave(&priv->lock, flags);
  111. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  112. udelay(10);
  113. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  114. spin_unlock_irqrestore(&priv->lock, flags);
  115. }
  116. static int iwl5000_apm_reset(struct iwl_priv *priv)
  117. {
  118. int ret = 0;
  119. unsigned long flags;
  120. iwl5000_apm_stop_master(priv);
  121. spin_lock_irqsave(&priv->lock, flags);
  122. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  123. udelay(10);
  124. /* FIXME: put here L1A -L0S w/a */
  125. iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
  126. /* set "initialization complete" bit to move adapter
  127. * D0U* --> D0A* state */
  128. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  129. /* wait for clock stabilization */
  130. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  131. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  132. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  133. if (ret < 0) {
  134. IWL_DEBUG_INFO("Failed to init the card\n");
  135. goto out;
  136. }
  137. ret = iwl_grab_nic_access(priv);
  138. if (ret)
  139. goto out;
  140. /* enable DMA */
  141. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  142. udelay(20);
  143. /* disable L1-Active */
  144. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  145. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  146. iwl_release_nic_access(priv);
  147. out:
  148. spin_unlock_irqrestore(&priv->lock, flags);
  149. return ret;
  150. }
  151. static void iwl5000_nic_config(struct iwl_priv *priv)
  152. {
  153. unsigned long flags;
  154. u16 radio_cfg;
  155. u8 val_link;
  156. spin_lock_irqsave(&priv->lock, flags);
  157. pci_read_config_byte(priv->pci_dev, PCI_LINK_CTRL, &val_link);
  158. /* L1 is enabled by BIOS */
  159. if ((val_link & PCI_LINK_VAL_L1_EN) == PCI_LINK_VAL_L1_EN)
  160. /* diable L0S disabled L1A enabled */
  161. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  162. else
  163. /* L0S enabled L1A disabled */
  164. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  165. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  166. /* write radio config values to register */
  167. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_5000_RF_CFG_TYPE_MAX)
  168. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  169. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  170. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  171. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  172. /* set CSR_HW_CONFIG_REG for uCode use */
  173. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  174. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  175. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  176. spin_unlock_irqrestore(&priv->lock, flags);
  177. }
  178. /*
  179. * EEPROM
  180. */
  181. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  182. {
  183. u16 offset = 0;
  184. if ((address & INDIRECT_ADDRESS) == 0)
  185. return address;
  186. switch (address & INDIRECT_TYPE_MSK) {
  187. case INDIRECT_HOST:
  188. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
  189. break;
  190. case INDIRECT_GENERAL:
  191. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
  192. break;
  193. case INDIRECT_REGULATORY:
  194. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
  195. break;
  196. case INDIRECT_CALIBRATION:
  197. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
  198. break;
  199. case INDIRECT_PROCESS_ADJST:
  200. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
  201. break;
  202. case INDIRECT_OTHERS:
  203. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
  204. break;
  205. default:
  206. IWL_ERROR("illegal indirect type: 0x%X\n",
  207. address & INDIRECT_TYPE_MSK);
  208. break;
  209. }
  210. /* translate the offset from words to byte */
  211. return (address & ADDRESS_MSK) + (offset << 1);
  212. }
  213. static int iwl5000_eeprom_check_version(struct iwl_priv *priv)
  214. {
  215. u16 eeprom_ver;
  216. struct iwl_eeprom_calib_hdr {
  217. u8 version;
  218. u8 pa_type;
  219. u16 voltage;
  220. } *hdr;
  221. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  222. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  223. EEPROM_5000_CALIB_ALL);
  224. if (eeprom_ver < EEPROM_5000_EEPROM_VERSION ||
  225. hdr->version < EEPROM_5000_TX_POWER_VERSION)
  226. goto err;
  227. return 0;
  228. err:
  229. IWL_ERROR("Unsuported EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
  230. eeprom_ver, EEPROM_5000_EEPROM_VERSION,
  231. hdr->version, EEPROM_5000_TX_POWER_VERSION);
  232. return -EINVAL;
  233. }
  234. static void iwl5000_gain_computation(struct iwl_priv *priv,
  235. u32 average_noise[NUM_RX_CHAINS],
  236. u16 min_average_noise_antenna_i,
  237. u32 min_average_noise)
  238. {
  239. int i;
  240. s32 delta_g;
  241. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  242. /* Find Gain Code for the antennas B and C */
  243. for (i = 1; i < NUM_RX_CHAINS; i++) {
  244. if ((data->disconn_array[i])) {
  245. data->delta_gain_code[i] = 0;
  246. continue;
  247. }
  248. delta_g = (1000 * ((s32)average_noise[0] -
  249. (s32)average_noise[i])) / 1500;
  250. /* bound gain by 2 bits value max, 3rd bit is sign */
  251. data->delta_gain_code[i] =
  252. min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  253. if (delta_g < 0)
  254. /* set negative sign */
  255. data->delta_gain_code[i] |= (1 << 2);
  256. }
  257. IWL_DEBUG_CALIB("Delta gains: ANT_B = %d ANT_C = %d\n",
  258. data->delta_gain_code[1], data->delta_gain_code[2]);
  259. if (!data->radio_write) {
  260. struct iwl5000_calibration_chain_noise_gain_cmd cmd;
  261. memset(&cmd, 0, sizeof(cmd));
  262. cmd.op_code = IWL5000_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
  263. cmd.delta_gain_1 = data->delta_gain_code[1];
  264. cmd.delta_gain_2 = data->delta_gain_code[2];
  265. iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
  266. sizeof(cmd), &cmd, NULL);
  267. data->radio_write = 1;
  268. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  269. }
  270. data->chain_noise_a = 0;
  271. data->chain_noise_b = 0;
  272. data->chain_noise_c = 0;
  273. data->chain_signal_a = 0;
  274. data->chain_signal_b = 0;
  275. data->chain_signal_c = 0;
  276. data->beacon_count = 0;
  277. }
  278. static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
  279. {
  280. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  281. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  282. struct iwl5000_calibration_chain_noise_reset_cmd cmd;
  283. memset(&cmd, 0, sizeof(cmd));
  284. cmd.op_code = IWL5000_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
  285. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  286. sizeof(cmd), &cmd))
  287. IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
  288. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  289. IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
  290. }
  291. }
  292. static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
  293. .min_nrg_cck = 95,
  294. .max_nrg_cck = 0,
  295. .auto_corr_min_ofdm = 90,
  296. .auto_corr_min_ofdm_mrc = 170,
  297. .auto_corr_min_ofdm_x1 = 120,
  298. .auto_corr_min_ofdm_mrc_x1 = 240,
  299. .auto_corr_max_ofdm = 120,
  300. .auto_corr_max_ofdm_mrc = 210,
  301. .auto_corr_max_ofdm_x1 = 155,
  302. .auto_corr_max_ofdm_mrc_x1 = 290,
  303. .auto_corr_min_cck = 125,
  304. .auto_corr_max_cck = 200,
  305. .auto_corr_min_cck_mrc = 170,
  306. .auto_corr_max_cck_mrc = 400,
  307. .nrg_th_cck = 95,
  308. .nrg_th_ofdm = 95,
  309. };
  310. static const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
  311. size_t offset)
  312. {
  313. u32 address = eeprom_indirect_address(priv, offset);
  314. BUG_ON(address >= priv->cfg->eeprom_size);
  315. return &priv->eeprom[address];
  316. }
  317. /*
  318. * Calibration
  319. */
  320. static int iwl5000_send_Xtal_calib(struct iwl_priv *priv)
  321. {
  322. u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
  323. struct iwl5000_calibration cal_cmd = {
  324. .op_code = IWL5000_PHY_CALIBRATE_CRYSTAL_FRQ_CMD,
  325. .data = {
  326. (u8)xtal_calib[0],
  327. (u8)xtal_calib[1],
  328. }
  329. };
  330. return iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  331. sizeof(cal_cmd), &cal_cmd);
  332. }
  333. static int iwl5000_send_calib_results(struct iwl_priv *priv)
  334. {
  335. int ret = 0;
  336. struct iwl_host_cmd hcmd = {
  337. .id = REPLY_PHY_CALIBRATION_CMD,
  338. .meta.flags = CMD_SIZE_HUGE,
  339. };
  340. if (priv->calib_results.lo_res) {
  341. hcmd.len = priv->calib_results.lo_res_len;
  342. hcmd.data = priv->calib_results.lo_res;
  343. ret = iwl_send_cmd_sync(priv, &hcmd);
  344. if (ret)
  345. goto err;
  346. }
  347. if (priv->calib_results.tx_iq_res) {
  348. hcmd.len = priv->calib_results.tx_iq_res_len;
  349. hcmd.data = priv->calib_results.tx_iq_res;
  350. ret = iwl_send_cmd_sync(priv, &hcmd);
  351. if (ret)
  352. goto err;
  353. }
  354. if (priv->calib_results.tx_iq_perd_res) {
  355. hcmd.len = priv->calib_results.tx_iq_perd_res_len;
  356. hcmd.data = priv->calib_results.tx_iq_perd_res;
  357. ret = iwl_send_cmd_sync(priv, &hcmd);
  358. if (ret)
  359. goto err;
  360. }
  361. return 0;
  362. err:
  363. IWL_ERROR("Error %d\n", ret);
  364. return ret;
  365. }
  366. static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
  367. {
  368. struct iwl5000_calib_cfg_cmd calib_cfg_cmd;
  369. struct iwl_host_cmd cmd = {
  370. .id = CALIBRATION_CFG_CMD,
  371. .len = sizeof(struct iwl5000_calib_cfg_cmd),
  372. .data = &calib_cfg_cmd,
  373. };
  374. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  375. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  376. calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
  377. calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
  378. calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
  379. return iwl_send_cmd(priv, &cmd);
  380. }
  381. static void iwl5000_rx_calib_result(struct iwl_priv *priv,
  382. struct iwl_rx_mem_buffer *rxb)
  383. {
  384. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  385. struct iwl5000_calib_hdr *hdr = (struct iwl5000_calib_hdr *)pkt->u.raw;
  386. int len = le32_to_cpu(pkt->len) & FH_RSCSR_FRAME_SIZE_MSK;
  387. iwl_free_calib_results(priv);
  388. /* reduce the size of the length field itself */
  389. len -= 4;
  390. switch (hdr->op_code) {
  391. case IWL5000_PHY_CALIBRATE_LO_CMD:
  392. priv->calib_results.lo_res = kzalloc(len, GFP_ATOMIC);
  393. priv->calib_results.lo_res_len = len;
  394. memcpy(priv->calib_results.lo_res, pkt->u.raw, len);
  395. break;
  396. case IWL5000_PHY_CALIBRATE_TX_IQ_CMD:
  397. priv->calib_results.tx_iq_res = kzalloc(len, GFP_ATOMIC);
  398. priv->calib_results.tx_iq_res_len = len;
  399. memcpy(priv->calib_results.tx_iq_res, pkt->u.raw, len);
  400. break;
  401. case IWL5000_PHY_CALIBRATE_TX_IQ_PERD_CMD:
  402. priv->calib_results.tx_iq_perd_res = kzalloc(len, GFP_ATOMIC);
  403. priv->calib_results.tx_iq_perd_res_len = len;
  404. memcpy(priv->calib_results.tx_iq_perd_res, pkt->u.raw, len);
  405. break;
  406. default:
  407. IWL_ERROR("Unknown calibration notification %d\n",
  408. hdr->op_code);
  409. return;
  410. }
  411. }
  412. static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
  413. struct iwl_rx_mem_buffer *rxb)
  414. {
  415. IWL_DEBUG_INFO("Init. calibration is completed, restarting fw.\n");
  416. queue_work(priv->workqueue, &priv->restart);
  417. }
  418. /*
  419. * ucode
  420. */
  421. static int iwl5000_load_section(struct iwl_priv *priv,
  422. struct fw_desc *image,
  423. u32 dst_addr)
  424. {
  425. int ret = 0;
  426. unsigned long flags;
  427. dma_addr_t phy_addr = image->p_addr;
  428. u32 byte_cnt = image->len;
  429. spin_lock_irqsave(&priv->lock, flags);
  430. ret = iwl_grab_nic_access(priv);
  431. if (ret) {
  432. spin_unlock_irqrestore(&priv->lock, flags);
  433. return ret;
  434. }
  435. iwl_write_direct32(priv,
  436. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  437. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  438. iwl_write_direct32(priv,
  439. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  440. iwl_write_direct32(priv,
  441. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  442. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  443. /* FIME: write the MSB of the phy_addr in CTRL1
  444. * iwl_write_direct32(priv,
  445. IWL_FH_TFDIB_CTRL1_REG(IWL_FH_SRVC_CHNL),
  446. ((phy_addr & MSB_MSK)
  447. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_count);
  448. */
  449. iwl_write_direct32(priv,
  450. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), byte_cnt);
  451. iwl_write_direct32(priv,
  452. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  453. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  454. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  455. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  456. iwl_write_direct32(priv,
  457. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  458. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  459. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL |
  460. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  461. iwl_release_nic_access(priv);
  462. spin_unlock_irqrestore(&priv->lock, flags);
  463. return 0;
  464. }
  465. static int iwl5000_load_given_ucode(struct iwl_priv *priv,
  466. struct fw_desc *inst_image,
  467. struct fw_desc *data_image)
  468. {
  469. int ret = 0;
  470. ret = iwl5000_load_section(
  471. priv, inst_image, RTC_INST_LOWER_BOUND);
  472. if (ret)
  473. return ret;
  474. IWL_DEBUG_INFO("INST uCode section being loaded...\n");
  475. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  476. priv->ucode_write_complete, 5 * HZ);
  477. if (ret == -ERESTARTSYS) {
  478. IWL_ERROR("Could not load the INST uCode section due "
  479. "to interrupt\n");
  480. return ret;
  481. }
  482. if (!ret) {
  483. IWL_ERROR("Could not load the INST uCode section\n");
  484. return -ETIMEDOUT;
  485. }
  486. priv->ucode_write_complete = 0;
  487. ret = iwl5000_load_section(
  488. priv, data_image, RTC_DATA_LOWER_BOUND);
  489. if (ret)
  490. return ret;
  491. IWL_DEBUG_INFO("DATA uCode section being loaded...\n");
  492. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  493. priv->ucode_write_complete, 5 * HZ);
  494. if (ret == -ERESTARTSYS) {
  495. IWL_ERROR("Could not load the INST uCode section due "
  496. "to interrupt\n");
  497. return ret;
  498. } else if (!ret) {
  499. IWL_ERROR("Could not load the DATA uCode section\n");
  500. return -ETIMEDOUT;
  501. } else
  502. ret = 0;
  503. priv->ucode_write_complete = 0;
  504. return ret;
  505. }
  506. static int iwl5000_load_ucode(struct iwl_priv *priv)
  507. {
  508. int ret = 0;
  509. /* check whether init ucode should be loaded, or rather runtime ucode */
  510. if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
  511. IWL_DEBUG_INFO("Init ucode found. Loading init ucode...\n");
  512. ret = iwl5000_load_given_ucode(priv,
  513. &priv->ucode_init, &priv->ucode_init_data);
  514. if (!ret) {
  515. IWL_DEBUG_INFO("Init ucode load complete.\n");
  516. priv->ucode_type = UCODE_INIT;
  517. }
  518. } else {
  519. IWL_DEBUG_INFO("Init ucode not found, or already loaded. "
  520. "Loading runtime ucode...\n");
  521. ret = iwl5000_load_given_ucode(priv,
  522. &priv->ucode_code, &priv->ucode_data);
  523. if (!ret) {
  524. IWL_DEBUG_INFO("Runtime ucode load complete.\n");
  525. priv->ucode_type = UCODE_RT;
  526. }
  527. }
  528. return ret;
  529. }
  530. static void iwl5000_init_alive_start(struct iwl_priv *priv)
  531. {
  532. int ret = 0;
  533. /* Check alive response for "valid" sign from uCode */
  534. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  535. /* We had an error bringing up the hardware, so take it
  536. * all the way back down so we can try again */
  537. IWL_DEBUG_INFO("Initialize Alive failed.\n");
  538. goto restart;
  539. }
  540. /* initialize uCode was loaded... verify inst image.
  541. * This is a paranoid check, because we would not have gotten the
  542. * "initialize" alive if code weren't properly loaded. */
  543. if (iwl_verify_ucode(priv)) {
  544. /* Runtime instruction load was bad;
  545. * take it all the way back down so we can try again */
  546. IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
  547. goto restart;
  548. }
  549. iwl_clear_stations_table(priv);
  550. ret = priv->cfg->ops->lib->alive_notify(priv);
  551. if (ret) {
  552. IWL_WARNING("Could not complete ALIVE transition: %d\n", ret);
  553. goto restart;
  554. }
  555. iwl5000_send_calib_cfg(priv);
  556. return;
  557. restart:
  558. /* real restart (first load init_ucode) */
  559. queue_work(priv->workqueue, &priv->restart);
  560. }
  561. static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
  562. int txq_id, u32 index)
  563. {
  564. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  565. (index & 0xff) | (txq_id << 8));
  566. iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
  567. }
  568. static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
  569. struct iwl_tx_queue *txq,
  570. int tx_fifo_id, int scd_retry)
  571. {
  572. int txq_id = txq->q.id;
  573. int active = test_bit(txq_id, &priv->txq_ctx_active_msk)?1:0;
  574. iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
  575. (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  576. (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
  577. (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
  578. IWL50_SCD_QUEUE_STTS_REG_MSK);
  579. txq->sched_retry = scd_retry;
  580. IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
  581. active ? "Activate" : "Deactivate",
  582. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  583. }
  584. static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
  585. {
  586. struct iwl_wimax_coex_cmd coex_cmd;
  587. memset(&coex_cmd, 0, sizeof(coex_cmd));
  588. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  589. sizeof(coex_cmd), &coex_cmd);
  590. }
  591. static int iwl5000_alive_notify(struct iwl_priv *priv)
  592. {
  593. u32 a;
  594. int i = 0;
  595. unsigned long flags;
  596. int ret;
  597. spin_lock_irqsave(&priv->lock, flags);
  598. ret = iwl_grab_nic_access(priv);
  599. if (ret) {
  600. spin_unlock_irqrestore(&priv->lock, flags);
  601. return ret;
  602. }
  603. priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
  604. a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
  605. for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
  606. a += 4)
  607. iwl_write_targ_mem(priv, a, 0);
  608. for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
  609. a += 4)
  610. iwl_write_targ_mem(priv, a, 0);
  611. for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
  612. iwl_write_targ_mem(priv, a, 0);
  613. iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
  614. (priv->shared_phys +
  615. offsetof(struct iwl5000_shared, queues_byte_cnt_tbls)) >> 10);
  616. iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
  617. IWL50_SCD_QUEUECHAIN_SEL_ALL(
  618. priv->hw_params.max_txq_num));
  619. iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
  620. /* initiate the queues */
  621. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  622. iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
  623. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  624. iwl_write_targ_mem(priv, priv->scd_base_addr +
  625. IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  626. iwl_write_targ_mem(priv, priv->scd_base_addr +
  627. IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
  628. sizeof(u32),
  629. ((SCD_WIN_SIZE <<
  630. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  631. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  632. ((SCD_FRAME_LIMIT <<
  633. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  634. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  635. }
  636. iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
  637. IWL_MASK(0, priv->hw_params.max_txq_num));
  638. /* Activate all Tx DMA/FIFO channels */
  639. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
  640. iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  641. /* map qos queues to fifos one-to-one */
  642. for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
  643. int ac = iwl5000_default_queue_to_tx_fifo[i];
  644. iwl_txq_ctx_activate(priv, i);
  645. iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  646. }
  647. /* TODO - need to initialize those FIFOs inside the loop above,
  648. * not only mark them as active */
  649. iwl_txq_ctx_activate(priv, 4);
  650. iwl_txq_ctx_activate(priv, 7);
  651. iwl_txq_ctx_activate(priv, 8);
  652. iwl_txq_ctx_activate(priv, 9);
  653. iwl_release_nic_access(priv);
  654. spin_unlock_irqrestore(&priv->lock, flags);
  655. iwl5000_send_wimax_coex(priv);
  656. iwl5000_send_Xtal_calib(priv);
  657. if (priv->ucode_type == UCODE_RT) {
  658. iwl5000_send_calib_results(priv);
  659. set_bit(STATUS_READY, &priv->status);
  660. priv->is_open = 1;
  661. }
  662. return 0;
  663. }
  664. static int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
  665. {
  666. if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
  667. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  668. IWL_ERROR("invalid queues_num, should be between %d and %d\n",
  669. IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
  670. return -EINVAL;
  671. }
  672. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  673. priv->hw_params.first_ampdu_q = IWL50_FIRST_AMPDU_QUEUE;
  674. priv->hw_params.max_stations = IWL5000_STATION_COUNT;
  675. priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
  676. priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
  677. priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
  678. priv->hw_params.max_bsm_size = 0;
  679. priv->hw_params.fat_channel = BIT(IEEE80211_BAND_2GHZ) |
  680. BIT(IEEE80211_BAND_5GHZ);
  681. priv->hw_params.sens = &iwl5000_sensitivity;
  682. switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
  683. case CSR_HW_REV_TYPE_5100:
  684. case CSR_HW_REV_TYPE_5150:
  685. priv->hw_params.tx_chains_num = 1;
  686. priv->hw_params.rx_chains_num = 2;
  687. /* FIXME: move to ANT_A, ANT_B, ANT_C enum */
  688. priv->hw_params.valid_tx_ant = ANT_A;
  689. priv->hw_params.valid_rx_ant = ANT_AB;
  690. break;
  691. case CSR_HW_REV_TYPE_5300:
  692. case CSR_HW_REV_TYPE_5350:
  693. priv->hw_params.tx_chains_num = 3;
  694. priv->hw_params.rx_chains_num = 3;
  695. priv->hw_params.valid_tx_ant = ANT_ABC;
  696. priv->hw_params.valid_rx_ant = ANT_ABC;
  697. break;
  698. }
  699. switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
  700. case CSR_HW_REV_TYPE_5100:
  701. case CSR_HW_REV_TYPE_5300:
  702. /* 5X00 wants in Celsius */
  703. priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD;
  704. break;
  705. case CSR_HW_REV_TYPE_5150:
  706. case CSR_HW_REV_TYPE_5350:
  707. /* 5X50 wants in Kelvin */
  708. priv->hw_params.ct_kill_threshold =
  709. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
  710. break;
  711. }
  712. return 0;
  713. }
  714. static int iwl5000_alloc_shared_mem(struct iwl_priv *priv)
  715. {
  716. priv->shared_virt = pci_alloc_consistent(priv->pci_dev,
  717. sizeof(struct iwl5000_shared),
  718. &priv->shared_phys);
  719. if (!priv->shared_virt)
  720. return -ENOMEM;
  721. memset(priv->shared_virt, 0, sizeof(struct iwl5000_shared));
  722. priv->rb_closed_offset = offsetof(struct iwl5000_shared, rb_closed);
  723. return 0;
  724. }
  725. static void iwl5000_free_shared_mem(struct iwl_priv *priv)
  726. {
  727. if (priv->shared_virt)
  728. pci_free_consistent(priv->pci_dev,
  729. sizeof(struct iwl5000_shared),
  730. priv->shared_virt,
  731. priv->shared_phys);
  732. }
  733. static int iwl5000_shared_mem_rx_idx(struct iwl_priv *priv)
  734. {
  735. struct iwl5000_shared *s = priv->shared_virt;
  736. return le32_to_cpu(s->rb_closed) & 0xFFF;
  737. }
  738. /**
  739. * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  740. */
  741. static void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  742. struct iwl_tx_queue *txq,
  743. u16 byte_cnt)
  744. {
  745. struct iwl5000_shared *shared_data = priv->shared_virt;
  746. int txq_id = txq->q.id;
  747. u8 sec_ctl = 0;
  748. u8 sta = 0;
  749. int len;
  750. len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  751. if (txq_id != IWL_CMD_QUEUE_NUM) {
  752. sta = txq->cmd[txq->q.write_ptr].cmd.tx.sta_id;
  753. sec_ctl = txq->cmd[txq->q.write_ptr].cmd.tx.sec_ctl;
  754. switch (sec_ctl & TX_CMD_SEC_MSK) {
  755. case TX_CMD_SEC_CCM:
  756. len += CCMP_MIC_LEN;
  757. break;
  758. case TX_CMD_SEC_TKIP:
  759. len += TKIP_ICV_LEN;
  760. break;
  761. case TX_CMD_SEC_WEP:
  762. len += WEP_IV_LEN + WEP_ICV_LEN;
  763. break;
  764. }
  765. }
  766. IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
  767. tfd_offset[txq->q.write_ptr], byte_cnt, len);
  768. IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
  769. tfd_offset[txq->q.write_ptr], sta_id, sta);
  770. if (txq->q.write_ptr < IWL50_MAX_WIN_SIZE) {
  771. IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
  772. tfd_offset[IWL50_QUEUE_SIZE + txq->q.write_ptr],
  773. byte_cnt, len);
  774. IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
  775. tfd_offset[IWL50_QUEUE_SIZE + txq->q.write_ptr],
  776. sta_id, sta);
  777. }
  778. }
  779. static void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
  780. struct iwl_tx_queue *txq)
  781. {
  782. int txq_id = txq->q.id;
  783. struct iwl5000_shared *shared_data = priv->shared_virt;
  784. u8 sta = 0;
  785. if (txq_id != IWL_CMD_QUEUE_NUM)
  786. sta = txq->cmd[txq->q.read_ptr].cmd.tx.sta_id;
  787. shared_data->queues_byte_cnt_tbls[txq_id].tfd_offset[txq->q.read_ptr].
  788. val = cpu_to_le16(1 | (sta << 12));
  789. if (txq->q.write_ptr < IWL50_MAX_WIN_SIZE) {
  790. shared_data->queues_byte_cnt_tbls[txq_id].
  791. tfd_offset[IWL50_QUEUE_SIZE + txq->q.read_ptr].
  792. val = cpu_to_le16(1 | (sta << 12));
  793. }
  794. }
  795. static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  796. u16 txq_id)
  797. {
  798. u32 tbl_dw_addr;
  799. u32 tbl_dw;
  800. u16 scd_q2ratid;
  801. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  802. tbl_dw_addr = priv->scd_base_addr +
  803. IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  804. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  805. if (txq_id & 0x1)
  806. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  807. else
  808. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  809. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  810. return 0;
  811. }
  812. static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
  813. {
  814. /* Simply stop the queue, but don't change any configuration;
  815. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  816. iwl_write_prph(priv,
  817. IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
  818. (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  819. (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  820. }
  821. static int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  822. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  823. {
  824. unsigned long flags;
  825. int ret;
  826. u16 ra_tid;
  827. if (IWL50_FIRST_AMPDU_QUEUE > txq_id)
  828. IWL_WARNING("queue number too small: %d, must be > %d\n",
  829. txq_id, IWL50_FIRST_AMPDU_QUEUE);
  830. ra_tid = BUILD_RAxTID(sta_id, tid);
  831. /* Modify device's station table to Tx this TID */
  832. iwl_sta_modify_enable_tid_tx(priv, sta_id, tid);
  833. spin_lock_irqsave(&priv->lock, flags);
  834. ret = iwl_grab_nic_access(priv);
  835. if (ret) {
  836. spin_unlock_irqrestore(&priv->lock, flags);
  837. return ret;
  838. }
  839. /* Stop this Tx queue before configuring it */
  840. iwl5000_tx_queue_stop_scheduler(priv, txq_id);
  841. /* Map receiver-address / traffic-ID to this queue */
  842. iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  843. /* Set this queue as a chain-building queue */
  844. iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
  845. /* enable aggregations for the queue */
  846. iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
  847. /* Place first TFD at index corresponding to start sequence number.
  848. * Assumes that ssn_idx is valid (!= 0xFFF) */
  849. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  850. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  851. iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
  852. /* Set up Tx window size and frame limit for this queue */
  853. iwl_write_targ_mem(priv, priv->scd_base_addr +
  854. IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  855. sizeof(u32),
  856. ((SCD_WIN_SIZE <<
  857. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  858. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  859. ((SCD_FRAME_LIMIT <<
  860. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  861. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  862. iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
  863. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  864. iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  865. iwl_release_nic_access(priv);
  866. spin_unlock_irqrestore(&priv->lock, flags);
  867. return 0;
  868. }
  869. static int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  870. u16 ssn_idx, u8 tx_fifo)
  871. {
  872. int ret;
  873. if (IWL50_FIRST_AMPDU_QUEUE > txq_id) {
  874. IWL_WARNING("queue number too small: %d, must be > %d\n",
  875. txq_id, IWL50_FIRST_AMPDU_QUEUE);
  876. return -EINVAL;
  877. }
  878. ret = iwl_grab_nic_access(priv);
  879. if (ret)
  880. return ret;
  881. iwl5000_tx_queue_stop_scheduler(priv, txq_id);
  882. iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
  883. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  884. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  885. /* supposes that ssn_idx is valid (!= 0xFFF) */
  886. iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
  887. iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
  888. iwl_txq_ctx_deactivate(priv, txq_id);
  889. iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  890. iwl_release_nic_access(priv);
  891. return 0;
  892. }
  893. static u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  894. {
  895. u16 size = (u16)sizeof(struct iwl_addsta_cmd);
  896. memcpy(data, cmd, size);
  897. return size;
  898. }
  899. /*
  900. * Activate/Deactivat Tx DMA/FIFO channels according tx fifos mask
  901. * must be called under priv->lock and mac access
  902. */
  903. static void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
  904. {
  905. iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
  906. }
  907. static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
  908. {
  909. return le32_to_cpup((__le32*)&tx_resp->status +
  910. tx_resp->frame_count) & MAX_SN;
  911. }
  912. static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
  913. struct iwl_ht_agg *agg,
  914. struct iwl5000_tx_resp *tx_resp,
  915. int txq_id, u16 start_idx)
  916. {
  917. u16 status;
  918. struct agg_tx_status *frame_status = &tx_resp->status;
  919. struct ieee80211_tx_info *info = NULL;
  920. struct ieee80211_hdr *hdr = NULL;
  921. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  922. int i, sh, idx;
  923. u16 seq;
  924. if (agg->wait_for_ba)
  925. IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
  926. agg->frame_count = tx_resp->frame_count;
  927. agg->start_idx = start_idx;
  928. agg->rate_n_flags = rate_n_flags;
  929. agg->bitmap = 0;
  930. /* # frames attempted by Tx command */
  931. if (agg->frame_count == 1) {
  932. /* Only one frame was attempted; no block-ack will arrive */
  933. status = le16_to_cpu(frame_status[0].status);
  934. idx = start_idx;
  935. /* FIXME: code repetition */
  936. IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
  937. agg->frame_count, agg->start_idx, idx);
  938. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  939. info->status.retry_count = tx_resp->failure_frame;
  940. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  941. info->flags |= iwl_is_tx_success(status)?
  942. IEEE80211_TX_STAT_ACK : 0;
  943. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  944. /* FIXME: code repetition end */
  945. IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
  946. status & 0xff, tx_resp->failure_frame);
  947. IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
  948. agg->wait_for_ba = 0;
  949. } else {
  950. /* Two or more frames were attempted; expect block-ack */
  951. u64 bitmap = 0;
  952. int start = agg->start_idx;
  953. /* Construct bit-map of pending frames within Tx window */
  954. for (i = 0; i < agg->frame_count; i++) {
  955. u16 sc;
  956. status = le16_to_cpu(frame_status[i].status);
  957. seq = le16_to_cpu(frame_status[i].sequence);
  958. idx = SEQ_TO_INDEX(seq);
  959. txq_id = SEQ_TO_QUEUE(seq);
  960. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  961. AGG_TX_STATE_ABORT_MSK))
  962. continue;
  963. IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
  964. agg->frame_count, txq_id, idx);
  965. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  966. sc = le16_to_cpu(hdr->seq_ctrl);
  967. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  968. IWL_ERROR("BUG_ON idx doesn't match seq control"
  969. " idx=%d, seq_idx=%d, seq=%d\n",
  970. idx, SEQ_TO_SN(sc),
  971. hdr->seq_ctrl);
  972. return -1;
  973. }
  974. IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
  975. i, idx, SEQ_TO_SN(sc));
  976. sh = idx - start;
  977. if (sh > 64) {
  978. sh = (start - idx) + 0xff;
  979. bitmap = bitmap << sh;
  980. sh = 0;
  981. start = idx;
  982. } else if (sh < -64)
  983. sh = 0xff - (start - idx);
  984. else if (sh < 0) {
  985. sh = start - idx;
  986. start = idx;
  987. bitmap = bitmap << sh;
  988. sh = 0;
  989. }
  990. bitmap |= (1 << sh);
  991. IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%x\n",
  992. start, (u32)(bitmap & 0xFFFFFFFF));
  993. }
  994. agg->bitmap = bitmap;
  995. agg->start_idx = start;
  996. IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
  997. agg->frame_count, agg->start_idx,
  998. (unsigned long long)agg->bitmap);
  999. if (bitmap)
  1000. agg->wait_for_ba = 1;
  1001. }
  1002. return 0;
  1003. }
  1004. static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
  1005. struct iwl_rx_mem_buffer *rxb)
  1006. {
  1007. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1008. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1009. int txq_id = SEQ_TO_QUEUE(sequence);
  1010. int index = SEQ_TO_INDEX(sequence);
  1011. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  1012. struct ieee80211_tx_info *info;
  1013. struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  1014. u32 status = le16_to_cpu(tx_resp->status.status);
  1015. int tid = MAX_TID_COUNT, sta_id = IWL_INVALID_STATION;
  1016. struct ieee80211_hdr *hdr;
  1017. u8 *qc = NULL;
  1018. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  1019. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  1020. "is out of range [0-%d] %d %d\n", txq_id,
  1021. index, txq->q.n_bd, txq->q.write_ptr,
  1022. txq->q.read_ptr);
  1023. return;
  1024. }
  1025. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  1026. memset(&info->status, 0, sizeof(info->status));
  1027. hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
  1028. if (ieee80211_is_data_qos(hdr->frame_control)) {
  1029. qc = ieee80211_get_qos_ctl(hdr);
  1030. tid = qc[0] & 0xf;
  1031. }
  1032. sta_id = iwl_get_ra_sta_id(priv, hdr);
  1033. if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
  1034. IWL_ERROR("Station not known\n");
  1035. return;
  1036. }
  1037. if (txq->sched_retry) {
  1038. const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
  1039. struct iwl_ht_agg *agg = NULL;
  1040. if (!qc)
  1041. return;
  1042. agg = &priv->stations[sta_id].tid[tid].agg;
  1043. iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  1044. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status)) {
  1045. /* TODO: send BAR */
  1046. }
  1047. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  1048. int freed, ampdu_q;
  1049. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  1050. IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn "
  1051. "%d index %d\n", scd_ssn , index);
  1052. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1053. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1054. if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
  1055. txq_id >= 0 && priv->mac80211_registered &&
  1056. agg->state != IWL_EMPTYING_HW_QUEUE_DELBA) {
  1057. /* calculate mac80211 ampdu sw queue to wake */
  1058. ampdu_q = txq_id - IWL50_FIRST_AMPDU_QUEUE +
  1059. priv->hw->queues;
  1060. if (agg->state == IWL_AGG_OFF)
  1061. ieee80211_wake_queue(priv->hw, txq_id);
  1062. else
  1063. ieee80211_wake_queue(priv->hw, ampdu_q);
  1064. }
  1065. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1066. }
  1067. } else {
  1068. info->status.retry_count = tx_resp->failure_frame;
  1069. info->flags =
  1070. iwl_is_tx_success(status) ? IEEE80211_TX_STAT_ACK : 0;
  1071. iwl_hwrate_to_tx_control(priv,
  1072. le32_to_cpu(tx_resp->rate_n_flags),
  1073. info);
  1074. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) rate_n_flags "
  1075. "0x%x retries %d\n", txq_id,
  1076. iwl_get_tx_fail_reason(status),
  1077. status, le32_to_cpu(tx_resp->rate_n_flags),
  1078. tx_resp->failure_frame);
  1079. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  1080. if (index != -1) {
  1081. int freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1082. if (tid != MAX_TID_COUNT)
  1083. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1084. if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
  1085. (txq_id >= 0) && priv->mac80211_registered)
  1086. ieee80211_wake_queue(priv->hw, txq_id);
  1087. if (tid != MAX_TID_COUNT)
  1088. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1089. }
  1090. }
  1091. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1092. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  1093. }
  1094. /* Currently 5000 is the supperset of everything */
  1095. static u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
  1096. {
  1097. return len;
  1098. }
  1099. static void iwl5000_setup_deferred_work(struct iwl_priv *priv)
  1100. {
  1101. /* in 5000 the tx power calibration is done in uCode */
  1102. priv->disable_tx_power_cal = 1;
  1103. }
  1104. static void iwl5000_rx_handler_setup(struct iwl_priv *priv)
  1105. {
  1106. /* init calibration handlers */
  1107. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  1108. iwl5000_rx_calib_result;
  1109. priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
  1110. iwl5000_rx_calib_complete;
  1111. priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
  1112. }
  1113. static int iwl5000_hw_valid_rtc_data_addr(u32 addr)
  1114. {
  1115. return (addr >= RTC_DATA_LOWER_BOUND) &&
  1116. (addr < IWL50_RTC_DATA_UPPER_BOUND);
  1117. }
  1118. static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
  1119. {
  1120. int ret = 0;
  1121. struct iwl5000_rxon_assoc_cmd rxon_assoc;
  1122. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1123. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1124. if ((rxon1->flags == rxon2->flags) &&
  1125. (rxon1->filter_flags == rxon2->filter_flags) &&
  1126. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1127. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1128. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1129. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1130. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1131. (rxon1->ofdm_ht_triple_stream_basic_rates ==
  1132. rxon2->ofdm_ht_triple_stream_basic_rates) &&
  1133. (rxon1->acquisition_data == rxon2->acquisition_data) &&
  1134. (rxon1->rx_chain == rxon2->rx_chain) &&
  1135. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1136. IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
  1137. return 0;
  1138. }
  1139. rxon_assoc.flags = priv->staging_rxon.flags;
  1140. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1141. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1142. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1143. rxon_assoc.reserved1 = 0;
  1144. rxon_assoc.reserved2 = 0;
  1145. rxon_assoc.reserved3 = 0;
  1146. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1147. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1148. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1149. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1150. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1151. rxon_assoc.ofdm_ht_triple_stream_basic_rates =
  1152. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
  1153. rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
  1154. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1155. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1156. if (ret)
  1157. return ret;
  1158. return ret;
  1159. }
  1160. static int iwl5000_send_tx_power(struct iwl_priv *priv)
  1161. {
  1162. struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
  1163. /* half dBm need to multiply */
  1164. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  1165. tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
  1166. tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
  1167. return iwl_send_cmd_pdu_async(priv, REPLY_TX_POWER_DBM_CMD,
  1168. sizeof(tx_power_cmd), &tx_power_cmd,
  1169. NULL);
  1170. }
  1171. static void iwl5000_temperature(struct iwl_priv *priv,
  1172. struct iwl_notif_statistics *stats)
  1173. {
  1174. /* store temperature from statistics (in Celsius) */
  1175. priv->temperature = le32_to_cpu(stats->general.temperature);
  1176. }
  1177. static struct iwl_hcmd_ops iwl5000_hcmd = {
  1178. .rxon_assoc = iwl5000_send_rxon_assoc,
  1179. };
  1180. static struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
  1181. .get_hcmd_size = iwl5000_get_hcmd_size,
  1182. .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
  1183. .gain_computation = iwl5000_gain_computation,
  1184. .chain_noise_reset = iwl5000_chain_noise_reset,
  1185. };
  1186. static struct iwl_lib_ops iwl5000_lib = {
  1187. .set_hw_params = iwl5000_hw_set_hw_params,
  1188. .alloc_shared_mem = iwl5000_alloc_shared_mem,
  1189. .free_shared_mem = iwl5000_free_shared_mem,
  1190. .shared_mem_rx_idx = iwl5000_shared_mem_rx_idx,
  1191. .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
  1192. .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
  1193. .txq_set_sched = iwl5000_txq_set_sched,
  1194. .txq_agg_enable = iwl5000_txq_agg_enable,
  1195. .txq_agg_disable = iwl5000_txq_agg_disable,
  1196. .rx_handler_setup = iwl5000_rx_handler_setup,
  1197. .setup_deferred_work = iwl5000_setup_deferred_work,
  1198. .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
  1199. .load_ucode = iwl5000_load_ucode,
  1200. .init_alive_start = iwl5000_init_alive_start,
  1201. .alive_notify = iwl5000_alive_notify,
  1202. .send_tx_power = iwl5000_send_tx_power,
  1203. .temperature = iwl5000_temperature,
  1204. .apm_ops = {
  1205. .init = iwl5000_apm_init,
  1206. .reset = iwl5000_apm_reset,
  1207. .stop = iwl5000_apm_stop,
  1208. .config = iwl5000_nic_config,
  1209. .set_pwr_src = iwl4965_set_pwr_src,
  1210. },
  1211. .eeprom_ops = {
  1212. .regulatory_bands = {
  1213. EEPROM_5000_REG_BAND_1_CHANNELS,
  1214. EEPROM_5000_REG_BAND_2_CHANNELS,
  1215. EEPROM_5000_REG_BAND_3_CHANNELS,
  1216. EEPROM_5000_REG_BAND_4_CHANNELS,
  1217. EEPROM_5000_REG_BAND_5_CHANNELS,
  1218. EEPROM_5000_REG_BAND_24_FAT_CHANNELS,
  1219. EEPROM_5000_REG_BAND_52_FAT_CHANNELS
  1220. },
  1221. .verify_signature = iwlcore_eeprom_verify_signature,
  1222. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1223. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1224. .check_version = iwl5000_eeprom_check_version,
  1225. .query_addr = iwl5000_eeprom_query_addr,
  1226. },
  1227. };
  1228. static struct iwl_ops iwl5000_ops = {
  1229. .lib = &iwl5000_lib,
  1230. .hcmd = &iwl5000_hcmd,
  1231. .utils = &iwl5000_hcmd_utils,
  1232. };
  1233. static struct iwl_mod_params iwl50_mod_params = {
  1234. .num_of_queues = IWL50_NUM_QUEUES,
  1235. .enable_qos = 1,
  1236. .amsdu_size_8K = 1,
  1237. .restart_fw = 1,
  1238. /* the rest are 0 by default */
  1239. };
  1240. struct iwl_cfg iwl5300_agn_cfg = {
  1241. .name = "5300AGN",
  1242. .fw_name = "iwlwifi-5000" IWL5000_UCODE_API ".ucode",
  1243. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1244. .ops = &iwl5000_ops,
  1245. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1246. .mod_params = &iwl50_mod_params,
  1247. };
  1248. struct iwl_cfg iwl5100_agn_cfg = {
  1249. .name = "5100AGN",
  1250. .fw_name = "iwlwifi-5000" IWL5000_UCODE_API ".ucode",
  1251. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1252. .ops = &iwl5000_ops,
  1253. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1254. .mod_params = &iwl50_mod_params,
  1255. };
  1256. struct iwl_cfg iwl5350_agn_cfg = {
  1257. .name = "5350AGN",
  1258. .fw_name = "iwlwifi-5000" IWL5000_UCODE_API ".ucode",
  1259. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1260. .ops = &iwl5000_ops,
  1261. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1262. .mod_params = &iwl50_mod_params,
  1263. };
  1264. module_param_named(disable50, iwl50_mod_params.disable, int, 0444);
  1265. MODULE_PARM_DESC(disable50,
  1266. "manually disable the 50XX radio (default 0 [radio on])");
  1267. module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, 0444);
  1268. MODULE_PARM_DESC(swcrypto50,
  1269. "using software crypto engine (default 0 [hardware])\n");
  1270. module_param_named(debug50, iwl50_mod_params.debug, int, 0444);
  1271. MODULE_PARM_DESC(debug50, "50XX debug output mask");
  1272. module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, 0444);
  1273. MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
  1274. module_param_named(qos_enable50, iwl50_mod_params.enable_qos, int, 0444);
  1275. MODULE_PARM_DESC(qos_enable50, "enable all 50XX QoS functionality");
  1276. module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K, int, 0444);
  1277. MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
  1278. module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, 0444);
  1279. MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");