r100.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  65. {
  66. int i;
  67. rdev->pm.dynpm_can_upclock = true;
  68. rdev->pm.dynpm_can_downclock = true;
  69. switch (rdev->pm.dynpm_planned_action) {
  70. case DYNPM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.dynpm_can_downclock = false;
  73. break;
  74. case DYNPM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.dynpm_can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. /* don't use the power state if crtcs are active and no display flag is set */
  96. if ((rdev->pm.active_crtc_count > 0) &&
  97. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  98. RADEON_PM_MODE_NO_DISPLAY)) {
  99. rdev->pm.requested_power_state_index++;
  100. }
  101. break;
  102. case DYNPM_ACTION_UPCLOCK:
  103. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  104. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  105. rdev->pm.dynpm_can_upclock = false;
  106. } else {
  107. if (rdev->pm.active_crtc_count > 1) {
  108. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  109. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  110. continue;
  111. else if (i <= rdev->pm.current_power_state_index) {
  112. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  113. break;
  114. } else {
  115. rdev->pm.requested_power_state_index = i;
  116. break;
  117. }
  118. }
  119. } else
  120. rdev->pm.requested_power_state_index =
  121. rdev->pm.current_power_state_index + 1;
  122. }
  123. break;
  124. case DYNPM_ACTION_DEFAULT:
  125. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  126. rdev->pm.dynpm_can_upclock = false;
  127. break;
  128. case DYNPM_ACTION_NONE:
  129. default:
  130. DRM_ERROR("Requested mode for not defined action\n");
  131. return;
  132. }
  133. /* only one clock mode per power state */
  134. rdev->pm.requested_clock_mode_index = 0;
  135. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  136. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  138. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  139. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  140. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. pcie_lanes);
  142. }
  143. void r100_pm_init_profile(struct radeon_device *rdev)
  144. {
  145. /* default */
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  148. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  150. /* low sh */
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. /* mid sh */
  156. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  160. /* high sh */
  161. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  163. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  165. /* low mh */
  166. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  168. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  169. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  170. /* mid mh */
  171. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  174. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  175. /* high mh */
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  178. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  180. }
  181. void r100_pm_misc(struct radeon_device *rdev)
  182. {
  183. int requested_index = rdev->pm.requested_power_state_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  185. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  186. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  187. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  188. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  189. tmp = RREG32(voltage->gpio.reg);
  190. if (voltage->active_high)
  191. tmp |= voltage->gpio.mask;
  192. else
  193. tmp &= ~(voltage->gpio.mask);
  194. WREG32(voltage->gpio.reg, tmp);
  195. if (voltage->delay)
  196. udelay(voltage->delay);
  197. } else {
  198. tmp = RREG32(voltage->gpio.reg);
  199. if (voltage->active_high)
  200. tmp &= ~voltage->gpio.mask;
  201. else
  202. tmp |= voltage->gpio.mask;
  203. WREG32(voltage->gpio.reg, tmp);
  204. if (voltage->delay)
  205. udelay(voltage->delay);
  206. }
  207. }
  208. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  209. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  210. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  211. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  212. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  213. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  214. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  215. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  216. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  217. else
  218. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  219. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  220. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  221. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  222. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  223. } else
  224. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  225. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  226. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  227. if (voltage->delay) {
  228. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  229. switch (voltage->delay) {
  230. case 33:
  231. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  232. break;
  233. case 66:
  234. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  235. break;
  236. case 99:
  237. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  238. break;
  239. case 132:
  240. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  241. break;
  242. }
  243. } else
  244. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  245. } else
  246. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  247. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  248. sclk_cntl &= ~FORCE_HDP;
  249. else
  250. sclk_cntl |= FORCE_HDP;
  251. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  252. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  253. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  254. /* set pcie lanes */
  255. if ((rdev->flags & RADEON_IS_PCIE) &&
  256. !(rdev->flags & RADEON_IS_IGP) &&
  257. rdev->asic->set_pcie_lanes &&
  258. (ps->pcie_lanes !=
  259. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  260. radeon_set_pcie_lanes(rdev,
  261. ps->pcie_lanes);
  262. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  263. }
  264. }
  265. void r100_pm_prepare(struct radeon_device *rdev)
  266. {
  267. struct drm_device *ddev = rdev->ddev;
  268. struct drm_crtc *crtc;
  269. struct radeon_crtc *radeon_crtc;
  270. u32 tmp;
  271. /* disable any active CRTCs */
  272. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  273. radeon_crtc = to_radeon_crtc(crtc);
  274. if (radeon_crtc->enabled) {
  275. if (radeon_crtc->crtc_id) {
  276. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  277. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  278. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  279. } else {
  280. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  281. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  282. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  283. }
  284. }
  285. }
  286. }
  287. void r100_pm_finish(struct radeon_device *rdev)
  288. {
  289. struct drm_device *ddev = rdev->ddev;
  290. struct drm_crtc *crtc;
  291. struct radeon_crtc *radeon_crtc;
  292. u32 tmp;
  293. /* enable any active CRTCs */
  294. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  295. radeon_crtc = to_radeon_crtc(crtc);
  296. if (radeon_crtc->enabled) {
  297. if (radeon_crtc->crtc_id) {
  298. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  299. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  300. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  301. } else {
  302. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  303. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  305. }
  306. }
  307. }
  308. }
  309. bool r100_gui_idle(struct radeon_device *rdev)
  310. {
  311. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  312. return false;
  313. else
  314. return true;
  315. }
  316. /* hpd for digital panel detect/disconnect */
  317. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  318. {
  319. bool connected = false;
  320. switch (hpd) {
  321. case RADEON_HPD_1:
  322. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_2:
  326. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  327. connected = true;
  328. break;
  329. default:
  330. break;
  331. }
  332. return connected;
  333. }
  334. void r100_hpd_set_polarity(struct radeon_device *rdev,
  335. enum radeon_hpd_id hpd)
  336. {
  337. u32 tmp;
  338. bool connected = r100_hpd_sense(rdev, hpd);
  339. switch (hpd) {
  340. case RADEON_HPD_1:
  341. tmp = RREG32(RADEON_FP_GEN_CNTL);
  342. if (connected)
  343. tmp &= ~RADEON_FP_DETECT_INT_POL;
  344. else
  345. tmp |= RADEON_FP_DETECT_INT_POL;
  346. WREG32(RADEON_FP_GEN_CNTL, tmp);
  347. break;
  348. case RADEON_HPD_2:
  349. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  350. if (connected)
  351. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  352. else
  353. tmp |= RADEON_FP2_DETECT_INT_POL;
  354. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void r100_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  365. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  366. switch (radeon_connector->hpd.hpd) {
  367. case RADEON_HPD_1:
  368. rdev->irq.hpd[0] = true;
  369. break;
  370. case RADEON_HPD_2:
  371. rdev->irq.hpd[1] = true;
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. if (rdev->irq.installed)
  378. r100_irq_set(rdev);
  379. }
  380. void r100_hpd_fini(struct radeon_device *rdev)
  381. {
  382. struct drm_device *dev = rdev->ddev;
  383. struct drm_connector *connector;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. rdev->irq.hpd[0] = false;
  389. break;
  390. case RADEON_HPD_2:
  391. rdev->irq.hpd[1] = false;
  392. break;
  393. default:
  394. break;
  395. }
  396. }
  397. }
  398. /*
  399. * PCI GART
  400. */
  401. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  402. {
  403. /* TODO: can we do somethings here ? */
  404. /* It seems hw only cache one entry so we should discard this
  405. * entry otherwise if first GPU GART read hit this entry it
  406. * could end up in wrong address. */
  407. }
  408. int r100_pci_gart_init(struct radeon_device *rdev)
  409. {
  410. int r;
  411. if (rdev->gart.table.ram.ptr) {
  412. WARN(1, "R100 PCI GART already initialized.\n");
  413. return 0;
  414. }
  415. /* Initialize common gart structure */
  416. r = radeon_gart_init(rdev);
  417. if (r)
  418. return r;
  419. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  420. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  421. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  422. return radeon_gart_table_ram_alloc(rdev);
  423. }
  424. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  425. void r100_enable_bm(struct radeon_device *rdev)
  426. {
  427. uint32_t tmp;
  428. /* Enable bus mastering */
  429. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  430. WREG32(RADEON_BUS_CNTL, tmp);
  431. }
  432. int r100_pci_gart_enable(struct radeon_device *rdev)
  433. {
  434. uint32_t tmp;
  435. radeon_gart_restore(rdev);
  436. /* discard memory request outside of configured range */
  437. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  438. WREG32(RADEON_AIC_CNTL, tmp);
  439. /* set address range for PCI address translate */
  440. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  441. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  442. /* set PCI GART page-table base address */
  443. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  444. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  445. WREG32(RADEON_AIC_CNTL, tmp);
  446. r100_pci_gart_tlb_flush(rdev);
  447. rdev->gart.ready = true;
  448. return 0;
  449. }
  450. void r100_pci_gart_disable(struct radeon_device *rdev)
  451. {
  452. uint32_t tmp;
  453. /* discard memory request outside of configured range */
  454. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  455. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  456. WREG32(RADEON_AIC_LO_ADDR, 0);
  457. WREG32(RADEON_AIC_HI_ADDR, 0);
  458. }
  459. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  460. {
  461. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  462. return -EINVAL;
  463. }
  464. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  465. return 0;
  466. }
  467. void r100_pci_gart_fini(struct radeon_device *rdev)
  468. {
  469. radeon_gart_fini(rdev);
  470. r100_pci_gart_disable(rdev);
  471. radeon_gart_table_ram_free(rdev);
  472. }
  473. int r100_irq_set(struct radeon_device *rdev)
  474. {
  475. uint32_t tmp = 0;
  476. if (!rdev->irq.installed) {
  477. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  478. WREG32(R_000040_GEN_INT_CNTL, 0);
  479. return -EINVAL;
  480. }
  481. if (rdev->irq.sw_int) {
  482. tmp |= RADEON_SW_INT_ENABLE;
  483. }
  484. if (rdev->irq.gui_idle) {
  485. tmp |= RADEON_GUI_IDLE_MASK;
  486. }
  487. if (rdev->irq.crtc_vblank_int[0]) {
  488. tmp |= RADEON_CRTC_VBLANK_MASK;
  489. }
  490. if (rdev->irq.crtc_vblank_int[1]) {
  491. tmp |= RADEON_CRTC2_VBLANK_MASK;
  492. }
  493. if (rdev->irq.hpd[0]) {
  494. tmp |= RADEON_FP_DETECT_MASK;
  495. }
  496. if (rdev->irq.hpd[1]) {
  497. tmp |= RADEON_FP2_DETECT_MASK;
  498. }
  499. WREG32(RADEON_GEN_INT_CNTL, tmp);
  500. return 0;
  501. }
  502. void r100_irq_disable(struct radeon_device *rdev)
  503. {
  504. u32 tmp;
  505. WREG32(R_000040_GEN_INT_CNTL, 0);
  506. /* Wait and acknowledge irq */
  507. mdelay(1);
  508. tmp = RREG32(R_000044_GEN_INT_STATUS);
  509. WREG32(R_000044_GEN_INT_STATUS, tmp);
  510. }
  511. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  512. {
  513. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  514. uint32_t irq_mask = RADEON_SW_INT_TEST |
  515. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  516. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  517. /* the interrupt works, but the status bit is permanently asserted */
  518. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  519. if (!rdev->irq.gui_idle_acked)
  520. irq_mask |= RADEON_GUI_IDLE_STAT;
  521. }
  522. if (irqs) {
  523. WREG32(RADEON_GEN_INT_STATUS, irqs);
  524. }
  525. return irqs & irq_mask;
  526. }
  527. int r100_irq_process(struct radeon_device *rdev)
  528. {
  529. uint32_t status, msi_rearm;
  530. bool queue_hotplug = false;
  531. /* reset gui idle ack. the status bit is broken */
  532. rdev->irq.gui_idle_acked = false;
  533. status = r100_irq_ack(rdev);
  534. if (!status) {
  535. return IRQ_NONE;
  536. }
  537. if (rdev->shutdown) {
  538. return IRQ_NONE;
  539. }
  540. while (status) {
  541. /* SW interrupt */
  542. if (status & RADEON_SW_INT_TEST) {
  543. radeon_fence_process(rdev);
  544. }
  545. /* gui idle interrupt */
  546. if (status & RADEON_GUI_IDLE_STAT) {
  547. rdev->irq.gui_idle_acked = true;
  548. rdev->pm.gui_idle = true;
  549. wake_up(&rdev->irq.idle_queue);
  550. }
  551. /* Vertical blank interrupts */
  552. if (status & RADEON_CRTC_VBLANK_STAT) {
  553. drm_handle_vblank(rdev->ddev, 0);
  554. rdev->pm.vblank_sync = true;
  555. wake_up(&rdev->irq.vblank_queue);
  556. }
  557. if (status & RADEON_CRTC2_VBLANK_STAT) {
  558. drm_handle_vblank(rdev->ddev, 1);
  559. rdev->pm.vblank_sync = true;
  560. wake_up(&rdev->irq.vblank_queue);
  561. }
  562. if (status & RADEON_FP_DETECT_STAT) {
  563. queue_hotplug = true;
  564. DRM_DEBUG("HPD1\n");
  565. }
  566. if (status & RADEON_FP2_DETECT_STAT) {
  567. queue_hotplug = true;
  568. DRM_DEBUG("HPD2\n");
  569. }
  570. status = r100_irq_ack(rdev);
  571. }
  572. /* reset gui idle ack. the status bit is broken */
  573. rdev->irq.gui_idle_acked = false;
  574. if (queue_hotplug)
  575. queue_work(rdev->wq, &rdev->hotplug_work);
  576. if (rdev->msi_enabled) {
  577. switch (rdev->family) {
  578. case CHIP_RS400:
  579. case CHIP_RS480:
  580. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  581. WREG32(RADEON_AIC_CNTL, msi_rearm);
  582. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  583. break;
  584. default:
  585. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  586. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  587. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  588. break;
  589. }
  590. }
  591. return IRQ_HANDLED;
  592. }
  593. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  594. {
  595. if (crtc == 0)
  596. return RREG32(RADEON_CRTC_CRNT_FRAME);
  597. else
  598. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  599. }
  600. /* Who ever call radeon_fence_emit should call ring_lock and ask
  601. * for enough space (today caller are ib schedule and buffer move) */
  602. void r100_fence_ring_emit(struct radeon_device *rdev,
  603. struct radeon_fence *fence)
  604. {
  605. /* We have to make sure that caches are flushed before
  606. * CPU might read something from VRAM. */
  607. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  608. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  609. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  610. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  611. /* Wait until IDLE & CLEAN */
  612. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  613. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  614. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  615. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  616. RADEON_HDP_READ_BUFFER_INVALIDATE);
  617. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  618. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  619. /* Emit fence sequence & fire IRQ */
  620. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  621. radeon_ring_write(rdev, fence->seq);
  622. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  623. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  624. }
  625. int r100_wb_init(struct radeon_device *rdev)
  626. {
  627. int r;
  628. if (rdev->wb.wb_obj == NULL) {
  629. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  630. RADEON_GEM_DOMAIN_GTT,
  631. &rdev->wb.wb_obj);
  632. if (r) {
  633. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  634. return r;
  635. }
  636. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  637. if (unlikely(r != 0))
  638. return r;
  639. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  640. &rdev->wb.gpu_addr);
  641. if (r) {
  642. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  643. radeon_bo_unreserve(rdev->wb.wb_obj);
  644. return r;
  645. }
  646. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  647. radeon_bo_unreserve(rdev->wb.wb_obj);
  648. if (r) {
  649. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  650. return r;
  651. }
  652. }
  653. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  654. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  655. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  656. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  657. return 0;
  658. }
  659. void r100_wb_disable(struct radeon_device *rdev)
  660. {
  661. WREG32(R_000770_SCRATCH_UMSK, 0);
  662. }
  663. void r100_wb_fini(struct radeon_device *rdev)
  664. {
  665. int r;
  666. r100_wb_disable(rdev);
  667. if (rdev->wb.wb_obj) {
  668. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  669. if (unlikely(r != 0)) {
  670. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  671. return;
  672. }
  673. radeon_bo_kunmap(rdev->wb.wb_obj);
  674. radeon_bo_unpin(rdev->wb.wb_obj);
  675. radeon_bo_unreserve(rdev->wb.wb_obj);
  676. radeon_bo_unref(&rdev->wb.wb_obj);
  677. rdev->wb.wb = NULL;
  678. rdev->wb.wb_obj = NULL;
  679. }
  680. }
  681. int r100_copy_blit(struct radeon_device *rdev,
  682. uint64_t src_offset,
  683. uint64_t dst_offset,
  684. unsigned num_pages,
  685. struct radeon_fence *fence)
  686. {
  687. uint32_t cur_pages;
  688. uint32_t stride_bytes = PAGE_SIZE;
  689. uint32_t pitch;
  690. uint32_t stride_pixels;
  691. unsigned ndw;
  692. int num_loops;
  693. int r = 0;
  694. /* radeon limited to 16k stride */
  695. stride_bytes &= 0x3fff;
  696. /* radeon pitch is /64 */
  697. pitch = stride_bytes / 64;
  698. stride_pixels = stride_bytes / 4;
  699. num_loops = DIV_ROUND_UP(num_pages, 8191);
  700. /* Ask for enough room for blit + flush + fence */
  701. ndw = 64 + (10 * num_loops);
  702. r = radeon_ring_lock(rdev, ndw);
  703. if (r) {
  704. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  705. return -EINVAL;
  706. }
  707. while (num_pages > 0) {
  708. cur_pages = num_pages;
  709. if (cur_pages > 8191) {
  710. cur_pages = 8191;
  711. }
  712. num_pages -= cur_pages;
  713. /* pages are in Y direction - height
  714. page width in X direction - width */
  715. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  716. radeon_ring_write(rdev,
  717. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  718. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  719. RADEON_GMC_SRC_CLIPPING |
  720. RADEON_GMC_DST_CLIPPING |
  721. RADEON_GMC_BRUSH_NONE |
  722. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  723. RADEON_GMC_SRC_DATATYPE_COLOR |
  724. RADEON_ROP3_S |
  725. RADEON_DP_SRC_SOURCE_MEMORY |
  726. RADEON_GMC_CLR_CMP_CNTL_DIS |
  727. RADEON_GMC_WR_MSK_DIS);
  728. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  729. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  730. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  731. radeon_ring_write(rdev, 0);
  732. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  733. radeon_ring_write(rdev, num_pages);
  734. radeon_ring_write(rdev, num_pages);
  735. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  736. }
  737. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  738. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  739. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  740. radeon_ring_write(rdev,
  741. RADEON_WAIT_2D_IDLECLEAN |
  742. RADEON_WAIT_HOST_IDLECLEAN |
  743. RADEON_WAIT_DMA_GUI_IDLE);
  744. if (fence) {
  745. r = radeon_fence_emit(rdev, fence);
  746. }
  747. radeon_ring_unlock_commit(rdev);
  748. return r;
  749. }
  750. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  751. {
  752. unsigned i;
  753. u32 tmp;
  754. for (i = 0; i < rdev->usec_timeout; i++) {
  755. tmp = RREG32(R_000E40_RBBM_STATUS);
  756. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  757. return 0;
  758. }
  759. udelay(1);
  760. }
  761. return -1;
  762. }
  763. void r100_ring_start(struct radeon_device *rdev)
  764. {
  765. int r;
  766. r = radeon_ring_lock(rdev, 2);
  767. if (r) {
  768. return;
  769. }
  770. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  771. radeon_ring_write(rdev,
  772. RADEON_ISYNC_ANY2D_IDLE3D |
  773. RADEON_ISYNC_ANY3D_IDLE2D |
  774. RADEON_ISYNC_WAIT_IDLEGUI |
  775. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  776. radeon_ring_unlock_commit(rdev);
  777. }
  778. /* Load the microcode for the CP */
  779. static int r100_cp_init_microcode(struct radeon_device *rdev)
  780. {
  781. struct platform_device *pdev;
  782. const char *fw_name = NULL;
  783. int err;
  784. DRM_DEBUG_KMS("\n");
  785. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  786. err = IS_ERR(pdev);
  787. if (err) {
  788. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  789. return -EINVAL;
  790. }
  791. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  792. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  793. (rdev->family == CHIP_RS200)) {
  794. DRM_INFO("Loading R100 Microcode\n");
  795. fw_name = FIRMWARE_R100;
  796. } else if ((rdev->family == CHIP_R200) ||
  797. (rdev->family == CHIP_RV250) ||
  798. (rdev->family == CHIP_RV280) ||
  799. (rdev->family == CHIP_RS300)) {
  800. DRM_INFO("Loading R200 Microcode\n");
  801. fw_name = FIRMWARE_R200;
  802. } else if ((rdev->family == CHIP_R300) ||
  803. (rdev->family == CHIP_R350) ||
  804. (rdev->family == CHIP_RV350) ||
  805. (rdev->family == CHIP_RV380) ||
  806. (rdev->family == CHIP_RS400) ||
  807. (rdev->family == CHIP_RS480)) {
  808. DRM_INFO("Loading R300 Microcode\n");
  809. fw_name = FIRMWARE_R300;
  810. } else if ((rdev->family == CHIP_R420) ||
  811. (rdev->family == CHIP_R423) ||
  812. (rdev->family == CHIP_RV410)) {
  813. DRM_INFO("Loading R400 Microcode\n");
  814. fw_name = FIRMWARE_R420;
  815. } else if ((rdev->family == CHIP_RS690) ||
  816. (rdev->family == CHIP_RS740)) {
  817. DRM_INFO("Loading RS690/RS740 Microcode\n");
  818. fw_name = FIRMWARE_RS690;
  819. } else if (rdev->family == CHIP_RS600) {
  820. DRM_INFO("Loading RS600 Microcode\n");
  821. fw_name = FIRMWARE_RS600;
  822. } else if ((rdev->family == CHIP_RV515) ||
  823. (rdev->family == CHIP_R520) ||
  824. (rdev->family == CHIP_RV530) ||
  825. (rdev->family == CHIP_R580) ||
  826. (rdev->family == CHIP_RV560) ||
  827. (rdev->family == CHIP_RV570)) {
  828. DRM_INFO("Loading R500 Microcode\n");
  829. fw_name = FIRMWARE_R520;
  830. }
  831. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  832. platform_device_unregister(pdev);
  833. if (err) {
  834. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  835. fw_name);
  836. } else if (rdev->me_fw->size % 8) {
  837. printk(KERN_ERR
  838. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  839. rdev->me_fw->size, fw_name);
  840. err = -EINVAL;
  841. release_firmware(rdev->me_fw);
  842. rdev->me_fw = NULL;
  843. }
  844. return err;
  845. }
  846. static void r100_cp_load_microcode(struct radeon_device *rdev)
  847. {
  848. const __be32 *fw_data;
  849. int i, size;
  850. if (r100_gui_wait_for_idle(rdev)) {
  851. printk(KERN_WARNING "Failed to wait GUI idle while "
  852. "programming pipes. Bad things might happen.\n");
  853. }
  854. if (rdev->me_fw) {
  855. size = rdev->me_fw->size / 4;
  856. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  857. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  858. for (i = 0; i < size; i += 2) {
  859. WREG32(RADEON_CP_ME_RAM_DATAH,
  860. be32_to_cpup(&fw_data[i]));
  861. WREG32(RADEON_CP_ME_RAM_DATAL,
  862. be32_to_cpup(&fw_data[i + 1]));
  863. }
  864. }
  865. }
  866. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  867. {
  868. unsigned rb_bufsz;
  869. unsigned rb_blksz;
  870. unsigned max_fetch;
  871. unsigned pre_write_timer;
  872. unsigned pre_write_limit;
  873. unsigned indirect2_start;
  874. unsigned indirect1_start;
  875. uint32_t tmp;
  876. int r;
  877. if (r100_debugfs_cp_init(rdev)) {
  878. DRM_ERROR("Failed to register debugfs file for CP !\n");
  879. }
  880. if (!rdev->me_fw) {
  881. r = r100_cp_init_microcode(rdev);
  882. if (r) {
  883. DRM_ERROR("Failed to load firmware!\n");
  884. return r;
  885. }
  886. }
  887. /* Align ring size */
  888. rb_bufsz = drm_order(ring_size / 8);
  889. ring_size = (1 << (rb_bufsz + 1)) * 4;
  890. r100_cp_load_microcode(rdev);
  891. r = radeon_ring_init(rdev, ring_size);
  892. if (r) {
  893. return r;
  894. }
  895. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  896. * the rptr copy in system ram */
  897. rb_blksz = 9;
  898. /* cp will read 128bytes at a time (4 dwords) */
  899. max_fetch = 1;
  900. rdev->cp.align_mask = 16 - 1;
  901. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  902. pre_write_timer = 64;
  903. /* Force CP_RB_WPTR write if written more than one time before the
  904. * delay expire
  905. */
  906. pre_write_limit = 0;
  907. /* Setup the cp cache like this (cache size is 96 dwords) :
  908. * RING 0 to 15
  909. * INDIRECT1 16 to 79
  910. * INDIRECT2 80 to 95
  911. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  912. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  913. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  914. * Idea being that most of the gpu cmd will be through indirect1 buffer
  915. * so it gets the bigger cache.
  916. */
  917. indirect2_start = 80;
  918. indirect1_start = 16;
  919. /* cp setup */
  920. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  921. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  922. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  923. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  924. RADEON_RB_NO_UPDATE);
  925. #ifdef __BIG_ENDIAN
  926. tmp |= RADEON_BUF_SWAP_32BIT;
  927. #endif
  928. WREG32(RADEON_CP_RB_CNTL, tmp);
  929. /* Set ring address */
  930. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  931. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  932. /* Force read & write ptr to 0 */
  933. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  934. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  935. WREG32(RADEON_CP_RB_WPTR, 0);
  936. WREG32(RADEON_CP_RB_CNTL, tmp);
  937. udelay(10);
  938. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  939. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  940. /* protect against crazy HW on resume */
  941. rdev->cp.wptr &= rdev->cp.ptr_mask;
  942. /* Set cp mode to bus mastering & enable cp*/
  943. WREG32(RADEON_CP_CSQ_MODE,
  944. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  945. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  946. WREG32(0x718, 0);
  947. WREG32(0x744, 0x00004D4D);
  948. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  949. radeon_ring_start(rdev);
  950. r = radeon_ring_test(rdev);
  951. if (r) {
  952. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  953. return r;
  954. }
  955. rdev->cp.ready = true;
  956. return 0;
  957. }
  958. void r100_cp_fini(struct radeon_device *rdev)
  959. {
  960. if (r100_cp_wait_for_idle(rdev)) {
  961. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  962. }
  963. /* Disable ring */
  964. r100_cp_disable(rdev);
  965. radeon_ring_fini(rdev);
  966. DRM_INFO("radeon: cp finalized\n");
  967. }
  968. void r100_cp_disable(struct radeon_device *rdev)
  969. {
  970. /* Disable ring */
  971. rdev->cp.ready = false;
  972. WREG32(RADEON_CP_CSQ_MODE, 0);
  973. WREG32(RADEON_CP_CSQ_CNTL, 0);
  974. if (r100_gui_wait_for_idle(rdev)) {
  975. printk(KERN_WARNING "Failed to wait GUI idle while "
  976. "programming pipes. Bad things might happen.\n");
  977. }
  978. }
  979. void r100_cp_commit(struct radeon_device *rdev)
  980. {
  981. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  982. (void)RREG32(RADEON_CP_RB_WPTR);
  983. }
  984. /*
  985. * CS functions
  986. */
  987. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  988. struct radeon_cs_packet *pkt,
  989. const unsigned *auth, unsigned n,
  990. radeon_packet0_check_t check)
  991. {
  992. unsigned reg;
  993. unsigned i, j, m;
  994. unsigned idx;
  995. int r;
  996. idx = pkt->idx + 1;
  997. reg = pkt->reg;
  998. /* Check that register fall into register range
  999. * determined by the number of entry (n) in the
  1000. * safe register bitmap.
  1001. */
  1002. if (pkt->one_reg_wr) {
  1003. if ((reg >> 7) > n) {
  1004. return -EINVAL;
  1005. }
  1006. } else {
  1007. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1008. return -EINVAL;
  1009. }
  1010. }
  1011. for (i = 0; i <= pkt->count; i++, idx++) {
  1012. j = (reg >> 7);
  1013. m = 1 << ((reg >> 2) & 31);
  1014. if (auth[j] & m) {
  1015. r = check(p, pkt, idx, reg);
  1016. if (r) {
  1017. return r;
  1018. }
  1019. }
  1020. if (pkt->one_reg_wr) {
  1021. if (!(auth[j] & m)) {
  1022. break;
  1023. }
  1024. } else {
  1025. reg += 4;
  1026. }
  1027. }
  1028. return 0;
  1029. }
  1030. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1031. struct radeon_cs_packet *pkt)
  1032. {
  1033. volatile uint32_t *ib;
  1034. unsigned i;
  1035. unsigned idx;
  1036. ib = p->ib->ptr;
  1037. idx = pkt->idx;
  1038. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1039. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1040. }
  1041. }
  1042. /**
  1043. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1044. * @parser: parser structure holding parsing context.
  1045. * @pkt: where to store packet informations
  1046. *
  1047. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1048. * if packet is bigger than remaining ib size. or if packets is unknown.
  1049. **/
  1050. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1051. struct radeon_cs_packet *pkt,
  1052. unsigned idx)
  1053. {
  1054. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1055. uint32_t header;
  1056. if (idx >= ib_chunk->length_dw) {
  1057. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1058. idx, ib_chunk->length_dw);
  1059. return -EINVAL;
  1060. }
  1061. header = radeon_get_ib_value(p, idx);
  1062. pkt->idx = idx;
  1063. pkt->type = CP_PACKET_GET_TYPE(header);
  1064. pkt->count = CP_PACKET_GET_COUNT(header);
  1065. switch (pkt->type) {
  1066. case PACKET_TYPE0:
  1067. pkt->reg = CP_PACKET0_GET_REG(header);
  1068. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1069. break;
  1070. case PACKET_TYPE3:
  1071. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1072. break;
  1073. case PACKET_TYPE2:
  1074. pkt->count = -1;
  1075. break;
  1076. default:
  1077. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1078. return -EINVAL;
  1079. }
  1080. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1081. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1082. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1083. return -EINVAL;
  1084. }
  1085. return 0;
  1086. }
  1087. /**
  1088. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1089. * @parser: parser structure holding parsing context.
  1090. *
  1091. * Userspace sends a special sequence for VLINE waits.
  1092. * PACKET0 - VLINE_START_END + value
  1093. * PACKET0 - WAIT_UNTIL +_value
  1094. * RELOC (P3) - crtc_id in reloc.
  1095. *
  1096. * This function parses this and relocates the VLINE START END
  1097. * and WAIT UNTIL packets to the correct crtc.
  1098. * It also detects a switched off crtc and nulls out the
  1099. * wait in that case.
  1100. */
  1101. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1102. {
  1103. struct drm_mode_object *obj;
  1104. struct drm_crtc *crtc;
  1105. struct radeon_crtc *radeon_crtc;
  1106. struct radeon_cs_packet p3reloc, waitreloc;
  1107. int crtc_id;
  1108. int r;
  1109. uint32_t header, h_idx, reg;
  1110. volatile uint32_t *ib;
  1111. ib = p->ib->ptr;
  1112. /* parse the wait until */
  1113. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1114. if (r)
  1115. return r;
  1116. /* check its a wait until and only 1 count */
  1117. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1118. waitreloc.count != 0) {
  1119. DRM_ERROR("vline wait had illegal wait until segment\n");
  1120. r = -EINVAL;
  1121. return r;
  1122. }
  1123. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1124. DRM_ERROR("vline wait had illegal wait until\n");
  1125. r = -EINVAL;
  1126. return r;
  1127. }
  1128. /* jump over the NOP */
  1129. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1130. if (r)
  1131. return r;
  1132. h_idx = p->idx - 2;
  1133. p->idx += waitreloc.count + 2;
  1134. p->idx += p3reloc.count + 2;
  1135. header = radeon_get_ib_value(p, h_idx);
  1136. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1137. reg = CP_PACKET0_GET_REG(header);
  1138. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1139. if (!obj) {
  1140. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1141. r = -EINVAL;
  1142. goto out;
  1143. }
  1144. crtc = obj_to_crtc(obj);
  1145. radeon_crtc = to_radeon_crtc(crtc);
  1146. crtc_id = radeon_crtc->crtc_id;
  1147. if (!crtc->enabled) {
  1148. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1149. ib[h_idx + 2] = PACKET2(0);
  1150. ib[h_idx + 3] = PACKET2(0);
  1151. } else if (crtc_id == 1) {
  1152. switch (reg) {
  1153. case AVIVO_D1MODE_VLINE_START_END:
  1154. header &= ~R300_CP_PACKET0_REG_MASK;
  1155. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1156. break;
  1157. case RADEON_CRTC_GUI_TRIG_VLINE:
  1158. header &= ~R300_CP_PACKET0_REG_MASK;
  1159. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1160. break;
  1161. default:
  1162. DRM_ERROR("unknown crtc reloc\n");
  1163. r = -EINVAL;
  1164. goto out;
  1165. }
  1166. ib[h_idx] = header;
  1167. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1168. }
  1169. out:
  1170. return r;
  1171. }
  1172. /**
  1173. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1174. * @parser: parser structure holding parsing context.
  1175. * @data: pointer to relocation data
  1176. * @offset_start: starting offset
  1177. * @offset_mask: offset mask (to align start offset on)
  1178. * @reloc: reloc informations
  1179. *
  1180. * Check next packet is relocation packet3, do bo validation and compute
  1181. * GPU offset using the provided start.
  1182. **/
  1183. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1184. struct radeon_cs_reloc **cs_reloc)
  1185. {
  1186. struct radeon_cs_chunk *relocs_chunk;
  1187. struct radeon_cs_packet p3reloc;
  1188. unsigned idx;
  1189. int r;
  1190. if (p->chunk_relocs_idx == -1) {
  1191. DRM_ERROR("No relocation chunk !\n");
  1192. return -EINVAL;
  1193. }
  1194. *cs_reloc = NULL;
  1195. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1196. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1197. if (r) {
  1198. return r;
  1199. }
  1200. p->idx += p3reloc.count + 2;
  1201. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1202. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1203. p3reloc.idx);
  1204. r100_cs_dump_packet(p, &p3reloc);
  1205. return -EINVAL;
  1206. }
  1207. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1208. if (idx >= relocs_chunk->length_dw) {
  1209. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1210. idx, relocs_chunk->length_dw);
  1211. r100_cs_dump_packet(p, &p3reloc);
  1212. return -EINVAL;
  1213. }
  1214. /* FIXME: we assume reloc size is 4 dwords */
  1215. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1216. return 0;
  1217. }
  1218. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1219. {
  1220. int vtx_size;
  1221. vtx_size = 2;
  1222. /* ordered according to bits in spec */
  1223. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1224. vtx_size++;
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1226. vtx_size += 3;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1228. vtx_size++;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1230. vtx_size++;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1232. vtx_size += 3;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1234. vtx_size++;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1238. vtx_size += 2;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1240. vtx_size += 2;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1242. vtx_size++;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1244. vtx_size += 2;
  1245. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1246. vtx_size++;
  1247. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1248. vtx_size += 2;
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1250. vtx_size++;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1252. vtx_size++;
  1253. /* blend weight */
  1254. if (vtx_fmt & (0x7 << 15))
  1255. vtx_size += (vtx_fmt >> 15) & 0x7;
  1256. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1257. vtx_size += 3;
  1258. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1259. vtx_size += 2;
  1260. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1261. vtx_size++;
  1262. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1263. vtx_size++;
  1264. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1265. vtx_size++;
  1266. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1267. vtx_size++;
  1268. return vtx_size;
  1269. }
  1270. static int r100_packet0_check(struct radeon_cs_parser *p,
  1271. struct radeon_cs_packet *pkt,
  1272. unsigned idx, unsigned reg)
  1273. {
  1274. struct radeon_cs_reloc *reloc;
  1275. struct r100_cs_track *track;
  1276. volatile uint32_t *ib;
  1277. uint32_t tmp;
  1278. int r;
  1279. int i, face;
  1280. u32 tile_flags = 0;
  1281. u32 idx_value;
  1282. ib = p->ib->ptr;
  1283. track = (struct r100_cs_track *)p->track;
  1284. idx_value = radeon_get_ib_value(p, idx);
  1285. switch (reg) {
  1286. case RADEON_CRTC_GUI_TRIG_VLINE:
  1287. r = r100_cs_packet_parse_vline(p);
  1288. if (r) {
  1289. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1290. idx, reg);
  1291. r100_cs_dump_packet(p, pkt);
  1292. return r;
  1293. }
  1294. break;
  1295. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1296. * range access */
  1297. case RADEON_DST_PITCH_OFFSET:
  1298. case RADEON_SRC_PITCH_OFFSET:
  1299. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1300. if (r)
  1301. return r;
  1302. break;
  1303. case RADEON_RB3D_DEPTHOFFSET:
  1304. r = r100_cs_packet_next_reloc(p, &reloc);
  1305. if (r) {
  1306. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1307. idx, reg);
  1308. r100_cs_dump_packet(p, pkt);
  1309. return r;
  1310. }
  1311. track->zb.robj = reloc->robj;
  1312. track->zb.offset = idx_value;
  1313. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1314. break;
  1315. case RADEON_RB3D_COLOROFFSET:
  1316. r = r100_cs_packet_next_reloc(p, &reloc);
  1317. if (r) {
  1318. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1319. idx, reg);
  1320. r100_cs_dump_packet(p, pkt);
  1321. return r;
  1322. }
  1323. track->cb[0].robj = reloc->robj;
  1324. track->cb[0].offset = idx_value;
  1325. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1326. break;
  1327. case RADEON_PP_TXOFFSET_0:
  1328. case RADEON_PP_TXOFFSET_1:
  1329. case RADEON_PP_TXOFFSET_2:
  1330. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1331. r = r100_cs_packet_next_reloc(p, &reloc);
  1332. if (r) {
  1333. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1334. idx, reg);
  1335. r100_cs_dump_packet(p, pkt);
  1336. return r;
  1337. }
  1338. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1339. track->textures[i].robj = reloc->robj;
  1340. break;
  1341. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1342. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1343. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1344. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1345. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1346. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1347. r = r100_cs_packet_next_reloc(p, &reloc);
  1348. if (r) {
  1349. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1350. idx, reg);
  1351. r100_cs_dump_packet(p, pkt);
  1352. return r;
  1353. }
  1354. track->textures[0].cube_info[i].offset = idx_value;
  1355. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1356. track->textures[0].cube_info[i].robj = reloc->robj;
  1357. break;
  1358. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1359. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1360. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1361. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1362. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1363. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1364. r = r100_cs_packet_next_reloc(p, &reloc);
  1365. if (r) {
  1366. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1367. idx, reg);
  1368. r100_cs_dump_packet(p, pkt);
  1369. return r;
  1370. }
  1371. track->textures[1].cube_info[i].offset = idx_value;
  1372. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1373. track->textures[1].cube_info[i].robj = reloc->robj;
  1374. break;
  1375. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1376. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1377. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1378. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1379. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1380. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1384. idx, reg);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. track->textures[2].cube_info[i].offset = idx_value;
  1389. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1390. track->textures[2].cube_info[i].robj = reloc->robj;
  1391. break;
  1392. case RADEON_RE_WIDTH_HEIGHT:
  1393. track->maxy = ((idx_value >> 16) & 0x7FF);
  1394. break;
  1395. case RADEON_RB3D_COLORPITCH:
  1396. r = r100_cs_packet_next_reloc(p, &reloc);
  1397. if (r) {
  1398. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1399. idx, reg);
  1400. r100_cs_dump_packet(p, pkt);
  1401. return r;
  1402. }
  1403. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1404. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1405. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1406. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1407. tmp = idx_value & ~(0x7 << 16);
  1408. tmp |= tile_flags;
  1409. ib[idx] = tmp;
  1410. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1411. break;
  1412. case RADEON_RB3D_DEPTHPITCH:
  1413. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1414. break;
  1415. case RADEON_RB3D_CNTL:
  1416. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1417. case 7:
  1418. case 8:
  1419. case 9:
  1420. case 11:
  1421. case 12:
  1422. track->cb[0].cpp = 1;
  1423. break;
  1424. case 3:
  1425. case 4:
  1426. case 15:
  1427. track->cb[0].cpp = 2;
  1428. break;
  1429. case 6:
  1430. track->cb[0].cpp = 4;
  1431. break;
  1432. default:
  1433. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1434. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1435. return -EINVAL;
  1436. }
  1437. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1438. break;
  1439. case RADEON_RB3D_ZSTENCILCNTL:
  1440. switch (idx_value & 0xf) {
  1441. case 0:
  1442. track->zb.cpp = 2;
  1443. break;
  1444. case 2:
  1445. case 3:
  1446. case 4:
  1447. case 5:
  1448. case 9:
  1449. case 11:
  1450. track->zb.cpp = 4;
  1451. break;
  1452. default:
  1453. break;
  1454. }
  1455. break;
  1456. case RADEON_RB3D_ZPASS_ADDR:
  1457. r = r100_cs_packet_next_reloc(p, &reloc);
  1458. if (r) {
  1459. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1460. idx, reg);
  1461. r100_cs_dump_packet(p, pkt);
  1462. return r;
  1463. }
  1464. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1465. break;
  1466. case RADEON_PP_CNTL:
  1467. {
  1468. uint32_t temp = idx_value >> 4;
  1469. for (i = 0; i < track->num_texture; i++)
  1470. track->textures[i].enabled = !!(temp & (1 << i));
  1471. }
  1472. break;
  1473. case RADEON_SE_VF_CNTL:
  1474. track->vap_vf_cntl = idx_value;
  1475. break;
  1476. case RADEON_SE_VTX_FMT:
  1477. track->vtx_size = r100_get_vtx_size(idx_value);
  1478. break;
  1479. case RADEON_PP_TEX_SIZE_0:
  1480. case RADEON_PP_TEX_SIZE_1:
  1481. case RADEON_PP_TEX_SIZE_2:
  1482. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1483. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1484. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1485. break;
  1486. case RADEON_PP_TEX_PITCH_0:
  1487. case RADEON_PP_TEX_PITCH_1:
  1488. case RADEON_PP_TEX_PITCH_2:
  1489. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1490. track->textures[i].pitch = idx_value + 32;
  1491. break;
  1492. case RADEON_PP_TXFILTER_0:
  1493. case RADEON_PP_TXFILTER_1:
  1494. case RADEON_PP_TXFILTER_2:
  1495. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1496. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1497. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1498. tmp = (idx_value >> 23) & 0x7;
  1499. if (tmp == 2 || tmp == 6)
  1500. track->textures[i].roundup_w = false;
  1501. tmp = (idx_value >> 27) & 0x7;
  1502. if (tmp == 2 || tmp == 6)
  1503. track->textures[i].roundup_h = false;
  1504. break;
  1505. case RADEON_PP_TXFORMAT_0:
  1506. case RADEON_PP_TXFORMAT_1:
  1507. case RADEON_PP_TXFORMAT_2:
  1508. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1509. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1510. track->textures[i].use_pitch = 1;
  1511. } else {
  1512. track->textures[i].use_pitch = 0;
  1513. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1514. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1515. }
  1516. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1517. track->textures[i].tex_coord_type = 2;
  1518. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1519. case RADEON_TXFORMAT_I8:
  1520. case RADEON_TXFORMAT_RGB332:
  1521. case RADEON_TXFORMAT_Y8:
  1522. track->textures[i].cpp = 1;
  1523. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1524. break;
  1525. case RADEON_TXFORMAT_AI88:
  1526. case RADEON_TXFORMAT_ARGB1555:
  1527. case RADEON_TXFORMAT_RGB565:
  1528. case RADEON_TXFORMAT_ARGB4444:
  1529. case RADEON_TXFORMAT_VYUY422:
  1530. case RADEON_TXFORMAT_YVYU422:
  1531. case RADEON_TXFORMAT_SHADOW16:
  1532. case RADEON_TXFORMAT_LDUDV655:
  1533. case RADEON_TXFORMAT_DUDV88:
  1534. track->textures[i].cpp = 2;
  1535. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1536. break;
  1537. case RADEON_TXFORMAT_ARGB8888:
  1538. case RADEON_TXFORMAT_RGBA8888:
  1539. case RADEON_TXFORMAT_SHADOW32:
  1540. case RADEON_TXFORMAT_LDUDUV8888:
  1541. track->textures[i].cpp = 4;
  1542. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1543. break;
  1544. case RADEON_TXFORMAT_DXT1:
  1545. track->textures[i].cpp = 1;
  1546. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1547. break;
  1548. case RADEON_TXFORMAT_DXT23:
  1549. case RADEON_TXFORMAT_DXT45:
  1550. track->textures[i].cpp = 1;
  1551. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1552. break;
  1553. }
  1554. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1555. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1556. break;
  1557. case RADEON_PP_CUBIC_FACES_0:
  1558. case RADEON_PP_CUBIC_FACES_1:
  1559. case RADEON_PP_CUBIC_FACES_2:
  1560. tmp = idx_value;
  1561. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1562. for (face = 0; face < 4; face++) {
  1563. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1564. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1565. }
  1566. break;
  1567. default:
  1568. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1569. reg, idx);
  1570. return -EINVAL;
  1571. }
  1572. return 0;
  1573. }
  1574. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1575. struct radeon_cs_packet *pkt,
  1576. struct radeon_bo *robj)
  1577. {
  1578. unsigned idx;
  1579. u32 value;
  1580. idx = pkt->idx + 1;
  1581. value = radeon_get_ib_value(p, idx + 2);
  1582. if ((value + 1) > radeon_bo_size(robj)) {
  1583. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1584. "(need %u have %lu) !\n",
  1585. value + 1,
  1586. radeon_bo_size(robj));
  1587. return -EINVAL;
  1588. }
  1589. return 0;
  1590. }
  1591. static int r100_packet3_check(struct radeon_cs_parser *p,
  1592. struct radeon_cs_packet *pkt)
  1593. {
  1594. struct radeon_cs_reloc *reloc;
  1595. struct r100_cs_track *track;
  1596. unsigned idx;
  1597. volatile uint32_t *ib;
  1598. int r;
  1599. ib = p->ib->ptr;
  1600. idx = pkt->idx + 1;
  1601. track = (struct r100_cs_track *)p->track;
  1602. switch (pkt->opcode) {
  1603. case PACKET3_3D_LOAD_VBPNTR:
  1604. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1605. if (r)
  1606. return r;
  1607. break;
  1608. case PACKET3_INDX_BUFFER:
  1609. r = r100_cs_packet_next_reloc(p, &reloc);
  1610. if (r) {
  1611. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1612. r100_cs_dump_packet(p, pkt);
  1613. return r;
  1614. }
  1615. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1616. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1617. if (r) {
  1618. return r;
  1619. }
  1620. break;
  1621. case 0x23:
  1622. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1623. r = r100_cs_packet_next_reloc(p, &reloc);
  1624. if (r) {
  1625. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1626. r100_cs_dump_packet(p, pkt);
  1627. return r;
  1628. }
  1629. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1630. track->num_arrays = 1;
  1631. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1632. track->arrays[0].robj = reloc->robj;
  1633. track->arrays[0].esize = track->vtx_size;
  1634. track->max_indx = radeon_get_ib_value(p, idx+1);
  1635. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1636. track->immd_dwords = pkt->count - 1;
  1637. r = r100_cs_track_check(p->rdev, track);
  1638. if (r)
  1639. return r;
  1640. break;
  1641. case PACKET3_3D_DRAW_IMMD:
  1642. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1643. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1644. return -EINVAL;
  1645. }
  1646. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1647. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1648. track->immd_dwords = pkt->count - 1;
  1649. r = r100_cs_track_check(p->rdev, track);
  1650. if (r)
  1651. return r;
  1652. break;
  1653. /* triggers drawing using in-packet vertex data */
  1654. case PACKET3_3D_DRAW_IMMD_2:
  1655. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1656. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1657. return -EINVAL;
  1658. }
  1659. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1660. track->immd_dwords = pkt->count;
  1661. r = r100_cs_track_check(p->rdev, track);
  1662. if (r)
  1663. return r;
  1664. break;
  1665. /* triggers drawing using in-packet vertex data */
  1666. case PACKET3_3D_DRAW_VBUF_2:
  1667. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1668. r = r100_cs_track_check(p->rdev, track);
  1669. if (r)
  1670. return r;
  1671. break;
  1672. /* triggers drawing of vertex buffers setup elsewhere */
  1673. case PACKET3_3D_DRAW_INDX_2:
  1674. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1675. r = r100_cs_track_check(p->rdev, track);
  1676. if (r)
  1677. return r;
  1678. break;
  1679. /* triggers drawing using indices to vertex buffer */
  1680. case PACKET3_3D_DRAW_VBUF:
  1681. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1682. r = r100_cs_track_check(p->rdev, track);
  1683. if (r)
  1684. return r;
  1685. break;
  1686. /* triggers drawing of vertex buffers setup elsewhere */
  1687. case PACKET3_3D_DRAW_INDX:
  1688. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1689. r = r100_cs_track_check(p->rdev, track);
  1690. if (r)
  1691. return r;
  1692. break;
  1693. /* triggers drawing using indices to vertex buffer */
  1694. case PACKET3_NOP:
  1695. break;
  1696. default:
  1697. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1698. return -EINVAL;
  1699. }
  1700. return 0;
  1701. }
  1702. int r100_cs_parse(struct radeon_cs_parser *p)
  1703. {
  1704. struct radeon_cs_packet pkt;
  1705. struct r100_cs_track *track;
  1706. int r;
  1707. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1708. r100_cs_track_clear(p->rdev, track);
  1709. p->track = track;
  1710. do {
  1711. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1712. if (r) {
  1713. return r;
  1714. }
  1715. p->idx += pkt.count + 2;
  1716. switch (pkt.type) {
  1717. case PACKET_TYPE0:
  1718. if (p->rdev->family >= CHIP_R200)
  1719. r = r100_cs_parse_packet0(p, &pkt,
  1720. p->rdev->config.r100.reg_safe_bm,
  1721. p->rdev->config.r100.reg_safe_bm_size,
  1722. &r200_packet0_check);
  1723. else
  1724. r = r100_cs_parse_packet0(p, &pkt,
  1725. p->rdev->config.r100.reg_safe_bm,
  1726. p->rdev->config.r100.reg_safe_bm_size,
  1727. &r100_packet0_check);
  1728. break;
  1729. case PACKET_TYPE2:
  1730. break;
  1731. case PACKET_TYPE3:
  1732. r = r100_packet3_check(p, &pkt);
  1733. break;
  1734. default:
  1735. DRM_ERROR("Unknown packet type %d !\n",
  1736. pkt.type);
  1737. return -EINVAL;
  1738. }
  1739. if (r) {
  1740. return r;
  1741. }
  1742. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1743. return 0;
  1744. }
  1745. /*
  1746. * Global GPU functions
  1747. */
  1748. void r100_errata(struct radeon_device *rdev)
  1749. {
  1750. rdev->pll_errata = 0;
  1751. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1752. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1753. }
  1754. if (rdev->family == CHIP_RV100 ||
  1755. rdev->family == CHIP_RS100 ||
  1756. rdev->family == CHIP_RS200) {
  1757. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1758. }
  1759. }
  1760. /* Wait for vertical sync on primary CRTC */
  1761. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1762. {
  1763. uint32_t crtc_gen_cntl, tmp;
  1764. int i;
  1765. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1766. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1767. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1768. return;
  1769. }
  1770. /* Clear the CRTC_VBLANK_SAVE bit */
  1771. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1772. for (i = 0; i < rdev->usec_timeout; i++) {
  1773. tmp = RREG32(RADEON_CRTC_STATUS);
  1774. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1775. return;
  1776. }
  1777. DRM_UDELAY(1);
  1778. }
  1779. }
  1780. /* Wait for vertical sync on secondary CRTC */
  1781. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1782. {
  1783. uint32_t crtc2_gen_cntl, tmp;
  1784. int i;
  1785. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1786. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1787. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1788. return;
  1789. /* Clear the CRTC_VBLANK_SAVE bit */
  1790. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1791. for (i = 0; i < rdev->usec_timeout; i++) {
  1792. tmp = RREG32(RADEON_CRTC2_STATUS);
  1793. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1794. return;
  1795. }
  1796. DRM_UDELAY(1);
  1797. }
  1798. }
  1799. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1800. {
  1801. unsigned i;
  1802. uint32_t tmp;
  1803. for (i = 0; i < rdev->usec_timeout; i++) {
  1804. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1805. if (tmp >= n) {
  1806. return 0;
  1807. }
  1808. DRM_UDELAY(1);
  1809. }
  1810. return -1;
  1811. }
  1812. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1813. {
  1814. unsigned i;
  1815. uint32_t tmp;
  1816. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1817. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1818. " Bad things might happen.\n");
  1819. }
  1820. for (i = 0; i < rdev->usec_timeout; i++) {
  1821. tmp = RREG32(RADEON_RBBM_STATUS);
  1822. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1823. return 0;
  1824. }
  1825. DRM_UDELAY(1);
  1826. }
  1827. return -1;
  1828. }
  1829. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1830. {
  1831. unsigned i;
  1832. uint32_t tmp;
  1833. for (i = 0; i < rdev->usec_timeout; i++) {
  1834. /* read MC_STATUS */
  1835. tmp = RREG32(RADEON_MC_STATUS);
  1836. if (tmp & RADEON_MC_IDLE) {
  1837. return 0;
  1838. }
  1839. DRM_UDELAY(1);
  1840. }
  1841. return -1;
  1842. }
  1843. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1844. {
  1845. lockup->last_cp_rptr = cp->rptr;
  1846. lockup->last_jiffies = jiffies;
  1847. }
  1848. /**
  1849. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1850. * @rdev: radeon device structure
  1851. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1852. * @cp: radeon_cp structure holding CP information
  1853. *
  1854. * We don't need to initialize the lockup tracking information as we will either
  1855. * have CP rptr to a different value of jiffies wrap around which will force
  1856. * initialization of the lockup tracking informations.
  1857. *
  1858. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1859. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1860. * if the elapsed time since last call is bigger than 2 second than we return
  1861. * false and update the tracking information. Due to this the caller must call
  1862. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1863. * the fencing code should be cautious about that.
  1864. *
  1865. * Caller should write to the ring to force CP to do something so we don't get
  1866. * false positive when CP is just gived nothing to do.
  1867. *
  1868. **/
  1869. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1870. {
  1871. unsigned long cjiffies, elapsed;
  1872. cjiffies = jiffies;
  1873. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1874. /* likely a wrap around */
  1875. lockup->last_cp_rptr = cp->rptr;
  1876. lockup->last_jiffies = jiffies;
  1877. return false;
  1878. }
  1879. if (cp->rptr != lockup->last_cp_rptr) {
  1880. /* CP is still working no lockup */
  1881. lockup->last_cp_rptr = cp->rptr;
  1882. lockup->last_jiffies = jiffies;
  1883. return false;
  1884. }
  1885. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1886. if (elapsed >= 3000) {
  1887. /* very likely the improbable case where current
  1888. * rptr is equal to last recorded, a while ago, rptr
  1889. * this is more likely a false positive update tracking
  1890. * information which should force us to be recall at
  1891. * latter point
  1892. */
  1893. lockup->last_cp_rptr = cp->rptr;
  1894. lockup->last_jiffies = jiffies;
  1895. return false;
  1896. }
  1897. if (elapsed >= 1000) {
  1898. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1899. return true;
  1900. }
  1901. /* give a chance to the GPU ... */
  1902. return false;
  1903. }
  1904. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1905. {
  1906. u32 rbbm_status;
  1907. int r;
  1908. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1909. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1910. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1911. return false;
  1912. }
  1913. /* force CP activities */
  1914. r = radeon_ring_lock(rdev, 2);
  1915. if (!r) {
  1916. /* PACKET2 NOP */
  1917. radeon_ring_write(rdev, 0x80000000);
  1918. radeon_ring_write(rdev, 0x80000000);
  1919. radeon_ring_unlock_commit(rdev);
  1920. }
  1921. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1922. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1923. }
  1924. void r100_bm_disable(struct radeon_device *rdev)
  1925. {
  1926. u32 tmp;
  1927. /* disable bus mastering */
  1928. tmp = RREG32(R_000030_BUS_CNTL);
  1929. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1930. mdelay(1);
  1931. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1932. mdelay(1);
  1933. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1934. tmp = RREG32(RADEON_BUS_CNTL);
  1935. mdelay(1);
  1936. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1937. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1938. mdelay(1);
  1939. }
  1940. int r100_asic_reset(struct radeon_device *rdev)
  1941. {
  1942. struct r100_mc_save save;
  1943. u32 status, tmp;
  1944. r100_mc_stop(rdev, &save);
  1945. status = RREG32(R_000E40_RBBM_STATUS);
  1946. if (!G_000E40_GUI_ACTIVE(status)) {
  1947. return 0;
  1948. }
  1949. status = RREG32(R_000E40_RBBM_STATUS);
  1950. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1951. /* stop CP */
  1952. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1953. tmp = RREG32(RADEON_CP_RB_CNTL);
  1954. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1955. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1956. WREG32(RADEON_CP_RB_WPTR, 0);
  1957. WREG32(RADEON_CP_RB_CNTL, tmp);
  1958. /* save PCI state */
  1959. pci_save_state(rdev->pdev);
  1960. /* disable bus mastering */
  1961. r100_bm_disable(rdev);
  1962. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1963. S_0000F0_SOFT_RESET_RE(1) |
  1964. S_0000F0_SOFT_RESET_PP(1) |
  1965. S_0000F0_SOFT_RESET_RB(1));
  1966. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1967. mdelay(500);
  1968. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1969. mdelay(1);
  1970. status = RREG32(R_000E40_RBBM_STATUS);
  1971. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1972. /* reset CP */
  1973. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1974. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1975. mdelay(500);
  1976. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1977. mdelay(1);
  1978. status = RREG32(R_000E40_RBBM_STATUS);
  1979. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1980. /* restore PCI & busmastering */
  1981. pci_restore_state(rdev->pdev);
  1982. r100_enable_bm(rdev);
  1983. /* Check if GPU is idle */
  1984. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1985. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1986. dev_err(rdev->dev, "failed to reset GPU\n");
  1987. rdev->gpu_lockup = true;
  1988. return -1;
  1989. }
  1990. r100_mc_resume(rdev, &save);
  1991. dev_info(rdev->dev, "GPU reset succeed\n");
  1992. return 0;
  1993. }
  1994. void r100_set_common_regs(struct radeon_device *rdev)
  1995. {
  1996. struct drm_device *dev = rdev->ddev;
  1997. bool force_dac2 = false;
  1998. u32 tmp;
  1999. /* set these so they don't interfere with anything */
  2000. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2001. WREG32(RADEON_SUBPIC_CNTL, 0);
  2002. WREG32(RADEON_VIPH_CONTROL, 0);
  2003. WREG32(RADEON_I2C_CNTL_1, 0);
  2004. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2005. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2006. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2007. /* always set up dac2 on rn50 and some rv100 as lots
  2008. * of servers seem to wire it up to a VGA port but
  2009. * don't report it in the bios connector
  2010. * table.
  2011. */
  2012. switch (dev->pdev->device) {
  2013. /* RN50 */
  2014. case 0x515e:
  2015. case 0x5969:
  2016. force_dac2 = true;
  2017. break;
  2018. /* RV100*/
  2019. case 0x5159:
  2020. case 0x515a:
  2021. /* DELL triple head servers */
  2022. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2023. ((dev->pdev->subsystem_device == 0x016c) ||
  2024. (dev->pdev->subsystem_device == 0x016d) ||
  2025. (dev->pdev->subsystem_device == 0x016e) ||
  2026. (dev->pdev->subsystem_device == 0x016f) ||
  2027. (dev->pdev->subsystem_device == 0x0170) ||
  2028. (dev->pdev->subsystem_device == 0x017d) ||
  2029. (dev->pdev->subsystem_device == 0x017e) ||
  2030. (dev->pdev->subsystem_device == 0x0183) ||
  2031. (dev->pdev->subsystem_device == 0x018a) ||
  2032. (dev->pdev->subsystem_device == 0x019a)))
  2033. force_dac2 = true;
  2034. break;
  2035. }
  2036. if (force_dac2) {
  2037. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2038. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2039. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2040. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2041. enable it, even it's detected.
  2042. */
  2043. /* force it to crtc0 */
  2044. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2045. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2046. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2047. /* set up the TV DAC */
  2048. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2049. RADEON_TV_DAC_STD_MASK |
  2050. RADEON_TV_DAC_RDACPD |
  2051. RADEON_TV_DAC_GDACPD |
  2052. RADEON_TV_DAC_BDACPD |
  2053. RADEON_TV_DAC_BGADJ_MASK |
  2054. RADEON_TV_DAC_DACADJ_MASK);
  2055. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2056. RADEON_TV_DAC_NHOLD |
  2057. RADEON_TV_DAC_STD_PS2 |
  2058. (0x58 << 16));
  2059. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2060. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2061. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2062. }
  2063. /* switch PM block to ACPI mode */
  2064. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2065. tmp &= ~RADEON_PM_MODE_SEL;
  2066. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2067. }
  2068. /*
  2069. * VRAM info
  2070. */
  2071. static void r100_vram_get_type(struct radeon_device *rdev)
  2072. {
  2073. uint32_t tmp;
  2074. rdev->mc.vram_is_ddr = false;
  2075. if (rdev->flags & RADEON_IS_IGP)
  2076. rdev->mc.vram_is_ddr = true;
  2077. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2078. rdev->mc.vram_is_ddr = true;
  2079. if ((rdev->family == CHIP_RV100) ||
  2080. (rdev->family == CHIP_RS100) ||
  2081. (rdev->family == CHIP_RS200)) {
  2082. tmp = RREG32(RADEON_MEM_CNTL);
  2083. if (tmp & RV100_HALF_MODE) {
  2084. rdev->mc.vram_width = 32;
  2085. } else {
  2086. rdev->mc.vram_width = 64;
  2087. }
  2088. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2089. rdev->mc.vram_width /= 4;
  2090. rdev->mc.vram_is_ddr = true;
  2091. }
  2092. } else if (rdev->family <= CHIP_RV280) {
  2093. tmp = RREG32(RADEON_MEM_CNTL);
  2094. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2095. rdev->mc.vram_width = 128;
  2096. } else {
  2097. rdev->mc.vram_width = 64;
  2098. }
  2099. } else {
  2100. /* newer IGPs */
  2101. rdev->mc.vram_width = 128;
  2102. }
  2103. }
  2104. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2105. {
  2106. u32 aper_size;
  2107. u8 byte;
  2108. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2109. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2110. * that is has the 2nd generation multifunction PCI interface
  2111. */
  2112. if (rdev->family == CHIP_RV280 ||
  2113. rdev->family >= CHIP_RV350) {
  2114. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2115. ~RADEON_HDP_APER_CNTL);
  2116. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2117. return aper_size * 2;
  2118. }
  2119. /* Older cards have all sorts of funny issues to deal with. First
  2120. * check if it's a multifunction card by reading the PCI config
  2121. * header type... Limit those to one aperture size
  2122. */
  2123. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2124. if (byte & 0x80) {
  2125. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2126. DRM_INFO("Limiting VRAM to one aperture\n");
  2127. return aper_size;
  2128. }
  2129. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2130. * have set it up. We don't write this as it's broken on some ASICs but
  2131. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2132. */
  2133. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2134. return aper_size * 2;
  2135. return aper_size;
  2136. }
  2137. void r100_vram_init_sizes(struct radeon_device *rdev)
  2138. {
  2139. u64 config_aper_size;
  2140. /* work out accessible VRAM */
  2141. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2142. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2143. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2144. /* FIXME we don't use the second aperture yet when we could use it */
  2145. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2146. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2147. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2148. if (rdev->flags & RADEON_IS_IGP) {
  2149. uint32_t tom;
  2150. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2151. tom = RREG32(RADEON_NB_TOM);
  2152. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2153. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2154. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2155. } else {
  2156. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2157. /* Some production boards of m6 will report 0
  2158. * if it's 8 MB
  2159. */
  2160. if (rdev->mc.real_vram_size == 0) {
  2161. rdev->mc.real_vram_size = 8192 * 1024;
  2162. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2163. }
  2164. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2165. * Novell bug 204882 + along with lots of ubuntu ones
  2166. */
  2167. if (config_aper_size > rdev->mc.real_vram_size)
  2168. rdev->mc.mc_vram_size = config_aper_size;
  2169. else
  2170. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2171. }
  2172. }
  2173. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2174. {
  2175. uint32_t temp;
  2176. temp = RREG32(RADEON_CONFIG_CNTL);
  2177. if (state == false) {
  2178. temp &= ~(1<<8);
  2179. temp |= (1<<9);
  2180. } else {
  2181. temp &= ~(1<<9);
  2182. }
  2183. WREG32(RADEON_CONFIG_CNTL, temp);
  2184. }
  2185. void r100_mc_init(struct radeon_device *rdev)
  2186. {
  2187. u64 base;
  2188. r100_vram_get_type(rdev);
  2189. r100_vram_init_sizes(rdev);
  2190. base = rdev->mc.aper_base;
  2191. if (rdev->flags & RADEON_IS_IGP)
  2192. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2193. radeon_vram_location(rdev, &rdev->mc, base);
  2194. rdev->mc.gtt_base_align = 0;
  2195. if (!(rdev->flags & RADEON_IS_AGP))
  2196. radeon_gtt_location(rdev, &rdev->mc);
  2197. radeon_update_bandwidth_info(rdev);
  2198. }
  2199. /*
  2200. * Indirect registers accessor
  2201. */
  2202. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2203. {
  2204. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2205. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2206. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2207. }
  2208. }
  2209. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2210. {
  2211. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2212. * or the chip could hang on a subsequent access
  2213. */
  2214. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2215. udelay(5000);
  2216. }
  2217. /* This function is required to workaround a hardware bug in some (all?)
  2218. * revisions of the R300. This workaround should be called after every
  2219. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2220. * may not be correct.
  2221. */
  2222. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2223. uint32_t save, tmp;
  2224. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2225. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2226. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2227. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2228. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2229. }
  2230. }
  2231. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2232. {
  2233. uint32_t data;
  2234. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2235. r100_pll_errata_after_index(rdev);
  2236. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2237. r100_pll_errata_after_data(rdev);
  2238. return data;
  2239. }
  2240. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2241. {
  2242. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2243. r100_pll_errata_after_index(rdev);
  2244. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2245. r100_pll_errata_after_data(rdev);
  2246. }
  2247. void r100_set_safe_registers(struct radeon_device *rdev)
  2248. {
  2249. if (ASIC_IS_RN50(rdev)) {
  2250. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2251. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2252. } else if (rdev->family < CHIP_R200) {
  2253. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2254. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2255. } else {
  2256. r200_set_safe_registers(rdev);
  2257. }
  2258. }
  2259. /*
  2260. * Debugfs info
  2261. */
  2262. #if defined(CONFIG_DEBUG_FS)
  2263. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2264. {
  2265. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2266. struct drm_device *dev = node->minor->dev;
  2267. struct radeon_device *rdev = dev->dev_private;
  2268. uint32_t reg, value;
  2269. unsigned i;
  2270. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2271. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2272. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2273. for (i = 0; i < 64; i++) {
  2274. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2275. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2276. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2277. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2278. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2279. }
  2280. return 0;
  2281. }
  2282. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2283. {
  2284. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2285. struct drm_device *dev = node->minor->dev;
  2286. struct radeon_device *rdev = dev->dev_private;
  2287. uint32_t rdp, wdp;
  2288. unsigned count, i, j;
  2289. radeon_ring_free_size(rdev);
  2290. rdp = RREG32(RADEON_CP_RB_RPTR);
  2291. wdp = RREG32(RADEON_CP_RB_WPTR);
  2292. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2293. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2294. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2295. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2296. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2297. seq_printf(m, "%u dwords in ring\n", count);
  2298. for (j = 0; j <= count; j++) {
  2299. i = (rdp + j) & rdev->cp.ptr_mask;
  2300. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2301. }
  2302. return 0;
  2303. }
  2304. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2305. {
  2306. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2307. struct drm_device *dev = node->minor->dev;
  2308. struct radeon_device *rdev = dev->dev_private;
  2309. uint32_t csq_stat, csq2_stat, tmp;
  2310. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2311. unsigned i;
  2312. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2313. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2314. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2315. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2316. r_rptr = (csq_stat >> 0) & 0x3ff;
  2317. r_wptr = (csq_stat >> 10) & 0x3ff;
  2318. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2319. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2320. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2321. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2322. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2323. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2324. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2325. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2326. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2327. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2328. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2329. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2330. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2331. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2332. seq_printf(m, "Ring fifo:\n");
  2333. for (i = 0; i < 256; i++) {
  2334. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2335. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2336. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2337. }
  2338. seq_printf(m, "Indirect1 fifo:\n");
  2339. for (i = 256; i <= 512; i++) {
  2340. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2341. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2342. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2343. }
  2344. seq_printf(m, "Indirect2 fifo:\n");
  2345. for (i = 640; i < ib1_wptr; i++) {
  2346. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2347. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2348. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2349. }
  2350. return 0;
  2351. }
  2352. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2353. {
  2354. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2355. struct drm_device *dev = node->minor->dev;
  2356. struct radeon_device *rdev = dev->dev_private;
  2357. uint32_t tmp;
  2358. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2359. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2360. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2361. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2362. tmp = RREG32(RADEON_BUS_CNTL);
  2363. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2364. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2365. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2366. tmp = RREG32(RADEON_AGP_BASE);
  2367. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2368. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2369. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2370. tmp = RREG32(0x01D0);
  2371. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2372. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2373. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2374. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2375. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2376. tmp = RREG32(0x01E4);
  2377. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2378. return 0;
  2379. }
  2380. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2381. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2382. };
  2383. static struct drm_info_list r100_debugfs_cp_list[] = {
  2384. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2385. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2386. };
  2387. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2388. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2389. };
  2390. #endif
  2391. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2392. {
  2393. #if defined(CONFIG_DEBUG_FS)
  2394. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2395. #else
  2396. return 0;
  2397. #endif
  2398. }
  2399. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2400. {
  2401. #if defined(CONFIG_DEBUG_FS)
  2402. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2403. #else
  2404. return 0;
  2405. #endif
  2406. }
  2407. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2408. {
  2409. #if defined(CONFIG_DEBUG_FS)
  2410. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2411. #else
  2412. return 0;
  2413. #endif
  2414. }
  2415. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2416. uint32_t tiling_flags, uint32_t pitch,
  2417. uint32_t offset, uint32_t obj_size)
  2418. {
  2419. int surf_index = reg * 16;
  2420. int flags = 0;
  2421. if (rdev->family <= CHIP_RS200) {
  2422. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2423. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2424. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2425. if (tiling_flags & RADEON_TILING_MACRO)
  2426. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2427. } else if (rdev->family <= CHIP_RV280) {
  2428. if (tiling_flags & (RADEON_TILING_MACRO))
  2429. flags |= R200_SURF_TILE_COLOR_MACRO;
  2430. if (tiling_flags & RADEON_TILING_MICRO)
  2431. flags |= R200_SURF_TILE_COLOR_MICRO;
  2432. } else {
  2433. if (tiling_flags & RADEON_TILING_MACRO)
  2434. flags |= R300_SURF_TILE_MACRO;
  2435. if (tiling_flags & RADEON_TILING_MICRO)
  2436. flags |= R300_SURF_TILE_MICRO;
  2437. }
  2438. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2439. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2440. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2441. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2442. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2443. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2444. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2445. if (ASIC_IS_RN50(rdev))
  2446. pitch /= 16;
  2447. }
  2448. /* r100/r200 divide by 16 */
  2449. if (rdev->family < CHIP_R300)
  2450. flags |= pitch / 16;
  2451. else
  2452. flags |= pitch / 8;
  2453. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2454. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2455. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2456. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2457. return 0;
  2458. }
  2459. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2460. {
  2461. int surf_index = reg * 16;
  2462. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2463. }
  2464. void r100_bandwidth_update(struct radeon_device *rdev)
  2465. {
  2466. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2467. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2468. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2469. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2470. fixed20_12 memtcas_ff[8] = {
  2471. dfixed_init(1),
  2472. dfixed_init(2),
  2473. dfixed_init(3),
  2474. dfixed_init(0),
  2475. dfixed_init_half(1),
  2476. dfixed_init_half(2),
  2477. dfixed_init(0),
  2478. };
  2479. fixed20_12 memtcas_rs480_ff[8] = {
  2480. dfixed_init(0),
  2481. dfixed_init(1),
  2482. dfixed_init(2),
  2483. dfixed_init(3),
  2484. dfixed_init(0),
  2485. dfixed_init_half(1),
  2486. dfixed_init_half(2),
  2487. dfixed_init_half(3),
  2488. };
  2489. fixed20_12 memtcas2_ff[8] = {
  2490. dfixed_init(0),
  2491. dfixed_init(1),
  2492. dfixed_init(2),
  2493. dfixed_init(3),
  2494. dfixed_init(4),
  2495. dfixed_init(5),
  2496. dfixed_init(6),
  2497. dfixed_init(7),
  2498. };
  2499. fixed20_12 memtrbs[8] = {
  2500. dfixed_init(1),
  2501. dfixed_init_half(1),
  2502. dfixed_init(2),
  2503. dfixed_init_half(2),
  2504. dfixed_init(3),
  2505. dfixed_init_half(3),
  2506. dfixed_init(4),
  2507. dfixed_init_half(4)
  2508. };
  2509. fixed20_12 memtrbs_r4xx[8] = {
  2510. dfixed_init(4),
  2511. dfixed_init(5),
  2512. dfixed_init(6),
  2513. dfixed_init(7),
  2514. dfixed_init(8),
  2515. dfixed_init(9),
  2516. dfixed_init(10),
  2517. dfixed_init(11)
  2518. };
  2519. fixed20_12 min_mem_eff;
  2520. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2521. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2522. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2523. disp_drain_rate2, read_return_rate;
  2524. fixed20_12 time_disp1_drop_priority;
  2525. int c;
  2526. int cur_size = 16; /* in octawords */
  2527. int critical_point = 0, critical_point2;
  2528. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2529. int stop_req, max_stop_req;
  2530. struct drm_display_mode *mode1 = NULL;
  2531. struct drm_display_mode *mode2 = NULL;
  2532. uint32_t pixel_bytes1 = 0;
  2533. uint32_t pixel_bytes2 = 0;
  2534. radeon_update_display_priority(rdev);
  2535. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2536. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2537. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2538. }
  2539. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2540. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2541. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2542. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2543. }
  2544. }
  2545. min_mem_eff.full = dfixed_const_8(0);
  2546. /* get modes */
  2547. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2548. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2549. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2550. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2551. /* check crtc enables */
  2552. if (mode2)
  2553. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2554. if (mode1)
  2555. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2556. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2557. }
  2558. /*
  2559. * determine is there is enough bw for current mode
  2560. */
  2561. sclk_ff = rdev->pm.sclk;
  2562. mclk_ff = rdev->pm.mclk;
  2563. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2564. temp_ff.full = dfixed_const(temp);
  2565. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2566. pix_clk.full = 0;
  2567. pix_clk2.full = 0;
  2568. peak_disp_bw.full = 0;
  2569. if (mode1) {
  2570. temp_ff.full = dfixed_const(1000);
  2571. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2572. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2573. temp_ff.full = dfixed_const(pixel_bytes1);
  2574. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2575. }
  2576. if (mode2) {
  2577. temp_ff.full = dfixed_const(1000);
  2578. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2579. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2580. temp_ff.full = dfixed_const(pixel_bytes2);
  2581. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2582. }
  2583. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2584. if (peak_disp_bw.full >= mem_bw.full) {
  2585. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2586. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2587. }
  2588. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2589. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2590. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2591. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2592. mem_trp = ((temp & 0x3)) + 1;
  2593. mem_tras = ((temp & 0x70) >> 4) + 1;
  2594. } else if (rdev->family == CHIP_R300 ||
  2595. rdev->family == CHIP_R350) { /* r300, r350 */
  2596. mem_trcd = (temp & 0x7) + 1;
  2597. mem_trp = ((temp >> 8) & 0x7) + 1;
  2598. mem_tras = ((temp >> 11) & 0xf) + 4;
  2599. } else if (rdev->family == CHIP_RV350 ||
  2600. rdev->family <= CHIP_RV380) {
  2601. /* rv3x0 */
  2602. mem_trcd = (temp & 0x7) + 3;
  2603. mem_trp = ((temp >> 8) & 0x7) + 3;
  2604. mem_tras = ((temp >> 11) & 0xf) + 6;
  2605. } else if (rdev->family == CHIP_R420 ||
  2606. rdev->family == CHIP_R423 ||
  2607. rdev->family == CHIP_RV410) {
  2608. /* r4xx */
  2609. mem_trcd = (temp & 0xf) + 3;
  2610. if (mem_trcd > 15)
  2611. mem_trcd = 15;
  2612. mem_trp = ((temp >> 8) & 0xf) + 3;
  2613. if (mem_trp > 15)
  2614. mem_trp = 15;
  2615. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2616. if (mem_tras > 31)
  2617. mem_tras = 31;
  2618. } else { /* RV200, R200 */
  2619. mem_trcd = (temp & 0x7) + 1;
  2620. mem_trp = ((temp >> 8) & 0x7) + 1;
  2621. mem_tras = ((temp >> 12) & 0xf) + 4;
  2622. }
  2623. /* convert to FF */
  2624. trcd_ff.full = dfixed_const(mem_trcd);
  2625. trp_ff.full = dfixed_const(mem_trp);
  2626. tras_ff.full = dfixed_const(mem_tras);
  2627. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2628. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2629. data = (temp & (7 << 20)) >> 20;
  2630. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2631. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2632. tcas_ff = memtcas_rs480_ff[data];
  2633. else
  2634. tcas_ff = memtcas_ff[data];
  2635. } else
  2636. tcas_ff = memtcas2_ff[data];
  2637. if (rdev->family == CHIP_RS400 ||
  2638. rdev->family == CHIP_RS480) {
  2639. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2640. data = (temp >> 23) & 0x7;
  2641. if (data < 5)
  2642. tcas_ff.full += dfixed_const(data);
  2643. }
  2644. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2645. /* on the R300, Tcas is included in Trbs.
  2646. */
  2647. temp = RREG32(RADEON_MEM_CNTL);
  2648. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2649. if (data == 1) {
  2650. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2651. temp = RREG32(R300_MC_IND_INDEX);
  2652. temp &= ~R300_MC_IND_ADDR_MASK;
  2653. temp |= R300_MC_READ_CNTL_CD_mcind;
  2654. WREG32(R300_MC_IND_INDEX, temp);
  2655. temp = RREG32(R300_MC_IND_DATA);
  2656. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2657. } else {
  2658. temp = RREG32(R300_MC_READ_CNTL_AB);
  2659. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2660. }
  2661. } else {
  2662. temp = RREG32(R300_MC_READ_CNTL_AB);
  2663. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2664. }
  2665. if (rdev->family == CHIP_RV410 ||
  2666. rdev->family == CHIP_R420 ||
  2667. rdev->family == CHIP_R423)
  2668. trbs_ff = memtrbs_r4xx[data];
  2669. else
  2670. trbs_ff = memtrbs[data];
  2671. tcas_ff.full += trbs_ff.full;
  2672. }
  2673. sclk_eff_ff.full = sclk_ff.full;
  2674. if (rdev->flags & RADEON_IS_AGP) {
  2675. fixed20_12 agpmode_ff;
  2676. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2677. temp_ff.full = dfixed_const_666(16);
  2678. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2679. }
  2680. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2681. if (ASIC_IS_R300(rdev)) {
  2682. sclk_delay_ff.full = dfixed_const(250);
  2683. } else {
  2684. if ((rdev->family == CHIP_RV100) ||
  2685. rdev->flags & RADEON_IS_IGP) {
  2686. if (rdev->mc.vram_is_ddr)
  2687. sclk_delay_ff.full = dfixed_const(41);
  2688. else
  2689. sclk_delay_ff.full = dfixed_const(33);
  2690. } else {
  2691. if (rdev->mc.vram_width == 128)
  2692. sclk_delay_ff.full = dfixed_const(57);
  2693. else
  2694. sclk_delay_ff.full = dfixed_const(41);
  2695. }
  2696. }
  2697. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2698. if (rdev->mc.vram_is_ddr) {
  2699. if (rdev->mc.vram_width == 32) {
  2700. k1.full = dfixed_const(40);
  2701. c = 3;
  2702. } else {
  2703. k1.full = dfixed_const(20);
  2704. c = 1;
  2705. }
  2706. } else {
  2707. k1.full = dfixed_const(40);
  2708. c = 3;
  2709. }
  2710. temp_ff.full = dfixed_const(2);
  2711. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2712. temp_ff.full = dfixed_const(c);
  2713. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2714. temp_ff.full = dfixed_const(4);
  2715. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2716. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2717. mc_latency_mclk.full += k1.full;
  2718. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2719. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2720. /*
  2721. HW cursor time assuming worst case of full size colour cursor.
  2722. */
  2723. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2724. temp_ff.full += trcd_ff.full;
  2725. if (temp_ff.full < tras_ff.full)
  2726. temp_ff.full = tras_ff.full;
  2727. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2728. temp_ff.full = dfixed_const(cur_size);
  2729. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2730. /*
  2731. Find the total latency for the display data.
  2732. */
  2733. disp_latency_overhead.full = dfixed_const(8);
  2734. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2735. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2736. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2737. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2738. disp_latency.full = mc_latency_mclk.full;
  2739. else
  2740. disp_latency.full = mc_latency_sclk.full;
  2741. /* setup Max GRPH_STOP_REQ default value */
  2742. if (ASIC_IS_RV100(rdev))
  2743. max_stop_req = 0x5c;
  2744. else
  2745. max_stop_req = 0x7c;
  2746. if (mode1) {
  2747. /* CRTC1
  2748. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2749. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2750. */
  2751. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2752. if (stop_req > max_stop_req)
  2753. stop_req = max_stop_req;
  2754. /*
  2755. Find the drain rate of the display buffer.
  2756. */
  2757. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2758. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2759. /*
  2760. Find the critical point of the display buffer.
  2761. */
  2762. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2763. crit_point_ff.full += dfixed_const_half(0);
  2764. critical_point = dfixed_trunc(crit_point_ff);
  2765. if (rdev->disp_priority == 2) {
  2766. critical_point = 0;
  2767. }
  2768. /*
  2769. The critical point should never be above max_stop_req-4. Setting
  2770. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2771. */
  2772. if (max_stop_req - critical_point < 4)
  2773. critical_point = 0;
  2774. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2775. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2776. critical_point = 0x10;
  2777. }
  2778. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2779. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2780. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2781. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2782. if ((rdev->family == CHIP_R350) &&
  2783. (stop_req > 0x15)) {
  2784. stop_req -= 0x10;
  2785. }
  2786. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2787. temp |= RADEON_GRPH_BUFFER_SIZE;
  2788. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2789. RADEON_GRPH_CRITICAL_AT_SOF |
  2790. RADEON_GRPH_STOP_CNTL);
  2791. /*
  2792. Write the result into the register.
  2793. */
  2794. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2795. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2796. #if 0
  2797. if ((rdev->family == CHIP_RS400) ||
  2798. (rdev->family == CHIP_RS480)) {
  2799. /* attempt to program RS400 disp regs correctly ??? */
  2800. temp = RREG32(RS400_DISP1_REG_CNTL);
  2801. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2802. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2803. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2804. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2805. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2806. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2807. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2808. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2809. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2810. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2811. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2812. }
  2813. #endif
  2814. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2815. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2816. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2817. }
  2818. if (mode2) {
  2819. u32 grph2_cntl;
  2820. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2821. if (stop_req > max_stop_req)
  2822. stop_req = max_stop_req;
  2823. /*
  2824. Find the drain rate of the display buffer.
  2825. */
  2826. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2827. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2828. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2829. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2830. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2831. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2832. if ((rdev->family == CHIP_R350) &&
  2833. (stop_req > 0x15)) {
  2834. stop_req -= 0x10;
  2835. }
  2836. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2837. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2838. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2839. RADEON_GRPH_CRITICAL_AT_SOF |
  2840. RADEON_GRPH_STOP_CNTL);
  2841. if ((rdev->family == CHIP_RS100) ||
  2842. (rdev->family == CHIP_RS200))
  2843. critical_point2 = 0;
  2844. else {
  2845. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2846. temp_ff.full = dfixed_const(temp);
  2847. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2848. if (sclk_ff.full < temp_ff.full)
  2849. temp_ff.full = sclk_ff.full;
  2850. read_return_rate.full = temp_ff.full;
  2851. if (mode1) {
  2852. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2853. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2854. } else {
  2855. time_disp1_drop_priority.full = 0;
  2856. }
  2857. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2858. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2859. crit_point_ff.full += dfixed_const_half(0);
  2860. critical_point2 = dfixed_trunc(crit_point_ff);
  2861. if (rdev->disp_priority == 2) {
  2862. critical_point2 = 0;
  2863. }
  2864. if (max_stop_req - critical_point2 < 4)
  2865. critical_point2 = 0;
  2866. }
  2867. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2868. /* some R300 cards have problem with this set to 0 */
  2869. critical_point2 = 0x10;
  2870. }
  2871. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2872. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2873. if ((rdev->family == CHIP_RS400) ||
  2874. (rdev->family == CHIP_RS480)) {
  2875. #if 0
  2876. /* attempt to program RS400 disp2 regs correctly ??? */
  2877. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2878. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2879. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2880. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2881. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2882. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2883. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2884. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2885. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2886. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2887. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2888. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2889. #endif
  2890. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2891. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2892. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2893. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2894. }
  2895. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2896. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2897. }
  2898. }
  2899. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2900. {
  2901. DRM_ERROR("pitch %d\n", t->pitch);
  2902. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2903. DRM_ERROR("width %d\n", t->width);
  2904. DRM_ERROR("width_11 %d\n", t->width_11);
  2905. DRM_ERROR("height %d\n", t->height);
  2906. DRM_ERROR("height_11 %d\n", t->height_11);
  2907. DRM_ERROR("num levels %d\n", t->num_levels);
  2908. DRM_ERROR("depth %d\n", t->txdepth);
  2909. DRM_ERROR("bpp %d\n", t->cpp);
  2910. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2911. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2912. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2913. DRM_ERROR("compress format %d\n", t->compress_format);
  2914. }
  2915. static int r100_track_compress_size(int compress_format, int w, int h)
  2916. {
  2917. int block_width, block_height, block_bytes;
  2918. int wblocks, hblocks;
  2919. int min_wblocks;
  2920. int sz;
  2921. block_width = 4;
  2922. block_height = 4;
  2923. switch (compress_format) {
  2924. case R100_TRACK_COMP_DXT1:
  2925. block_bytes = 8;
  2926. min_wblocks = 4;
  2927. break;
  2928. default:
  2929. case R100_TRACK_COMP_DXT35:
  2930. block_bytes = 16;
  2931. min_wblocks = 2;
  2932. break;
  2933. }
  2934. hblocks = (h + block_height - 1) / block_height;
  2935. wblocks = (w + block_width - 1) / block_width;
  2936. if (wblocks < min_wblocks)
  2937. wblocks = min_wblocks;
  2938. sz = wblocks * hblocks * block_bytes;
  2939. return sz;
  2940. }
  2941. static int r100_cs_track_cube(struct radeon_device *rdev,
  2942. struct r100_cs_track *track, unsigned idx)
  2943. {
  2944. unsigned face, w, h;
  2945. struct radeon_bo *cube_robj;
  2946. unsigned long size;
  2947. unsigned compress_format = track->textures[idx].compress_format;
  2948. for (face = 0; face < 5; face++) {
  2949. cube_robj = track->textures[idx].cube_info[face].robj;
  2950. w = track->textures[idx].cube_info[face].width;
  2951. h = track->textures[idx].cube_info[face].height;
  2952. if (compress_format) {
  2953. size = r100_track_compress_size(compress_format, w, h);
  2954. } else
  2955. size = w * h;
  2956. size *= track->textures[idx].cpp;
  2957. size += track->textures[idx].cube_info[face].offset;
  2958. if (size > radeon_bo_size(cube_robj)) {
  2959. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2960. size, radeon_bo_size(cube_robj));
  2961. r100_cs_track_texture_print(&track->textures[idx]);
  2962. return -1;
  2963. }
  2964. }
  2965. return 0;
  2966. }
  2967. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2968. struct r100_cs_track *track)
  2969. {
  2970. struct radeon_bo *robj;
  2971. unsigned long size;
  2972. unsigned u, i, w, h, d;
  2973. int ret;
  2974. for (u = 0; u < track->num_texture; u++) {
  2975. if (!track->textures[u].enabled)
  2976. continue;
  2977. robj = track->textures[u].robj;
  2978. if (robj == NULL) {
  2979. DRM_ERROR("No texture bound to unit %u\n", u);
  2980. return -EINVAL;
  2981. }
  2982. size = 0;
  2983. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2984. if (track->textures[u].use_pitch) {
  2985. if (rdev->family < CHIP_R300)
  2986. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2987. else
  2988. w = track->textures[u].pitch / (1 << i);
  2989. } else {
  2990. w = track->textures[u].width;
  2991. if (rdev->family >= CHIP_RV515)
  2992. w |= track->textures[u].width_11;
  2993. w = w / (1 << i);
  2994. if (track->textures[u].roundup_w)
  2995. w = roundup_pow_of_two(w);
  2996. }
  2997. h = track->textures[u].height;
  2998. if (rdev->family >= CHIP_RV515)
  2999. h |= track->textures[u].height_11;
  3000. h = h / (1 << i);
  3001. if (track->textures[u].roundup_h)
  3002. h = roundup_pow_of_two(h);
  3003. if (track->textures[u].tex_coord_type == 1) {
  3004. d = (1 << track->textures[u].txdepth) / (1 << i);
  3005. if (!d)
  3006. d = 1;
  3007. } else {
  3008. d = 1;
  3009. }
  3010. if (track->textures[u].compress_format) {
  3011. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3012. /* compressed textures are block based */
  3013. } else
  3014. size += w * h * d;
  3015. }
  3016. size *= track->textures[u].cpp;
  3017. switch (track->textures[u].tex_coord_type) {
  3018. case 0:
  3019. case 1:
  3020. break;
  3021. case 2:
  3022. if (track->separate_cube) {
  3023. ret = r100_cs_track_cube(rdev, track, u);
  3024. if (ret)
  3025. return ret;
  3026. } else
  3027. size *= 6;
  3028. break;
  3029. default:
  3030. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3031. "%u\n", track->textures[u].tex_coord_type, u);
  3032. return -EINVAL;
  3033. }
  3034. if (size > radeon_bo_size(robj)) {
  3035. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3036. "%lu\n", u, size, radeon_bo_size(robj));
  3037. r100_cs_track_texture_print(&track->textures[u]);
  3038. return -EINVAL;
  3039. }
  3040. }
  3041. return 0;
  3042. }
  3043. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3044. {
  3045. unsigned i;
  3046. unsigned long size;
  3047. unsigned prim_walk;
  3048. unsigned nverts;
  3049. for (i = 0; i < track->num_cb; i++) {
  3050. if (track->cb[i].robj == NULL) {
  3051. if (!(track->zb_cb_clear || track->color_channel_mask ||
  3052. track->blend_read_enable)) {
  3053. continue;
  3054. }
  3055. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3056. return -EINVAL;
  3057. }
  3058. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3059. size += track->cb[i].offset;
  3060. if (size > radeon_bo_size(track->cb[i].robj)) {
  3061. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3062. "(need %lu have %lu) !\n", i, size,
  3063. radeon_bo_size(track->cb[i].robj));
  3064. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3065. i, track->cb[i].pitch, track->cb[i].cpp,
  3066. track->cb[i].offset, track->maxy);
  3067. return -EINVAL;
  3068. }
  3069. }
  3070. if (track->z_enabled) {
  3071. if (track->zb.robj == NULL) {
  3072. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3073. return -EINVAL;
  3074. }
  3075. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3076. size += track->zb.offset;
  3077. if (size > radeon_bo_size(track->zb.robj)) {
  3078. DRM_ERROR("[drm] Buffer too small for z buffer "
  3079. "(need %lu have %lu) !\n", size,
  3080. radeon_bo_size(track->zb.robj));
  3081. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3082. track->zb.pitch, track->zb.cpp,
  3083. track->zb.offset, track->maxy);
  3084. return -EINVAL;
  3085. }
  3086. }
  3087. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3088. if (track->vap_vf_cntl & (1 << 14)) {
  3089. nverts = track->vap_alt_nverts;
  3090. } else {
  3091. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3092. }
  3093. switch (prim_walk) {
  3094. case 1:
  3095. for (i = 0; i < track->num_arrays; i++) {
  3096. size = track->arrays[i].esize * track->max_indx * 4;
  3097. if (track->arrays[i].robj == NULL) {
  3098. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3099. "bound\n", prim_walk, i);
  3100. return -EINVAL;
  3101. }
  3102. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3103. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3104. "need %lu dwords have %lu dwords\n",
  3105. prim_walk, i, size >> 2,
  3106. radeon_bo_size(track->arrays[i].robj)
  3107. >> 2);
  3108. DRM_ERROR("Max indices %u\n", track->max_indx);
  3109. return -EINVAL;
  3110. }
  3111. }
  3112. break;
  3113. case 2:
  3114. for (i = 0; i < track->num_arrays; i++) {
  3115. size = track->arrays[i].esize * (nverts - 1) * 4;
  3116. if (track->arrays[i].robj == NULL) {
  3117. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3118. "bound\n", prim_walk, i);
  3119. return -EINVAL;
  3120. }
  3121. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3122. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3123. "need %lu dwords have %lu dwords\n",
  3124. prim_walk, i, size >> 2,
  3125. radeon_bo_size(track->arrays[i].robj)
  3126. >> 2);
  3127. return -EINVAL;
  3128. }
  3129. }
  3130. break;
  3131. case 3:
  3132. size = track->vtx_size * nverts;
  3133. if (size != track->immd_dwords) {
  3134. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3135. track->immd_dwords, size);
  3136. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3137. nverts, track->vtx_size);
  3138. return -EINVAL;
  3139. }
  3140. break;
  3141. default:
  3142. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3143. prim_walk);
  3144. return -EINVAL;
  3145. }
  3146. return r100_cs_track_texture_check(rdev, track);
  3147. }
  3148. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3149. {
  3150. unsigned i, face;
  3151. if (rdev->family < CHIP_R300) {
  3152. track->num_cb = 1;
  3153. if (rdev->family <= CHIP_RS200)
  3154. track->num_texture = 3;
  3155. else
  3156. track->num_texture = 6;
  3157. track->maxy = 2048;
  3158. track->separate_cube = 1;
  3159. } else {
  3160. track->num_cb = 4;
  3161. track->num_texture = 16;
  3162. track->maxy = 4096;
  3163. track->separate_cube = 0;
  3164. }
  3165. for (i = 0; i < track->num_cb; i++) {
  3166. track->cb[i].robj = NULL;
  3167. track->cb[i].pitch = 8192;
  3168. track->cb[i].cpp = 16;
  3169. track->cb[i].offset = 0;
  3170. }
  3171. track->z_enabled = true;
  3172. track->zb.robj = NULL;
  3173. track->zb.pitch = 8192;
  3174. track->zb.cpp = 4;
  3175. track->zb.offset = 0;
  3176. track->vtx_size = 0x7F;
  3177. track->immd_dwords = 0xFFFFFFFFUL;
  3178. track->num_arrays = 11;
  3179. track->max_indx = 0x00FFFFFFUL;
  3180. for (i = 0; i < track->num_arrays; i++) {
  3181. track->arrays[i].robj = NULL;
  3182. track->arrays[i].esize = 0x7F;
  3183. }
  3184. for (i = 0; i < track->num_texture; i++) {
  3185. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3186. track->textures[i].pitch = 16536;
  3187. track->textures[i].width = 16536;
  3188. track->textures[i].height = 16536;
  3189. track->textures[i].width_11 = 1 << 11;
  3190. track->textures[i].height_11 = 1 << 11;
  3191. track->textures[i].num_levels = 12;
  3192. if (rdev->family <= CHIP_RS200) {
  3193. track->textures[i].tex_coord_type = 0;
  3194. track->textures[i].txdepth = 0;
  3195. } else {
  3196. track->textures[i].txdepth = 16;
  3197. track->textures[i].tex_coord_type = 1;
  3198. }
  3199. track->textures[i].cpp = 64;
  3200. track->textures[i].robj = NULL;
  3201. /* CS IB emission code makes sure texture unit are disabled */
  3202. track->textures[i].enabled = false;
  3203. track->textures[i].roundup_w = true;
  3204. track->textures[i].roundup_h = true;
  3205. if (track->separate_cube)
  3206. for (face = 0; face < 5; face++) {
  3207. track->textures[i].cube_info[face].robj = NULL;
  3208. track->textures[i].cube_info[face].width = 16536;
  3209. track->textures[i].cube_info[face].height = 16536;
  3210. track->textures[i].cube_info[face].offset = 0;
  3211. }
  3212. }
  3213. }
  3214. int r100_ring_test(struct radeon_device *rdev)
  3215. {
  3216. uint32_t scratch;
  3217. uint32_t tmp = 0;
  3218. unsigned i;
  3219. int r;
  3220. r = radeon_scratch_get(rdev, &scratch);
  3221. if (r) {
  3222. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3223. return r;
  3224. }
  3225. WREG32(scratch, 0xCAFEDEAD);
  3226. r = radeon_ring_lock(rdev, 2);
  3227. if (r) {
  3228. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3229. radeon_scratch_free(rdev, scratch);
  3230. return r;
  3231. }
  3232. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3233. radeon_ring_write(rdev, 0xDEADBEEF);
  3234. radeon_ring_unlock_commit(rdev);
  3235. for (i = 0; i < rdev->usec_timeout; i++) {
  3236. tmp = RREG32(scratch);
  3237. if (tmp == 0xDEADBEEF) {
  3238. break;
  3239. }
  3240. DRM_UDELAY(1);
  3241. }
  3242. if (i < rdev->usec_timeout) {
  3243. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3244. } else {
  3245. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3246. scratch, tmp);
  3247. r = -EINVAL;
  3248. }
  3249. radeon_scratch_free(rdev, scratch);
  3250. return r;
  3251. }
  3252. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3253. {
  3254. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3255. radeon_ring_write(rdev, ib->gpu_addr);
  3256. radeon_ring_write(rdev, ib->length_dw);
  3257. }
  3258. int r100_ib_test(struct radeon_device *rdev)
  3259. {
  3260. struct radeon_ib *ib;
  3261. uint32_t scratch;
  3262. uint32_t tmp = 0;
  3263. unsigned i;
  3264. int r;
  3265. r = radeon_scratch_get(rdev, &scratch);
  3266. if (r) {
  3267. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3268. return r;
  3269. }
  3270. WREG32(scratch, 0xCAFEDEAD);
  3271. r = radeon_ib_get(rdev, &ib);
  3272. if (r) {
  3273. return r;
  3274. }
  3275. ib->ptr[0] = PACKET0(scratch, 0);
  3276. ib->ptr[1] = 0xDEADBEEF;
  3277. ib->ptr[2] = PACKET2(0);
  3278. ib->ptr[3] = PACKET2(0);
  3279. ib->ptr[4] = PACKET2(0);
  3280. ib->ptr[5] = PACKET2(0);
  3281. ib->ptr[6] = PACKET2(0);
  3282. ib->ptr[7] = PACKET2(0);
  3283. ib->length_dw = 8;
  3284. r = radeon_ib_schedule(rdev, ib);
  3285. if (r) {
  3286. radeon_scratch_free(rdev, scratch);
  3287. radeon_ib_free(rdev, &ib);
  3288. return r;
  3289. }
  3290. r = radeon_fence_wait(ib->fence, false);
  3291. if (r) {
  3292. return r;
  3293. }
  3294. for (i = 0; i < rdev->usec_timeout; i++) {
  3295. tmp = RREG32(scratch);
  3296. if (tmp == 0xDEADBEEF) {
  3297. break;
  3298. }
  3299. DRM_UDELAY(1);
  3300. }
  3301. if (i < rdev->usec_timeout) {
  3302. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3303. } else {
  3304. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3305. scratch, tmp);
  3306. r = -EINVAL;
  3307. }
  3308. radeon_scratch_free(rdev, scratch);
  3309. radeon_ib_free(rdev, &ib);
  3310. return r;
  3311. }
  3312. void r100_ib_fini(struct radeon_device *rdev)
  3313. {
  3314. radeon_ib_pool_fini(rdev);
  3315. }
  3316. int r100_ib_init(struct radeon_device *rdev)
  3317. {
  3318. int r;
  3319. r = radeon_ib_pool_init(rdev);
  3320. if (r) {
  3321. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3322. r100_ib_fini(rdev);
  3323. return r;
  3324. }
  3325. r = r100_ib_test(rdev);
  3326. if (r) {
  3327. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3328. r100_ib_fini(rdev);
  3329. return r;
  3330. }
  3331. return 0;
  3332. }
  3333. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3334. {
  3335. /* Shutdown CP we shouldn't need to do that but better be safe than
  3336. * sorry
  3337. */
  3338. rdev->cp.ready = false;
  3339. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3340. /* Save few CRTC registers */
  3341. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3342. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3343. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3344. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3345. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3346. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3347. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3348. }
  3349. /* Disable VGA aperture access */
  3350. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3351. /* Disable cursor, overlay, crtc */
  3352. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3353. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3354. S_000054_CRTC_DISPLAY_DIS(1));
  3355. WREG32(R_000050_CRTC_GEN_CNTL,
  3356. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3357. S_000050_CRTC_DISP_REQ_EN_B(1));
  3358. WREG32(R_000420_OV0_SCALE_CNTL,
  3359. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3360. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3361. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3362. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3363. S_000360_CUR2_LOCK(1));
  3364. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3365. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3366. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3367. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3368. WREG32(R_000360_CUR2_OFFSET,
  3369. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3370. }
  3371. }
  3372. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3373. {
  3374. /* Update base address for crtc */
  3375. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3376. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3377. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3378. }
  3379. /* Restore CRTC registers */
  3380. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3381. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3382. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3383. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3384. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3385. }
  3386. }
  3387. void r100_vga_render_disable(struct radeon_device *rdev)
  3388. {
  3389. u32 tmp;
  3390. tmp = RREG8(R_0003C2_GENMO_WT);
  3391. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3392. }
  3393. static void r100_debugfs(struct radeon_device *rdev)
  3394. {
  3395. int r;
  3396. r = r100_debugfs_mc_info_init(rdev);
  3397. if (r)
  3398. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3399. }
  3400. static void r100_mc_program(struct radeon_device *rdev)
  3401. {
  3402. struct r100_mc_save save;
  3403. /* Stops all mc clients */
  3404. r100_mc_stop(rdev, &save);
  3405. if (rdev->flags & RADEON_IS_AGP) {
  3406. WREG32(R_00014C_MC_AGP_LOCATION,
  3407. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3408. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3409. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3410. if (rdev->family > CHIP_RV200)
  3411. WREG32(R_00015C_AGP_BASE_2,
  3412. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3413. } else {
  3414. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3415. WREG32(R_000170_AGP_BASE, 0);
  3416. if (rdev->family > CHIP_RV200)
  3417. WREG32(R_00015C_AGP_BASE_2, 0);
  3418. }
  3419. /* Wait for mc idle */
  3420. if (r100_mc_wait_for_idle(rdev))
  3421. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3422. /* Program MC, should be a 32bits limited address space */
  3423. WREG32(R_000148_MC_FB_LOCATION,
  3424. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3425. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3426. r100_mc_resume(rdev, &save);
  3427. }
  3428. void r100_clock_startup(struct radeon_device *rdev)
  3429. {
  3430. u32 tmp;
  3431. if (radeon_dynclks != -1 && radeon_dynclks)
  3432. radeon_legacy_set_clock_gating(rdev, 1);
  3433. /* We need to force on some of the block */
  3434. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3435. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3436. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3437. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3438. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3439. }
  3440. static int r100_startup(struct radeon_device *rdev)
  3441. {
  3442. int r;
  3443. /* set common regs */
  3444. r100_set_common_regs(rdev);
  3445. /* program mc */
  3446. r100_mc_program(rdev);
  3447. /* Resume clock */
  3448. r100_clock_startup(rdev);
  3449. /* Initialize GPU configuration (# pipes, ...) */
  3450. // r100_gpu_init(rdev);
  3451. /* Initialize GART (initialize after TTM so we can allocate
  3452. * memory through TTM but finalize after TTM) */
  3453. r100_enable_bm(rdev);
  3454. if (rdev->flags & RADEON_IS_PCI) {
  3455. r = r100_pci_gart_enable(rdev);
  3456. if (r)
  3457. return r;
  3458. }
  3459. /* Enable IRQ */
  3460. r100_irq_set(rdev);
  3461. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3462. /* 1M ring buffer */
  3463. r = r100_cp_init(rdev, 1024 * 1024);
  3464. if (r) {
  3465. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3466. return r;
  3467. }
  3468. r = r100_wb_init(rdev);
  3469. if (r)
  3470. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3471. r = r100_ib_init(rdev);
  3472. if (r) {
  3473. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3474. return r;
  3475. }
  3476. return 0;
  3477. }
  3478. int r100_resume(struct radeon_device *rdev)
  3479. {
  3480. /* Make sur GART are not working */
  3481. if (rdev->flags & RADEON_IS_PCI)
  3482. r100_pci_gart_disable(rdev);
  3483. /* Resume clock before doing reset */
  3484. r100_clock_startup(rdev);
  3485. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3486. if (radeon_asic_reset(rdev)) {
  3487. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3488. RREG32(R_000E40_RBBM_STATUS),
  3489. RREG32(R_0007C0_CP_STAT));
  3490. }
  3491. /* post */
  3492. radeon_combios_asic_init(rdev->ddev);
  3493. /* Resume clock after posting */
  3494. r100_clock_startup(rdev);
  3495. /* Initialize surface registers */
  3496. radeon_surface_init(rdev);
  3497. return r100_startup(rdev);
  3498. }
  3499. int r100_suspend(struct radeon_device *rdev)
  3500. {
  3501. r100_cp_disable(rdev);
  3502. r100_wb_disable(rdev);
  3503. r100_irq_disable(rdev);
  3504. if (rdev->flags & RADEON_IS_PCI)
  3505. r100_pci_gart_disable(rdev);
  3506. return 0;
  3507. }
  3508. void r100_fini(struct radeon_device *rdev)
  3509. {
  3510. r100_cp_fini(rdev);
  3511. r100_wb_fini(rdev);
  3512. r100_ib_fini(rdev);
  3513. radeon_gem_fini(rdev);
  3514. if (rdev->flags & RADEON_IS_PCI)
  3515. r100_pci_gart_fini(rdev);
  3516. radeon_agp_fini(rdev);
  3517. radeon_irq_kms_fini(rdev);
  3518. radeon_fence_driver_fini(rdev);
  3519. radeon_bo_fini(rdev);
  3520. radeon_atombios_fini(rdev);
  3521. kfree(rdev->bios);
  3522. rdev->bios = NULL;
  3523. }
  3524. /*
  3525. * Due to how kexec works, it can leave the hw fully initialised when it
  3526. * boots the new kernel. However doing our init sequence with the CP and
  3527. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3528. * do some quick sanity checks and restore sane values to avoid this
  3529. * problem.
  3530. */
  3531. void r100_restore_sanity(struct radeon_device *rdev)
  3532. {
  3533. u32 tmp;
  3534. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3535. if (tmp) {
  3536. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3537. }
  3538. tmp = RREG32(RADEON_CP_RB_CNTL);
  3539. if (tmp) {
  3540. WREG32(RADEON_CP_RB_CNTL, 0);
  3541. }
  3542. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3543. if (tmp) {
  3544. WREG32(RADEON_SCRATCH_UMSK, 0);
  3545. }
  3546. }
  3547. int r100_init(struct radeon_device *rdev)
  3548. {
  3549. int r;
  3550. /* Register debugfs file specific to this group of asics */
  3551. r100_debugfs(rdev);
  3552. /* Disable VGA */
  3553. r100_vga_render_disable(rdev);
  3554. /* Initialize scratch registers */
  3555. radeon_scratch_init(rdev);
  3556. /* Initialize surface registers */
  3557. radeon_surface_init(rdev);
  3558. /* sanity check some register to avoid hangs like after kexec */
  3559. r100_restore_sanity(rdev);
  3560. /* TODO: disable VGA need to use VGA request */
  3561. /* BIOS*/
  3562. if (!radeon_get_bios(rdev)) {
  3563. if (ASIC_IS_AVIVO(rdev))
  3564. return -EINVAL;
  3565. }
  3566. if (rdev->is_atom_bios) {
  3567. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3568. return -EINVAL;
  3569. } else {
  3570. r = radeon_combios_init(rdev);
  3571. if (r)
  3572. return r;
  3573. }
  3574. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3575. if (radeon_asic_reset(rdev)) {
  3576. dev_warn(rdev->dev,
  3577. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3578. RREG32(R_000E40_RBBM_STATUS),
  3579. RREG32(R_0007C0_CP_STAT));
  3580. }
  3581. /* check if cards are posted or not */
  3582. if (radeon_boot_test_post_card(rdev) == false)
  3583. return -EINVAL;
  3584. /* Set asic errata */
  3585. r100_errata(rdev);
  3586. /* Initialize clocks */
  3587. radeon_get_clock_info(rdev->ddev);
  3588. /* initialize AGP */
  3589. if (rdev->flags & RADEON_IS_AGP) {
  3590. r = radeon_agp_init(rdev);
  3591. if (r) {
  3592. radeon_agp_disable(rdev);
  3593. }
  3594. }
  3595. /* initialize VRAM */
  3596. r100_mc_init(rdev);
  3597. /* Fence driver */
  3598. r = radeon_fence_driver_init(rdev);
  3599. if (r)
  3600. return r;
  3601. r = radeon_irq_kms_init(rdev);
  3602. if (r)
  3603. return r;
  3604. /* Memory manager */
  3605. r = radeon_bo_init(rdev);
  3606. if (r)
  3607. return r;
  3608. if (rdev->flags & RADEON_IS_PCI) {
  3609. r = r100_pci_gart_init(rdev);
  3610. if (r)
  3611. return r;
  3612. }
  3613. r100_set_safe_registers(rdev);
  3614. rdev->accel_working = true;
  3615. r = r100_startup(rdev);
  3616. if (r) {
  3617. /* Somethings want wront with the accel init stop accel */
  3618. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3619. r100_cp_fini(rdev);
  3620. r100_wb_fini(rdev);
  3621. r100_ib_fini(rdev);
  3622. radeon_irq_kms_fini(rdev);
  3623. if (rdev->flags & RADEON_IS_PCI)
  3624. r100_pci_gart_fini(rdev);
  3625. rdev->accel_working = false;
  3626. }
  3627. return 0;
  3628. }