wm8994.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static void wm8958_default_micdet(u16 status, void *data);
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  105. wm8994->jack_cb != wm8958_default_micdet)
  106. return;
  107. idle = !wm8994->jack_mic;
  108. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  109. if (sysclk & WM8994_SYSCLK_SRC)
  110. sysclk = wm8994->aifclk[1];
  111. else
  112. sysclk = wm8994->aifclk[0];
  113. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  114. rates = wm8994->pdata->micd_rates;
  115. num_rates = wm8994->pdata->num_micd_rates;
  116. } else if (wm8994->jackdet) {
  117. rates = jackdet_rates;
  118. num_rates = ARRAY_SIZE(jackdet_rates);
  119. } else {
  120. rates = micdet_rates;
  121. num_rates = ARRAY_SIZE(micdet_rates);
  122. }
  123. best = 0;
  124. for (i = 0; i < num_rates; i++) {
  125. if (rates[i].idle != idle)
  126. continue;
  127. if (abs(rates[i].sysclk - sysclk) <
  128. abs(rates[best].sysclk - sysclk))
  129. best = i;
  130. else if (rates[best].idle != idle)
  131. best = i;
  132. }
  133. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  134. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  135. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  136. rates[best].start, rates[best].rate, sysclk,
  137. idle ? "idle" : "active");
  138. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  139. WM8958_MICD_BIAS_STARTTIME_MASK |
  140. WM8958_MICD_RATE_MASK, val);
  141. }
  142. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  143. {
  144. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  145. int rate;
  146. int reg1 = 0;
  147. int offset;
  148. if (aif)
  149. offset = 4;
  150. else
  151. offset = 0;
  152. switch (wm8994->sysclk[aif]) {
  153. case WM8994_SYSCLK_MCLK1:
  154. rate = wm8994->mclk[0];
  155. break;
  156. case WM8994_SYSCLK_MCLK2:
  157. reg1 |= 0x8;
  158. rate = wm8994->mclk[1];
  159. break;
  160. case WM8994_SYSCLK_FLL1:
  161. reg1 |= 0x10;
  162. rate = wm8994->fll[0].out;
  163. break;
  164. case WM8994_SYSCLK_FLL2:
  165. reg1 |= 0x18;
  166. rate = wm8994->fll[1].out;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. if (rate >= 13500000) {
  172. rate /= 2;
  173. reg1 |= WM8994_AIF1CLK_DIV;
  174. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  175. aif + 1, rate);
  176. }
  177. wm8994->aifclk[aif] = rate;
  178. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  179. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  180. reg1);
  181. return 0;
  182. }
  183. static int configure_clock(struct snd_soc_codec *codec)
  184. {
  185. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  186. int change, new;
  187. /* Bring up the AIF clocks first */
  188. configure_aif_clock(codec, 0);
  189. configure_aif_clock(codec, 1);
  190. /* Then switch CLK_SYS over to the higher of them; a change
  191. * can only happen as a result of a clocking change which can
  192. * only be made outside of DAPM so we can safely redo the
  193. * clocking.
  194. */
  195. /* If they're equal it doesn't matter which is used */
  196. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  197. wm8958_micd_set_rate(codec);
  198. return 0;
  199. }
  200. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  201. new = WM8994_SYSCLK_SRC;
  202. else
  203. new = 0;
  204. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  205. WM8994_SYSCLK_SRC, new);
  206. if (change)
  207. snd_soc_dapm_sync(&codec->dapm);
  208. wm8958_micd_set_rate(codec);
  209. return 0;
  210. }
  211. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  212. struct snd_soc_dapm_widget *sink)
  213. {
  214. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  215. const char *clk;
  216. /* Check what we're currently using for CLK_SYS */
  217. if (reg & WM8994_SYSCLK_SRC)
  218. clk = "AIF2CLK";
  219. else
  220. clk = "AIF1CLK";
  221. return strcmp(source->name, clk) == 0;
  222. }
  223. static const char *sidetone_hpf_text[] = {
  224. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  225. };
  226. static const struct soc_enum sidetone_hpf =
  227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  228. static const char *adc_hpf_text[] = {
  229. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  230. };
  231. static const struct soc_enum aif1adc1_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif1adc2_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  235. static const struct soc_enum aif2adc_hpf =
  236. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  237. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  238. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  239. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  240. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  241. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  242. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  243. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  244. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  245. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  246. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  247. .put = wm8994_put_drc_sw, \
  248. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  249. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  250. struct snd_ctl_elem_value *ucontrol)
  251. {
  252. struct soc_mixer_control *mc =
  253. (struct soc_mixer_control *)kcontrol->private_value;
  254. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  255. int mask, ret;
  256. /* Can't enable both ADC and DAC paths simultaneously */
  257. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  258. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  259. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  260. else
  261. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  262. ret = snd_soc_read(codec, mc->reg);
  263. if (ret < 0)
  264. return ret;
  265. if (ret & mask)
  266. return -EINVAL;
  267. return snd_soc_put_volsw(kcontrol, ucontrol);
  268. }
  269. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  270. {
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int base = wm8994_drc_base[drc];
  274. int cfg = wm8994->drc_cfg[drc];
  275. int save, i;
  276. /* Save any enables; the configuration should clear them. */
  277. save = snd_soc_read(codec, base);
  278. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  279. WM8994_AIF1ADC1R_DRC_ENA;
  280. for (i = 0; i < WM8994_DRC_REGS; i++)
  281. snd_soc_update_bits(codec, base + i, 0xffff,
  282. pdata->drc_cfgs[cfg].regs[i]);
  283. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  284. WM8994_AIF1ADC1L_DRC_ENA |
  285. WM8994_AIF1ADC1R_DRC_ENA, save);
  286. }
  287. /* Icky as hell but saves code duplication */
  288. static int wm8994_get_drc(const char *name)
  289. {
  290. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  291. return 0;
  292. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  293. return 1;
  294. if (strcmp(name, "AIF2DRC Mode") == 0)
  295. return 2;
  296. return -EINVAL;
  297. }
  298. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  299. struct snd_ctl_elem_value *ucontrol)
  300. {
  301. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  302. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  303. struct wm8994_pdata *pdata = wm8994->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994_pdata *pdata = wm8994->pdata;
  327. int base = wm8994_retune_mobile_base[block];
  328. int iface, best, best_val, save, i, cfg;
  329. if (!pdata || !wm8994->num_retune_mobile_texts)
  330. return;
  331. switch (block) {
  332. case 0:
  333. case 1:
  334. iface = 0;
  335. break;
  336. case 2:
  337. iface = 1;
  338. break;
  339. default:
  340. return;
  341. }
  342. /* Find the version of the currently selected configuration
  343. * with the nearest sample rate. */
  344. cfg = wm8994->retune_mobile_cfg[block];
  345. best = 0;
  346. best_val = INT_MAX;
  347. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  348. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  349. wm8994->retune_mobile_texts[cfg]) == 0 &&
  350. abs(pdata->retune_mobile_cfgs[i].rate
  351. - wm8994->dac_rates[iface]) < best_val) {
  352. best = i;
  353. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  354. - wm8994->dac_rates[iface]);
  355. }
  356. }
  357. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  358. block,
  359. pdata->retune_mobile_cfgs[best].name,
  360. pdata->retune_mobile_cfgs[best].rate,
  361. wm8994->dac_rates[iface]);
  362. /* The EQ will be disabled while reconfiguring it, remember the
  363. * current configuration.
  364. */
  365. save = snd_soc_read(codec, base);
  366. save &= WM8994_AIF1DAC1_EQ_ENA;
  367. for (i = 0; i < WM8994_EQ_REGS; i++)
  368. snd_soc_update_bits(codec, base + i, 0xffff,
  369. pdata->retune_mobile_cfgs[best].regs[i]);
  370. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  371. }
  372. /* Icky as hell but saves code duplication */
  373. static int wm8994_get_retune_mobile_block(const char *name)
  374. {
  375. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  376. return 0;
  377. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  378. return 1;
  379. if (strcmp(name, "AIF2 EQ Mode") == 0)
  380. return 2;
  381. return -EINVAL;
  382. }
  383. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  384. struct snd_ctl_elem_value *ucontrol)
  385. {
  386. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  387. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  388. struct wm8994_pdata *pdata = wm8994->pdata;
  389. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  390. int value = ucontrol->value.integer.value[0];
  391. if (block < 0)
  392. return block;
  393. if (value >= pdata->num_retune_mobile_cfgs)
  394. return -EINVAL;
  395. wm8994->retune_mobile_cfg[block] = value;
  396. wm8994_set_retune_mobile(codec, block);
  397. return 0;
  398. }
  399. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  404. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  405. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  406. return 0;
  407. }
  408. static const char *aif_chan_src_text[] = {
  409. "Left", "Right"
  410. };
  411. static const struct soc_enum aif1adcl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif1adcr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif1dacl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif2dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const char *osr_text[] = {
  428. "Low Power", "High Performance",
  429. };
  430. static const struct soc_enum dac_osr =
  431. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  432. static const struct soc_enum adc_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  434. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  435. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  436. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  437. 1, 119, 0, digital_tlv),
  438. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  439. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  440. 1, 119, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  442. WM8994_AIF2_ADC_RIGHT_VOLUME,
  443. 1, 119, 0, digital_tlv),
  444. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  445. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  446. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  447. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  448. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  449. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  450. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  451. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  452. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  453. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  454. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  455. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  457. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  459. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  460. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  461. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  462. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  463. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  464. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  465. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  466. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  467. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  468. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  469. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  470. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  471. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  472. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  473. 5, 12, 0, st_tlv),
  474. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 0, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  481. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  482. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  483. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  484. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  485. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  487. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("ADC OSR", adc_osr),
  489. SOC_ENUM("DAC OSR", dac_osr),
  490. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  491. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  492. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  494. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  495. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  499. 6, 1, 1, wm_hubs_spkmix_tlv),
  500. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 2, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  507. 10, 15, 0, wm8994_3d_tlv),
  508. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  509. 8, 1, 0),
  510. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  517. 8, 1, 0),
  518. };
  519. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  520. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  549. eq_tlv),
  550. };
  551. static const char *wm8958_ng_text[] = {
  552. "30ms", "125ms", "250ms", "500ms",
  553. };
  554. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  555. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  556. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  557. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  558. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  559. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  560. static const struct soc_enum wm8958_aif2dac_ng_hold =
  561. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  562. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  563. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  564. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  565. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  566. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  567. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  568. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  569. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  570. 7, 1, ng_tlv),
  571. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  572. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  573. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  574. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  575. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  576. 7, 1, ng_tlv),
  577. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  578. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  579. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  580. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  581. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  582. 7, 1, ng_tlv),
  583. };
  584. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  585. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  586. mixin_boost_tlv),
  587. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  588. mixin_boost_tlv),
  589. };
  590. /* We run all mode setting through a function to enforce audio mode */
  591. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  592. {
  593. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  594. if (!wm8994->jackdet || !wm8994->jack_cb)
  595. return;
  596. if (wm8994->active_refcount)
  597. mode = WM1811_JACKDET_MODE_AUDIO;
  598. if (mode == wm8994->jackdet_mode)
  599. return;
  600. wm8994->jackdet_mode = mode;
  601. /* Always use audio mode to detect while the system is active */
  602. if (mode != WM1811_JACKDET_MODE_NONE)
  603. mode = WM1811_JACKDET_MODE_AUDIO;
  604. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  605. WM1811_JACKDET_MODE_MASK, mode);
  606. }
  607. static void active_reference(struct snd_soc_codec *codec)
  608. {
  609. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  610. mutex_lock(&wm8994->accdet_lock);
  611. wm8994->active_refcount++;
  612. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  613. wm8994->active_refcount);
  614. /* If we're using jack detection go into audio mode */
  615. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  616. mutex_unlock(&wm8994->accdet_lock);
  617. }
  618. static void active_dereference(struct snd_soc_codec *codec)
  619. {
  620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  621. u16 mode;
  622. mutex_lock(&wm8994->accdet_lock);
  623. wm8994->active_refcount--;
  624. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  625. wm8994->active_refcount);
  626. if (wm8994->active_refcount == 0) {
  627. /* Go into appropriate detection only mode */
  628. if (wm8994->jack_mic || wm8994->mic_detecting)
  629. mode = WM1811_JACKDET_MODE_MIC;
  630. else
  631. mode = WM1811_JACKDET_MODE_JACK;
  632. wm1811_jackdet_set_mode(codec, mode);
  633. }
  634. mutex_unlock(&wm8994->accdet_lock);
  635. }
  636. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  637. struct snd_kcontrol *kcontrol, int event)
  638. {
  639. struct snd_soc_codec *codec = w->codec;
  640. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  641. switch (event) {
  642. case SND_SOC_DAPM_PRE_PMU:
  643. return configure_clock(codec);
  644. case SND_SOC_DAPM_POST_PMU:
  645. /*
  646. * JACKDET won't run until we start the clock and it
  647. * only reports deltas, make sure we notify the state
  648. * up the stack on startup. Use a *very* generous
  649. * timeout for paranoia, there's no urgency and we
  650. * don't want false reports.
  651. */
  652. if (wm8994->jackdet && !wm8994->clk_has_run) {
  653. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  654. msecs_to_jiffies(1000));
  655. wm8994->clk_has_run = true;
  656. }
  657. break;
  658. case SND_SOC_DAPM_POST_PMD:
  659. configure_clock(codec);
  660. break;
  661. }
  662. return 0;
  663. }
  664. static void vmid_reference(struct snd_soc_codec *codec)
  665. {
  666. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  667. pm_runtime_get_sync(codec->dev);
  668. wm8994->vmid_refcount++;
  669. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  670. wm8994->vmid_refcount);
  671. if (wm8994->vmid_refcount == 1) {
  672. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  673. WM8994_LINEOUT1_DISCH |
  674. WM8994_LINEOUT2_DISCH, 0);
  675. wm_hubs_vmid_ena(codec);
  676. switch (wm8994->vmid_mode) {
  677. default:
  678. WARN_ON(NULL == "Invalid VMID mode");
  679. case WM8994_VMID_NORMAL:
  680. /* Startup bias, VMID ramp & buffer */
  681. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  682. WM8994_BIAS_SRC |
  683. WM8994_VMID_DISCH |
  684. WM8994_STARTUP_BIAS_ENA |
  685. WM8994_VMID_BUF_ENA |
  686. WM8994_VMID_RAMP_MASK,
  687. WM8994_BIAS_SRC |
  688. WM8994_STARTUP_BIAS_ENA |
  689. WM8994_VMID_BUF_ENA |
  690. (0x3 << WM8994_VMID_RAMP_SHIFT));
  691. /* Main bias enable, VMID=2x40k */
  692. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  693. WM8994_BIAS_ENA |
  694. WM8994_VMID_SEL_MASK,
  695. WM8994_BIAS_ENA | 0x2);
  696. msleep(50);
  697. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  698. WM8994_VMID_RAMP_MASK |
  699. WM8994_BIAS_SRC,
  700. 0);
  701. break;
  702. case WM8994_VMID_FORCE:
  703. /* Startup bias, slow VMID ramp & buffer */
  704. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  705. WM8994_BIAS_SRC |
  706. WM8994_VMID_DISCH |
  707. WM8994_STARTUP_BIAS_ENA |
  708. WM8994_VMID_BUF_ENA |
  709. WM8994_VMID_RAMP_MASK,
  710. WM8994_BIAS_SRC |
  711. WM8994_STARTUP_BIAS_ENA |
  712. WM8994_VMID_BUF_ENA |
  713. (0x2 << WM8994_VMID_RAMP_SHIFT));
  714. /* Main bias enable, VMID=2x40k */
  715. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  716. WM8994_BIAS_ENA |
  717. WM8994_VMID_SEL_MASK,
  718. WM8994_BIAS_ENA | 0x2);
  719. msleep(400);
  720. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  721. WM8994_VMID_RAMP_MASK |
  722. WM8994_BIAS_SRC,
  723. 0);
  724. break;
  725. }
  726. }
  727. }
  728. static void vmid_dereference(struct snd_soc_codec *codec)
  729. {
  730. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  731. wm8994->vmid_refcount--;
  732. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  733. wm8994->vmid_refcount);
  734. if (wm8994->vmid_refcount == 0) {
  735. if (wm8994->hubs.lineout1_se)
  736. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  737. WM8994_LINEOUT1N_ENA |
  738. WM8994_LINEOUT1P_ENA,
  739. WM8994_LINEOUT1N_ENA |
  740. WM8994_LINEOUT1P_ENA);
  741. if (wm8994->hubs.lineout2_se)
  742. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  743. WM8994_LINEOUT2N_ENA |
  744. WM8994_LINEOUT2P_ENA,
  745. WM8994_LINEOUT2N_ENA |
  746. WM8994_LINEOUT2P_ENA);
  747. /* Start discharging VMID */
  748. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  749. WM8994_BIAS_SRC |
  750. WM8994_VMID_DISCH,
  751. WM8994_BIAS_SRC |
  752. WM8994_VMID_DISCH);
  753. switch (wm8994->vmid_mode) {
  754. case WM8994_VMID_FORCE:
  755. msleep(350);
  756. break;
  757. default:
  758. break;
  759. }
  760. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  761. WM8994_VROI, WM8994_VROI);
  762. /* Active discharge */
  763. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  764. WM8994_LINEOUT1_DISCH |
  765. WM8994_LINEOUT2_DISCH,
  766. WM8994_LINEOUT1_DISCH |
  767. WM8994_LINEOUT2_DISCH);
  768. msleep(150);
  769. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  770. WM8994_LINEOUT1N_ENA |
  771. WM8994_LINEOUT1P_ENA |
  772. WM8994_LINEOUT2N_ENA |
  773. WM8994_LINEOUT2P_ENA, 0);
  774. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  775. WM8994_VROI, 0);
  776. /* Switch off startup biases */
  777. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  778. WM8994_BIAS_SRC |
  779. WM8994_STARTUP_BIAS_ENA |
  780. WM8994_VMID_BUF_ENA |
  781. WM8994_VMID_RAMP_MASK, 0);
  782. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  783. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  784. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  785. WM8994_VMID_RAMP_MASK, 0);
  786. }
  787. pm_runtime_put(codec->dev);
  788. }
  789. static int vmid_event(struct snd_soc_dapm_widget *w,
  790. struct snd_kcontrol *kcontrol, int event)
  791. {
  792. struct snd_soc_codec *codec = w->codec;
  793. switch (event) {
  794. case SND_SOC_DAPM_PRE_PMU:
  795. vmid_reference(codec);
  796. break;
  797. case SND_SOC_DAPM_POST_PMD:
  798. vmid_dereference(codec);
  799. break;
  800. }
  801. return 0;
  802. }
  803. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  804. {
  805. int source = 0; /* GCC flow analysis can't track enable */
  806. int reg, reg_r;
  807. /* We also need the same AIF source for L/R and only one path */
  808. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  809. switch (reg) {
  810. case WM8994_AIF2DACL_TO_DAC1L:
  811. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  812. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  813. break;
  814. case WM8994_AIF1DAC2L_TO_DAC1L:
  815. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  816. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  817. break;
  818. case WM8994_AIF1DAC1L_TO_DAC1L:
  819. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  820. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  821. break;
  822. default:
  823. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  824. return false;
  825. }
  826. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  827. if (reg_r != reg) {
  828. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  829. return false;
  830. }
  831. /* Set the source up */
  832. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  833. WM8994_CP_DYN_SRC_SEL_MASK, source);
  834. return true;
  835. }
  836. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  837. struct snd_kcontrol *kcontrol, int event)
  838. {
  839. struct snd_soc_codec *codec = w->codec;
  840. struct wm8994 *control = codec->control_data;
  841. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  842. int i;
  843. int dac;
  844. int adc;
  845. int val;
  846. switch (control->type) {
  847. case WM8994:
  848. case WM8958:
  849. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  850. break;
  851. default:
  852. break;
  853. }
  854. switch (event) {
  855. case SND_SOC_DAPM_PRE_PMU:
  856. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  857. if ((val & WM8994_AIF1ADCL_SRC) &&
  858. (val & WM8994_AIF1ADCR_SRC))
  859. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  860. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  861. !(val & WM8994_AIF1ADCR_SRC))
  862. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  863. else
  864. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  865. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  866. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  867. if ((val & WM8994_AIF1DACL_SRC) &&
  868. (val & WM8994_AIF1DACR_SRC))
  869. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  870. else if (!(val & WM8994_AIF1DACL_SRC) &&
  871. !(val & WM8994_AIF1DACR_SRC))
  872. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  873. else
  874. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  875. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  876. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  877. mask, adc);
  878. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  879. mask, dac);
  880. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  881. WM8994_AIF1DSPCLK_ENA |
  882. WM8994_SYSDSPCLK_ENA,
  883. WM8994_AIF1DSPCLK_ENA |
  884. WM8994_SYSDSPCLK_ENA);
  885. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  886. WM8994_AIF1ADC1R_ENA |
  887. WM8994_AIF1ADC1L_ENA |
  888. WM8994_AIF1ADC2R_ENA |
  889. WM8994_AIF1ADC2L_ENA);
  890. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  891. WM8994_AIF1DAC1R_ENA |
  892. WM8994_AIF1DAC1L_ENA |
  893. WM8994_AIF1DAC2R_ENA |
  894. WM8994_AIF1DAC2L_ENA);
  895. break;
  896. case SND_SOC_DAPM_POST_PMU:
  897. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  898. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  899. snd_soc_read(codec,
  900. wm8994_vu_bits[i].reg));
  901. break;
  902. case SND_SOC_DAPM_PRE_PMD:
  903. case SND_SOC_DAPM_POST_PMD:
  904. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  905. mask, 0);
  906. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  907. mask, 0);
  908. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  909. if (val & WM8994_AIF2DSPCLK_ENA)
  910. val = WM8994_SYSDSPCLK_ENA;
  911. else
  912. val = 0;
  913. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  914. WM8994_SYSDSPCLK_ENA |
  915. WM8994_AIF1DSPCLK_ENA, val);
  916. break;
  917. }
  918. return 0;
  919. }
  920. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  921. struct snd_kcontrol *kcontrol, int event)
  922. {
  923. struct snd_soc_codec *codec = w->codec;
  924. int i;
  925. int dac;
  926. int adc;
  927. int val;
  928. switch (event) {
  929. case SND_SOC_DAPM_PRE_PMU:
  930. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  931. if ((val & WM8994_AIF2ADCL_SRC) &&
  932. (val & WM8994_AIF2ADCR_SRC))
  933. adc = WM8994_AIF2ADCR_ENA;
  934. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  935. !(val & WM8994_AIF2ADCR_SRC))
  936. adc = WM8994_AIF2ADCL_ENA;
  937. else
  938. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  939. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  940. if ((val & WM8994_AIF2DACL_SRC) &&
  941. (val & WM8994_AIF2DACR_SRC))
  942. dac = WM8994_AIF2DACR_ENA;
  943. else if (!(val & WM8994_AIF2DACL_SRC) &&
  944. !(val & WM8994_AIF2DACR_SRC))
  945. dac = WM8994_AIF2DACL_ENA;
  946. else
  947. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  948. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  949. WM8994_AIF2ADCL_ENA |
  950. WM8994_AIF2ADCR_ENA, adc);
  951. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  952. WM8994_AIF2DACL_ENA |
  953. WM8994_AIF2DACR_ENA, dac);
  954. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  955. WM8994_AIF2DSPCLK_ENA |
  956. WM8994_SYSDSPCLK_ENA,
  957. WM8994_AIF2DSPCLK_ENA |
  958. WM8994_SYSDSPCLK_ENA);
  959. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  960. WM8994_AIF2ADCL_ENA |
  961. WM8994_AIF2ADCR_ENA,
  962. WM8994_AIF2ADCL_ENA |
  963. WM8994_AIF2ADCR_ENA);
  964. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  965. WM8994_AIF2DACL_ENA |
  966. WM8994_AIF2DACR_ENA,
  967. WM8994_AIF2DACL_ENA |
  968. WM8994_AIF2DACR_ENA);
  969. break;
  970. case SND_SOC_DAPM_POST_PMU:
  971. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  972. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  973. snd_soc_read(codec,
  974. wm8994_vu_bits[i].reg));
  975. break;
  976. case SND_SOC_DAPM_PRE_PMD:
  977. case SND_SOC_DAPM_POST_PMD:
  978. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  979. WM8994_AIF2DACL_ENA |
  980. WM8994_AIF2DACR_ENA, 0);
  981. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  982. WM8994_AIF2ADCL_ENA |
  983. WM8994_AIF2ADCR_ENA, 0);
  984. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  985. if (val & WM8994_AIF1DSPCLK_ENA)
  986. val = WM8994_SYSDSPCLK_ENA;
  987. else
  988. val = 0;
  989. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  990. WM8994_SYSDSPCLK_ENA |
  991. WM8994_AIF2DSPCLK_ENA, val);
  992. break;
  993. }
  994. return 0;
  995. }
  996. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  997. struct snd_kcontrol *kcontrol, int event)
  998. {
  999. struct snd_soc_codec *codec = w->codec;
  1000. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1001. switch (event) {
  1002. case SND_SOC_DAPM_PRE_PMU:
  1003. wm8994->aif1clk_enable = 1;
  1004. break;
  1005. case SND_SOC_DAPM_POST_PMD:
  1006. wm8994->aif1clk_disable = 1;
  1007. break;
  1008. }
  1009. return 0;
  1010. }
  1011. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1012. struct snd_kcontrol *kcontrol, int event)
  1013. {
  1014. struct snd_soc_codec *codec = w->codec;
  1015. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1016. switch (event) {
  1017. case SND_SOC_DAPM_PRE_PMU:
  1018. wm8994->aif2clk_enable = 1;
  1019. break;
  1020. case SND_SOC_DAPM_POST_PMD:
  1021. wm8994->aif2clk_disable = 1;
  1022. break;
  1023. }
  1024. return 0;
  1025. }
  1026. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1027. struct snd_kcontrol *kcontrol, int event)
  1028. {
  1029. struct snd_soc_codec *codec = w->codec;
  1030. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1031. switch (event) {
  1032. case SND_SOC_DAPM_PRE_PMU:
  1033. if (wm8994->aif1clk_enable) {
  1034. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1035. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1036. WM8994_AIF1CLK_ENA_MASK,
  1037. WM8994_AIF1CLK_ENA);
  1038. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1039. wm8994->aif1clk_enable = 0;
  1040. }
  1041. if (wm8994->aif2clk_enable) {
  1042. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1043. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1044. WM8994_AIF2CLK_ENA_MASK,
  1045. WM8994_AIF2CLK_ENA);
  1046. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1047. wm8994->aif2clk_enable = 0;
  1048. }
  1049. break;
  1050. }
  1051. /* We may also have postponed startup of DSP, handle that. */
  1052. wm8958_aif_ev(w, kcontrol, event);
  1053. return 0;
  1054. }
  1055. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1056. struct snd_kcontrol *kcontrol, int event)
  1057. {
  1058. struct snd_soc_codec *codec = w->codec;
  1059. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1060. switch (event) {
  1061. case SND_SOC_DAPM_POST_PMD:
  1062. if (wm8994->aif1clk_disable) {
  1063. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1064. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1065. WM8994_AIF1CLK_ENA_MASK, 0);
  1066. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1067. wm8994->aif1clk_disable = 0;
  1068. }
  1069. if (wm8994->aif2clk_disable) {
  1070. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1071. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1072. WM8994_AIF2CLK_ENA_MASK, 0);
  1073. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1074. wm8994->aif2clk_disable = 0;
  1075. }
  1076. break;
  1077. }
  1078. return 0;
  1079. }
  1080. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1081. struct snd_kcontrol *kcontrol, int event)
  1082. {
  1083. late_enable_ev(w, kcontrol, event);
  1084. return 0;
  1085. }
  1086. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1087. struct snd_kcontrol *kcontrol, int event)
  1088. {
  1089. late_enable_ev(w, kcontrol, event);
  1090. return 0;
  1091. }
  1092. static int dac_ev(struct snd_soc_dapm_widget *w,
  1093. struct snd_kcontrol *kcontrol, int event)
  1094. {
  1095. struct snd_soc_codec *codec = w->codec;
  1096. unsigned int mask = 1 << w->shift;
  1097. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1098. mask, mask);
  1099. return 0;
  1100. }
  1101. static const char *adc_mux_text[] = {
  1102. "ADC",
  1103. "DMIC",
  1104. };
  1105. static const struct soc_enum adc_enum =
  1106. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1107. static const struct snd_kcontrol_new adcl_mux =
  1108. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1109. static const struct snd_kcontrol_new adcr_mux =
  1110. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1111. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1112. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1113. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1114. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1115. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1116. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1117. };
  1118. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1119. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1120. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1121. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1122. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1123. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1124. };
  1125. /* Debugging; dump chip status after DAPM transitions */
  1126. static int post_ev(struct snd_soc_dapm_widget *w,
  1127. struct snd_kcontrol *kcontrol, int event)
  1128. {
  1129. struct snd_soc_codec *codec = w->codec;
  1130. dev_dbg(codec->dev, "SRC status: %x\n",
  1131. snd_soc_read(codec,
  1132. WM8994_RATE_STATUS));
  1133. return 0;
  1134. }
  1135. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1136. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1137. 1, 1, 0),
  1138. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1139. 0, 1, 0),
  1140. };
  1141. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1142. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1143. 1, 1, 0),
  1144. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1145. 0, 1, 0),
  1146. };
  1147. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1148. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1149. 1, 1, 0),
  1150. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1151. 0, 1, 0),
  1152. };
  1153. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1154. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1155. 1, 1, 0),
  1156. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1157. 0, 1, 0),
  1158. };
  1159. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1160. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1161. 5, 1, 0),
  1162. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1163. 4, 1, 0),
  1164. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1165. 2, 1, 0),
  1166. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1167. 1, 1, 0),
  1168. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1169. 0, 1, 0),
  1170. };
  1171. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1172. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1173. 5, 1, 0),
  1174. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1175. 4, 1, 0),
  1176. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1177. 2, 1, 0),
  1178. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1179. 1, 1, 0),
  1180. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1181. 0, 1, 0),
  1182. };
  1183. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1184. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1185. .info = snd_soc_info_volsw, \
  1186. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1187. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1188. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1189. struct snd_ctl_elem_value *ucontrol)
  1190. {
  1191. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1192. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1193. struct snd_soc_codec *codec = w->codec;
  1194. int ret;
  1195. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1196. wm_hubs_update_class_w(codec);
  1197. return ret;
  1198. }
  1199. static const struct snd_kcontrol_new dac1l_mix[] = {
  1200. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1201. 5, 1, 0),
  1202. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1203. 4, 1, 0),
  1204. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1205. 2, 1, 0),
  1206. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1207. 1, 1, 0),
  1208. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1209. 0, 1, 0),
  1210. };
  1211. static const struct snd_kcontrol_new dac1r_mix[] = {
  1212. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1213. 5, 1, 0),
  1214. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1215. 4, 1, 0),
  1216. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1217. 2, 1, 0),
  1218. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1219. 1, 1, 0),
  1220. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1221. 0, 1, 0),
  1222. };
  1223. static const char *sidetone_text[] = {
  1224. "ADC/DMIC1", "DMIC2",
  1225. };
  1226. static const struct soc_enum sidetone1_enum =
  1227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1228. static const struct snd_kcontrol_new sidetone1_mux =
  1229. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1230. static const struct soc_enum sidetone2_enum =
  1231. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1232. static const struct snd_kcontrol_new sidetone2_mux =
  1233. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1234. static const char *aif1dac_text[] = {
  1235. "AIF1DACDAT", "AIF3DACDAT",
  1236. };
  1237. static const struct soc_enum aif1dac_enum =
  1238. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1239. static const struct snd_kcontrol_new aif1dac_mux =
  1240. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1241. static const char *aif2dac_text[] = {
  1242. "AIF2DACDAT", "AIF3DACDAT",
  1243. };
  1244. static const struct soc_enum aif2dac_enum =
  1245. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1246. static const struct snd_kcontrol_new aif2dac_mux =
  1247. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1248. static const char *aif2adc_text[] = {
  1249. "AIF2ADCDAT", "AIF3DACDAT",
  1250. };
  1251. static const struct soc_enum aif2adc_enum =
  1252. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1253. static const struct snd_kcontrol_new aif2adc_mux =
  1254. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1255. static const char *aif3adc_text[] = {
  1256. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1257. };
  1258. static const struct soc_enum wm8994_aif3adc_enum =
  1259. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1260. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1261. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1262. static const struct soc_enum wm8958_aif3adc_enum =
  1263. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1264. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1265. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1266. static const char *mono_pcm_out_text[] = {
  1267. "None", "AIF2ADCL", "AIF2ADCR",
  1268. };
  1269. static const struct soc_enum mono_pcm_out_enum =
  1270. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1271. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1272. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1273. static const char *aif2dac_src_text[] = {
  1274. "AIF2", "AIF3",
  1275. };
  1276. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1277. static const struct soc_enum aif2dacl_src_enum =
  1278. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1279. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1280. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1281. static const struct soc_enum aif2dacr_src_enum =
  1282. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1283. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1284. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1285. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1286. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1287. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1288. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1289. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1290. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1291. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1292. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1293. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1294. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1295. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1296. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1297. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1298. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1299. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1300. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1301. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1302. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1303. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1304. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1305. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1306. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1307. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1308. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1309. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1310. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1311. };
  1312. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1313. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1314. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1315. SND_SOC_DAPM_PRE_PMD),
  1316. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1317. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1318. SND_SOC_DAPM_PRE_PMD),
  1319. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1320. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1321. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1322. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1323. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1324. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1325. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1326. };
  1327. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1328. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1329. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1330. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1331. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1332. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1333. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1334. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1335. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1336. };
  1337. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1338. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1339. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1340. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1341. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1342. };
  1343. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1344. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1345. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1346. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1347. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1348. };
  1349. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1350. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1351. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1352. };
  1353. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1354. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1355. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1356. SND_SOC_DAPM_INPUT("Clock"),
  1357. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1358. SND_SOC_DAPM_PRE_PMU),
  1359. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1360. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1361. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1362. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1363. SND_SOC_DAPM_PRE_PMD),
  1364. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1365. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1366. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1367. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1368. 0, SND_SOC_NOPM, 9, 0),
  1369. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1370. 0, SND_SOC_NOPM, 8, 0),
  1371. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1372. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1373. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1374. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1375. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1376. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1377. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1378. 0, SND_SOC_NOPM, 11, 0),
  1379. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1380. 0, SND_SOC_NOPM, 10, 0),
  1381. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1382. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1383. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1384. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1385. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1386. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1387. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1388. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1389. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1390. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1391. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1392. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1393. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1394. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1395. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1396. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1397. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1398. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1399. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1400. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1401. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1402. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1403. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1404. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1405. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1406. SND_SOC_NOPM, 13, 0),
  1407. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1408. SND_SOC_NOPM, 12, 0),
  1409. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1410. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1411. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1412. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1413. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1414. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1415. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1416. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1417. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1418. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1419. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1420. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1421. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1422. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1423. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1425. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1426. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1427. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1428. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1429. /* Power is done with the muxes since the ADC power also controls the
  1430. * downsampling chain, the chip will automatically manage the analogue
  1431. * specific portions.
  1432. */
  1433. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1434. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1435. SND_SOC_DAPM_POST("Debug log", post_ev),
  1436. };
  1437. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1438. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1439. };
  1440. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1441. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1442. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1443. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1444. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1445. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1446. };
  1447. static const struct snd_soc_dapm_route intercon[] = {
  1448. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1449. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1450. { "DSP1CLK", NULL, "CLK_SYS" },
  1451. { "DSP2CLK", NULL, "CLK_SYS" },
  1452. { "DSPINTCLK", NULL, "CLK_SYS" },
  1453. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1454. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1455. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1456. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1457. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1458. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1459. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1460. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1461. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1462. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1463. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1464. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1465. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1466. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1467. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1468. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1469. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1470. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1471. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1472. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1473. { "AIF2ADCL", NULL, "AIF2CLK" },
  1474. { "AIF2ADCL", NULL, "DSP2CLK" },
  1475. { "AIF2ADCR", NULL, "AIF2CLK" },
  1476. { "AIF2ADCR", NULL, "DSP2CLK" },
  1477. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1478. { "AIF2DACL", NULL, "AIF2CLK" },
  1479. { "AIF2DACL", NULL, "DSP2CLK" },
  1480. { "AIF2DACR", NULL, "AIF2CLK" },
  1481. { "AIF2DACR", NULL, "DSP2CLK" },
  1482. { "AIF2DACR", NULL, "DSPINTCLK" },
  1483. { "DMIC1L", NULL, "DMIC1DAT" },
  1484. { "DMIC1L", NULL, "CLK_SYS" },
  1485. { "DMIC1R", NULL, "DMIC1DAT" },
  1486. { "DMIC1R", NULL, "CLK_SYS" },
  1487. { "DMIC2L", NULL, "DMIC2DAT" },
  1488. { "DMIC2L", NULL, "CLK_SYS" },
  1489. { "DMIC2R", NULL, "DMIC2DAT" },
  1490. { "DMIC2R", NULL, "CLK_SYS" },
  1491. { "ADCL", NULL, "AIF1CLK" },
  1492. { "ADCL", NULL, "DSP1CLK" },
  1493. { "ADCL", NULL, "DSPINTCLK" },
  1494. { "ADCR", NULL, "AIF1CLK" },
  1495. { "ADCR", NULL, "DSP1CLK" },
  1496. { "ADCR", NULL, "DSPINTCLK" },
  1497. { "ADCL Mux", "ADC", "ADCL" },
  1498. { "ADCL Mux", "DMIC", "DMIC1L" },
  1499. { "ADCR Mux", "ADC", "ADCR" },
  1500. { "ADCR Mux", "DMIC", "DMIC1R" },
  1501. { "DAC1L", NULL, "AIF1CLK" },
  1502. { "DAC1L", NULL, "DSP1CLK" },
  1503. { "DAC1L", NULL, "DSPINTCLK" },
  1504. { "DAC1R", NULL, "AIF1CLK" },
  1505. { "DAC1R", NULL, "DSP1CLK" },
  1506. { "DAC1R", NULL, "DSPINTCLK" },
  1507. { "DAC2L", NULL, "AIF2CLK" },
  1508. { "DAC2L", NULL, "DSP2CLK" },
  1509. { "DAC2L", NULL, "DSPINTCLK" },
  1510. { "DAC2R", NULL, "AIF2DACR" },
  1511. { "DAC2R", NULL, "AIF2CLK" },
  1512. { "DAC2R", NULL, "DSP2CLK" },
  1513. { "DAC2R", NULL, "DSPINTCLK" },
  1514. { "TOCLK", NULL, "CLK_SYS" },
  1515. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1516. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1517. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1518. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1519. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1520. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1521. /* AIF1 outputs */
  1522. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1523. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1524. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1525. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1526. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1527. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1528. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1529. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1530. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1531. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1532. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1533. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1534. /* Pin level routing for AIF3 */
  1535. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1536. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1537. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1538. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1539. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1540. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1541. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1542. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1543. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1544. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1545. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1546. /* DAC1 inputs */
  1547. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1548. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1549. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1550. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1551. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1552. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1553. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1554. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1555. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1556. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1557. /* DAC2/AIF2 outputs */
  1558. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1559. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1560. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1561. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1562. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1563. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1564. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1565. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1566. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1567. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1568. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1569. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1570. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1571. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1572. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1573. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1574. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1575. /* AIF3 output */
  1576. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1577. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1578. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1579. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1580. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1581. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1582. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1583. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1584. /* Sidetone */
  1585. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1586. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1587. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1588. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1589. /* Output stages */
  1590. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1591. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1592. { "SPKL", "DAC1 Switch", "DAC1L" },
  1593. { "SPKL", "DAC2 Switch", "DAC2L" },
  1594. { "SPKR", "DAC1 Switch", "DAC1R" },
  1595. { "SPKR", "DAC2 Switch", "DAC2R" },
  1596. { "Left Headphone Mux", "DAC", "DAC1L" },
  1597. { "Right Headphone Mux", "DAC", "DAC1R" },
  1598. };
  1599. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1600. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1601. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1602. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1603. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1604. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1605. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1606. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1607. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1608. };
  1609. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1610. { "DAC1L", NULL, "DAC1L Mixer" },
  1611. { "DAC1R", NULL, "DAC1R Mixer" },
  1612. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1613. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1614. };
  1615. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1616. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1617. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1618. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1619. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1620. { "MICBIAS1", NULL, "CLK_SYS" },
  1621. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1622. { "MICBIAS2", NULL, "CLK_SYS" },
  1623. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1624. };
  1625. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1626. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1627. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1628. { "MICBIAS1", NULL, "VMID" },
  1629. { "MICBIAS2", NULL, "VMID" },
  1630. };
  1631. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1632. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1633. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1634. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1635. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1636. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1637. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1638. { "AIF3DACDAT", NULL, "AIF3" },
  1639. { "AIF3ADCDAT", NULL, "AIF3" },
  1640. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1641. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1642. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1643. };
  1644. /* The size in bits of the FLL divide multiplied by 10
  1645. * to allow rounding later */
  1646. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1647. struct fll_div {
  1648. u16 outdiv;
  1649. u16 n;
  1650. u16 k;
  1651. u16 clk_ref_div;
  1652. u16 fll_fratio;
  1653. };
  1654. static int wm8994_get_fll_config(struct fll_div *fll,
  1655. int freq_in, int freq_out)
  1656. {
  1657. u64 Kpart;
  1658. unsigned int K, Ndiv, Nmod;
  1659. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1660. /* Scale the input frequency down to <= 13.5MHz */
  1661. fll->clk_ref_div = 0;
  1662. while (freq_in > 13500000) {
  1663. fll->clk_ref_div++;
  1664. freq_in /= 2;
  1665. if (fll->clk_ref_div > 3)
  1666. return -EINVAL;
  1667. }
  1668. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1669. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1670. fll->outdiv = 3;
  1671. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1672. fll->outdiv++;
  1673. if (fll->outdiv > 63)
  1674. return -EINVAL;
  1675. }
  1676. freq_out *= fll->outdiv + 1;
  1677. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1678. if (freq_in > 1000000) {
  1679. fll->fll_fratio = 0;
  1680. } else if (freq_in > 256000) {
  1681. fll->fll_fratio = 1;
  1682. freq_in *= 2;
  1683. } else if (freq_in > 128000) {
  1684. fll->fll_fratio = 2;
  1685. freq_in *= 4;
  1686. } else if (freq_in > 64000) {
  1687. fll->fll_fratio = 3;
  1688. freq_in *= 8;
  1689. } else {
  1690. fll->fll_fratio = 4;
  1691. freq_in *= 16;
  1692. }
  1693. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1694. /* Now, calculate N.K */
  1695. Ndiv = freq_out / freq_in;
  1696. fll->n = Ndiv;
  1697. Nmod = freq_out % freq_in;
  1698. pr_debug("Nmod=%d\n", Nmod);
  1699. /* Calculate fractional part - scale up so we can round. */
  1700. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1701. do_div(Kpart, freq_in);
  1702. K = Kpart & 0xFFFFFFFF;
  1703. if ((K % 10) >= 5)
  1704. K += 5;
  1705. /* Move down to proper range now rounding is done */
  1706. fll->k = K / 10;
  1707. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1708. return 0;
  1709. }
  1710. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1711. unsigned int freq_in, unsigned int freq_out)
  1712. {
  1713. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1714. struct wm8994 *control = wm8994->wm8994;
  1715. int reg_offset, ret;
  1716. struct fll_div fll;
  1717. u16 reg, clk1, aif_reg, aif_src;
  1718. unsigned long timeout;
  1719. bool was_enabled;
  1720. switch (id) {
  1721. case WM8994_FLL1:
  1722. reg_offset = 0;
  1723. id = 0;
  1724. aif_src = 0x10;
  1725. break;
  1726. case WM8994_FLL2:
  1727. reg_offset = 0x20;
  1728. id = 1;
  1729. aif_src = 0x18;
  1730. break;
  1731. default:
  1732. return -EINVAL;
  1733. }
  1734. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1735. was_enabled = reg & WM8994_FLL1_ENA;
  1736. switch (src) {
  1737. case 0:
  1738. /* Allow no source specification when stopping */
  1739. if (freq_out)
  1740. return -EINVAL;
  1741. src = wm8994->fll[id].src;
  1742. break;
  1743. case WM8994_FLL_SRC_MCLK1:
  1744. case WM8994_FLL_SRC_MCLK2:
  1745. case WM8994_FLL_SRC_LRCLK:
  1746. case WM8994_FLL_SRC_BCLK:
  1747. break;
  1748. case WM8994_FLL_SRC_INTERNAL:
  1749. freq_in = 12000000;
  1750. freq_out = 12000000;
  1751. break;
  1752. default:
  1753. return -EINVAL;
  1754. }
  1755. /* Are we changing anything? */
  1756. if (wm8994->fll[id].src == src &&
  1757. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1758. return 0;
  1759. /* If we're stopping the FLL redo the old config - no
  1760. * registers will actually be written but we avoid GCC flow
  1761. * analysis bugs spewing warnings.
  1762. */
  1763. if (freq_out)
  1764. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1765. else
  1766. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1767. wm8994->fll[id].out);
  1768. if (ret < 0)
  1769. return ret;
  1770. /* Make sure that we're not providing SYSCLK right now */
  1771. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1772. if (clk1 & WM8994_SYSCLK_SRC)
  1773. aif_reg = WM8994_AIF2_CLOCKING_1;
  1774. else
  1775. aif_reg = WM8994_AIF1_CLOCKING_1;
  1776. reg = snd_soc_read(codec, aif_reg);
  1777. if ((reg & WM8994_AIF1CLK_ENA) &&
  1778. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1779. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1780. id + 1);
  1781. return -EBUSY;
  1782. }
  1783. /* We always need to disable the FLL while reconfiguring */
  1784. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1785. WM8994_FLL1_ENA, 0);
  1786. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1787. freq_in == freq_out && freq_out) {
  1788. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1789. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1790. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1791. goto out;
  1792. }
  1793. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1794. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1795. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1796. WM8994_FLL1_OUTDIV_MASK |
  1797. WM8994_FLL1_FRATIO_MASK, reg);
  1798. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1799. WM8994_FLL1_K_MASK, fll.k);
  1800. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1801. WM8994_FLL1_N_MASK,
  1802. fll.n << WM8994_FLL1_N_SHIFT);
  1803. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1804. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1805. WM8994_FLL1_REFCLK_DIV_MASK |
  1806. WM8994_FLL1_REFCLK_SRC_MASK,
  1807. ((src == WM8994_FLL_SRC_INTERNAL)
  1808. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1809. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1810. (src - 1));
  1811. /* Clear any pending completion from a previous failure */
  1812. try_wait_for_completion(&wm8994->fll_locked[id]);
  1813. /* Enable (with fractional mode if required) */
  1814. if (freq_out) {
  1815. /* Enable VMID if we need it */
  1816. if (!was_enabled) {
  1817. active_reference(codec);
  1818. switch (control->type) {
  1819. case WM8994:
  1820. vmid_reference(codec);
  1821. break;
  1822. case WM8958:
  1823. if (wm8994->revision < 1)
  1824. vmid_reference(codec);
  1825. break;
  1826. default:
  1827. break;
  1828. }
  1829. }
  1830. reg = WM8994_FLL1_ENA;
  1831. if (fll.k)
  1832. reg |= WM8994_FLL1_FRAC;
  1833. if (src == WM8994_FLL_SRC_INTERNAL)
  1834. reg |= WM8994_FLL1_OSC_ENA;
  1835. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1836. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1837. WM8994_FLL1_FRAC, reg);
  1838. if (wm8994->fll_locked_irq) {
  1839. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1840. msecs_to_jiffies(10));
  1841. if (timeout == 0)
  1842. dev_warn(codec->dev,
  1843. "Timed out waiting for FLL lock\n");
  1844. } else {
  1845. msleep(5);
  1846. }
  1847. } else {
  1848. if (was_enabled) {
  1849. switch (control->type) {
  1850. case WM8994:
  1851. vmid_dereference(codec);
  1852. break;
  1853. case WM8958:
  1854. if (wm8994->revision < 1)
  1855. vmid_dereference(codec);
  1856. break;
  1857. default:
  1858. break;
  1859. }
  1860. active_dereference(codec);
  1861. }
  1862. }
  1863. out:
  1864. wm8994->fll[id].in = freq_in;
  1865. wm8994->fll[id].out = freq_out;
  1866. wm8994->fll[id].src = src;
  1867. configure_clock(codec);
  1868. return 0;
  1869. }
  1870. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1871. {
  1872. struct completion *completion = data;
  1873. complete(completion);
  1874. return IRQ_HANDLED;
  1875. }
  1876. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1877. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1878. unsigned int freq_in, unsigned int freq_out)
  1879. {
  1880. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1881. }
  1882. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1883. int clk_id, unsigned int freq, int dir)
  1884. {
  1885. struct snd_soc_codec *codec = dai->codec;
  1886. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1887. int i;
  1888. switch (dai->id) {
  1889. case 1:
  1890. case 2:
  1891. break;
  1892. default:
  1893. /* AIF3 shares clocking with AIF1/2 */
  1894. return -EINVAL;
  1895. }
  1896. switch (clk_id) {
  1897. case WM8994_SYSCLK_MCLK1:
  1898. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1899. wm8994->mclk[0] = freq;
  1900. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1901. dai->id, freq);
  1902. break;
  1903. case WM8994_SYSCLK_MCLK2:
  1904. /* TODO: Set GPIO AF */
  1905. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1906. wm8994->mclk[1] = freq;
  1907. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1908. dai->id, freq);
  1909. break;
  1910. case WM8994_SYSCLK_FLL1:
  1911. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1912. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1913. break;
  1914. case WM8994_SYSCLK_FLL2:
  1915. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1916. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1917. break;
  1918. case WM8994_SYSCLK_OPCLK:
  1919. /* Special case - a division (times 10) is given and
  1920. * no effect on main clocking.
  1921. */
  1922. if (freq) {
  1923. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1924. if (opclk_divs[i] == freq)
  1925. break;
  1926. if (i == ARRAY_SIZE(opclk_divs))
  1927. return -EINVAL;
  1928. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1929. WM8994_OPCLK_DIV_MASK, i);
  1930. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1931. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1932. } else {
  1933. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1934. WM8994_OPCLK_ENA, 0);
  1935. }
  1936. default:
  1937. return -EINVAL;
  1938. }
  1939. configure_clock(codec);
  1940. return 0;
  1941. }
  1942. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1943. enum snd_soc_bias_level level)
  1944. {
  1945. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1946. struct wm8994 *control = wm8994->wm8994;
  1947. wm_hubs_set_bias_level(codec, level);
  1948. switch (level) {
  1949. case SND_SOC_BIAS_ON:
  1950. break;
  1951. case SND_SOC_BIAS_PREPARE:
  1952. /* MICBIAS into regulating mode */
  1953. switch (control->type) {
  1954. case WM8958:
  1955. case WM1811:
  1956. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1957. WM8958_MICB1_MODE, 0);
  1958. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1959. WM8958_MICB2_MODE, 0);
  1960. break;
  1961. default:
  1962. break;
  1963. }
  1964. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1965. active_reference(codec);
  1966. break;
  1967. case SND_SOC_BIAS_STANDBY:
  1968. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1969. switch (control->type) {
  1970. case WM8958:
  1971. if (wm8994->revision == 0) {
  1972. /* Optimise performance for rev A */
  1973. snd_soc_update_bits(codec,
  1974. WM8958_CHARGE_PUMP_2,
  1975. WM8958_CP_DISCH,
  1976. WM8958_CP_DISCH);
  1977. }
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. /* Discharge LINEOUT1 & 2 */
  1983. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1984. WM8994_LINEOUT1_DISCH |
  1985. WM8994_LINEOUT2_DISCH,
  1986. WM8994_LINEOUT1_DISCH |
  1987. WM8994_LINEOUT2_DISCH);
  1988. }
  1989. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1990. active_dereference(codec);
  1991. /* MICBIAS into bypass mode on newer devices */
  1992. switch (control->type) {
  1993. case WM8958:
  1994. case WM1811:
  1995. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1996. WM8958_MICB1_MODE,
  1997. WM8958_MICB1_MODE);
  1998. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1999. WM8958_MICB2_MODE,
  2000. WM8958_MICB2_MODE);
  2001. break;
  2002. default:
  2003. break;
  2004. }
  2005. break;
  2006. case SND_SOC_BIAS_OFF:
  2007. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2008. wm8994->cur_fw = NULL;
  2009. break;
  2010. }
  2011. codec->dapm.bias_level = level;
  2012. return 0;
  2013. }
  2014. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2015. {
  2016. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2017. switch (mode) {
  2018. case WM8994_VMID_NORMAL:
  2019. if (wm8994->hubs.lineout1_se) {
  2020. snd_soc_dapm_disable_pin(&codec->dapm,
  2021. "LINEOUT1N Driver");
  2022. snd_soc_dapm_disable_pin(&codec->dapm,
  2023. "LINEOUT1P Driver");
  2024. }
  2025. if (wm8994->hubs.lineout2_se) {
  2026. snd_soc_dapm_disable_pin(&codec->dapm,
  2027. "LINEOUT2N Driver");
  2028. snd_soc_dapm_disable_pin(&codec->dapm,
  2029. "LINEOUT2P Driver");
  2030. }
  2031. /* Do the sync with the old mode to allow it to clean up */
  2032. snd_soc_dapm_sync(&codec->dapm);
  2033. wm8994->vmid_mode = mode;
  2034. break;
  2035. case WM8994_VMID_FORCE:
  2036. if (wm8994->hubs.lineout1_se) {
  2037. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2038. "LINEOUT1N Driver");
  2039. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2040. "LINEOUT1P Driver");
  2041. }
  2042. if (wm8994->hubs.lineout2_se) {
  2043. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2044. "LINEOUT2N Driver");
  2045. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2046. "LINEOUT2P Driver");
  2047. }
  2048. wm8994->vmid_mode = mode;
  2049. snd_soc_dapm_sync(&codec->dapm);
  2050. break;
  2051. default:
  2052. return -EINVAL;
  2053. }
  2054. return 0;
  2055. }
  2056. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2057. {
  2058. struct snd_soc_codec *codec = dai->codec;
  2059. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2060. struct wm8994 *control = wm8994->wm8994;
  2061. int ms_reg;
  2062. int aif1_reg;
  2063. int ms = 0;
  2064. int aif1 = 0;
  2065. switch (dai->id) {
  2066. case 1:
  2067. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2068. aif1_reg = WM8994_AIF1_CONTROL_1;
  2069. break;
  2070. case 2:
  2071. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2072. aif1_reg = WM8994_AIF2_CONTROL_1;
  2073. break;
  2074. default:
  2075. return -EINVAL;
  2076. }
  2077. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2078. case SND_SOC_DAIFMT_CBS_CFS:
  2079. break;
  2080. case SND_SOC_DAIFMT_CBM_CFM:
  2081. ms = WM8994_AIF1_MSTR;
  2082. break;
  2083. default:
  2084. return -EINVAL;
  2085. }
  2086. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2087. case SND_SOC_DAIFMT_DSP_B:
  2088. aif1 |= WM8994_AIF1_LRCLK_INV;
  2089. case SND_SOC_DAIFMT_DSP_A:
  2090. aif1 |= 0x18;
  2091. break;
  2092. case SND_SOC_DAIFMT_I2S:
  2093. aif1 |= 0x10;
  2094. break;
  2095. case SND_SOC_DAIFMT_RIGHT_J:
  2096. break;
  2097. case SND_SOC_DAIFMT_LEFT_J:
  2098. aif1 |= 0x8;
  2099. break;
  2100. default:
  2101. return -EINVAL;
  2102. }
  2103. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2104. case SND_SOC_DAIFMT_DSP_A:
  2105. case SND_SOC_DAIFMT_DSP_B:
  2106. /* frame inversion not valid for DSP modes */
  2107. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2108. case SND_SOC_DAIFMT_NB_NF:
  2109. break;
  2110. case SND_SOC_DAIFMT_IB_NF:
  2111. aif1 |= WM8994_AIF1_BCLK_INV;
  2112. break;
  2113. default:
  2114. return -EINVAL;
  2115. }
  2116. break;
  2117. case SND_SOC_DAIFMT_I2S:
  2118. case SND_SOC_DAIFMT_RIGHT_J:
  2119. case SND_SOC_DAIFMT_LEFT_J:
  2120. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2121. case SND_SOC_DAIFMT_NB_NF:
  2122. break;
  2123. case SND_SOC_DAIFMT_IB_IF:
  2124. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2125. break;
  2126. case SND_SOC_DAIFMT_IB_NF:
  2127. aif1 |= WM8994_AIF1_BCLK_INV;
  2128. break;
  2129. case SND_SOC_DAIFMT_NB_IF:
  2130. aif1 |= WM8994_AIF1_LRCLK_INV;
  2131. break;
  2132. default:
  2133. return -EINVAL;
  2134. }
  2135. break;
  2136. default:
  2137. return -EINVAL;
  2138. }
  2139. /* The AIF2 format configuration needs to be mirrored to AIF3
  2140. * on WM8958 if it's in use so just do it all the time. */
  2141. switch (control->type) {
  2142. case WM1811:
  2143. case WM8958:
  2144. if (dai->id == 2)
  2145. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2146. WM8994_AIF1_LRCLK_INV |
  2147. WM8958_AIF3_FMT_MASK, aif1);
  2148. break;
  2149. default:
  2150. break;
  2151. }
  2152. snd_soc_update_bits(codec, aif1_reg,
  2153. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2154. WM8994_AIF1_FMT_MASK,
  2155. aif1);
  2156. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2157. ms);
  2158. return 0;
  2159. }
  2160. static struct {
  2161. int val, rate;
  2162. } srs[] = {
  2163. { 0, 8000 },
  2164. { 1, 11025 },
  2165. { 2, 12000 },
  2166. { 3, 16000 },
  2167. { 4, 22050 },
  2168. { 5, 24000 },
  2169. { 6, 32000 },
  2170. { 7, 44100 },
  2171. { 8, 48000 },
  2172. { 9, 88200 },
  2173. { 10, 96000 },
  2174. };
  2175. static int fs_ratios[] = {
  2176. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2177. };
  2178. static int bclk_divs[] = {
  2179. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2180. 640, 880, 960, 1280, 1760, 1920
  2181. };
  2182. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2183. struct snd_pcm_hw_params *params,
  2184. struct snd_soc_dai *dai)
  2185. {
  2186. struct snd_soc_codec *codec = dai->codec;
  2187. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2188. int aif1_reg;
  2189. int aif2_reg;
  2190. int bclk_reg;
  2191. int lrclk_reg;
  2192. int rate_reg;
  2193. int aif1 = 0;
  2194. int aif2 = 0;
  2195. int bclk = 0;
  2196. int lrclk = 0;
  2197. int rate_val = 0;
  2198. int id = dai->id - 1;
  2199. int i, cur_val, best_val, bclk_rate, best;
  2200. switch (dai->id) {
  2201. case 1:
  2202. aif1_reg = WM8994_AIF1_CONTROL_1;
  2203. aif2_reg = WM8994_AIF1_CONTROL_2;
  2204. bclk_reg = WM8994_AIF1_BCLK;
  2205. rate_reg = WM8994_AIF1_RATE;
  2206. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2207. wm8994->lrclk_shared[0]) {
  2208. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2209. } else {
  2210. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2211. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2212. }
  2213. break;
  2214. case 2:
  2215. aif1_reg = WM8994_AIF2_CONTROL_1;
  2216. aif2_reg = WM8994_AIF2_CONTROL_2;
  2217. bclk_reg = WM8994_AIF2_BCLK;
  2218. rate_reg = WM8994_AIF2_RATE;
  2219. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2220. wm8994->lrclk_shared[1]) {
  2221. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2222. } else {
  2223. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2224. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2225. }
  2226. break;
  2227. default:
  2228. return -EINVAL;
  2229. }
  2230. bclk_rate = params_rate(params) * 4;
  2231. switch (params_format(params)) {
  2232. case SNDRV_PCM_FORMAT_S16_LE:
  2233. bclk_rate *= 16;
  2234. break;
  2235. case SNDRV_PCM_FORMAT_S20_3LE:
  2236. bclk_rate *= 20;
  2237. aif1 |= 0x20;
  2238. break;
  2239. case SNDRV_PCM_FORMAT_S24_LE:
  2240. bclk_rate *= 24;
  2241. aif1 |= 0x40;
  2242. break;
  2243. case SNDRV_PCM_FORMAT_S32_LE:
  2244. bclk_rate *= 32;
  2245. aif1 |= 0x60;
  2246. break;
  2247. default:
  2248. return -EINVAL;
  2249. }
  2250. /* Try to find an appropriate sample rate; look for an exact match. */
  2251. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2252. if (srs[i].rate == params_rate(params))
  2253. break;
  2254. if (i == ARRAY_SIZE(srs))
  2255. return -EINVAL;
  2256. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2257. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2258. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2259. dai->id, wm8994->aifclk[id], bclk_rate);
  2260. if (params_channels(params) == 1 &&
  2261. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2262. aif2 |= WM8994_AIF1_MONO;
  2263. if (wm8994->aifclk[id] == 0) {
  2264. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2265. return -EINVAL;
  2266. }
  2267. /* AIFCLK/fs ratio; look for a close match in either direction */
  2268. best = 0;
  2269. best_val = abs((fs_ratios[0] * params_rate(params))
  2270. - wm8994->aifclk[id]);
  2271. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2272. cur_val = abs((fs_ratios[i] * params_rate(params))
  2273. - wm8994->aifclk[id]);
  2274. if (cur_val >= best_val)
  2275. continue;
  2276. best = i;
  2277. best_val = cur_val;
  2278. }
  2279. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2280. dai->id, fs_ratios[best]);
  2281. rate_val |= best;
  2282. /* We may not get quite the right frequency if using
  2283. * approximate clocks so look for the closest match that is
  2284. * higher than the target (we need to ensure that there enough
  2285. * BCLKs to clock out the samples).
  2286. */
  2287. best = 0;
  2288. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2289. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2290. if (cur_val < 0) /* BCLK table is sorted */
  2291. break;
  2292. best = i;
  2293. }
  2294. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2295. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2296. bclk_divs[best], bclk_rate);
  2297. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2298. lrclk = bclk_rate / params_rate(params);
  2299. if (!lrclk) {
  2300. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2301. bclk_rate);
  2302. return -EINVAL;
  2303. }
  2304. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2305. lrclk, bclk_rate / lrclk);
  2306. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2307. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2308. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2309. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2310. lrclk);
  2311. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2312. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2313. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2314. switch (dai->id) {
  2315. case 1:
  2316. wm8994->dac_rates[0] = params_rate(params);
  2317. wm8994_set_retune_mobile(codec, 0);
  2318. wm8994_set_retune_mobile(codec, 1);
  2319. break;
  2320. case 2:
  2321. wm8994->dac_rates[1] = params_rate(params);
  2322. wm8994_set_retune_mobile(codec, 2);
  2323. break;
  2324. }
  2325. }
  2326. return 0;
  2327. }
  2328. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2329. struct snd_pcm_hw_params *params,
  2330. struct snd_soc_dai *dai)
  2331. {
  2332. struct snd_soc_codec *codec = dai->codec;
  2333. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2334. struct wm8994 *control = wm8994->wm8994;
  2335. int aif1_reg;
  2336. int aif1 = 0;
  2337. switch (dai->id) {
  2338. case 3:
  2339. switch (control->type) {
  2340. case WM1811:
  2341. case WM8958:
  2342. aif1_reg = WM8958_AIF3_CONTROL_1;
  2343. break;
  2344. default:
  2345. return 0;
  2346. }
  2347. default:
  2348. return 0;
  2349. }
  2350. switch (params_format(params)) {
  2351. case SNDRV_PCM_FORMAT_S16_LE:
  2352. break;
  2353. case SNDRV_PCM_FORMAT_S20_3LE:
  2354. aif1 |= 0x20;
  2355. break;
  2356. case SNDRV_PCM_FORMAT_S24_LE:
  2357. aif1 |= 0x40;
  2358. break;
  2359. case SNDRV_PCM_FORMAT_S32_LE:
  2360. aif1 |= 0x60;
  2361. break;
  2362. default:
  2363. return -EINVAL;
  2364. }
  2365. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2366. }
  2367. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2368. {
  2369. struct snd_soc_codec *codec = codec_dai->codec;
  2370. int mute_reg;
  2371. int reg;
  2372. switch (codec_dai->id) {
  2373. case 1:
  2374. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2375. break;
  2376. case 2:
  2377. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2378. break;
  2379. default:
  2380. return -EINVAL;
  2381. }
  2382. if (mute)
  2383. reg = WM8994_AIF1DAC1_MUTE;
  2384. else
  2385. reg = 0;
  2386. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2387. return 0;
  2388. }
  2389. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2390. {
  2391. struct snd_soc_codec *codec = codec_dai->codec;
  2392. int reg, val, mask;
  2393. switch (codec_dai->id) {
  2394. case 1:
  2395. reg = WM8994_AIF1_MASTER_SLAVE;
  2396. mask = WM8994_AIF1_TRI;
  2397. break;
  2398. case 2:
  2399. reg = WM8994_AIF2_MASTER_SLAVE;
  2400. mask = WM8994_AIF2_TRI;
  2401. break;
  2402. default:
  2403. return -EINVAL;
  2404. }
  2405. if (tristate)
  2406. val = mask;
  2407. else
  2408. val = 0;
  2409. return snd_soc_update_bits(codec, reg, mask, val);
  2410. }
  2411. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2412. {
  2413. struct snd_soc_codec *codec = dai->codec;
  2414. /* Disable the pulls on the AIF if we're using it to save power. */
  2415. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2416. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2417. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2418. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2419. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2420. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2421. return 0;
  2422. }
  2423. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2424. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2425. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2426. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2427. .set_sysclk = wm8994_set_dai_sysclk,
  2428. .set_fmt = wm8994_set_dai_fmt,
  2429. .hw_params = wm8994_hw_params,
  2430. .digital_mute = wm8994_aif_mute,
  2431. .set_pll = wm8994_set_fll,
  2432. .set_tristate = wm8994_set_tristate,
  2433. };
  2434. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2435. .set_sysclk = wm8994_set_dai_sysclk,
  2436. .set_fmt = wm8994_set_dai_fmt,
  2437. .hw_params = wm8994_hw_params,
  2438. .digital_mute = wm8994_aif_mute,
  2439. .set_pll = wm8994_set_fll,
  2440. .set_tristate = wm8994_set_tristate,
  2441. };
  2442. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2443. .hw_params = wm8994_aif3_hw_params,
  2444. };
  2445. static struct snd_soc_dai_driver wm8994_dai[] = {
  2446. {
  2447. .name = "wm8994-aif1",
  2448. .id = 1,
  2449. .playback = {
  2450. .stream_name = "AIF1 Playback",
  2451. .channels_min = 1,
  2452. .channels_max = 2,
  2453. .rates = WM8994_RATES,
  2454. .formats = WM8994_FORMATS,
  2455. .sig_bits = 24,
  2456. },
  2457. .capture = {
  2458. .stream_name = "AIF1 Capture",
  2459. .channels_min = 1,
  2460. .channels_max = 2,
  2461. .rates = WM8994_RATES,
  2462. .formats = WM8994_FORMATS,
  2463. .sig_bits = 24,
  2464. },
  2465. .ops = &wm8994_aif1_dai_ops,
  2466. },
  2467. {
  2468. .name = "wm8994-aif2",
  2469. .id = 2,
  2470. .playback = {
  2471. .stream_name = "AIF2 Playback",
  2472. .channels_min = 1,
  2473. .channels_max = 2,
  2474. .rates = WM8994_RATES,
  2475. .formats = WM8994_FORMATS,
  2476. .sig_bits = 24,
  2477. },
  2478. .capture = {
  2479. .stream_name = "AIF2 Capture",
  2480. .channels_min = 1,
  2481. .channels_max = 2,
  2482. .rates = WM8994_RATES,
  2483. .formats = WM8994_FORMATS,
  2484. .sig_bits = 24,
  2485. },
  2486. .probe = wm8994_aif2_probe,
  2487. .ops = &wm8994_aif2_dai_ops,
  2488. },
  2489. {
  2490. .name = "wm8994-aif3",
  2491. .id = 3,
  2492. .playback = {
  2493. .stream_name = "AIF3 Playback",
  2494. .channels_min = 1,
  2495. .channels_max = 2,
  2496. .rates = WM8994_RATES,
  2497. .formats = WM8994_FORMATS,
  2498. .sig_bits = 24,
  2499. },
  2500. .capture = {
  2501. .stream_name = "AIF3 Capture",
  2502. .channels_min = 1,
  2503. .channels_max = 2,
  2504. .rates = WM8994_RATES,
  2505. .formats = WM8994_FORMATS,
  2506. .sig_bits = 24,
  2507. },
  2508. .ops = &wm8994_aif3_dai_ops,
  2509. }
  2510. };
  2511. #ifdef CONFIG_PM
  2512. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2513. {
  2514. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2515. int i, ret;
  2516. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2517. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2518. sizeof(struct wm8994_fll_config));
  2519. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2520. if (ret < 0)
  2521. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2522. i + 1, ret);
  2523. }
  2524. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2525. return 0;
  2526. }
  2527. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2528. {
  2529. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2530. struct wm8994 *control = wm8994->wm8994;
  2531. int i, ret;
  2532. unsigned int val, mask;
  2533. if (wm8994->revision < 4) {
  2534. /* force a HW read */
  2535. ret = regmap_read(control->regmap,
  2536. WM8994_POWER_MANAGEMENT_5, &val);
  2537. /* modify the cache only */
  2538. codec->cache_only = 1;
  2539. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2540. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2541. val &= mask;
  2542. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2543. mask, val);
  2544. codec->cache_only = 0;
  2545. }
  2546. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2547. if (!wm8994->fll_suspend[i].out)
  2548. continue;
  2549. ret = _wm8994_set_fll(codec, i + 1,
  2550. wm8994->fll_suspend[i].src,
  2551. wm8994->fll_suspend[i].in,
  2552. wm8994->fll_suspend[i].out);
  2553. if (ret < 0)
  2554. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2555. i + 1, ret);
  2556. }
  2557. return 0;
  2558. }
  2559. #else
  2560. #define wm8994_codec_suspend NULL
  2561. #define wm8994_codec_resume NULL
  2562. #endif
  2563. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2564. {
  2565. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2566. struct wm8994_pdata *pdata = wm8994->pdata;
  2567. struct snd_kcontrol_new controls[] = {
  2568. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2569. wm8994->retune_mobile_enum,
  2570. wm8994_get_retune_mobile_enum,
  2571. wm8994_put_retune_mobile_enum),
  2572. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2573. wm8994->retune_mobile_enum,
  2574. wm8994_get_retune_mobile_enum,
  2575. wm8994_put_retune_mobile_enum),
  2576. SOC_ENUM_EXT("AIF2 EQ Mode",
  2577. wm8994->retune_mobile_enum,
  2578. wm8994_get_retune_mobile_enum,
  2579. wm8994_put_retune_mobile_enum),
  2580. };
  2581. int ret, i, j;
  2582. const char **t;
  2583. /* We need an array of texts for the enum API but the number
  2584. * of texts is likely to be less than the number of
  2585. * configurations due to the sample rate dependency of the
  2586. * configurations. */
  2587. wm8994->num_retune_mobile_texts = 0;
  2588. wm8994->retune_mobile_texts = NULL;
  2589. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2590. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2591. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2592. wm8994->retune_mobile_texts[j]) == 0)
  2593. break;
  2594. }
  2595. if (j != wm8994->num_retune_mobile_texts)
  2596. continue;
  2597. /* Expand the array... */
  2598. t = krealloc(wm8994->retune_mobile_texts,
  2599. sizeof(char *) *
  2600. (wm8994->num_retune_mobile_texts + 1),
  2601. GFP_KERNEL);
  2602. if (t == NULL)
  2603. continue;
  2604. /* ...store the new entry... */
  2605. t[wm8994->num_retune_mobile_texts] =
  2606. pdata->retune_mobile_cfgs[i].name;
  2607. /* ...and remember the new version. */
  2608. wm8994->num_retune_mobile_texts++;
  2609. wm8994->retune_mobile_texts = t;
  2610. }
  2611. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2612. wm8994->num_retune_mobile_texts);
  2613. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2614. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2615. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2616. ARRAY_SIZE(controls));
  2617. if (ret != 0)
  2618. dev_err(wm8994->hubs.codec->dev,
  2619. "Failed to add ReTune Mobile controls: %d\n", ret);
  2620. }
  2621. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2622. {
  2623. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2624. struct wm8994_pdata *pdata = wm8994->pdata;
  2625. int ret, i;
  2626. if (!pdata)
  2627. return;
  2628. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2629. pdata->lineout2_diff,
  2630. pdata->lineout1fb,
  2631. pdata->lineout2fb,
  2632. pdata->jd_scthr,
  2633. pdata->jd_thr,
  2634. pdata->micbias1_lvl,
  2635. pdata->micbias2_lvl);
  2636. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2637. if (pdata->num_drc_cfgs) {
  2638. struct snd_kcontrol_new controls[] = {
  2639. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2640. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2641. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2642. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2643. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2644. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2645. };
  2646. /* We need an array of texts for the enum API */
  2647. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2648. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2649. if (!wm8994->drc_texts) {
  2650. dev_err(wm8994->hubs.codec->dev,
  2651. "Failed to allocate %d DRC config texts\n",
  2652. pdata->num_drc_cfgs);
  2653. return;
  2654. }
  2655. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2656. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2657. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2658. wm8994->drc_enum.texts = wm8994->drc_texts;
  2659. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2660. ARRAY_SIZE(controls));
  2661. if (ret != 0)
  2662. dev_err(wm8994->hubs.codec->dev,
  2663. "Failed to add DRC mode controls: %d\n", ret);
  2664. for (i = 0; i < WM8994_NUM_DRC; i++)
  2665. wm8994_set_drc(codec, i);
  2666. }
  2667. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2668. pdata->num_retune_mobile_cfgs);
  2669. if (pdata->num_retune_mobile_cfgs)
  2670. wm8994_handle_retune_mobile_pdata(wm8994);
  2671. else
  2672. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2673. ARRAY_SIZE(wm8994_eq_controls));
  2674. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2675. if (pdata->micbias[i]) {
  2676. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2677. pdata->micbias[i] & 0xffff);
  2678. }
  2679. }
  2680. }
  2681. /**
  2682. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2683. *
  2684. * @codec: WM8994 codec
  2685. * @jack: jack to report detection events on
  2686. * @micbias: microphone bias to detect on
  2687. *
  2688. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2689. * being used to bring out signals to the processor then only platform
  2690. * data configuration is needed for WM8994 and processor GPIOs should
  2691. * be configured using snd_soc_jack_add_gpios() instead.
  2692. *
  2693. * Configuration of detection levels is available via the micbias1_lvl
  2694. * and micbias2_lvl platform data members.
  2695. */
  2696. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2697. int micbias)
  2698. {
  2699. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2700. struct wm8994_micdet *micdet;
  2701. struct wm8994 *control = wm8994->wm8994;
  2702. int reg, ret;
  2703. if (control->type != WM8994) {
  2704. dev_warn(codec->dev, "Not a WM8994\n");
  2705. return -EINVAL;
  2706. }
  2707. switch (micbias) {
  2708. case 1:
  2709. micdet = &wm8994->micdet[0];
  2710. if (jack)
  2711. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2712. "MICBIAS1");
  2713. else
  2714. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2715. "MICBIAS1");
  2716. break;
  2717. case 2:
  2718. micdet = &wm8994->micdet[1];
  2719. if (jack)
  2720. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2721. "MICBIAS1");
  2722. else
  2723. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2724. "MICBIAS1");
  2725. break;
  2726. default:
  2727. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2728. return -EINVAL;
  2729. }
  2730. if (ret != 0)
  2731. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2732. micbias, ret);
  2733. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2734. micbias, jack);
  2735. /* Store the configuration */
  2736. micdet->jack = jack;
  2737. micdet->detecting = true;
  2738. /* If either of the jacks is set up then enable detection */
  2739. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2740. reg = WM8994_MICD_ENA;
  2741. else
  2742. reg = 0;
  2743. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2744. /* enable MICDET and MICSHRT deboune */
  2745. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2746. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2747. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2748. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2749. snd_soc_dapm_sync(&codec->dapm);
  2750. return 0;
  2751. }
  2752. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2753. static void wm8994_mic_work(struct work_struct *work)
  2754. {
  2755. struct wm8994_priv *priv = container_of(work,
  2756. struct wm8994_priv,
  2757. mic_work.work);
  2758. struct regmap *regmap = priv->wm8994->regmap;
  2759. struct device *dev = priv->wm8994->dev;
  2760. unsigned int reg;
  2761. int ret;
  2762. int report;
  2763. pm_runtime_get_sync(dev);
  2764. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2765. if (ret < 0) {
  2766. dev_err(dev, "Failed to read microphone status: %d\n",
  2767. ret);
  2768. pm_runtime_put(dev);
  2769. return;
  2770. }
  2771. dev_dbg(dev, "Microphone status: %x\n", reg);
  2772. report = 0;
  2773. if (reg & WM8994_MIC1_DET_STS) {
  2774. if (priv->micdet[0].detecting)
  2775. report = SND_JACK_HEADSET;
  2776. }
  2777. if (reg & WM8994_MIC1_SHRT_STS) {
  2778. if (priv->micdet[0].detecting)
  2779. report = SND_JACK_HEADPHONE;
  2780. else
  2781. report |= SND_JACK_BTN_0;
  2782. }
  2783. if (report)
  2784. priv->micdet[0].detecting = false;
  2785. else
  2786. priv->micdet[0].detecting = true;
  2787. snd_soc_jack_report(priv->micdet[0].jack, report,
  2788. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2789. report = 0;
  2790. if (reg & WM8994_MIC2_DET_STS) {
  2791. if (priv->micdet[1].detecting)
  2792. report = SND_JACK_HEADSET;
  2793. }
  2794. if (reg & WM8994_MIC2_SHRT_STS) {
  2795. if (priv->micdet[1].detecting)
  2796. report = SND_JACK_HEADPHONE;
  2797. else
  2798. report |= SND_JACK_BTN_0;
  2799. }
  2800. if (report)
  2801. priv->micdet[1].detecting = false;
  2802. else
  2803. priv->micdet[1].detecting = true;
  2804. snd_soc_jack_report(priv->micdet[1].jack, report,
  2805. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2806. pm_runtime_put(dev);
  2807. }
  2808. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2809. {
  2810. struct wm8994_priv *priv = data;
  2811. struct snd_soc_codec *codec = priv->hubs.codec;
  2812. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2813. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2814. #endif
  2815. pm_wakeup_event(codec->dev, 300);
  2816. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2817. return IRQ_HANDLED;
  2818. }
  2819. /* Default microphone detection handler for WM8958 - the user can
  2820. * override this if they wish.
  2821. */
  2822. static void wm8958_default_micdet(u16 status, void *data)
  2823. {
  2824. struct snd_soc_codec *codec = data;
  2825. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2826. int report;
  2827. dev_dbg(codec->dev, "MICDET %x\n", status);
  2828. /* Either nothing present or just starting detection */
  2829. if (!(status & WM8958_MICD_STS)) {
  2830. if (!wm8994->jackdet) {
  2831. /* If nothing present then clear our statuses */
  2832. dev_dbg(codec->dev, "Detected open circuit\n");
  2833. wm8994->jack_mic = false;
  2834. wm8994->mic_detecting = true;
  2835. wm8958_micd_set_rate(codec);
  2836. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2837. wm8994->btn_mask |
  2838. SND_JACK_HEADSET);
  2839. }
  2840. return;
  2841. }
  2842. /* If the measurement is showing a high impedence we've got a
  2843. * microphone.
  2844. */
  2845. if (wm8994->mic_detecting && (status & 0x600)) {
  2846. dev_dbg(codec->dev, "Detected microphone\n");
  2847. wm8994->mic_detecting = false;
  2848. wm8994->jack_mic = true;
  2849. wm8958_micd_set_rate(codec);
  2850. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2851. SND_JACK_HEADSET);
  2852. }
  2853. if (wm8994->mic_detecting && status & 0xfc) {
  2854. dev_dbg(codec->dev, "Detected headphone\n");
  2855. wm8994->mic_detecting = false;
  2856. wm8958_micd_set_rate(codec);
  2857. /* If we have jackdet that will detect removal */
  2858. if (wm8994->jackdet) {
  2859. mutex_lock(&wm8994->accdet_lock);
  2860. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2861. WM8958_MICD_ENA, 0);
  2862. wm1811_jackdet_set_mode(codec,
  2863. WM1811_JACKDET_MODE_JACK);
  2864. mutex_unlock(&wm8994->accdet_lock);
  2865. if (wm8994->pdata->jd_ext_cap)
  2866. snd_soc_dapm_disable_pin(&codec->dapm,
  2867. "MICBIAS2");
  2868. }
  2869. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2870. SND_JACK_HEADSET);
  2871. }
  2872. /* Report short circuit as a button */
  2873. if (wm8994->jack_mic) {
  2874. report = 0;
  2875. if (status & 0x4)
  2876. report |= SND_JACK_BTN_0;
  2877. if (status & 0x8)
  2878. report |= SND_JACK_BTN_1;
  2879. if (status & 0x10)
  2880. report |= SND_JACK_BTN_2;
  2881. if (status & 0x20)
  2882. report |= SND_JACK_BTN_3;
  2883. if (status & 0x40)
  2884. report |= SND_JACK_BTN_4;
  2885. if (status & 0x80)
  2886. report |= SND_JACK_BTN_5;
  2887. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2888. wm8994->btn_mask);
  2889. }
  2890. }
  2891. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2892. {
  2893. struct wm8994_priv *wm8994 = data;
  2894. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2895. int reg;
  2896. bool present;
  2897. pm_runtime_get_sync(codec->dev);
  2898. mutex_lock(&wm8994->accdet_lock);
  2899. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2900. if (reg < 0) {
  2901. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2902. mutex_unlock(&wm8994->accdet_lock);
  2903. pm_runtime_put(codec->dev);
  2904. return IRQ_NONE;
  2905. }
  2906. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2907. present = reg & WM1811_JACKDET_LVL;
  2908. if (present) {
  2909. dev_dbg(codec->dev, "Jack detected\n");
  2910. wm8958_micd_set_rate(codec);
  2911. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2912. WM8958_MICB2_DISCH, 0);
  2913. /* Disable debounce while inserted */
  2914. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2915. WM1811_JACKDET_DB, 0);
  2916. /*
  2917. * Start off measument of microphone impedence to find
  2918. * out what's actually there.
  2919. */
  2920. wm8994->mic_detecting = true;
  2921. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2922. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2923. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2924. } else {
  2925. dev_dbg(codec->dev, "Jack not detected\n");
  2926. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2927. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2928. /* Enable debounce while removed */
  2929. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2930. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2931. wm8994->mic_detecting = false;
  2932. wm8994->jack_mic = false;
  2933. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2934. WM8958_MICD_ENA, 0);
  2935. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2936. }
  2937. mutex_unlock(&wm8994->accdet_lock);
  2938. /* If required for an external cap force MICBIAS on */
  2939. if (wm8994->pdata->jd_ext_cap) {
  2940. if (present)
  2941. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2942. "MICBIAS2");
  2943. else
  2944. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2945. }
  2946. if (present)
  2947. snd_soc_jack_report(wm8994->micdet[0].jack,
  2948. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2949. else
  2950. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2951. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2952. wm8994->btn_mask);
  2953. /* Since we only report deltas force an update, ensures we
  2954. * avoid bootstrapping issues with the core. */
  2955. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  2956. pm_runtime_put(codec->dev);
  2957. return IRQ_HANDLED;
  2958. }
  2959. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  2960. {
  2961. struct wm8994_priv *wm8994 = container_of(work,
  2962. struct wm8994_priv,
  2963. jackdet_bootstrap.work);
  2964. wm1811_jackdet_irq(0, wm8994);
  2965. }
  2966. /**
  2967. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2968. *
  2969. * @codec: WM8958 codec
  2970. * @jack: jack to report detection events on
  2971. *
  2972. * Enable microphone detection functionality for the WM8958. By
  2973. * default simple detection which supports the detection of up to 6
  2974. * buttons plus video and microphone functionality is supported.
  2975. *
  2976. * The WM8958 has an advanced jack detection facility which is able to
  2977. * support complex accessory detection, especially when used in
  2978. * conjunction with external circuitry. In order to provide maximum
  2979. * flexiblity a callback is provided which allows a completely custom
  2980. * detection algorithm.
  2981. */
  2982. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2983. wm8958_micdet_cb cb, void *cb_data)
  2984. {
  2985. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2986. struct wm8994 *control = wm8994->wm8994;
  2987. u16 micd_lvl_sel;
  2988. switch (control->type) {
  2989. case WM1811:
  2990. case WM8958:
  2991. break;
  2992. default:
  2993. return -EINVAL;
  2994. }
  2995. if (jack) {
  2996. if (!cb) {
  2997. dev_dbg(codec->dev, "Using default micdet callback\n");
  2998. cb = wm8958_default_micdet;
  2999. cb_data = codec;
  3000. }
  3001. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3002. snd_soc_dapm_sync(&codec->dapm);
  3003. wm8994->micdet[0].jack = jack;
  3004. wm8994->jack_cb = cb;
  3005. wm8994->jack_cb_data = cb_data;
  3006. wm8994->mic_detecting = true;
  3007. wm8994->jack_mic = false;
  3008. wm8958_micd_set_rate(codec);
  3009. /* Detect microphones and short circuits by default */
  3010. if (wm8994->pdata->micd_lvl_sel)
  3011. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  3012. else
  3013. micd_lvl_sel = 0x41;
  3014. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3015. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3016. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3017. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3018. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3019. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3020. /*
  3021. * If we can use jack detection start off with that,
  3022. * otherwise jump straight to microphone detection.
  3023. */
  3024. if (wm8994->jackdet) {
  3025. /* Disable debounce for the initial detect */
  3026. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3027. WM1811_JACKDET_DB, 0);
  3028. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3029. WM8958_MICB2_DISCH,
  3030. WM8958_MICB2_DISCH);
  3031. snd_soc_update_bits(codec, WM8994_LDO_1,
  3032. WM8994_LDO1_DISCH, 0);
  3033. wm1811_jackdet_set_mode(codec,
  3034. WM1811_JACKDET_MODE_JACK);
  3035. } else {
  3036. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3037. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3038. }
  3039. } else {
  3040. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3041. WM8958_MICD_ENA, 0);
  3042. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3043. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3044. snd_soc_dapm_sync(&codec->dapm);
  3045. }
  3046. return 0;
  3047. }
  3048. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3049. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3050. {
  3051. struct wm8994_priv *wm8994 = data;
  3052. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3053. int reg, count;
  3054. /*
  3055. * Jack detection may have detected a removal simulataneously
  3056. * with an update of the MICDET status; if so it will have
  3057. * stopped detection and we can ignore this interrupt.
  3058. */
  3059. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3060. return IRQ_HANDLED;
  3061. pm_runtime_get_sync(codec->dev);
  3062. /* We may occasionally read a detection without an impedence
  3063. * range being provided - if that happens loop again.
  3064. */
  3065. count = 10;
  3066. do {
  3067. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3068. if (reg < 0) {
  3069. dev_err(codec->dev,
  3070. "Failed to read mic detect status: %d\n",
  3071. reg);
  3072. pm_runtime_put(codec->dev);
  3073. return IRQ_NONE;
  3074. }
  3075. if (!(reg & WM8958_MICD_VALID)) {
  3076. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3077. goto out;
  3078. }
  3079. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3080. break;
  3081. msleep(1);
  3082. } while (count--);
  3083. if (count == 0)
  3084. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3085. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3086. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3087. #endif
  3088. if (wm8994->jack_cb)
  3089. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3090. else
  3091. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3092. out:
  3093. pm_runtime_put(codec->dev);
  3094. return IRQ_HANDLED;
  3095. }
  3096. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3097. {
  3098. struct snd_soc_codec *codec = data;
  3099. dev_err(codec->dev, "FIFO error\n");
  3100. return IRQ_HANDLED;
  3101. }
  3102. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3103. {
  3104. struct snd_soc_codec *codec = data;
  3105. dev_err(codec->dev, "Thermal warning\n");
  3106. return IRQ_HANDLED;
  3107. }
  3108. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3109. {
  3110. struct snd_soc_codec *codec = data;
  3111. dev_crit(codec->dev, "Thermal shutdown\n");
  3112. return IRQ_HANDLED;
  3113. }
  3114. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3115. {
  3116. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3117. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3118. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3119. unsigned int reg;
  3120. int ret, i;
  3121. wm8994->hubs.codec = codec;
  3122. codec->control_data = control->regmap;
  3123. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3124. mutex_init(&wm8994->accdet_lock);
  3125. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3126. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3127. wm1811_jackdet_bootstrap);
  3128. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3129. init_completion(&wm8994->fll_locked[i]);
  3130. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3131. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3132. pm_runtime_enable(codec->dev);
  3133. pm_runtime_idle(codec->dev);
  3134. /* By default use idle_bias_off, will override for WM8994 */
  3135. codec->dapm.idle_bias_off = 1;
  3136. /* Set revision-specific configuration */
  3137. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3138. switch (control->type) {
  3139. case WM8994:
  3140. /* Single ended line outputs should have VMID on. */
  3141. if (!wm8994->pdata->lineout1_diff ||
  3142. !wm8994->pdata->lineout2_diff)
  3143. codec->dapm.idle_bias_off = 0;
  3144. switch (wm8994->revision) {
  3145. case 2:
  3146. case 3:
  3147. wm8994->hubs.dcs_codes_l = -5;
  3148. wm8994->hubs.dcs_codes_r = -5;
  3149. wm8994->hubs.hp_startup_mode = 1;
  3150. wm8994->hubs.dcs_readback_mode = 1;
  3151. wm8994->hubs.series_startup = 1;
  3152. break;
  3153. default:
  3154. wm8994->hubs.dcs_readback_mode = 2;
  3155. break;
  3156. }
  3157. break;
  3158. case WM8958:
  3159. wm8994->hubs.dcs_readback_mode = 1;
  3160. wm8994->hubs.hp_startup_mode = 1;
  3161. switch (wm8994->revision) {
  3162. case 0:
  3163. break;
  3164. default:
  3165. wm8994->fll_byp = true;
  3166. break;
  3167. }
  3168. break;
  3169. case WM1811:
  3170. wm8994->hubs.dcs_readback_mode = 2;
  3171. wm8994->hubs.no_series_update = 1;
  3172. wm8994->hubs.hp_startup_mode = 1;
  3173. wm8994->hubs.no_cache_dac_hp_direct = true;
  3174. wm8994->fll_byp = true;
  3175. switch (wm8994->revision) {
  3176. case 0:
  3177. case 1:
  3178. case 2:
  3179. case 3:
  3180. wm8994->hubs.dcs_codes_l = -9;
  3181. wm8994->hubs.dcs_codes_r = -7;
  3182. break;
  3183. default:
  3184. break;
  3185. }
  3186. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3187. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3188. break;
  3189. default:
  3190. break;
  3191. }
  3192. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3193. wm8994_fifo_error, "FIFO error", codec);
  3194. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3195. wm8994_temp_warn, "Thermal warning", codec);
  3196. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3197. wm8994_temp_shut, "Thermal shutdown", codec);
  3198. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3199. wm_hubs_dcs_done, "DC servo done",
  3200. &wm8994->hubs);
  3201. if (ret == 0)
  3202. wm8994->hubs.dcs_done_irq = true;
  3203. switch (control->type) {
  3204. case WM8994:
  3205. if (wm8994->micdet_irq) {
  3206. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3207. wm8994_mic_irq,
  3208. IRQF_TRIGGER_RISING,
  3209. "Mic1 detect",
  3210. wm8994);
  3211. if (ret != 0)
  3212. dev_warn(codec->dev,
  3213. "Failed to request Mic1 detect IRQ: %d\n",
  3214. ret);
  3215. }
  3216. ret = wm8994_request_irq(wm8994->wm8994,
  3217. WM8994_IRQ_MIC1_SHRT,
  3218. wm8994_mic_irq, "Mic 1 short",
  3219. wm8994);
  3220. if (ret != 0)
  3221. dev_warn(codec->dev,
  3222. "Failed to request Mic1 short IRQ: %d\n",
  3223. ret);
  3224. ret = wm8994_request_irq(wm8994->wm8994,
  3225. WM8994_IRQ_MIC2_DET,
  3226. wm8994_mic_irq, "Mic 2 detect",
  3227. wm8994);
  3228. if (ret != 0)
  3229. dev_warn(codec->dev,
  3230. "Failed to request Mic2 detect IRQ: %d\n",
  3231. ret);
  3232. ret = wm8994_request_irq(wm8994->wm8994,
  3233. WM8994_IRQ_MIC2_SHRT,
  3234. wm8994_mic_irq, "Mic 2 short",
  3235. wm8994);
  3236. if (ret != 0)
  3237. dev_warn(codec->dev,
  3238. "Failed to request Mic2 short IRQ: %d\n",
  3239. ret);
  3240. break;
  3241. case WM8958:
  3242. case WM1811:
  3243. if (wm8994->micdet_irq) {
  3244. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3245. wm8958_mic_irq,
  3246. IRQF_TRIGGER_RISING,
  3247. "Mic detect",
  3248. wm8994);
  3249. if (ret != 0)
  3250. dev_warn(codec->dev,
  3251. "Failed to request Mic detect IRQ: %d\n",
  3252. ret);
  3253. } else {
  3254. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3255. wm8958_mic_irq, "Mic detect",
  3256. wm8994);
  3257. }
  3258. }
  3259. switch (control->type) {
  3260. case WM1811:
  3261. if (wm8994->revision > 1) {
  3262. ret = wm8994_request_irq(wm8994->wm8994,
  3263. WM8994_IRQ_GPIO(6),
  3264. wm1811_jackdet_irq, "JACKDET",
  3265. wm8994);
  3266. if (ret == 0)
  3267. wm8994->jackdet = true;
  3268. }
  3269. break;
  3270. default:
  3271. break;
  3272. }
  3273. wm8994->fll_locked_irq = true;
  3274. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3275. ret = wm8994_request_irq(wm8994->wm8994,
  3276. WM8994_IRQ_FLL1_LOCK + i,
  3277. wm8994_fll_locked_irq, "FLL lock",
  3278. &wm8994->fll_locked[i]);
  3279. if (ret != 0)
  3280. wm8994->fll_locked_irq = false;
  3281. }
  3282. /* Make sure we can read from the GPIOs if they're inputs */
  3283. pm_runtime_get_sync(codec->dev);
  3284. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3285. * configured on init - if a system wants to do this dynamically
  3286. * at runtime we can deal with that then.
  3287. */
  3288. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3289. if (ret < 0) {
  3290. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3291. goto err_irq;
  3292. }
  3293. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3294. wm8994->lrclk_shared[0] = 1;
  3295. wm8994_dai[0].symmetric_rates = 1;
  3296. } else {
  3297. wm8994->lrclk_shared[0] = 0;
  3298. }
  3299. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3300. if (ret < 0) {
  3301. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3302. goto err_irq;
  3303. }
  3304. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3305. wm8994->lrclk_shared[1] = 1;
  3306. wm8994_dai[1].symmetric_rates = 1;
  3307. } else {
  3308. wm8994->lrclk_shared[1] = 0;
  3309. }
  3310. pm_runtime_put(codec->dev);
  3311. /* Latch volume update bits */
  3312. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3313. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3314. wm8994_vu_bits[i].mask,
  3315. wm8994_vu_bits[i].mask);
  3316. /* Set the low bit of the 3D stereo depth so TLV matches */
  3317. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3318. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3319. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3320. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3321. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3322. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3323. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3324. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3325. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3326. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3327. * use this; it only affects behaviour on idle TDM clock
  3328. * cycles. */
  3329. switch (control->type) {
  3330. case WM8994:
  3331. case WM8958:
  3332. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3333. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3334. break;
  3335. default:
  3336. break;
  3337. }
  3338. /* Put MICBIAS into bypass mode by default on newer devices */
  3339. switch (control->type) {
  3340. case WM8958:
  3341. case WM1811:
  3342. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3343. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3344. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3345. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3346. break;
  3347. default:
  3348. break;
  3349. }
  3350. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3351. wm_hubs_update_class_w(codec);
  3352. wm8994_handle_pdata(wm8994);
  3353. wm_hubs_add_analogue_controls(codec);
  3354. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3355. ARRAY_SIZE(wm8994_snd_controls));
  3356. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3357. ARRAY_SIZE(wm8994_dapm_widgets));
  3358. switch (control->type) {
  3359. case WM8994:
  3360. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3361. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3362. if (wm8994->revision < 4) {
  3363. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3364. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3365. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3366. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3367. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3368. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3369. } else {
  3370. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3371. ARRAY_SIZE(wm8994_lateclk_widgets));
  3372. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3373. ARRAY_SIZE(wm8994_adc_widgets));
  3374. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3375. ARRAY_SIZE(wm8994_dac_widgets));
  3376. }
  3377. break;
  3378. case WM8958:
  3379. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3380. ARRAY_SIZE(wm8958_snd_controls));
  3381. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3382. ARRAY_SIZE(wm8958_dapm_widgets));
  3383. if (wm8994->revision < 1) {
  3384. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3385. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3386. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3387. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3388. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3389. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3390. } else {
  3391. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3392. ARRAY_SIZE(wm8994_lateclk_widgets));
  3393. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3394. ARRAY_SIZE(wm8994_adc_widgets));
  3395. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3396. ARRAY_SIZE(wm8994_dac_widgets));
  3397. }
  3398. break;
  3399. case WM1811:
  3400. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3401. ARRAY_SIZE(wm8958_snd_controls));
  3402. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3403. ARRAY_SIZE(wm8958_dapm_widgets));
  3404. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3405. ARRAY_SIZE(wm8994_lateclk_widgets));
  3406. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3407. ARRAY_SIZE(wm8994_adc_widgets));
  3408. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3409. ARRAY_SIZE(wm8994_dac_widgets));
  3410. break;
  3411. }
  3412. wm_hubs_add_analogue_routes(codec, 0, 0);
  3413. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3414. switch (control->type) {
  3415. case WM8994:
  3416. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3417. ARRAY_SIZE(wm8994_intercon));
  3418. if (wm8994->revision < 4) {
  3419. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3420. ARRAY_SIZE(wm8994_revd_intercon));
  3421. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3422. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3423. } else {
  3424. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3425. ARRAY_SIZE(wm8994_lateclk_intercon));
  3426. }
  3427. break;
  3428. case WM8958:
  3429. if (wm8994->revision < 1) {
  3430. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3431. ARRAY_SIZE(wm8994_revd_intercon));
  3432. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3433. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3434. } else {
  3435. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3436. ARRAY_SIZE(wm8994_lateclk_intercon));
  3437. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3438. ARRAY_SIZE(wm8958_intercon));
  3439. }
  3440. wm8958_dsp2_init(codec);
  3441. break;
  3442. case WM1811:
  3443. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3444. ARRAY_SIZE(wm8994_lateclk_intercon));
  3445. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3446. ARRAY_SIZE(wm8958_intercon));
  3447. break;
  3448. }
  3449. return 0;
  3450. err_irq:
  3451. if (wm8994->jackdet)
  3452. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3453. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3454. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3455. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3456. if (wm8994->micdet_irq)
  3457. free_irq(wm8994->micdet_irq, wm8994);
  3458. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3459. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3460. &wm8994->fll_locked[i]);
  3461. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3462. &wm8994->hubs);
  3463. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3464. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3465. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3466. return ret;
  3467. }
  3468. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3469. {
  3470. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3471. struct wm8994 *control = wm8994->wm8994;
  3472. int i;
  3473. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3474. pm_runtime_disable(codec->dev);
  3475. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3476. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3477. &wm8994->fll_locked[i]);
  3478. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3479. &wm8994->hubs);
  3480. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3481. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3482. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3483. if (wm8994->jackdet)
  3484. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3485. switch (control->type) {
  3486. case WM8994:
  3487. if (wm8994->micdet_irq)
  3488. free_irq(wm8994->micdet_irq, wm8994);
  3489. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3490. wm8994);
  3491. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3492. wm8994);
  3493. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3494. wm8994);
  3495. break;
  3496. case WM1811:
  3497. case WM8958:
  3498. if (wm8994->micdet_irq)
  3499. free_irq(wm8994->micdet_irq, wm8994);
  3500. break;
  3501. }
  3502. release_firmware(wm8994->mbc);
  3503. release_firmware(wm8994->mbc_vss);
  3504. release_firmware(wm8994->enh_eq);
  3505. kfree(wm8994->retune_mobile_texts);
  3506. return 0;
  3507. }
  3508. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3509. .probe = wm8994_codec_probe,
  3510. .remove = wm8994_codec_remove,
  3511. .suspend = wm8994_codec_suspend,
  3512. .resume = wm8994_codec_resume,
  3513. .set_bias_level = wm8994_set_bias_level,
  3514. };
  3515. static int __devinit wm8994_probe(struct platform_device *pdev)
  3516. {
  3517. struct wm8994_priv *wm8994;
  3518. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3519. GFP_KERNEL);
  3520. if (wm8994 == NULL)
  3521. return -ENOMEM;
  3522. platform_set_drvdata(pdev, wm8994);
  3523. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3524. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3525. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3526. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3527. }
  3528. static int __devexit wm8994_remove(struct platform_device *pdev)
  3529. {
  3530. snd_soc_unregister_codec(&pdev->dev);
  3531. return 0;
  3532. }
  3533. #ifdef CONFIG_PM_SLEEP
  3534. static int wm8994_suspend(struct device *dev)
  3535. {
  3536. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3537. /* Drop down to power saving mode when system is suspended */
  3538. if (wm8994->jackdet && !wm8994->active_refcount)
  3539. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3540. WM1811_JACKDET_MODE_MASK,
  3541. wm8994->jackdet_mode);
  3542. return 0;
  3543. }
  3544. static int wm8994_resume(struct device *dev)
  3545. {
  3546. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3547. if (wm8994->jackdet && wm8994->jack_cb)
  3548. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3549. WM1811_JACKDET_MODE_MASK,
  3550. WM1811_JACKDET_MODE_AUDIO);
  3551. return 0;
  3552. }
  3553. #endif
  3554. static const struct dev_pm_ops wm8994_pm_ops = {
  3555. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3556. };
  3557. static struct platform_driver wm8994_codec_driver = {
  3558. .driver = {
  3559. .name = "wm8994-codec",
  3560. .owner = THIS_MODULE,
  3561. .pm = &wm8994_pm_ops,
  3562. },
  3563. .probe = wm8994_probe,
  3564. .remove = __devexit_p(wm8994_remove),
  3565. };
  3566. module_platform_driver(wm8994_codec_driver);
  3567. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3568. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3569. MODULE_LICENSE("GPL");
  3570. MODULE_ALIAS("platform:wm8994-codec");