tridentfb.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.9-NEWAPI"
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. u32 pseudo_pal[16];
  28. int chip_id;
  29. int flatpanel;
  30. void (*init_accel) (struct tridentfb_par *, int, int);
  31. void (*wait_engine) (struct tridentfb_par *);
  32. void (*fill_rect)
  33. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  34. void (*copy_rect)
  35. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  36. };
  37. static unsigned char eng_oper; /* engine operation... */
  38. static struct fb_ops tridentfb_ops;
  39. static struct fb_fix_screeninfo tridentfb_fix = {
  40. .id = "Trident",
  41. .type = FB_TYPE_PACKED_PIXELS,
  42. .ypanstep = 1,
  43. .visual = FB_VISUAL_PSEUDOCOLOR,
  44. .accel = FB_ACCEL_NONE,
  45. };
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char *mode_option __devinitdata = "640x480";
  49. static int bpp __devinitdata = 8;
  50. static int noaccel __devinitdata;
  51. static int center;
  52. static int stretch;
  53. static int fp __devinitdata;
  54. static int crt __devinitdata;
  55. static int memsize __devinitdata;
  56. static int memdiff __devinitdata;
  57. static int nativex;
  58. module_param(mode_option, charp, 0);
  59. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  60. module_param_named(mode, mode_option, charp, 0);
  61. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  62. module_param(bpp, int, 0);
  63. module_param(center, int, 0);
  64. module_param(stretch, int, 0);
  65. module_param(noaccel, int, 0);
  66. module_param(memsize, int, 0);
  67. module_param(memdiff, int, 0);
  68. module_param(nativex, int, 0);
  69. module_param(fp, int, 0);
  70. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  71. module_param(crt, int, 0);
  72. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  73. static int is_blade(int id)
  74. {
  75. return (id == BLADE3D) ||
  76. (id == CYBERBLADEE4) ||
  77. (id == CYBERBLADEi7) ||
  78. (id == CYBERBLADEi7D) ||
  79. (id == CYBERBLADEi1) ||
  80. (id == CYBERBLADEi1D) ||
  81. (id == CYBERBLADEAi1) ||
  82. (id == CYBERBLADEAi1D);
  83. }
  84. static int is_xp(int id)
  85. {
  86. return (id == CYBERBLADEXPAi1) ||
  87. (id == CYBERBLADEXPm8) ||
  88. (id == CYBERBLADEXPm16);
  89. }
  90. static int is3Dchip(int id)
  91. {
  92. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  93. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  94. (id == CYBER9397) || (id == CYBER9397DVD) ||
  95. (id == CYBER9520) || (id == CYBER9525DVD) ||
  96. (id == IMAGE975) || (id == IMAGE985) ||
  97. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  98. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  99. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  100. (id == CYBERBLADEXPAi1));
  101. }
  102. static int iscyber(int id)
  103. {
  104. switch (id) {
  105. case CYBER9388:
  106. case CYBER9382:
  107. case CYBER9385:
  108. case CYBER9397:
  109. case CYBER9397DVD:
  110. case CYBER9520:
  111. case CYBER9525DVD:
  112. case CYBERBLADEE4:
  113. case CYBERBLADEi7D:
  114. case CYBERBLADEi1:
  115. case CYBERBLADEi1D:
  116. case CYBERBLADEAi1:
  117. case CYBERBLADEAi1D:
  118. case CYBERBLADEXPAi1:
  119. return 1;
  120. case CYBER9320:
  121. case TGUI9660:
  122. case IMAGE975:
  123. case IMAGE985:
  124. case BLADE3D:
  125. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  126. default:
  127. /* case CYBERBLDAEXPm8: Strange */
  128. /* case CYBERBLDAEXPm16: Strange */
  129. return 0;
  130. }
  131. }
  132. #define CRT 0x3D0 /* CRTC registers offset for color display */
  133. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  134. {
  135. fb_writeb(val, p->io_virt + reg);
  136. }
  137. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  138. {
  139. return fb_readb(p->io_virt + reg);
  140. }
  141. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  142. {
  143. fb_writel(v, par->io_virt + r);
  144. }
  145. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  146. {
  147. return fb_readl(par->io_virt + r);
  148. }
  149. /*
  150. * Blade specific acceleration.
  151. */
  152. #define point(x, y) ((y) << 16 | (x))
  153. #define STA 0x2120
  154. #define CMD 0x2144
  155. #define ROP 0x2148
  156. #define CLR 0x2160
  157. #define SR1 0x2100
  158. #define SR2 0x2104
  159. #define DR1 0x2108
  160. #define DR2 0x210C
  161. #define ROP_S 0xCC
  162. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  163. {
  164. int v1 = (pitch >> 3) << 20;
  165. int tmp = 0, v2;
  166. switch (bpp) {
  167. case 8:
  168. tmp = 0;
  169. break;
  170. case 15:
  171. tmp = 5;
  172. break;
  173. case 16:
  174. tmp = 1;
  175. break;
  176. case 24:
  177. case 32:
  178. tmp = 2;
  179. break;
  180. }
  181. v2 = v1 | (tmp << 29);
  182. writemmr(par, 0x21C0, v2);
  183. writemmr(par, 0x21C4, v2);
  184. writemmr(par, 0x21B8, v2);
  185. writemmr(par, 0x21BC, v2);
  186. writemmr(par, 0x21D0, v1);
  187. writemmr(par, 0x21D4, v1);
  188. writemmr(par, 0x21C8, v1);
  189. writemmr(par, 0x21CC, v1);
  190. writemmr(par, 0x216C, 0);
  191. }
  192. static void blade_wait_engine(struct tridentfb_par *par)
  193. {
  194. while (readmmr(par, STA) & 0xFA800000) ;
  195. }
  196. static void blade_fill_rect(struct tridentfb_par *par,
  197. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  198. {
  199. writemmr(par, CLR, c);
  200. writemmr(par, ROP, rop ? 0x66 : ROP_S);
  201. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  202. writemmr(par, DR1, point(x, y));
  203. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  204. }
  205. static void blade_copy_rect(struct tridentfb_par *par,
  206. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  207. {
  208. u32 s1, s2, d1, d2;
  209. int direction = 2;
  210. s1 = point(x1, y1);
  211. s2 = point(x1 + w - 1, y1 + h - 1);
  212. d1 = point(x2, y2);
  213. d2 = point(x2 + w - 1, y2 + h - 1);
  214. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  215. direction = 0;
  216. writemmr(par, ROP, ROP_S);
  217. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  218. writemmr(par, SR1, direction ? s2 : s1);
  219. writemmr(par, SR2, direction ? s1 : s2);
  220. writemmr(par, DR1, direction ? d2 : d1);
  221. writemmr(par, DR2, direction ? d1 : d2);
  222. }
  223. /*
  224. * BladeXP specific acceleration functions
  225. */
  226. #define ROP_P 0xF0
  227. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  228. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  229. {
  230. int tmp = 0, v1;
  231. unsigned char x = 0;
  232. switch (bpp) {
  233. case 8:
  234. x = 0;
  235. break;
  236. case 16:
  237. x = 1;
  238. break;
  239. case 24:
  240. x = 3;
  241. break;
  242. case 32:
  243. x = 2;
  244. break;
  245. }
  246. switch (pitch << (bpp >> 3)) {
  247. case 8192:
  248. case 512:
  249. x |= 0x00;
  250. break;
  251. case 1024:
  252. x |= 0x04;
  253. break;
  254. case 2048:
  255. x |= 0x08;
  256. break;
  257. case 4096:
  258. x |= 0x0C;
  259. break;
  260. }
  261. t_outb(par, x, 0x2125);
  262. eng_oper = x | 0x40;
  263. switch (bpp) {
  264. case 8:
  265. tmp = 18;
  266. break;
  267. case 15:
  268. case 16:
  269. tmp = 19;
  270. break;
  271. case 24:
  272. case 32:
  273. tmp = 20;
  274. break;
  275. }
  276. v1 = pitch << tmp;
  277. writemmr(par, 0x2154, v1);
  278. writemmr(par, 0x2150, v1);
  279. t_outb(par, 3, 0x2126);
  280. }
  281. static void xp_wait_engine(struct tridentfb_par *par)
  282. {
  283. int busy;
  284. int count, timeout;
  285. count = 0;
  286. timeout = 0;
  287. for (;;) {
  288. busy = t_inb(par, STA) & 0x80;
  289. if (busy != 0x80)
  290. return;
  291. count++;
  292. if (count == 10000000) {
  293. /* Timeout */
  294. count = 9990000;
  295. timeout++;
  296. if (timeout == 8) {
  297. /* Reset engine */
  298. t_outb(par, 0x00, 0x2120);
  299. return;
  300. }
  301. }
  302. }
  303. }
  304. static void xp_fill_rect(struct tridentfb_par *par,
  305. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  306. {
  307. writemmr(par, 0x2127, ROP_P);
  308. writemmr(par, 0x2158, c);
  309. writemmr(par, 0x2128, 0x4000);
  310. writemmr(par, 0x2140, masked_point(h, w));
  311. writemmr(par, 0x2138, masked_point(y, x));
  312. t_outb(par, 0x01, 0x2124);
  313. t_outb(par, eng_oper, 0x2125);
  314. }
  315. static void xp_copy_rect(struct tridentfb_par *par,
  316. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  317. {
  318. int direction;
  319. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  320. direction = 0x0004;
  321. if ((x1 < x2) && (y1 == y2)) {
  322. direction |= 0x0200;
  323. x1_tmp = x1 + w - 1;
  324. x2_tmp = x2 + w - 1;
  325. } else {
  326. x1_tmp = x1;
  327. x2_tmp = x2;
  328. }
  329. if (y1 < y2) {
  330. direction |= 0x0100;
  331. y1_tmp = y1 + h - 1;
  332. y2_tmp = y2 + h - 1;
  333. } else {
  334. y1_tmp = y1;
  335. y2_tmp = y2;
  336. }
  337. writemmr(par, 0x2128, direction);
  338. t_outb(par, ROP_S, 0x2127);
  339. writemmr(par, 0x213C, masked_point(y1_tmp, x1_tmp));
  340. writemmr(par, 0x2138, masked_point(y2_tmp, x2_tmp));
  341. writemmr(par, 0x2140, masked_point(h, w));
  342. t_outb(par, 0x01, 0x2124);
  343. }
  344. /*
  345. * Image specific acceleration functions
  346. */
  347. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  348. {
  349. int tmp = 0;
  350. switch (bpp) {
  351. case 8:
  352. tmp = 0;
  353. break;
  354. case 15:
  355. tmp = 5;
  356. break;
  357. case 16:
  358. tmp = 1;
  359. break;
  360. case 24:
  361. case 32:
  362. tmp = 2;
  363. break;
  364. }
  365. writemmr(par, 0x2120, 0xF0000000);
  366. writemmr(par, 0x2120, 0x40000000 | tmp);
  367. writemmr(par, 0x2120, 0x80000000);
  368. writemmr(par, 0x2144, 0x00000000);
  369. writemmr(par, 0x2148, 0x00000000);
  370. writemmr(par, 0x2150, 0x00000000);
  371. writemmr(par, 0x2154, 0x00000000);
  372. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  373. writemmr(par, 0x216C, 0x00000000);
  374. writemmr(par, 0x2170, 0x00000000);
  375. writemmr(par, 0x217C, 0x00000000);
  376. writemmr(par, 0x2120, 0x10000000);
  377. writemmr(par, 0x2130, (2047 << 16) | 2047);
  378. }
  379. static void image_wait_engine(struct tridentfb_par *par)
  380. {
  381. while (readmmr(par, 0x2164) & 0xF0000000) ;
  382. }
  383. static void image_fill_rect(struct tridentfb_par *par,
  384. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  385. {
  386. writemmr(par, 0x2120, 0x80000000);
  387. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  388. writemmr(par, 0x2144, c);
  389. writemmr(par, DR1, point(x, y));
  390. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  391. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  392. }
  393. static void image_copy_rect(struct tridentfb_par *par,
  394. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  395. {
  396. u32 s1, s2, d1, d2;
  397. int direction = 2;
  398. s1 = point(x1, y1);
  399. s2 = point(x1 + w - 1, y1 + h - 1);
  400. d1 = point(x2, y2);
  401. d2 = point(x2 + w - 1, y2 + h - 1);
  402. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  403. direction = 0;
  404. writemmr(par, 0x2120, 0x80000000);
  405. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  406. writemmr(par, SR1, direction ? s2 : s1);
  407. writemmr(par, SR2, direction ? s1 : s2);
  408. writemmr(par, DR1, direction ? d2 : d1);
  409. writemmr(par, DR2, direction ? d1 : d2);
  410. writemmr(par, 0x2124,
  411. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  412. }
  413. /*
  414. * Accel functions called by the upper layers
  415. */
  416. #ifdef CONFIG_FB_TRIDENT_ACCEL
  417. static void tridentfb_fillrect(struct fb_info *info,
  418. const struct fb_fillrect *fr)
  419. {
  420. struct tridentfb_par *par = info->par;
  421. int bpp = info->var.bits_per_pixel;
  422. int col = 0;
  423. switch (bpp) {
  424. default:
  425. case 8:
  426. col |= fr->color;
  427. col |= col << 8;
  428. col |= col << 16;
  429. break;
  430. case 16:
  431. col = ((u32 *)(info->pseudo_palette))[fr->color];
  432. break;
  433. case 32:
  434. col = ((u32 *)(info->pseudo_palette))[fr->color];
  435. break;
  436. }
  437. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  438. fr->height, col, fr->rop);
  439. par->wait_engine(par);
  440. }
  441. static void tridentfb_copyarea(struct fb_info *info,
  442. const struct fb_copyarea *ca)
  443. {
  444. struct tridentfb_par *par = info->par;
  445. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  446. ca->width, ca->height);
  447. par->wait_engine(par);
  448. }
  449. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  450. #define tridentfb_fillrect cfb_fillrect
  451. #define tridentfb_copyarea cfb_copyarea
  452. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  453. /*
  454. * Hardware access functions
  455. */
  456. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  457. {
  458. writeb(reg, par->io_virt + CRT + 4);
  459. return readb(par->io_virt + CRT + 5);
  460. }
  461. static inline void write3X4(struct tridentfb_par *par, int reg,
  462. unsigned char val)
  463. {
  464. writeb(reg, par->io_virt + CRT + 4);
  465. writeb(val, par->io_virt + CRT + 5);
  466. }
  467. static inline unsigned char read3C4(struct tridentfb_par *par, int reg)
  468. {
  469. t_outb(par, reg, 0x3C4);
  470. return t_inb(par, 0x3C5);
  471. }
  472. static inline void write3C4(struct tridentfb_par *par, int reg,
  473. unsigned char val)
  474. {
  475. t_outb(par, reg, 0x3C4);
  476. t_outb(par, val, 0x3C5);
  477. }
  478. static inline unsigned char read3CE(struct tridentfb_par *par, int reg)
  479. {
  480. t_outb(par, reg, 0x3CE);
  481. return t_inb(par, 0x3CF);
  482. }
  483. static inline void writeAttr(struct tridentfb_par *par, int reg,
  484. unsigned char val)
  485. {
  486. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  487. t_outb(par, reg, 0x3C0);
  488. t_outb(par, val, 0x3C0);
  489. }
  490. static inline void write3CE(struct tridentfb_par *par, int reg,
  491. unsigned char val)
  492. {
  493. t_outb(par, reg, 0x3CE);
  494. t_outb(par, val, 0x3CF);
  495. }
  496. static void enable_mmio(void)
  497. {
  498. /* Goto New Mode */
  499. outb(0x0B, 0x3C4);
  500. inb(0x3C5);
  501. /* Unprotect registers */
  502. outb(NewMode1, 0x3C4);
  503. outb(0x80, 0x3C5);
  504. /* Enable MMIO */
  505. outb(PCIReg, 0x3D4);
  506. outb(inb(0x3D5) | 0x01, 0x3D5);
  507. }
  508. static void disable_mmio(struct tridentfb_par *par)
  509. {
  510. /* Goto New Mode */
  511. t_outb(par, 0x0B, 0x3C4);
  512. t_inb(par, 0x3C5);
  513. /* Unprotect registers */
  514. t_outb(par, NewMode1, 0x3C4);
  515. t_outb(par, 0x80, 0x3C5);
  516. /* Disable MMIO */
  517. t_outb(par, PCIReg, 0x3D4);
  518. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  519. }
  520. static void crtc_unlock(struct tridentfb_par *par)
  521. {
  522. write3X4(par, CRTVSyncEnd, read3X4(par, CRTVSyncEnd) & 0x7F);
  523. }
  524. /* Return flat panel's maximum x resolution */
  525. static int __devinit get_nativex(struct tridentfb_par *par)
  526. {
  527. int x, y, tmp;
  528. if (nativex)
  529. return nativex;
  530. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  531. switch (tmp) {
  532. case 0:
  533. x = 1280; y = 1024;
  534. break;
  535. case 2:
  536. x = 1024; y = 768;
  537. break;
  538. case 3:
  539. x = 800; y = 600;
  540. break;
  541. case 4:
  542. x = 1400; y = 1050;
  543. break;
  544. case 1:
  545. default:
  546. x = 640; y = 480;
  547. break;
  548. }
  549. output("%dx%d flat panel found\n", x, y);
  550. return x;
  551. }
  552. /* Set pitch */
  553. static void set_lwidth(struct tridentfb_par *par, int width)
  554. {
  555. write3X4(par, Offset, width & 0xFF);
  556. write3X4(par, AddColReg,
  557. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  558. }
  559. /* For resolutions smaller than FP resolution stretch */
  560. static void screen_stretch(struct tridentfb_par *par)
  561. {
  562. if (par->chip_id != CYBERBLADEXPAi1)
  563. write3CE(par, BiosReg, 0);
  564. else
  565. write3CE(par, BiosReg, 8);
  566. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  567. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  568. }
  569. /* For resolutions smaller than FP resolution center */
  570. static void screen_center(struct tridentfb_par *par)
  571. {
  572. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  573. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  574. }
  575. /* Address of first shown pixel in display memory */
  576. static void set_screen_start(struct tridentfb_par *par, int base)
  577. {
  578. u8 tmp;
  579. write3X4(par, StartAddrLow, base & 0xFF);
  580. write3X4(par, StartAddrHigh, (base & 0xFF00) >> 8);
  581. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  582. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  583. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  584. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  585. }
  586. /* Set dotclock frequency */
  587. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  588. {
  589. int m, n, k;
  590. unsigned long f, fi, d, di;
  591. unsigned char lo = 0, hi = 0;
  592. d = 20000;
  593. for (k = 2; k >= 0; k--)
  594. for (m = 0; m < 63; m++)
  595. for (n = 0; n < 128; n++) {
  596. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  597. if ((di = abs(fi - freq)) < d) {
  598. d = di;
  599. f = fi;
  600. lo = n;
  601. hi = (k << 6) | m;
  602. }
  603. if (fi > freq)
  604. break;
  605. }
  606. if (is3Dchip(par->chip_id)) {
  607. write3C4(par, ClockHigh, hi);
  608. write3C4(par, ClockLow, lo);
  609. } else {
  610. outb(lo, 0x43C8);
  611. outb(hi, 0x43C9);
  612. }
  613. debug("VCLK = %X %X\n", hi, lo);
  614. }
  615. /* Set number of lines for flat panels*/
  616. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  617. {
  618. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  619. if (lines > 1024)
  620. tmp |= 0x50;
  621. else if (lines > 768)
  622. tmp |= 0x30;
  623. else if (lines > 600)
  624. tmp |= 0x20;
  625. else if (lines > 480)
  626. tmp |= 0x10;
  627. write3CE(par, CyberEnhance, tmp);
  628. }
  629. /*
  630. * If we see that FP is active we assume we have one.
  631. * Otherwise we have a CRT display. User can override.
  632. */
  633. static int __devinit is_flatpanel(struct tridentfb_par *par)
  634. {
  635. if (fp)
  636. return 1;
  637. if (crt || !iscyber(par->chip_id))
  638. return 0;
  639. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  640. }
  641. /* Try detecting the video memory size */
  642. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  643. {
  644. unsigned char tmp, tmp2;
  645. unsigned int k;
  646. /* If memory size provided by user */
  647. if (memsize)
  648. k = memsize * Kb;
  649. else
  650. switch (par->chip_id) {
  651. case CYBER9525DVD:
  652. k = 2560 * Kb;
  653. break;
  654. default:
  655. tmp = read3X4(par, SPR) & 0x0F;
  656. switch (tmp) {
  657. case 0x01:
  658. k = 512 * Kb;
  659. break;
  660. case 0x02:
  661. k = 6 * Mb; /* XP */
  662. break;
  663. case 0x03:
  664. k = 1 * Mb;
  665. break;
  666. case 0x04:
  667. k = 8 * Mb;
  668. break;
  669. case 0x06:
  670. k = 10 * Mb; /* XP */
  671. break;
  672. case 0x07:
  673. k = 2 * Mb;
  674. break;
  675. case 0x08:
  676. k = 12 * Mb; /* XP */
  677. break;
  678. case 0x0A:
  679. k = 14 * Mb; /* XP */
  680. break;
  681. case 0x0C:
  682. k = 16 * Mb; /* XP */
  683. break;
  684. case 0x0E: /* XP */
  685. tmp2 = read3C4(par, 0xC1);
  686. switch (tmp2) {
  687. case 0x00:
  688. k = 20 * Mb;
  689. break;
  690. case 0x01:
  691. k = 24 * Mb;
  692. break;
  693. case 0x10:
  694. k = 28 * Mb;
  695. break;
  696. case 0x11:
  697. k = 32 * Mb;
  698. break;
  699. default:
  700. k = 1 * Mb;
  701. break;
  702. }
  703. break;
  704. case 0x0F:
  705. k = 4 * Mb;
  706. break;
  707. default:
  708. k = 1 * Mb;
  709. break;
  710. }
  711. }
  712. k -= memdiff * Kb;
  713. output("framebuffer size = %d Kb\n", k / Kb);
  714. return k;
  715. }
  716. /* See if we can handle the video mode described in var */
  717. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  718. struct fb_info *info)
  719. {
  720. struct tridentfb_par *par = info->par;
  721. int bpp = var->bits_per_pixel;
  722. debug("enter\n");
  723. /* check color depth */
  724. if (bpp == 24)
  725. bpp = var->bits_per_pixel = 32;
  726. /* check whether resolution fits on panel and in memory */
  727. if (par->flatpanel && nativex && var->xres > nativex)
  728. return -EINVAL;
  729. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  730. return -EINVAL;
  731. switch (bpp) {
  732. case 8:
  733. var->red.offset = 0;
  734. var->green.offset = 0;
  735. var->blue.offset = 0;
  736. var->red.length = 6;
  737. var->green.length = 6;
  738. var->blue.length = 6;
  739. break;
  740. case 16:
  741. var->red.offset = 11;
  742. var->green.offset = 5;
  743. var->blue.offset = 0;
  744. var->red.length = 5;
  745. var->green.length = 6;
  746. var->blue.length = 5;
  747. break;
  748. case 32:
  749. var->red.offset = 16;
  750. var->green.offset = 8;
  751. var->blue.offset = 0;
  752. var->red.length = 8;
  753. var->green.length = 8;
  754. var->blue.length = 8;
  755. break;
  756. default:
  757. return -EINVAL;
  758. }
  759. debug("exit\n");
  760. return 0;
  761. }
  762. /* Pan the display */
  763. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  764. struct fb_info *info)
  765. {
  766. struct tridentfb_par *par = info->par;
  767. unsigned int offset;
  768. debug("enter\n");
  769. offset = (var->xoffset + (var->yoffset * var->xres))
  770. * var->bits_per_pixel / 32;
  771. info->var.xoffset = var->xoffset;
  772. info->var.yoffset = var->yoffset;
  773. set_screen_start(par, offset);
  774. debug("exit\n");
  775. return 0;
  776. }
  777. static void shadowmode_on(struct tridentfb_par *par)
  778. {
  779. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  780. }
  781. static void shadowmode_off(struct tridentfb_par *par)
  782. {
  783. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  784. }
  785. /* Set the hardware to the requested video mode */
  786. static int tridentfb_set_par(struct fb_info *info)
  787. {
  788. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  789. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  790. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  791. struct fb_var_screeninfo *var = &info->var;
  792. int bpp = var->bits_per_pixel;
  793. unsigned char tmp;
  794. unsigned long vclk;
  795. debug("enter\n");
  796. hdispend = var->xres / 8 - 1;
  797. hsyncstart = (var->xres + var->right_margin) / 8;
  798. hsyncend = var->hsync_len / 8;
  799. htotal =
  800. (var->xres + var->left_margin + var->right_margin +
  801. var->hsync_len) / 8 - 10;
  802. hblankstart = hdispend + 1;
  803. hblankend = htotal + 5;
  804. vdispend = var->yres - 1;
  805. vsyncstart = var->yres + var->lower_margin;
  806. vsyncend = var->vsync_len;
  807. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  808. vblankstart = var->yres;
  809. vblankend = vtotal + 2;
  810. crtc_unlock(par);
  811. write3CE(par, CyberControl, 8);
  812. if (par->flatpanel && var->xres < nativex) {
  813. /*
  814. * on flat panels with native size larger
  815. * than requested resolution decide whether
  816. * we stretch or center
  817. */
  818. t_outb(par, 0xEB, 0x3C2);
  819. shadowmode_on(par);
  820. if (center)
  821. screen_center(par);
  822. else if (stretch)
  823. screen_stretch(par);
  824. } else {
  825. t_outb(par, 0x2B, 0x3C2);
  826. write3CE(par, CyberControl, 8);
  827. }
  828. /* vertical timing values */
  829. write3X4(par, CRTVTotal, vtotal & 0xFF);
  830. write3X4(par, CRTVDispEnd, vdispend & 0xFF);
  831. write3X4(par, CRTVSyncStart, vsyncstart & 0xFF);
  832. write3X4(par, CRTVSyncEnd, (vsyncend & 0x0F));
  833. write3X4(par, CRTVBlankStart, vblankstart & 0xFF);
  834. write3X4(par, CRTVBlankEnd, 0 /* p->vblankend & 0xFF */);
  835. /* horizontal timing values */
  836. write3X4(par, CRTHTotal, htotal & 0xFF);
  837. write3X4(par, CRTHDispEnd, hdispend & 0xFF);
  838. write3X4(par, CRTHSyncStart, hsyncstart & 0xFF);
  839. write3X4(par, CRTHSyncEnd,
  840. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  841. write3X4(par, CRTHBlankStart, hblankstart & 0xFF);
  842. write3X4(par, CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */);
  843. /* higher bits of vertical timing values */
  844. tmp = 0x10;
  845. if (vtotal & 0x100) tmp |= 0x01;
  846. if (vdispend & 0x100) tmp |= 0x02;
  847. if (vsyncstart & 0x100) tmp |= 0x04;
  848. if (vblankstart & 0x100) tmp |= 0x08;
  849. if (vtotal & 0x200) tmp |= 0x20;
  850. if (vdispend & 0x200) tmp |= 0x40;
  851. if (vsyncstart & 0x200) tmp |= 0x80;
  852. write3X4(par, CRTOverflow, tmp);
  853. tmp = read3X4(par, CRTHiOrd) | 0x08; /* line compare bit 10 */
  854. if (vtotal & 0x400) tmp |= 0x80;
  855. if (vblankstart & 0x400) tmp |= 0x40;
  856. if (vsyncstart & 0x400) tmp |= 0x20;
  857. if (vdispend & 0x400) tmp |= 0x10;
  858. write3X4(par, CRTHiOrd, tmp);
  859. tmp = 0;
  860. if (htotal & 0x800) tmp |= 0x800 >> 11;
  861. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  862. write3X4(par, HorizOverflow, tmp);
  863. tmp = 0x40;
  864. if (vblankstart & 0x200) tmp |= 0x20;
  865. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  866. write3X4(par, CRTMaxScanLine, tmp);
  867. write3X4(par, CRTLineCompare, 0xFF);
  868. write3X4(par, CRTPRowScan, 0);
  869. write3X4(par, CRTModeControl, 0xC3);
  870. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  871. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  872. /* enable access extended memory */
  873. write3X4(par, CRTCModuleTest, tmp);
  874. /* enable GE for text acceleration */
  875. write3X4(par, GraphEngReg, 0x80);
  876. #ifdef CONFIG_FB_TRIDENT_ACCEL
  877. par->init_accel(par, info->var.xres, bpp);
  878. #endif
  879. switch (bpp) {
  880. case 8:
  881. tmp = 0x00;
  882. break;
  883. case 16:
  884. tmp = 0x05;
  885. break;
  886. case 24:
  887. tmp = 0x29;
  888. break;
  889. case 32:
  890. tmp = 0x09;
  891. break;
  892. }
  893. write3X4(par, PixelBusReg, tmp);
  894. tmp = 0x10;
  895. if (iscyber(par->chip_id))
  896. tmp |= 0x20;
  897. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  898. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  899. write3X4(par, Performance, 0x92);
  900. /* MMIO & PCI read and write burst enable */
  901. write3X4(par, PCIReg, 0x07);
  902. /* convert from picoseconds to kHz */
  903. vclk = PICOS2KHZ(info->var.pixclock);
  904. if (bpp == 32)
  905. vclk *= 2;
  906. set_vclk(par, vclk);
  907. write3C4(par, 0, 3);
  908. write3C4(par, 1, 1); /* set char clock 8 dots wide */
  909. /* enable 4 maps because needed in chain4 mode */
  910. write3C4(par, 2, 0x0F);
  911. write3C4(par, 3, 0);
  912. write3C4(par, 4, 0x0E); /* memory mode enable bitmaps ?? */
  913. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  914. write3CE(par, MiscExtFunc, (bpp == 32) ? 0x1A : 0x12);
  915. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  916. write3CE(par, 0x6, 0x05); /* graphics mode */
  917. write3CE(par, 0x7, 0x0F); /* planes? */
  918. if (par->chip_id == CYBERBLADEXPAi1) {
  919. /* This fixes snow-effect in 32 bpp */
  920. write3X4(par, CRTHSyncStart, 0x84);
  921. }
  922. /* graphics mode and support 256 color modes */
  923. writeAttr(par, 0x10, 0x41);
  924. writeAttr(par, 0x12, 0x0F); /* planes */
  925. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  926. /* colors */
  927. for (tmp = 0; tmp < 0x10; tmp++)
  928. writeAttr(par, tmp, tmp);
  929. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  930. t_outb(par, 0x20, 0x3C0); /* enable attr */
  931. switch (bpp) {
  932. case 8:
  933. tmp = 0;
  934. break;
  935. case 15:
  936. tmp = 0x10;
  937. break;
  938. case 16:
  939. tmp = 0x30;
  940. break;
  941. case 24:
  942. case 32:
  943. tmp = 0xD0;
  944. break;
  945. }
  946. t_inb(par, 0x3C8);
  947. t_inb(par, 0x3C6);
  948. t_inb(par, 0x3C6);
  949. t_inb(par, 0x3C6);
  950. t_inb(par, 0x3C6);
  951. t_outb(par, tmp, 0x3C6);
  952. t_inb(par, 0x3C8);
  953. if (par->flatpanel)
  954. set_number_of_lines(par, info->var.yres);
  955. set_lwidth(par, info->var.xres * bpp / (4 * 16));
  956. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  957. info->fix.line_length = info->var.xres * (bpp >> 3);
  958. info->cmap.len = (bpp == 8) ? 256 : 16;
  959. debug("exit\n");
  960. return 0;
  961. }
  962. /* Set one color register */
  963. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  964. unsigned blue, unsigned transp,
  965. struct fb_info *info)
  966. {
  967. int bpp = info->var.bits_per_pixel;
  968. struct tridentfb_par *par = info->par;
  969. if (regno >= info->cmap.len)
  970. return 1;
  971. if (bpp == 8) {
  972. t_outb(par, 0xFF, 0x3C6);
  973. t_outb(par, regno, 0x3C8);
  974. t_outb(par, red >> 10, 0x3C9);
  975. t_outb(par, green >> 10, 0x3C9);
  976. t_outb(par, blue >> 10, 0x3C9);
  977. } else if (regno < 16) {
  978. if (bpp == 16) { /* RGB 565 */
  979. u32 col;
  980. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  981. ((blue & 0xF800) >> 11);
  982. col |= col << 16;
  983. ((u32 *)(info->pseudo_palette))[regno] = col;
  984. } else if (bpp == 32) /* ARGB 8888 */
  985. ((u32*)info->pseudo_palette)[regno] =
  986. ((transp & 0xFF00) << 16) |
  987. ((red & 0xFF00) << 8) |
  988. ((green & 0xFF00)) |
  989. ((blue & 0xFF00) >> 8);
  990. }
  991. /* debug("exit\n"); */
  992. return 0;
  993. }
  994. /* Try blanking the screen.For flat panels it does nothing */
  995. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  996. {
  997. unsigned char PMCont, DPMSCont;
  998. struct tridentfb_par *par = info->par;
  999. debug("enter\n");
  1000. if (par->flatpanel)
  1001. return 0;
  1002. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1003. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1004. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1005. switch (blank_mode) {
  1006. case FB_BLANK_UNBLANK:
  1007. /* Screen: On, HSync: On, VSync: On */
  1008. case FB_BLANK_NORMAL:
  1009. /* Screen: Off, HSync: On, VSync: On */
  1010. PMCont |= 0x03;
  1011. DPMSCont |= 0x00;
  1012. break;
  1013. case FB_BLANK_HSYNC_SUSPEND:
  1014. /* Screen: Off, HSync: Off, VSync: On */
  1015. PMCont |= 0x02;
  1016. DPMSCont |= 0x01;
  1017. break;
  1018. case FB_BLANK_VSYNC_SUSPEND:
  1019. /* Screen: Off, HSync: On, VSync: Off */
  1020. PMCont |= 0x02;
  1021. DPMSCont |= 0x02;
  1022. break;
  1023. case FB_BLANK_POWERDOWN:
  1024. /* Screen: Off, HSync: Off, VSync: Off */
  1025. PMCont |= 0x00;
  1026. DPMSCont |= 0x03;
  1027. break;
  1028. }
  1029. write3CE(par, PowerStatus, DPMSCont);
  1030. t_outb(par, 4, 0x83C8);
  1031. t_outb(par, PMCont, 0x83C6);
  1032. debug("exit\n");
  1033. /* let fbcon do a softblank for us */
  1034. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1035. }
  1036. static struct fb_ops tridentfb_ops = {
  1037. .owner = THIS_MODULE,
  1038. .fb_setcolreg = tridentfb_setcolreg,
  1039. .fb_pan_display = tridentfb_pan_display,
  1040. .fb_blank = tridentfb_blank,
  1041. .fb_check_var = tridentfb_check_var,
  1042. .fb_set_par = tridentfb_set_par,
  1043. .fb_fillrect = tridentfb_fillrect,
  1044. .fb_copyarea = tridentfb_copyarea,
  1045. .fb_imageblit = cfb_imageblit,
  1046. };
  1047. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1048. const struct pci_device_id *id)
  1049. {
  1050. int err;
  1051. unsigned char revision;
  1052. struct fb_info *info;
  1053. struct tridentfb_par *default_par;
  1054. int defaultaccel;
  1055. int chip3D;
  1056. int chip_id;
  1057. err = pci_enable_device(dev);
  1058. if (err)
  1059. return err;
  1060. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1061. if (!info)
  1062. return -ENOMEM;
  1063. default_par = info->par;
  1064. chip_id = id->device;
  1065. if (chip_id == CYBERBLADEi1)
  1066. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1067. "will soon be removed from tridentfb!\n");
  1068. /* If PCI id is 0x9660 then further detect chip type */
  1069. if (chip_id == TGUI9660) {
  1070. outb(RevisionID, 0x3C4);
  1071. revision = inb(0x3C5);
  1072. switch (revision) {
  1073. case 0x22:
  1074. case 0x23:
  1075. chip_id = CYBER9397;
  1076. break;
  1077. case 0x2A:
  1078. chip_id = CYBER9397DVD;
  1079. break;
  1080. case 0x30:
  1081. case 0x33:
  1082. case 0x34:
  1083. case 0x35:
  1084. case 0x38:
  1085. case 0x3A:
  1086. case 0xB3:
  1087. chip_id = CYBER9385;
  1088. break;
  1089. case 0x40 ... 0x43:
  1090. chip_id = CYBER9382;
  1091. break;
  1092. case 0x4A:
  1093. chip_id = CYBER9388;
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. }
  1099. chip3D = is3Dchip(chip_id);
  1100. if (is_xp(chip_id)) {
  1101. default_par->init_accel = xp_init_accel;
  1102. default_par->wait_engine = xp_wait_engine;
  1103. default_par->fill_rect = xp_fill_rect;
  1104. default_par->copy_rect = xp_copy_rect;
  1105. } else if (is_blade(chip_id)) {
  1106. default_par->init_accel = blade_init_accel;
  1107. default_par->wait_engine = blade_wait_engine;
  1108. default_par->fill_rect = blade_fill_rect;
  1109. default_par->copy_rect = blade_copy_rect;
  1110. } else {
  1111. default_par->init_accel = image_init_accel;
  1112. default_par->wait_engine = image_wait_engine;
  1113. default_par->fill_rect = image_fill_rect;
  1114. default_par->copy_rect = image_copy_rect;
  1115. }
  1116. default_par->chip_id = chip_id;
  1117. /* acceleration is on by default for 3D chips */
  1118. defaultaccel = chip3D && !noaccel;
  1119. /* setup MMIO region */
  1120. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1121. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1122. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1123. debug("request_region failed!\n");
  1124. return -1;
  1125. }
  1126. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1127. tridentfb_fix.mmio_len);
  1128. if (!default_par->io_virt) {
  1129. debug("ioremap failed\n");
  1130. err = -1;
  1131. goto out_unmap1;
  1132. }
  1133. enable_mmio();
  1134. /* setup framebuffer memory */
  1135. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1136. tridentfb_fix.smem_len = get_memsize(default_par);
  1137. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1138. debug("request_mem_region failed!\n");
  1139. disable_mmio(info->par);
  1140. err = -1;
  1141. goto out_unmap1;
  1142. }
  1143. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1144. tridentfb_fix.smem_len);
  1145. if (!info->screen_base) {
  1146. debug("ioremap failed\n");
  1147. err = -1;
  1148. goto out_unmap2;
  1149. }
  1150. output("%s board found\n", pci_name(dev));
  1151. default_par->flatpanel = is_flatpanel(default_par);
  1152. if (default_par->flatpanel)
  1153. nativex = get_nativex(default_par);
  1154. info->fix = tridentfb_fix;
  1155. info->fbops = &tridentfb_ops;
  1156. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1157. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1158. info->flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1159. #endif
  1160. if (!fb_find_mode(&info->var, info,
  1161. mode_option, NULL, 0, NULL, bpp)) {
  1162. err = -EINVAL;
  1163. goto out_unmap2;
  1164. }
  1165. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1166. if (err < 0)
  1167. goto out_unmap2;
  1168. if (defaultaccel && default_par->init_accel)
  1169. info->var.accel_flags |= FB_ACCELF_TEXT;
  1170. else
  1171. info->var.accel_flags &= ~FB_ACCELF_TEXT;
  1172. info->var.activate |= FB_ACTIVATE_NOW;
  1173. info->device = &dev->dev;
  1174. if (register_framebuffer(info) < 0) {
  1175. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1176. fb_dealloc_cmap(&info->cmap);
  1177. err = -EINVAL;
  1178. goto out_unmap2;
  1179. }
  1180. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1181. info->node, info->fix.id, info->var.xres,
  1182. info->var.yres, info->var.bits_per_pixel);
  1183. pci_set_drvdata(dev, info);
  1184. return 0;
  1185. out_unmap2:
  1186. if (info->screen_base)
  1187. iounmap(info->screen_base);
  1188. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1189. disable_mmio(info->par);
  1190. out_unmap1:
  1191. if (default_par->io_virt)
  1192. iounmap(default_par->io_virt);
  1193. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1194. framebuffer_release(info);
  1195. return err;
  1196. }
  1197. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1198. {
  1199. struct fb_info *info = pci_get_drvdata(dev);
  1200. struct tridentfb_par *par = info->par;
  1201. unregister_framebuffer(info);
  1202. iounmap(par->io_virt);
  1203. iounmap(info->screen_base);
  1204. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1205. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1206. pci_set_drvdata(dev, NULL);
  1207. framebuffer_release(info);
  1208. }
  1209. /* List of boards that we are trying to support */
  1210. static struct pci_device_id trident_devices[] = {
  1211. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1212. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1213. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1214. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1215. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1216. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1217. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1218. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1219. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1220. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1221. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1222. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1223. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1224. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1225. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1226. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1227. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1228. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1229. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1230. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1231. {0,}
  1232. };
  1233. MODULE_DEVICE_TABLE(pci, trident_devices);
  1234. static struct pci_driver tridentfb_pci_driver = {
  1235. .name = "tridentfb",
  1236. .id_table = trident_devices,
  1237. .probe = trident_pci_probe,
  1238. .remove = __devexit_p(trident_pci_remove)
  1239. };
  1240. /*
  1241. * Parse user specified options (`video=trident:')
  1242. * example:
  1243. * video=trident:800x600,bpp=16,noaccel
  1244. */
  1245. #ifndef MODULE
  1246. static int __init tridentfb_setup(char *options)
  1247. {
  1248. char *opt;
  1249. if (!options || !*options)
  1250. return 0;
  1251. while ((opt = strsep(&options, ",")) != NULL) {
  1252. if (!*opt)
  1253. continue;
  1254. if (!strncmp(opt, "noaccel", 7))
  1255. noaccel = 1;
  1256. else if (!strncmp(opt, "fp", 2))
  1257. fp = 1;
  1258. else if (!strncmp(opt, "crt", 3))
  1259. fp = 0;
  1260. else if (!strncmp(opt, "bpp=", 4))
  1261. bpp = simple_strtoul(opt + 4, NULL, 0);
  1262. else if (!strncmp(opt, "center", 6))
  1263. center = 1;
  1264. else if (!strncmp(opt, "stretch", 7))
  1265. stretch = 1;
  1266. else if (!strncmp(opt, "memsize=", 8))
  1267. memsize = simple_strtoul(opt + 8, NULL, 0);
  1268. else if (!strncmp(opt, "memdiff=", 8))
  1269. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1270. else if (!strncmp(opt, "nativex=", 8))
  1271. nativex = simple_strtoul(opt + 8, NULL, 0);
  1272. else
  1273. mode_option = opt;
  1274. }
  1275. return 0;
  1276. }
  1277. #endif
  1278. static int __init tridentfb_init(void)
  1279. {
  1280. #ifndef MODULE
  1281. char *option = NULL;
  1282. if (fb_get_options("tridentfb", &option))
  1283. return -ENODEV;
  1284. tridentfb_setup(option);
  1285. #endif
  1286. output("Trident framebuffer %s initializing\n", VERSION);
  1287. return pci_register_driver(&tridentfb_pci_driver);
  1288. }
  1289. static void __exit tridentfb_exit(void)
  1290. {
  1291. pci_unregister_driver(&tridentfb_pci_driver);
  1292. }
  1293. module_init(tridentfb_init);
  1294. module_exit(tridentfb_exit);
  1295. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1296. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1297. MODULE_LICENSE("GPL");