rt2800lib.c 175 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  184. {
  185. u32 reg;
  186. int i, count;
  187. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  188. if (rt2x00_get_field32(reg, WLAN_EN))
  189. return 0;
  190. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  191. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  192. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  193. rt2x00_set_field32(&reg, WLAN_EN, 1);
  194. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  195. udelay(REGISTER_BUSY_DELAY);
  196. count = 0;
  197. do {
  198. /*
  199. * Check PLL_LD & XTAL_RDY.
  200. */
  201. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  202. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  203. if (rt2x00_get_field32(reg, PLL_LD) &&
  204. rt2x00_get_field32(reg, XTAL_RDY))
  205. break;
  206. udelay(REGISTER_BUSY_DELAY);
  207. }
  208. if (i >= REGISTER_BUSY_COUNT) {
  209. if (count >= 10)
  210. return -EIO;
  211. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  212. udelay(REGISTER_BUSY_DELAY);
  213. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  214. udelay(REGISTER_BUSY_DELAY);
  215. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  216. udelay(REGISTER_BUSY_DELAY);
  217. count++;
  218. } else {
  219. count = 0;
  220. }
  221. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  222. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  223. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  224. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  225. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  226. udelay(10);
  227. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  228. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  229. udelay(10);
  230. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  231. } while (count != 0);
  232. return 0;
  233. }
  234. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  235. const u8 command, const u8 token,
  236. const u8 arg0, const u8 arg1)
  237. {
  238. u32 reg;
  239. /*
  240. * SOC devices don't support MCU requests.
  241. */
  242. if (rt2x00_is_soc(rt2x00dev))
  243. return;
  244. mutex_lock(&rt2x00dev->csr_mutex);
  245. /*
  246. * Wait until the MCU becomes available, afterwards we
  247. * can safely write the new data into the register.
  248. */
  249. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  250. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  251. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  252. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  253. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  254. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  255. reg = 0;
  256. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  257. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  258. }
  259. mutex_unlock(&rt2x00dev->csr_mutex);
  260. }
  261. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  262. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  263. {
  264. unsigned int i = 0;
  265. u32 reg;
  266. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  267. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  268. if (reg && reg != ~0)
  269. return 0;
  270. msleep(1);
  271. }
  272. ERROR(rt2x00dev, "Unstable hardware.\n");
  273. return -EBUSY;
  274. }
  275. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  276. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  277. {
  278. unsigned int i;
  279. u32 reg;
  280. /*
  281. * Some devices are really slow to respond here. Wait a whole second
  282. * before timing out.
  283. */
  284. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  285. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  286. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  287. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  288. return 0;
  289. msleep(10);
  290. }
  291. ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
  292. return -EACCES;
  293. }
  294. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  295. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  296. {
  297. u32 reg;
  298. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  303. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  304. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  305. }
  306. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  307. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  308. {
  309. u16 fw_crc;
  310. u16 crc;
  311. /*
  312. * The last 2 bytes in the firmware array are the crc checksum itself,
  313. * this means that we should never pass those 2 bytes to the crc
  314. * algorithm.
  315. */
  316. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  317. /*
  318. * Use the crc ccitt algorithm.
  319. * This will return the same value as the legacy driver which
  320. * used bit ordering reversion on the both the firmware bytes
  321. * before input input as well as on the final output.
  322. * Obviously using crc ccitt directly is much more efficient.
  323. */
  324. crc = crc_ccitt(~0, data, len - 2);
  325. /*
  326. * There is a small difference between the crc-itu-t + bitrev and
  327. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  328. * will be swapped, use swab16 to convert the crc to the correct
  329. * value.
  330. */
  331. crc = swab16(crc);
  332. return fw_crc == crc;
  333. }
  334. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  335. const u8 *data, const size_t len)
  336. {
  337. size_t offset = 0;
  338. size_t fw_len;
  339. bool multiple;
  340. /*
  341. * PCI(e) & SOC devices require firmware with a length
  342. * of 8kb. USB devices require firmware files with a length
  343. * of 4kb. Certain USB chipsets however require different firmware,
  344. * which Ralink only provides attached to the original firmware
  345. * file. Thus for USB devices, firmware files have a length
  346. * which is a multiple of 4kb. The firmware for rt3290 chip also
  347. * have a length which is a multiple of 4kb.
  348. */
  349. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  350. fw_len = 4096;
  351. else
  352. fw_len = 8192;
  353. multiple = true;
  354. /*
  355. * Validate the firmware length
  356. */
  357. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  358. return FW_BAD_LENGTH;
  359. /*
  360. * Check if the chipset requires one of the upper parts
  361. * of the firmware.
  362. */
  363. if (rt2x00_is_usb(rt2x00dev) &&
  364. !rt2x00_rt(rt2x00dev, RT2860) &&
  365. !rt2x00_rt(rt2x00dev, RT2872) &&
  366. !rt2x00_rt(rt2x00dev, RT3070) &&
  367. ((len / fw_len) == 1))
  368. return FW_BAD_VERSION;
  369. /*
  370. * 8kb firmware files must be checked as if it were
  371. * 2 separate firmware files.
  372. */
  373. while (offset < len) {
  374. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  375. return FW_BAD_CRC;
  376. offset += fw_len;
  377. }
  378. return FW_OK;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  381. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  382. const u8 *data, const size_t len)
  383. {
  384. unsigned int i;
  385. u32 reg;
  386. int retval;
  387. if (rt2x00_rt(rt2x00dev, RT3290)) {
  388. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  389. if (retval)
  390. return -EBUSY;
  391. }
  392. /*
  393. * If driver doesn't wake up firmware here,
  394. * rt2800_load_firmware will hang forever when interface is up again.
  395. */
  396. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  397. /*
  398. * Wait for stable hardware.
  399. */
  400. if (rt2800_wait_csr_ready(rt2x00dev))
  401. return -EBUSY;
  402. if (rt2x00_is_pci(rt2x00dev)) {
  403. if (rt2x00_rt(rt2x00dev, RT3290) ||
  404. rt2x00_rt(rt2x00dev, RT3572) ||
  405. rt2x00_rt(rt2x00dev, RT5390) ||
  406. rt2x00_rt(rt2x00dev, RT5392)) {
  407. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  408. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  409. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  410. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  411. }
  412. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  413. }
  414. rt2800_disable_wpdma(rt2x00dev);
  415. /*
  416. * Write firmware to the device.
  417. */
  418. rt2800_drv_write_firmware(rt2x00dev, data, len);
  419. /*
  420. * Wait for device to stabilize.
  421. */
  422. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  423. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  424. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  425. break;
  426. msleep(1);
  427. }
  428. if (i == REGISTER_BUSY_COUNT) {
  429. ERROR(rt2x00dev, "PBF system register not ready.\n");
  430. return -EBUSY;
  431. }
  432. /*
  433. * Disable DMA, will be reenabled later when enabling
  434. * the radio.
  435. */
  436. rt2800_disable_wpdma(rt2x00dev);
  437. /*
  438. * Initialize firmware.
  439. */
  440. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  441. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  442. if (rt2x00_is_usb(rt2x00dev))
  443. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  444. msleep(1);
  445. return 0;
  446. }
  447. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  448. void rt2800_write_tx_data(struct queue_entry *entry,
  449. struct txentry_desc *txdesc)
  450. {
  451. __le32 *txwi = rt2800_drv_get_txwi(entry);
  452. u32 word;
  453. /*
  454. * Initialize TX Info descriptor
  455. */
  456. rt2x00_desc_read(txwi, 0, &word);
  457. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  458. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  459. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  460. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  461. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  462. rt2x00_set_field32(&word, TXWI_W0_TS,
  463. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  464. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  465. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  466. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  467. txdesc->u.ht.mpdu_density);
  468. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  469. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  470. rt2x00_set_field32(&word, TXWI_W0_BW,
  471. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  472. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  473. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  474. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  475. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  476. rt2x00_desc_write(txwi, 0, word);
  477. rt2x00_desc_read(txwi, 1, &word);
  478. rt2x00_set_field32(&word, TXWI_W1_ACK,
  479. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  480. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  481. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  482. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  483. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  484. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  485. txdesc->key_idx : txdesc->u.ht.wcid);
  486. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  487. txdesc->length);
  488. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  489. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  490. rt2x00_desc_write(txwi, 1, word);
  491. /*
  492. * Always write 0 to IV/EIV fields, hardware will insert the IV
  493. * from the IVEIV register when TXD_W3_WIV is set to 0.
  494. * When TXD_W3_WIV is set to 1 it will use the IV data
  495. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  496. * crypto entry in the registers should be used to encrypt the frame.
  497. */
  498. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  499. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  500. }
  501. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  502. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  503. {
  504. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  505. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  506. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  507. u16 eeprom;
  508. u8 offset0;
  509. u8 offset1;
  510. u8 offset2;
  511. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  512. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  513. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  514. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  515. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  516. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  517. } else {
  518. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  519. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  520. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  521. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  522. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  523. }
  524. /*
  525. * Convert the value from the descriptor into the RSSI value
  526. * If the value in the descriptor is 0, it is considered invalid
  527. * and the default (extremely low) rssi value is assumed
  528. */
  529. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  530. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  531. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  532. /*
  533. * mac80211 only accepts a single RSSI value. Calculating the
  534. * average doesn't deliver a fair answer either since -60:-60 would
  535. * be considered equally good as -50:-70 while the second is the one
  536. * which gives less energy...
  537. */
  538. rssi0 = max(rssi0, rssi1);
  539. return (int)max(rssi0, rssi2);
  540. }
  541. void rt2800_process_rxwi(struct queue_entry *entry,
  542. struct rxdone_entry_desc *rxdesc)
  543. {
  544. __le32 *rxwi = (__le32 *) entry->skb->data;
  545. u32 word;
  546. rt2x00_desc_read(rxwi, 0, &word);
  547. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  548. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  549. rt2x00_desc_read(rxwi, 1, &word);
  550. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  551. rxdesc->flags |= RX_FLAG_SHORT_GI;
  552. if (rt2x00_get_field32(word, RXWI_W1_BW))
  553. rxdesc->flags |= RX_FLAG_40MHZ;
  554. /*
  555. * Detect RX rate, always use MCS as signal type.
  556. */
  557. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  558. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  559. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  560. /*
  561. * Mask of 0x8 bit to remove the short preamble flag.
  562. */
  563. if (rxdesc->rate_mode == RATE_MODE_CCK)
  564. rxdesc->signal &= ~0x8;
  565. rt2x00_desc_read(rxwi, 2, &word);
  566. /*
  567. * Convert descriptor AGC value to RSSI value.
  568. */
  569. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  570. /*
  571. * Remove RXWI descriptor from start of buffer.
  572. */
  573. skb_pull(entry->skb, RXWI_DESC_SIZE);
  574. }
  575. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  576. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  577. {
  578. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  579. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  580. struct txdone_entry_desc txdesc;
  581. u32 word;
  582. u16 mcs, real_mcs;
  583. int aggr, ampdu;
  584. /*
  585. * Obtain the status about this packet.
  586. */
  587. txdesc.flags = 0;
  588. rt2x00_desc_read(txwi, 0, &word);
  589. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  590. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  591. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  592. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  593. /*
  594. * If a frame was meant to be sent as a single non-aggregated MPDU
  595. * but ended up in an aggregate the used tx rate doesn't correlate
  596. * with the one specified in the TXWI as the whole aggregate is sent
  597. * with the same rate.
  598. *
  599. * For example: two frames are sent to rt2x00, the first one sets
  600. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  601. * and requests MCS15. If the hw aggregates both frames into one
  602. * AMDPU the tx status for both frames will contain MCS7 although
  603. * the frame was sent successfully.
  604. *
  605. * Hence, replace the requested rate with the real tx rate to not
  606. * confuse the rate control algortihm by providing clearly wrong
  607. * data.
  608. */
  609. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  610. skbdesc->tx_rate_idx = real_mcs;
  611. mcs = real_mcs;
  612. }
  613. if (aggr == 1 || ampdu == 1)
  614. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  615. /*
  616. * Ralink has a retry mechanism using a global fallback
  617. * table. We setup this fallback table to try the immediate
  618. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  619. * always contains the MCS used for the last transmission, be
  620. * it successful or not.
  621. */
  622. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  623. /*
  624. * Transmission succeeded. The number of retries is
  625. * mcs - real_mcs
  626. */
  627. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  628. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  629. } else {
  630. /*
  631. * Transmission failed. The number of retries is
  632. * always 7 in this case (for a total number of 8
  633. * frames sent).
  634. */
  635. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  636. txdesc.retry = rt2x00dev->long_retry;
  637. }
  638. /*
  639. * the frame was retried at least once
  640. * -> hw used fallback rates
  641. */
  642. if (txdesc.retry)
  643. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  644. rt2x00lib_txdone(entry, &txdesc);
  645. }
  646. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  647. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  648. {
  649. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  650. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  651. unsigned int beacon_base;
  652. unsigned int padding_len;
  653. u32 orig_reg, reg;
  654. /*
  655. * Disable beaconing while we are reloading the beacon data,
  656. * otherwise we might be sending out invalid data.
  657. */
  658. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  659. orig_reg = reg;
  660. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  661. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  662. /*
  663. * Add space for the TXWI in front of the skb.
  664. */
  665. memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
  666. /*
  667. * Register descriptor details in skb frame descriptor.
  668. */
  669. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  670. skbdesc->desc = entry->skb->data;
  671. skbdesc->desc_len = TXWI_DESC_SIZE;
  672. /*
  673. * Add the TXWI for the beacon to the skb.
  674. */
  675. rt2800_write_tx_data(entry, txdesc);
  676. /*
  677. * Dump beacon to userspace through debugfs.
  678. */
  679. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  680. /*
  681. * Write entire beacon with TXWI and padding to register.
  682. */
  683. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  684. if (padding_len && skb_pad(entry->skb, padding_len)) {
  685. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  686. /* skb freed by skb_pad() on failure */
  687. entry->skb = NULL;
  688. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  689. return;
  690. }
  691. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  692. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  693. entry->skb->len + padding_len);
  694. /*
  695. * Enable beaconing again.
  696. */
  697. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  698. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  699. /*
  700. * Clean up beacon skb.
  701. */
  702. dev_kfree_skb_any(entry->skb);
  703. entry->skb = NULL;
  704. }
  705. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  706. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  707. unsigned int beacon_base)
  708. {
  709. int i;
  710. /*
  711. * For the Beacon base registers we only need to clear
  712. * the whole TXWI which (when set to 0) will invalidate
  713. * the entire beacon.
  714. */
  715. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  716. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  717. }
  718. void rt2800_clear_beacon(struct queue_entry *entry)
  719. {
  720. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  721. u32 reg;
  722. /*
  723. * Disable beaconing while we are reloading the beacon data,
  724. * otherwise we might be sending out invalid data.
  725. */
  726. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  727. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  728. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  729. /*
  730. * Clear beacon.
  731. */
  732. rt2800_clear_beacon_register(rt2x00dev,
  733. HW_BEACON_OFFSET(entry->entry_idx));
  734. /*
  735. * Enabled beaconing again.
  736. */
  737. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  738. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  739. }
  740. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  741. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  742. const struct rt2x00debug rt2800_rt2x00debug = {
  743. .owner = THIS_MODULE,
  744. .csr = {
  745. .read = rt2800_register_read,
  746. .write = rt2800_register_write,
  747. .flags = RT2X00DEBUGFS_OFFSET,
  748. .word_base = CSR_REG_BASE,
  749. .word_size = sizeof(u32),
  750. .word_count = CSR_REG_SIZE / sizeof(u32),
  751. },
  752. .eeprom = {
  753. .read = rt2x00_eeprom_read,
  754. .write = rt2x00_eeprom_write,
  755. .word_base = EEPROM_BASE,
  756. .word_size = sizeof(u16),
  757. .word_count = EEPROM_SIZE / sizeof(u16),
  758. },
  759. .bbp = {
  760. .read = rt2800_bbp_read,
  761. .write = rt2800_bbp_write,
  762. .word_base = BBP_BASE,
  763. .word_size = sizeof(u8),
  764. .word_count = BBP_SIZE / sizeof(u8),
  765. },
  766. .rf = {
  767. .read = rt2x00_rf_read,
  768. .write = rt2800_rf_write,
  769. .word_base = RF_BASE,
  770. .word_size = sizeof(u32),
  771. .word_count = RF_SIZE / sizeof(u32),
  772. },
  773. .rfcsr = {
  774. .read = rt2800_rfcsr_read,
  775. .write = rt2800_rfcsr_write,
  776. .word_base = RFCSR_BASE,
  777. .word_size = sizeof(u8),
  778. .word_count = RFCSR_SIZE / sizeof(u8),
  779. },
  780. };
  781. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  782. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  783. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  784. {
  785. u32 reg;
  786. if (rt2x00_rt(rt2x00dev, RT3290)) {
  787. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  788. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  789. } else {
  790. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  791. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  792. }
  793. }
  794. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  795. #ifdef CONFIG_RT2X00_LIB_LEDS
  796. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  797. enum led_brightness brightness)
  798. {
  799. struct rt2x00_led *led =
  800. container_of(led_cdev, struct rt2x00_led, led_dev);
  801. unsigned int enabled = brightness != LED_OFF;
  802. unsigned int bg_mode =
  803. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  804. unsigned int polarity =
  805. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  806. EEPROM_FREQ_LED_POLARITY);
  807. unsigned int ledmode =
  808. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  809. EEPROM_FREQ_LED_MODE);
  810. u32 reg;
  811. /* Check for SoC (SOC devices don't support MCU requests) */
  812. if (rt2x00_is_soc(led->rt2x00dev)) {
  813. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  814. /* Set LED Polarity */
  815. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  816. /* Set LED Mode */
  817. if (led->type == LED_TYPE_RADIO) {
  818. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  819. enabled ? 3 : 0);
  820. } else if (led->type == LED_TYPE_ASSOC) {
  821. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  822. enabled ? 3 : 0);
  823. } else if (led->type == LED_TYPE_QUALITY) {
  824. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  825. enabled ? 3 : 0);
  826. }
  827. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  828. } else {
  829. if (led->type == LED_TYPE_RADIO) {
  830. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  831. enabled ? 0x20 : 0);
  832. } else if (led->type == LED_TYPE_ASSOC) {
  833. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  834. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  835. } else if (led->type == LED_TYPE_QUALITY) {
  836. /*
  837. * The brightness is divided into 6 levels (0 - 5),
  838. * The specs tell us the following levels:
  839. * 0, 1 ,3, 7, 15, 31
  840. * to determine the level in a simple way we can simply
  841. * work with bitshifting:
  842. * (1 << level) - 1
  843. */
  844. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  845. (1 << brightness / (LED_FULL / 6)) - 1,
  846. polarity);
  847. }
  848. }
  849. }
  850. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  851. struct rt2x00_led *led, enum led_type type)
  852. {
  853. led->rt2x00dev = rt2x00dev;
  854. led->type = type;
  855. led->led_dev.brightness_set = rt2800_brightness_set;
  856. led->flags = LED_INITIALIZED;
  857. }
  858. #endif /* CONFIG_RT2X00_LIB_LEDS */
  859. /*
  860. * Configuration handlers.
  861. */
  862. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  863. const u8 *address,
  864. int wcid)
  865. {
  866. struct mac_wcid_entry wcid_entry;
  867. u32 offset;
  868. offset = MAC_WCID_ENTRY(wcid);
  869. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  870. if (address)
  871. memcpy(wcid_entry.mac, address, ETH_ALEN);
  872. rt2800_register_multiwrite(rt2x00dev, offset,
  873. &wcid_entry, sizeof(wcid_entry));
  874. }
  875. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  876. {
  877. u32 offset;
  878. offset = MAC_WCID_ATTR_ENTRY(wcid);
  879. rt2800_register_write(rt2x00dev, offset, 0);
  880. }
  881. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  882. int wcid, u32 bssidx)
  883. {
  884. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  885. u32 reg;
  886. /*
  887. * The BSS Idx numbers is split in a main value of 3 bits,
  888. * and a extended field for adding one additional bit to the value.
  889. */
  890. rt2800_register_read(rt2x00dev, offset, &reg);
  891. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  892. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  893. (bssidx & 0x8) >> 3);
  894. rt2800_register_write(rt2x00dev, offset, reg);
  895. }
  896. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  897. struct rt2x00lib_crypto *crypto,
  898. struct ieee80211_key_conf *key)
  899. {
  900. struct mac_iveiv_entry iveiv_entry;
  901. u32 offset;
  902. u32 reg;
  903. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  904. if (crypto->cmd == SET_KEY) {
  905. rt2800_register_read(rt2x00dev, offset, &reg);
  906. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  907. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  908. /*
  909. * Both the cipher as the BSS Idx numbers are split in a main
  910. * value of 3 bits, and a extended field for adding one additional
  911. * bit to the value.
  912. */
  913. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  914. (crypto->cipher & 0x7));
  915. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  916. (crypto->cipher & 0x8) >> 3);
  917. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  918. rt2800_register_write(rt2x00dev, offset, reg);
  919. } else {
  920. /* Delete the cipher without touching the bssidx */
  921. rt2800_register_read(rt2x00dev, offset, &reg);
  922. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  923. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  924. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  925. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  926. rt2800_register_write(rt2x00dev, offset, reg);
  927. }
  928. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  929. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  930. if ((crypto->cipher == CIPHER_TKIP) ||
  931. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  932. (crypto->cipher == CIPHER_AES))
  933. iveiv_entry.iv[3] |= 0x20;
  934. iveiv_entry.iv[3] |= key->keyidx << 6;
  935. rt2800_register_multiwrite(rt2x00dev, offset,
  936. &iveiv_entry, sizeof(iveiv_entry));
  937. }
  938. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  939. struct rt2x00lib_crypto *crypto,
  940. struct ieee80211_key_conf *key)
  941. {
  942. struct hw_key_entry key_entry;
  943. struct rt2x00_field32 field;
  944. u32 offset;
  945. u32 reg;
  946. if (crypto->cmd == SET_KEY) {
  947. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  948. memcpy(key_entry.key, crypto->key,
  949. sizeof(key_entry.key));
  950. memcpy(key_entry.tx_mic, crypto->tx_mic,
  951. sizeof(key_entry.tx_mic));
  952. memcpy(key_entry.rx_mic, crypto->rx_mic,
  953. sizeof(key_entry.rx_mic));
  954. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  955. rt2800_register_multiwrite(rt2x00dev, offset,
  956. &key_entry, sizeof(key_entry));
  957. }
  958. /*
  959. * The cipher types are stored over multiple registers
  960. * starting with SHARED_KEY_MODE_BASE each word will have
  961. * 32 bits and contains the cipher types for 2 bssidx each.
  962. * Using the correct defines correctly will cause overhead,
  963. * so just calculate the correct offset.
  964. */
  965. field.bit_offset = 4 * (key->hw_key_idx % 8);
  966. field.bit_mask = 0x7 << field.bit_offset;
  967. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  968. rt2800_register_read(rt2x00dev, offset, &reg);
  969. rt2x00_set_field32(&reg, field,
  970. (crypto->cmd == SET_KEY) * crypto->cipher);
  971. rt2800_register_write(rt2x00dev, offset, reg);
  972. /*
  973. * Update WCID information
  974. */
  975. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  976. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  977. crypto->bssidx);
  978. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  979. return 0;
  980. }
  981. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  982. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  983. {
  984. struct mac_wcid_entry wcid_entry;
  985. int idx;
  986. u32 offset;
  987. /*
  988. * Search for the first free WCID entry and return the corresponding
  989. * index.
  990. *
  991. * Make sure the WCID starts _after_ the last possible shared key
  992. * entry (>32).
  993. *
  994. * Since parts of the pairwise key table might be shared with
  995. * the beacon frame buffers 6 & 7 we should only write into the
  996. * first 222 entries.
  997. */
  998. for (idx = 33; idx <= 222; idx++) {
  999. offset = MAC_WCID_ENTRY(idx);
  1000. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1001. sizeof(wcid_entry));
  1002. if (is_broadcast_ether_addr(wcid_entry.mac))
  1003. return idx;
  1004. }
  1005. /*
  1006. * Use -1 to indicate that we don't have any more space in the WCID
  1007. * table.
  1008. */
  1009. return -1;
  1010. }
  1011. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1012. struct rt2x00lib_crypto *crypto,
  1013. struct ieee80211_key_conf *key)
  1014. {
  1015. struct hw_key_entry key_entry;
  1016. u32 offset;
  1017. if (crypto->cmd == SET_KEY) {
  1018. /*
  1019. * Allow key configuration only for STAs that are
  1020. * known by the hw.
  1021. */
  1022. if (crypto->wcid < 0)
  1023. return -ENOSPC;
  1024. key->hw_key_idx = crypto->wcid;
  1025. memcpy(key_entry.key, crypto->key,
  1026. sizeof(key_entry.key));
  1027. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1028. sizeof(key_entry.tx_mic));
  1029. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1030. sizeof(key_entry.rx_mic));
  1031. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1032. rt2800_register_multiwrite(rt2x00dev, offset,
  1033. &key_entry, sizeof(key_entry));
  1034. }
  1035. /*
  1036. * Update WCID information
  1037. */
  1038. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1039. return 0;
  1040. }
  1041. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1042. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1043. struct ieee80211_sta *sta)
  1044. {
  1045. int wcid;
  1046. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1047. /*
  1048. * Find next free WCID.
  1049. */
  1050. wcid = rt2800_find_wcid(rt2x00dev);
  1051. /*
  1052. * Store selected wcid even if it is invalid so that we can
  1053. * later decide if the STA is uploaded into the hw.
  1054. */
  1055. sta_priv->wcid = wcid;
  1056. /*
  1057. * No space left in the device, however, we can still communicate
  1058. * with the STA -> No error.
  1059. */
  1060. if (wcid < 0)
  1061. return 0;
  1062. /*
  1063. * Clean up WCID attributes and write STA address to the device.
  1064. */
  1065. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1066. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1067. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1068. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1069. return 0;
  1070. }
  1071. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1072. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1073. {
  1074. /*
  1075. * Remove WCID entry, no need to clean the attributes as they will
  1076. * get renewed when the WCID is reused.
  1077. */
  1078. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1079. return 0;
  1080. }
  1081. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1082. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1083. const unsigned int filter_flags)
  1084. {
  1085. u32 reg;
  1086. /*
  1087. * Start configuration steps.
  1088. * Note that the version error will always be dropped
  1089. * and broadcast frames will always be accepted since
  1090. * there is no filter for it at this time.
  1091. */
  1092. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1093. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1094. !(filter_flags & FIF_FCSFAIL));
  1095. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1096. !(filter_flags & FIF_PLCPFAIL));
  1097. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1098. !(filter_flags & FIF_PROMISC_IN_BSS));
  1099. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1100. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1101. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1102. !(filter_flags & FIF_ALLMULTI));
  1103. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1104. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1105. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1106. !(filter_flags & FIF_CONTROL));
  1107. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1108. !(filter_flags & FIF_CONTROL));
  1109. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1110. !(filter_flags & FIF_CONTROL));
  1111. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1112. !(filter_flags & FIF_CONTROL));
  1113. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1114. !(filter_flags & FIF_CONTROL));
  1115. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1116. !(filter_flags & FIF_PSPOLL));
  1117. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA,
  1118. !(filter_flags & FIF_CONTROL));
  1119. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1120. !(filter_flags & FIF_CONTROL));
  1121. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1122. !(filter_flags & FIF_CONTROL));
  1123. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1124. }
  1125. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1126. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1127. struct rt2x00intf_conf *conf, const unsigned int flags)
  1128. {
  1129. u32 reg;
  1130. bool update_bssid = false;
  1131. if (flags & CONFIG_UPDATE_TYPE) {
  1132. /*
  1133. * Enable synchronisation.
  1134. */
  1135. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1136. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1137. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1138. if (conf->sync == TSF_SYNC_AP_NONE) {
  1139. /*
  1140. * Tune beacon queue transmit parameters for AP mode
  1141. */
  1142. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1143. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1144. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1145. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1146. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1147. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1148. } else {
  1149. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1150. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1151. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1152. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1153. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1154. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1155. }
  1156. }
  1157. if (flags & CONFIG_UPDATE_MAC) {
  1158. if (flags & CONFIG_UPDATE_TYPE &&
  1159. conf->sync == TSF_SYNC_AP_NONE) {
  1160. /*
  1161. * The BSSID register has to be set to our own mac
  1162. * address in AP mode.
  1163. */
  1164. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1165. update_bssid = true;
  1166. }
  1167. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1168. reg = le32_to_cpu(conf->mac[1]);
  1169. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1170. conf->mac[1] = cpu_to_le32(reg);
  1171. }
  1172. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1173. conf->mac, sizeof(conf->mac));
  1174. }
  1175. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1176. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1177. reg = le32_to_cpu(conf->bssid[1]);
  1178. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1179. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1180. conf->bssid[1] = cpu_to_le32(reg);
  1181. }
  1182. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1183. conf->bssid, sizeof(conf->bssid));
  1184. }
  1185. }
  1186. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1187. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1188. struct rt2x00lib_erp *erp)
  1189. {
  1190. bool any_sta_nongf = !!(erp->ht_opmode &
  1191. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1192. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1193. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1194. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1195. u32 reg;
  1196. /* default protection rate for HT20: OFDM 24M */
  1197. mm20_rate = gf20_rate = 0x4004;
  1198. /* default protection rate for HT40: duplicate OFDM 24M */
  1199. mm40_rate = gf40_rate = 0x4084;
  1200. switch (protection) {
  1201. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1202. /*
  1203. * All STAs in this BSS are HT20/40 but there might be
  1204. * STAs not supporting greenfield mode.
  1205. * => Disable protection for HT transmissions.
  1206. */
  1207. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1208. break;
  1209. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1210. /*
  1211. * All STAs in this BSS are HT20 or HT20/40 but there
  1212. * might be STAs not supporting greenfield mode.
  1213. * => Protect all HT40 transmissions.
  1214. */
  1215. mm20_mode = gf20_mode = 0;
  1216. mm40_mode = gf40_mode = 2;
  1217. break;
  1218. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1219. /*
  1220. * Nonmember protection:
  1221. * According to 802.11n we _should_ protect all
  1222. * HT transmissions (but we don't have to).
  1223. *
  1224. * But if cts_protection is enabled we _shall_ protect
  1225. * all HT transmissions using a CCK rate.
  1226. *
  1227. * And if any station is non GF we _shall_ protect
  1228. * GF transmissions.
  1229. *
  1230. * We decide to protect everything
  1231. * -> fall through to mixed mode.
  1232. */
  1233. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1234. /*
  1235. * Legacy STAs are present
  1236. * => Protect all HT transmissions.
  1237. */
  1238. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1239. /*
  1240. * If erp protection is needed we have to protect HT
  1241. * transmissions with CCK 11M long preamble.
  1242. */
  1243. if (erp->cts_protection) {
  1244. /* don't duplicate RTS/CTS in CCK mode */
  1245. mm20_rate = mm40_rate = 0x0003;
  1246. gf20_rate = gf40_rate = 0x0003;
  1247. }
  1248. break;
  1249. }
  1250. /* check for STAs not supporting greenfield mode */
  1251. if (any_sta_nongf)
  1252. gf20_mode = gf40_mode = 2;
  1253. /* Update HT protection config */
  1254. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1255. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1256. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1257. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1258. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1259. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1260. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1261. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1262. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1263. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1264. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1265. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1266. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1267. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1268. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1269. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1270. }
  1271. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1272. u32 changed)
  1273. {
  1274. u32 reg;
  1275. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1276. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1277. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1278. !!erp->short_preamble);
  1279. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1280. !!erp->short_preamble);
  1281. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1282. }
  1283. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1284. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1285. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1286. erp->cts_protection ? 2 : 0);
  1287. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1288. }
  1289. if (changed & BSS_CHANGED_BASIC_RATES) {
  1290. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1291. erp->basic_rates);
  1292. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1293. }
  1294. if (changed & BSS_CHANGED_ERP_SLOT) {
  1295. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1296. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1297. erp->slot_time);
  1298. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1299. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1300. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1301. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1302. }
  1303. if (changed & BSS_CHANGED_BEACON_INT) {
  1304. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1305. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1306. erp->beacon_int * 16);
  1307. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1308. }
  1309. if (changed & BSS_CHANGED_HT)
  1310. rt2800_config_ht_opmode(rt2x00dev, erp);
  1311. }
  1312. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1313. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1314. {
  1315. u32 reg;
  1316. u16 eeprom;
  1317. u8 led_ctrl, led_g_mode, led_r_mode;
  1318. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1319. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1320. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1321. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1322. } else {
  1323. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1324. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1325. }
  1326. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1327. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1328. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1329. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1330. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1331. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1332. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1333. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1334. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1335. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1336. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1337. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1338. } else {
  1339. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1340. (led_g_mode << 2) | led_r_mode, 1);
  1341. }
  1342. }
  1343. }
  1344. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1345. enum antenna ant)
  1346. {
  1347. u32 reg;
  1348. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1349. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1350. if (rt2x00_is_pci(rt2x00dev)) {
  1351. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1352. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1353. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1354. } else if (rt2x00_is_usb(rt2x00dev))
  1355. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1356. eesk_pin, 0);
  1357. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1358. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1359. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1360. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1361. }
  1362. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1363. {
  1364. u8 r1;
  1365. u8 r3;
  1366. u16 eeprom;
  1367. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1368. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1369. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1370. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1371. rt2800_config_3572bt_ant(rt2x00dev);
  1372. /*
  1373. * Configure the TX antenna.
  1374. */
  1375. switch (ant->tx_chain_num) {
  1376. case 1:
  1377. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1378. break;
  1379. case 2:
  1380. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1381. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1382. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1383. else
  1384. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1385. break;
  1386. case 3:
  1387. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1388. break;
  1389. }
  1390. /*
  1391. * Configure the RX antenna.
  1392. */
  1393. switch (ant->rx_chain_num) {
  1394. case 1:
  1395. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1396. rt2x00_rt(rt2x00dev, RT3090) ||
  1397. rt2x00_rt(rt2x00dev, RT3352) ||
  1398. rt2x00_rt(rt2x00dev, RT3390)) {
  1399. rt2x00_eeprom_read(rt2x00dev,
  1400. EEPROM_NIC_CONF1, &eeprom);
  1401. if (rt2x00_get_field16(eeprom,
  1402. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1403. rt2800_set_ant_diversity(rt2x00dev,
  1404. rt2x00dev->default_ant.rx);
  1405. }
  1406. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1407. break;
  1408. case 2:
  1409. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1410. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1411. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1412. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1413. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1414. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1415. } else {
  1416. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1417. }
  1418. break;
  1419. case 3:
  1420. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1421. break;
  1422. }
  1423. rt2800_bbp_write(rt2x00dev, 3, r3);
  1424. rt2800_bbp_write(rt2x00dev, 1, r1);
  1425. }
  1426. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1427. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1428. struct rt2x00lib_conf *libconf)
  1429. {
  1430. u16 eeprom;
  1431. short lna_gain;
  1432. if (libconf->rf.channel <= 14) {
  1433. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1434. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1435. } else if (libconf->rf.channel <= 64) {
  1436. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1437. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1438. } else if (libconf->rf.channel <= 128) {
  1439. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1440. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1441. } else {
  1442. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1443. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1444. }
  1445. rt2x00dev->lna_gain = lna_gain;
  1446. }
  1447. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1448. struct ieee80211_conf *conf,
  1449. struct rf_channel *rf,
  1450. struct channel_info *info)
  1451. {
  1452. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1453. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1454. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1455. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1456. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1457. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1458. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1459. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1460. if (rf->channel > 14) {
  1461. /*
  1462. * When TX power is below 0, we should increase it by 7 to
  1463. * make it a positive value (Minimum value is -7).
  1464. * However this means that values between 0 and 7 have
  1465. * double meaning, and we should set a 7DBm boost flag.
  1466. */
  1467. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1468. (info->default_power1 >= 0));
  1469. if (info->default_power1 < 0)
  1470. info->default_power1 += 7;
  1471. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1472. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1473. (info->default_power2 >= 0));
  1474. if (info->default_power2 < 0)
  1475. info->default_power2 += 7;
  1476. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1477. } else {
  1478. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1479. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1480. }
  1481. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1482. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1483. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1484. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1485. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1486. udelay(200);
  1487. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1488. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1489. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1490. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1491. udelay(200);
  1492. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1493. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1494. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1495. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1496. }
  1497. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1498. struct ieee80211_conf *conf,
  1499. struct rf_channel *rf,
  1500. struct channel_info *info)
  1501. {
  1502. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1503. u8 rfcsr, calib_tx, calib_rx;
  1504. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1505. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1506. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1507. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1508. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1509. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1510. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1511. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1512. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1513. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1514. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1516. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1517. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1518. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1519. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1520. rt2x00dev->default_ant.rx_chain_num <= 1);
  1521. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1522. rt2x00dev->default_ant.rx_chain_num <= 2);
  1523. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1524. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1525. rt2x00dev->default_ant.tx_chain_num <= 1);
  1526. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1527. rt2x00dev->default_ant.tx_chain_num <= 2);
  1528. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1529. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1530. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1531. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1532. msleep(1);
  1533. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1534. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1535. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1536. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1537. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1538. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1539. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1540. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1541. } else {
  1542. if (conf_is_ht40(conf)) {
  1543. calib_tx = drv_data->calibration_bw40;
  1544. calib_rx = drv_data->calibration_bw40;
  1545. } else {
  1546. calib_tx = drv_data->calibration_bw20;
  1547. calib_rx = drv_data->calibration_bw20;
  1548. }
  1549. }
  1550. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1551. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1552. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1553. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1554. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1555. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1556. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1557. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1558. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1559. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1560. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1561. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1562. msleep(1);
  1563. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1564. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1565. }
  1566. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1567. struct ieee80211_conf *conf,
  1568. struct rf_channel *rf,
  1569. struct channel_info *info)
  1570. {
  1571. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1572. u8 rfcsr;
  1573. u32 reg;
  1574. if (rf->channel <= 14) {
  1575. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1576. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1577. } else {
  1578. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1579. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1580. }
  1581. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1582. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1583. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1584. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1585. if (rf->channel <= 14)
  1586. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1587. else
  1588. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1589. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1590. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1591. if (rf->channel <= 14)
  1592. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1593. else
  1594. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1595. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1596. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1597. if (rf->channel <= 14) {
  1598. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1599. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1600. info->default_power1);
  1601. } else {
  1602. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1603. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1604. (info->default_power1 & 0x3) |
  1605. ((info->default_power1 & 0xC) << 1));
  1606. }
  1607. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1608. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1609. if (rf->channel <= 14) {
  1610. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1611. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1612. info->default_power2);
  1613. } else {
  1614. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1615. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1616. (info->default_power2 & 0x3) |
  1617. ((info->default_power2 & 0xC) << 1));
  1618. }
  1619. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1620. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1621. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1622. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1623. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1624. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1625. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1626. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1627. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1628. if (rf->channel <= 14) {
  1629. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1630. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1631. }
  1632. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1633. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1634. } else {
  1635. switch (rt2x00dev->default_ant.tx_chain_num) {
  1636. case 1:
  1637. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1638. case 2:
  1639. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1640. break;
  1641. }
  1642. switch (rt2x00dev->default_ant.rx_chain_num) {
  1643. case 1:
  1644. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1645. case 2:
  1646. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1647. break;
  1648. }
  1649. }
  1650. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1651. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1652. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1653. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1654. if (conf_is_ht40(conf)) {
  1655. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1656. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1657. } else {
  1658. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1659. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1660. }
  1661. if (rf->channel <= 14) {
  1662. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1663. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1664. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1665. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1666. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1667. rfcsr = 0x4c;
  1668. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1669. drv_data->txmixer_gain_24g);
  1670. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1671. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1672. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1673. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1674. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1675. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1676. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1677. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1678. } else {
  1679. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1680. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1681. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1682. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1683. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1684. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1685. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1686. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1687. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1688. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1689. rfcsr = 0x7a;
  1690. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1691. drv_data->txmixer_gain_5g);
  1692. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1693. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1694. if (rf->channel <= 64) {
  1695. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1696. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1697. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1698. } else if (rf->channel <= 128) {
  1699. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1700. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1701. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1702. } else {
  1703. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1704. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1705. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1706. }
  1707. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1708. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1709. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1710. }
  1711. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1712. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1713. if (rf->channel <= 14)
  1714. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1715. else
  1716. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1717. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1718. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1719. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1720. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1721. }
  1722. #define POWER_BOUND 0x27
  1723. #define FREQ_OFFSET_BOUND 0x5f
  1724. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1725. struct ieee80211_conf *conf,
  1726. struct rf_channel *rf,
  1727. struct channel_info *info)
  1728. {
  1729. u8 rfcsr;
  1730. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1731. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1732. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1733. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1734. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1735. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1736. if (info->default_power1 > POWER_BOUND)
  1737. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1738. else
  1739. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1740. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1741. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1742. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1743. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1744. else
  1745. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1746. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1747. if (rf->channel <= 14) {
  1748. if (rf->channel == 6)
  1749. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1750. else
  1751. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1752. if (rf->channel >= 1 && rf->channel <= 6)
  1753. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1754. else if (rf->channel >= 7 && rf->channel <= 11)
  1755. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1756. else if (rf->channel >= 12 && rf->channel <= 14)
  1757. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1758. }
  1759. }
  1760. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  1761. struct ieee80211_conf *conf,
  1762. struct rf_channel *rf,
  1763. struct channel_info *info)
  1764. {
  1765. u8 rfcsr;
  1766. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1767. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1768. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  1769. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  1770. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  1771. if (info->default_power1 > POWER_BOUND)
  1772. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  1773. else
  1774. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  1775. if (info->default_power2 > POWER_BOUND)
  1776. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  1777. else
  1778. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  1779. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1780. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1781. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1782. else
  1783. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1784. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1785. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1786. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1787. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1788. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  1789. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1790. else
  1791. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1792. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  1793. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1794. else
  1795. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1796. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1797. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1798. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1799. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  1800. }
  1801. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1802. struct ieee80211_conf *conf,
  1803. struct rf_channel *rf,
  1804. struct channel_info *info)
  1805. {
  1806. u8 rfcsr;
  1807. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1808. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1809. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1810. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1811. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1812. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1813. if (info->default_power1 > POWER_BOUND)
  1814. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1815. else
  1816. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1817. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1818. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1819. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1820. if (info->default_power1 > POWER_BOUND)
  1821. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1822. else
  1823. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1824. info->default_power2);
  1825. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1826. }
  1827. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1828. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1829. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1830. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1831. }
  1832. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1833. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1834. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1835. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1836. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1837. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1838. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1839. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1840. else
  1841. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1842. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1843. if (rf->channel <= 14) {
  1844. int idx = rf->channel-1;
  1845. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1846. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1847. /* r55/r59 value array of channel 1~14 */
  1848. static const char r55_bt_rev[] = {0x83, 0x83,
  1849. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1850. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1851. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1852. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1853. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1854. rt2800_rfcsr_write(rt2x00dev, 55,
  1855. r55_bt_rev[idx]);
  1856. rt2800_rfcsr_write(rt2x00dev, 59,
  1857. r59_bt_rev[idx]);
  1858. } else {
  1859. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1860. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1861. 0x88, 0x88, 0x86, 0x85, 0x84};
  1862. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1863. }
  1864. } else {
  1865. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1866. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1867. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1868. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1869. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1870. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1871. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1872. rt2800_rfcsr_write(rt2x00dev, 55,
  1873. r55_nonbt_rev[idx]);
  1874. rt2800_rfcsr_write(rt2x00dev, 59,
  1875. r59_nonbt_rev[idx]);
  1876. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1877. rt2x00_rt(rt2x00dev, RT5392)) {
  1878. static const char r59_non_bt[] = {0x8f, 0x8f,
  1879. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1880. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1881. rt2800_rfcsr_write(rt2x00dev, 59,
  1882. r59_non_bt[idx]);
  1883. }
  1884. }
  1885. }
  1886. }
  1887. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1888. struct ieee80211_conf *conf,
  1889. struct rf_channel *rf,
  1890. struct channel_info *info)
  1891. {
  1892. u32 reg;
  1893. unsigned int tx_pin;
  1894. u8 bbp, rfcsr;
  1895. if (rf->channel <= 14) {
  1896. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1897. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1898. } else {
  1899. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1900. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1901. }
  1902. switch (rt2x00dev->chip.rf) {
  1903. case RF2020:
  1904. case RF3020:
  1905. case RF3021:
  1906. case RF3022:
  1907. case RF3320:
  1908. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1909. break;
  1910. case RF3052:
  1911. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  1912. break;
  1913. case RF3290:
  1914. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  1915. break;
  1916. case RF3322:
  1917. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  1918. break;
  1919. case RF5360:
  1920. case RF5370:
  1921. case RF5372:
  1922. case RF5390:
  1923. case RF5392:
  1924. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  1925. break;
  1926. default:
  1927. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1928. }
  1929. if (rt2x00_rf(rt2x00dev, RF3290) ||
  1930. rt2x00_rf(rt2x00dev, RF3322) ||
  1931. rt2x00_rf(rt2x00dev, RF5360) ||
  1932. rt2x00_rf(rt2x00dev, RF5370) ||
  1933. rt2x00_rf(rt2x00dev, RF5372) ||
  1934. rt2x00_rf(rt2x00dev, RF5390) ||
  1935. rt2x00_rf(rt2x00dev, RF5392)) {
  1936. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1937. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  1938. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  1939. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1940. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1941. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1942. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1943. }
  1944. /*
  1945. * Change BBP settings
  1946. */
  1947. if (rt2x00_rt(rt2x00dev, RT3352)) {
  1948. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  1949. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  1950. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  1951. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  1952. } else {
  1953. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1954. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1955. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1956. rt2800_bbp_write(rt2x00dev, 86, 0);
  1957. }
  1958. if (rf->channel <= 14) {
  1959. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  1960. !rt2x00_rt(rt2x00dev, RT5392)) {
  1961. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  1962. &rt2x00dev->cap_flags)) {
  1963. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1964. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1965. } else {
  1966. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1967. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1968. }
  1969. }
  1970. } else {
  1971. if (rt2x00_rt(rt2x00dev, RT3572))
  1972. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  1973. else
  1974. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1975. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  1976. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1977. else
  1978. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1979. }
  1980. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1981. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1982. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1983. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1984. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1985. if (rt2x00_rt(rt2x00dev, RT3572))
  1986. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  1987. tx_pin = 0;
  1988. /* Turn on unused PA or LNA when not using 1T or 1R */
  1989. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  1990. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  1991. rf->channel > 14);
  1992. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  1993. rf->channel <= 14);
  1994. }
  1995. /* Turn on unused PA or LNA when not using 1T or 1R */
  1996. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  1997. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1998. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1999. }
  2000. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2001. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2002. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2003. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2004. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2005. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2006. else
  2007. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2008. rf->channel <= 14);
  2009. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  2010. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2011. if (rt2x00_rt(rt2x00dev, RT3572))
  2012. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2013. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2014. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2015. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2016. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2017. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2018. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2019. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2020. if (conf_is_ht40(conf)) {
  2021. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2022. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2023. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2024. } else {
  2025. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2026. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2027. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2028. }
  2029. }
  2030. msleep(1);
  2031. /*
  2032. * Clear channel statistic counters
  2033. */
  2034. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2035. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2036. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2037. /*
  2038. * Clear update flag
  2039. */
  2040. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2041. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2042. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2043. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2044. }
  2045. }
  2046. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2047. {
  2048. u8 tssi_bounds[9];
  2049. u8 current_tssi;
  2050. u16 eeprom;
  2051. u8 step;
  2052. int i;
  2053. /*
  2054. * Read TSSI boundaries for temperature compensation from
  2055. * the EEPROM.
  2056. *
  2057. * Array idx 0 1 2 3 4 5 6 7 8
  2058. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2059. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2060. */
  2061. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2062. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2063. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2064. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2065. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2066. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2067. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2068. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2069. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2070. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2071. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2072. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2073. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2074. EEPROM_TSSI_BOUND_BG3_REF);
  2075. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2076. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2077. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2078. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2079. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2080. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2081. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2082. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2083. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2084. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2085. step = rt2x00_get_field16(eeprom,
  2086. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2087. } else {
  2088. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2089. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2090. EEPROM_TSSI_BOUND_A1_MINUS4);
  2091. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2092. EEPROM_TSSI_BOUND_A1_MINUS3);
  2093. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2094. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2095. EEPROM_TSSI_BOUND_A2_MINUS2);
  2096. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2097. EEPROM_TSSI_BOUND_A2_MINUS1);
  2098. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2099. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2100. EEPROM_TSSI_BOUND_A3_REF);
  2101. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2102. EEPROM_TSSI_BOUND_A3_PLUS1);
  2103. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2104. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2105. EEPROM_TSSI_BOUND_A4_PLUS2);
  2106. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2107. EEPROM_TSSI_BOUND_A4_PLUS3);
  2108. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2109. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2110. EEPROM_TSSI_BOUND_A5_PLUS4);
  2111. step = rt2x00_get_field16(eeprom,
  2112. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2113. }
  2114. /*
  2115. * Check if temperature compensation is supported.
  2116. */
  2117. if (tssi_bounds[4] == 0xff)
  2118. return 0;
  2119. /*
  2120. * Read current TSSI (BBP 49).
  2121. */
  2122. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2123. /*
  2124. * Compare TSSI value (BBP49) with the compensation boundaries
  2125. * from the EEPROM and increase or decrease tx power.
  2126. */
  2127. for (i = 0; i <= 3; i++) {
  2128. if (current_tssi > tssi_bounds[i])
  2129. break;
  2130. }
  2131. if (i == 4) {
  2132. for (i = 8; i >= 5; i--) {
  2133. if (current_tssi < tssi_bounds[i])
  2134. break;
  2135. }
  2136. }
  2137. return (i - 4) * step;
  2138. }
  2139. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2140. enum ieee80211_band band)
  2141. {
  2142. u16 eeprom;
  2143. u8 comp_en;
  2144. u8 comp_type;
  2145. int comp_value = 0;
  2146. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2147. /*
  2148. * HT40 compensation not required.
  2149. */
  2150. if (eeprom == 0xffff ||
  2151. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2152. return 0;
  2153. if (band == IEEE80211_BAND_2GHZ) {
  2154. comp_en = rt2x00_get_field16(eeprom,
  2155. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2156. if (comp_en) {
  2157. comp_type = rt2x00_get_field16(eeprom,
  2158. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2159. comp_value = rt2x00_get_field16(eeprom,
  2160. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2161. if (!comp_type)
  2162. comp_value = -comp_value;
  2163. }
  2164. } else {
  2165. comp_en = rt2x00_get_field16(eeprom,
  2166. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2167. if (comp_en) {
  2168. comp_type = rt2x00_get_field16(eeprom,
  2169. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2170. comp_value = rt2x00_get_field16(eeprom,
  2171. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2172. if (!comp_type)
  2173. comp_value = -comp_value;
  2174. }
  2175. }
  2176. return comp_value;
  2177. }
  2178. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2179. enum ieee80211_band band, int power_level,
  2180. u8 txpower, int delta)
  2181. {
  2182. u16 eeprom;
  2183. u8 criterion;
  2184. u8 eirp_txpower;
  2185. u8 eirp_txpower_criterion;
  2186. u8 reg_limit;
  2187. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2188. /*
  2189. * Check if eirp txpower exceed txpower_limit.
  2190. * We use OFDM 6M as criterion and its eirp txpower
  2191. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2192. * .11b data rate need add additional 4dbm
  2193. * when calculating eirp txpower.
  2194. */
  2195. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + 1,
  2196. &eeprom);
  2197. criterion = rt2x00_get_field16(eeprom,
  2198. EEPROM_TXPOWER_BYRATE_RATE0);
  2199. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  2200. &eeprom);
  2201. if (band == IEEE80211_BAND_2GHZ)
  2202. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2203. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2204. else
  2205. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2206. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2207. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2208. (is_rate_b ? 4 : 0) + delta;
  2209. reg_limit = (eirp_txpower > power_level) ?
  2210. (eirp_txpower - power_level) : 0;
  2211. } else
  2212. reg_limit = 0;
  2213. txpower = max(0, txpower + delta - reg_limit);
  2214. return min_t(u8, txpower, 0xc);
  2215. }
  2216. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2217. enum ieee80211_band band,
  2218. int power_level)
  2219. {
  2220. u8 txpower, r1;
  2221. u16 eeprom;
  2222. u32 reg, offset;
  2223. int i, is_rate_b, delta, power_ctrl;
  2224. /*
  2225. * Calculate HT40 compensation delta
  2226. */
  2227. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2228. /*
  2229. * calculate temperature compensation delta
  2230. */
  2231. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2232. /*
  2233. * BBP_R1 controls TX power for all rates, it allow to set the following
  2234. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  2235. *
  2236. * TODO: we do not use +6 dBm option to do not increase power beyond
  2237. * regulatory limit, however this could be utilized for devices with
  2238. * CAPABILITY_POWER_LIMIT.
  2239. */
  2240. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2241. if (delta <= -12) {
  2242. power_ctrl = 2;
  2243. delta += 12;
  2244. } else if (delta <= -6) {
  2245. power_ctrl = 1;
  2246. delta += 6;
  2247. } else {
  2248. power_ctrl = 0;
  2249. }
  2250. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  2251. rt2800_bbp_write(rt2x00dev, 1, r1);
  2252. offset = TX_PWR_CFG_0;
  2253. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2254. /* just to be safe */
  2255. if (offset > TX_PWR_CFG_4)
  2256. break;
  2257. rt2800_register_read(rt2x00dev, offset, &reg);
  2258. /* read the next four txpower values */
  2259. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2260. &eeprom);
  2261. is_rate_b = i ? 0 : 1;
  2262. /*
  2263. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2264. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2265. * TX_PWR_CFG_4: unknown
  2266. */
  2267. txpower = rt2x00_get_field16(eeprom,
  2268. EEPROM_TXPOWER_BYRATE_RATE0);
  2269. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2270. power_level, txpower, delta);
  2271. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2272. /*
  2273. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2274. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2275. * TX_PWR_CFG_4: unknown
  2276. */
  2277. txpower = rt2x00_get_field16(eeprom,
  2278. EEPROM_TXPOWER_BYRATE_RATE1);
  2279. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2280. power_level, txpower, delta);
  2281. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2282. /*
  2283. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2284. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2285. * TX_PWR_CFG_4: unknown
  2286. */
  2287. txpower = rt2x00_get_field16(eeprom,
  2288. EEPROM_TXPOWER_BYRATE_RATE2);
  2289. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2290. power_level, txpower, delta);
  2291. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2292. /*
  2293. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2294. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2295. * TX_PWR_CFG_4: unknown
  2296. */
  2297. txpower = rt2x00_get_field16(eeprom,
  2298. EEPROM_TXPOWER_BYRATE_RATE3);
  2299. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2300. power_level, txpower, delta);
  2301. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2302. /* read the next four txpower values */
  2303. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2304. &eeprom);
  2305. is_rate_b = 0;
  2306. /*
  2307. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2308. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2309. * TX_PWR_CFG_4: unknown
  2310. */
  2311. txpower = rt2x00_get_field16(eeprom,
  2312. EEPROM_TXPOWER_BYRATE_RATE0);
  2313. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2314. power_level, txpower, delta);
  2315. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2316. /*
  2317. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2318. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2319. * TX_PWR_CFG_4: unknown
  2320. */
  2321. txpower = rt2x00_get_field16(eeprom,
  2322. EEPROM_TXPOWER_BYRATE_RATE1);
  2323. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2324. power_level, txpower, delta);
  2325. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2326. /*
  2327. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2328. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2329. * TX_PWR_CFG_4: unknown
  2330. */
  2331. txpower = rt2x00_get_field16(eeprom,
  2332. EEPROM_TXPOWER_BYRATE_RATE2);
  2333. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2334. power_level, txpower, delta);
  2335. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2336. /*
  2337. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2338. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2339. * TX_PWR_CFG_4: unknown
  2340. */
  2341. txpower = rt2x00_get_field16(eeprom,
  2342. EEPROM_TXPOWER_BYRATE_RATE3);
  2343. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2344. power_level, txpower, delta);
  2345. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2346. rt2800_register_write(rt2x00dev, offset, reg);
  2347. /* next TX_PWR_CFG register */
  2348. offset += 4;
  2349. }
  2350. }
  2351. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2352. {
  2353. rt2800_config_txpower(rt2x00dev, rt2x00dev->curr_band,
  2354. rt2x00dev->tx_power);
  2355. }
  2356. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2357. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2358. {
  2359. u32 tx_pin;
  2360. u8 rfcsr;
  2361. /*
  2362. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2363. * designed to be controlled in oscillation frequency by a voltage
  2364. * input. Maybe the temperature will affect the frequency of
  2365. * oscillation to be shifted. The VCO calibration will be called
  2366. * periodically to adjust the frequency to be precision.
  2367. */
  2368. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2369. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2370. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2371. switch (rt2x00dev->chip.rf) {
  2372. case RF2020:
  2373. case RF3020:
  2374. case RF3021:
  2375. case RF3022:
  2376. case RF3320:
  2377. case RF3052:
  2378. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2379. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2380. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2381. break;
  2382. case RF3290:
  2383. case RF5360:
  2384. case RF5370:
  2385. case RF5372:
  2386. case RF5390:
  2387. case RF5392:
  2388. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2389. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2390. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2391. break;
  2392. default:
  2393. return;
  2394. }
  2395. mdelay(1);
  2396. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2397. if (rt2x00dev->rf_channel <= 14) {
  2398. switch (rt2x00dev->default_ant.tx_chain_num) {
  2399. case 3:
  2400. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2401. /* fall through */
  2402. case 2:
  2403. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2404. /* fall through */
  2405. case 1:
  2406. default:
  2407. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2408. break;
  2409. }
  2410. } else {
  2411. switch (rt2x00dev->default_ant.tx_chain_num) {
  2412. case 3:
  2413. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2414. /* fall through */
  2415. case 2:
  2416. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2417. /* fall through */
  2418. case 1:
  2419. default:
  2420. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2421. break;
  2422. }
  2423. }
  2424. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2425. }
  2426. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2427. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2428. struct rt2x00lib_conf *libconf)
  2429. {
  2430. u32 reg;
  2431. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2432. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2433. libconf->conf->short_frame_max_tx_count);
  2434. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2435. libconf->conf->long_frame_max_tx_count);
  2436. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2437. }
  2438. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2439. struct rt2x00lib_conf *libconf)
  2440. {
  2441. enum dev_state state =
  2442. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2443. STATE_SLEEP : STATE_AWAKE;
  2444. u32 reg;
  2445. if (state == STATE_SLEEP) {
  2446. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2447. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2448. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2449. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2450. libconf->conf->listen_interval - 1);
  2451. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2452. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2453. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2454. } else {
  2455. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2456. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2457. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2458. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2459. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2460. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2461. }
  2462. }
  2463. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2464. struct rt2x00lib_conf *libconf,
  2465. const unsigned int flags)
  2466. {
  2467. /* Always recalculate LNA gain before changing configuration */
  2468. rt2800_config_lna_gain(rt2x00dev, libconf);
  2469. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2470. rt2800_config_channel(rt2x00dev, libconf->conf,
  2471. &libconf->rf, &libconf->channel);
  2472. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2473. libconf->conf->power_level);
  2474. }
  2475. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2476. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2477. libconf->conf->power_level);
  2478. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2479. rt2800_config_retry_limit(rt2x00dev, libconf);
  2480. if (flags & IEEE80211_CONF_CHANGE_PS)
  2481. rt2800_config_ps(rt2x00dev, libconf);
  2482. }
  2483. EXPORT_SYMBOL_GPL(rt2800_config);
  2484. /*
  2485. * Link tuning
  2486. */
  2487. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2488. {
  2489. u32 reg;
  2490. /*
  2491. * Update FCS error count from register.
  2492. */
  2493. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2494. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2495. }
  2496. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2497. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2498. {
  2499. u8 vgc;
  2500. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2501. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2502. rt2x00_rt(rt2x00dev, RT3071) ||
  2503. rt2x00_rt(rt2x00dev, RT3090) ||
  2504. rt2x00_rt(rt2x00dev, RT3290) ||
  2505. rt2x00_rt(rt2x00dev, RT3390) ||
  2506. rt2x00_rt(rt2x00dev, RT3572) ||
  2507. rt2x00_rt(rt2x00dev, RT5390) ||
  2508. rt2x00_rt(rt2x00dev, RT5392))
  2509. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  2510. else
  2511. vgc = 0x2e + rt2x00dev->lna_gain;
  2512. } else { /* 5GHZ band */
  2513. if (rt2x00_rt(rt2x00dev, RT3572))
  2514. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  2515. else {
  2516. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2517. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2518. else
  2519. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2520. }
  2521. }
  2522. return vgc;
  2523. }
  2524. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2525. struct link_qual *qual, u8 vgc_level)
  2526. {
  2527. if (qual->vgc_level != vgc_level) {
  2528. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2529. qual->vgc_level = vgc_level;
  2530. qual->vgc_level_reg = vgc_level;
  2531. }
  2532. }
  2533. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2534. {
  2535. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2536. }
  2537. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2538. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2539. const u32 count)
  2540. {
  2541. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2542. return;
  2543. /*
  2544. * When RSSI is better then -80 increase VGC level with 0x10
  2545. */
  2546. rt2800_set_vgc(rt2x00dev, qual,
  2547. rt2800_get_default_vgc(rt2x00dev) +
  2548. ((qual->rssi > -80) * 0x10));
  2549. }
  2550. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2551. /*
  2552. * Initialization functions.
  2553. */
  2554. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2555. {
  2556. u32 reg;
  2557. u16 eeprom;
  2558. unsigned int i;
  2559. int ret;
  2560. rt2800_disable_wpdma(rt2x00dev);
  2561. ret = rt2800_drv_init_registers(rt2x00dev);
  2562. if (ret)
  2563. return ret;
  2564. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2565. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2566. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2567. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2568. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2569. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2570. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2571. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2572. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2573. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2574. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2575. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2576. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2577. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2578. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2579. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2580. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2581. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2582. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2583. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2584. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2585. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2586. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2587. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2588. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2589. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2590. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2591. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2592. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2593. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2594. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2595. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2596. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2597. }
  2598. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2599. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2600. rt2x00_set_field32(&reg, LDO0_EN, 1);
  2601. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  2602. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  2603. }
  2604. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  2605. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  2606. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  2607. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  2608. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  2609. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  2610. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  2611. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  2612. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  2613. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  2614. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  2615. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  2616. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  2617. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  2618. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  2619. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  2620. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  2621. }
  2622. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2623. rt2x00_rt(rt2x00dev, RT3090) ||
  2624. rt2x00_rt(rt2x00dev, RT3290) ||
  2625. rt2x00_rt(rt2x00dev, RT3390)) {
  2626. if (rt2x00_rt(rt2x00dev, RT3290))
  2627. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2628. 0x00000404);
  2629. else
  2630. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2631. 0x00000400);
  2632. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2633. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2634. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2635. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2636. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2637. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2638. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2639. 0x0000002c);
  2640. else
  2641. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2642. 0x0000000f);
  2643. } else {
  2644. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2645. }
  2646. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  2647. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2648. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2649. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2650. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  2651. } else {
  2652. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2653. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2654. }
  2655. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2656. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2657. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2658. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  2659. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  2660. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  2661. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2662. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2663. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2664. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2665. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2666. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2667. rt2x00_rt(rt2x00dev, RT5392)) {
  2668. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  2669. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2670. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2671. } else {
  2672. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  2673. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2674. }
  2675. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  2676. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  2677. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  2678. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  2679. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  2680. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  2681. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  2682. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  2683. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  2684. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  2685. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  2686. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  2687. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  2688. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  2689. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  2690. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  2691. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  2692. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  2693. rt2x00_rt(rt2x00dev, RT2883) ||
  2694. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  2695. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  2696. else
  2697. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  2698. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  2699. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  2700. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  2701. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  2702. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  2703. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  2704. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  2705. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  2706. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  2707. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  2708. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  2709. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  2710. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  2711. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2712. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  2713. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  2714. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  2715. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  2716. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  2717. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  2718. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2719. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  2720. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  2721. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  2722. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  2723. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  2724. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  2725. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  2726. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  2727. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  2728. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2729. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  2730. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  2731. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2732. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2733. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2734. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2735. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2736. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2737. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2738. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  2739. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2740. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2741. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  2742. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  2743. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2744. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2745. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2746. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2747. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2748. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2749. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2750. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  2751. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2752. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2753. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  2754. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  2755. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2756. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2757. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2758. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2759. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2760. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2761. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2762. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  2763. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2764. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2765. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  2766. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  2767. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2768. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2769. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2770. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2771. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2772. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2773. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2774. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  2775. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2776. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2777. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  2778. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  2779. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2780. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2781. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2782. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2783. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2784. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2785. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2786. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  2787. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2788. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2789. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  2790. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  2791. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2792. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2793. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2794. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2795. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2796. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2797. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2798. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  2799. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2800. if (rt2x00_is_usb(rt2x00dev)) {
  2801. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  2802. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2803. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2804. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2805. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2806. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2807. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  2808. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  2809. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  2810. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  2811. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  2812. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2813. }
  2814. /*
  2815. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  2816. * although it is reserved.
  2817. */
  2818. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  2819. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  2820. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  2821. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  2822. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  2823. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  2824. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  2825. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  2826. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  2827. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  2828. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  2829. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  2830. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  2831. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2832. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  2833. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  2834. IEEE80211_MAX_RTS_THRESHOLD);
  2835. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  2836. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2837. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  2838. /*
  2839. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  2840. * time should be set to 16. However, the original Ralink driver uses
  2841. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  2842. * connection problems with 11g + CTS protection. Hence, use the same
  2843. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  2844. */
  2845. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  2846. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  2847. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  2848. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  2849. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  2850. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  2851. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  2852. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  2853. /*
  2854. * ASIC will keep garbage value after boot, clear encryption keys.
  2855. */
  2856. for (i = 0; i < 4; i++)
  2857. rt2800_register_write(rt2x00dev,
  2858. SHARED_KEY_MODE_ENTRY(i), 0);
  2859. for (i = 0; i < 256; i++) {
  2860. rt2800_config_wcid(rt2x00dev, NULL, i);
  2861. rt2800_delete_wcid_attr(rt2x00dev, i);
  2862. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  2863. }
  2864. /*
  2865. * Clear all beacons
  2866. */
  2867. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  2868. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  2869. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  2870. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  2871. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  2872. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  2873. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  2874. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  2875. if (rt2x00_is_usb(rt2x00dev)) {
  2876. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2877. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  2878. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2879. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2880. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2881. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  2882. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2883. }
  2884. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  2885. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  2886. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  2887. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  2888. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  2889. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  2890. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  2891. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  2892. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  2893. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  2894. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  2895. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  2896. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  2897. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  2898. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  2899. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  2900. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  2901. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  2902. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  2903. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  2904. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  2905. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  2906. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  2907. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  2908. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  2909. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  2910. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  2911. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  2912. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  2913. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  2914. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  2915. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  2916. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  2917. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  2918. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  2919. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  2920. /*
  2921. * Do not force the BA window size, we use the TXWI to set it
  2922. */
  2923. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  2924. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  2925. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  2926. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  2927. /*
  2928. * We must clear the error counters.
  2929. * These registers are cleared on read,
  2930. * so we may pass a useless variable to store the value.
  2931. */
  2932. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2933. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  2934. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  2935. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  2936. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  2937. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  2938. /*
  2939. * Setup leadtime for pre tbtt interrupt to 6ms
  2940. */
  2941. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  2942. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  2943. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  2944. /*
  2945. * Set up channel statistics timer
  2946. */
  2947. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  2948. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  2949. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  2950. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  2951. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  2952. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  2953. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  2954. return 0;
  2955. }
  2956. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  2957. {
  2958. unsigned int i;
  2959. u32 reg;
  2960. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2961. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  2962. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  2963. return 0;
  2964. udelay(REGISTER_BUSY_DELAY);
  2965. }
  2966. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  2967. return -EACCES;
  2968. }
  2969. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  2970. {
  2971. unsigned int i;
  2972. u8 value;
  2973. /*
  2974. * BBP was enabled after firmware was loaded,
  2975. * but we need to reactivate it now.
  2976. */
  2977. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  2978. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  2979. msleep(1);
  2980. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2981. rt2800_bbp_read(rt2x00dev, 0, &value);
  2982. if ((value != 0xff) && (value != 0x00))
  2983. return 0;
  2984. udelay(REGISTER_BUSY_DELAY);
  2985. }
  2986. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  2987. return -EACCES;
  2988. }
  2989. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2990. {
  2991. unsigned int i;
  2992. u16 eeprom;
  2993. u8 reg_id;
  2994. u8 value;
  2995. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2996. rt2800_wait_bbp_ready(rt2x00dev)))
  2997. return -EACCES;
  2998. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2999. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  3000. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  3001. }
  3002. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3003. rt2x00_rt(rt2x00dev, RT5390) ||
  3004. rt2x00_rt(rt2x00dev, RT5392)) {
  3005. rt2800_bbp_read(rt2x00dev, 4, &value);
  3006. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  3007. rt2800_bbp_write(rt2x00dev, 4, value);
  3008. }
  3009. if (rt2800_is_305x_soc(rt2x00dev) ||
  3010. rt2x00_rt(rt2x00dev, RT3290) ||
  3011. rt2x00_rt(rt2x00dev, RT3352) ||
  3012. rt2x00_rt(rt2x00dev, RT3572) ||
  3013. rt2x00_rt(rt2x00dev, RT5390) ||
  3014. rt2x00_rt(rt2x00dev, RT5392))
  3015. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3016. if (rt2x00_rt(rt2x00dev, RT3352))
  3017. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  3018. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3019. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3020. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3021. rt2x00_rt(rt2x00dev, RT3352) ||
  3022. rt2x00_rt(rt2x00dev, RT5390) ||
  3023. rt2x00_rt(rt2x00dev, RT5392))
  3024. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3025. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3026. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3027. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  3028. } else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3029. rt2x00_rt(rt2x00dev, RT3352) ||
  3030. rt2x00_rt(rt2x00dev, RT5390) ||
  3031. rt2x00_rt(rt2x00dev, RT5392)) {
  3032. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3033. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3034. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3035. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3036. if (rt2x00_rt(rt2x00dev, RT3290))
  3037. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  3038. else
  3039. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3040. } else {
  3041. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3042. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3043. }
  3044. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3045. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3046. rt2x00_rt(rt2x00dev, RT3071) ||
  3047. rt2x00_rt(rt2x00dev, RT3090) ||
  3048. rt2x00_rt(rt2x00dev, RT3390) ||
  3049. rt2x00_rt(rt2x00dev, RT3572) ||
  3050. rt2x00_rt(rt2x00dev, RT5390) ||
  3051. rt2x00_rt(rt2x00dev, RT5392)) {
  3052. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3053. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3054. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3055. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3056. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3057. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3058. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3059. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  3060. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  3061. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  3062. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3063. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3064. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3065. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3066. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3067. } else {
  3068. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3069. }
  3070. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3071. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3072. rt2x00_rt(rt2x00dev, RT5390) ||
  3073. rt2x00_rt(rt2x00dev, RT5392))
  3074. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  3075. else
  3076. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3077. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  3078. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3079. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3080. rt2x00_rt(rt2x00dev, RT5390) ||
  3081. rt2x00_rt(rt2x00dev, RT5392))
  3082. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  3083. else
  3084. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3085. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3086. rt2x00_rt(rt2x00dev, RT3352) ||
  3087. rt2x00_rt(rt2x00dev, RT5390) ||
  3088. rt2x00_rt(rt2x00dev, RT5392))
  3089. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3090. else
  3091. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3092. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3093. rt2x00_rt(rt2x00dev, RT5392))
  3094. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3095. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3096. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3097. rt2x00_rt(rt2x00dev, RT3352) ||
  3098. rt2x00_rt(rt2x00dev, RT5390) ||
  3099. rt2x00_rt(rt2x00dev, RT5392))
  3100. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3101. else
  3102. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3103. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3104. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3105. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3106. }
  3107. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  3108. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  3109. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  3110. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  3111. rt2x00_rt(rt2x00dev, RT3290) ||
  3112. rt2x00_rt(rt2x00dev, RT3352) ||
  3113. rt2x00_rt(rt2x00dev, RT3572) ||
  3114. rt2x00_rt(rt2x00dev, RT5390) ||
  3115. rt2x00_rt(rt2x00dev, RT5392) ||
  3116. rt2800_is_305x_soc(rt2x00dev))
  3117. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3118. else
  3119. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3120. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3121. rt2x00_rt(rt2x00dev, RT3352) ||
  3122. rt2x00_rt(rt2x00dev, RT5390) ||
  3123. rt2x00_rt(rt2x00dev, RT5392))
  3124. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3125. if (rt2800_is_305x_soc(rt2x00dev))
  3126. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  3127. else if (rt2x00_rt(rt2x00dev, RT3290))
  3128. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  3129. else if (rt2x00_rt(rt2x00dev, RT3352))
  3130. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3131. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3132. rt2x00_rt(rt2x00dev, RT5392))
  3133. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  3134. else
  3135. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3136. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3137. rt2x00_rt(rt2x00dev, RT5390))
  3138. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3139. else if (rt2x00_rt(rt2x00dev, RT3352))
  3140. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  3141. else if (rt2x00_rt(rt2x00dev, RT5392))
  3142. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3143. else
  3144. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3145. if (rt2x00_rt(rt2x00dev, RT3352))
  3146. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  3147. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3148. rt2x00_rt(rt2x00dev, RT5390) ||
  3149. rt2x00_rt(rt2x00dev, RT5392))
  3150. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3151. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3152. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3153. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3154. }
  3155. if (rt2x00_rt(rt2x00dev, RT3352))
  3156. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  3157. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3158. rt2x00_rt(rt2x00dev, RT3090) ||
  3159. rt2x00_rt(rt2x00dev, RT3390) ||
  3160. rt2x00_rt(rt2x00dev, RT3572) ||
  3161. rt2x00_rt(rt2x00dev, RT5390) ||
  3162. rt2x00_rt(rt2x00dev, RT5392)) {
  3163. rt2800_bbp_read(rt2x00dev, 138, &value);
  3164. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3165. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3166. value |= 0x20;
  3167. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3168. value &= ~0x02;
  3169. rt2800_bbp_write(rt2x00dev, 138, value);
  3170. }
  3171. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3172. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3173. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3174. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3175. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3176. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3177. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3178. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3179. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3180. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3181. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3182. rt2800_bbp_read(rt2x00dev, 47, &value);
  3183. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3184. rt2800_bbp_write(rt2x00dev, 47, value);
  3185. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3186. rt2800_bbp_read(rt2x00dev, 3, &value);
  3187. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3188. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3189. rt2800_bbp_write(rt2x00dev, 3, value);
  3190. }
  3191. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3192. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  3193. /* Set ITxBF timeout to 0x9c40=1000msec */
  3194. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  3195. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  3196. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  3197. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  3198. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  3199. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  3200. /* Reprogram the inband interface to put right values in RXWI */
  3201. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  3202. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  3203. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  3204. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  3205. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  3206. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  3207. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  3208. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  3209. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  3210. }
  3211. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3212. rt2x00_rt(rt2x00dev, RT5392)) {
  3213. int ant, div_mode;
  3214. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3215. div_mode = rt2x00_get_field16(eeprom,
  3216. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3217. ant = (div_mode == 3) ? 1 : 0;
  3218. /* check if this is a Bluetooth combo card */
  3219. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3220. u32 reg;
  3221. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3222. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  3223. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  3224. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  3225. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  3226. if (ant == 0)
  3227. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  3228. else if (ant == 1)
  3229. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  3230. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3231. }
  3232. /* This chip has hardware antenna diversity*/
  3233. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3234. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3235. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3236. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3237. }
  3238. rt2800_bbp_read(rt2x00dev, 152, &value);
  3239. if (ant == 0)
  3240. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3241. else
  3242. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3243. rt2800_bbp_write(rt2x00dev, 152, value);
  3244. /* Init frequency calibration */
  3245. rt2800_bbp_write(rt2x00dev, 142, 1);
  3246. rt2800_bbp_write(rt2x00dev, 143, 57);
  3247. }
  3248. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3249. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3250. if (eeprom != 0xffff && eeprom != 0x0000) {
  3251. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3252. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3253. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3254. }
  3255. }
  3256. return 0;
  3257. }
  3258. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  3259. bool bw40, u8 rfcsr24, u8 filter_target)
  3260. {
  3261. unsigned int i;
  3262. u8 bbp;
  3263. u8 rfcsr;
  3264. u8 passband;
  3265. u8 stopband;
  3266. u8 overtuned = 0;
  3267. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3268. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3269. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3270. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3271. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3272. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3273. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3274. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3275. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3276. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3277. /*
  3278. * Set power & frequency of passband test tone
  3279. */
  3280. rt2800_bbp_write(rt2x00dev, 24, 0);
  3281. for (i = 0; i < 100; i++) {
  3282. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3283. msleep(1);
  3284. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3285. if (passband)
  3286. break;
  3287. }
  3288. /*
  3289. * Set power & frequency of stopband test tone
  3290. */
  3291. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3292. for (i = 0; i < 100; i++) {
  3293. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3294. msleep(1);
  3295. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3296. if ((passband - stopband) <= filter_target) {
  3297. rfcsr24++;
  3298. overtuned += ((passband - stopband) == filter_target);
  3299. } else
  3300. break;
  3301. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3302. }
  3303. rfcsr24 -= !!overtuned;
  3304. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3305. return rfcsr24;
  3306. }
  3307. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  3308. {
  3309. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3310. u8 rfcsr;
  3311. u8 bbp;
  3312. u32 reg;
  3313. u16 eeprom;
  3314. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  3315. !rt2x00_rt(rt2x00dev, RT3071) &&
  3316. !rt2x00_rt(rt2x00dev, RT3090) &&
  3317. !rt2x00_rt(rt2x00dev, RT3290) &&
  3318. !rt2x00_rt(rt2x00dev, RT3352) &&
  3319. !rt2x00_rt(rt2x00dev, RT3390) &&
  3320. !rt2x00_rt(rt2x00dev, RT3572) &&
  3321. !rt2x00_rt(rt2x00dev, RT5390) &&
  3322. !rt2x00_rt(rt2x00dev, RT5392) &&
  3323. !rt2800_is_305x_soc(rt2x00dev))
  3324. return 0;
  3325. /*
  3326. * Init RF calibration.
  3327. */
  3328. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3329. rt2x00_rt(rt2x00dev, RT5390) ||
  3330. rt2x00_rt(rt2x00dev, RT5392)) {
  3331. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  3332. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  3333. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3334. msleep(1);
  3335. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  3336. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3337. } else {
  3338. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3339. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  3340. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3341. msleep(1);
  3342. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  3343. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3344. }
  3345. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3346. rt2x00_rt(rt2x00dev, RT3071) ||
  3347. rt2x00_rt(rt2x00dev, RT3090)) {
  3348. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3349. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3350. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3351. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  3352. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3353. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  3354. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3355. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  3356. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3357. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3358. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3359. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3360. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3361. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3362. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3363. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3364. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3365. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3366. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  3367. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3368. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3369. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3370. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  3371. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3372. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3373. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  3374. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3375. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3376. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3377. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3378. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3379. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  3380. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3381. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  3382. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3383. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3384. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3385. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3386. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3387. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3388. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3389. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  3390. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3391. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3392. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3393. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3394. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3395. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3396. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3397. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  3398. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3399. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3400. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3401. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3402. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3403. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  3404. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3405. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3406. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3407. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3408. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  3409. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3410. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3411. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  3412. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3413. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  3414. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3415. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  3416. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  3417. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3418. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  3419. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3420. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  3421. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  3422. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  3423. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  3424. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  3425. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  3426. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3427. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  3428. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  3429. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3430. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3431. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  3432. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  3433. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  3434. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  3435. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  3436. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  3437. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3438. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  3439. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3440. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  3441. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3442. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3443. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  3444. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  3445. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  3446. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  3447. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3448. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  3449. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  3450. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3451. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  3452. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  3453. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  3454. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  3455. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  3456. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  3457. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  3458. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  3459. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  3460. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  3461. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  3462. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3463. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  3464. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  3465. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  3466. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  3467. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  3468. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  3469. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3470. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  3471. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3472. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  3473. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3474. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3475. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3476. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  3477. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  3478. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  3479. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3480. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  3481. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  3482. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  3483. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  3484. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3485. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3486. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3487. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  3488. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  3489. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3490. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  3491. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3492. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  3493. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  3494. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3495. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3496. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3497. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3498. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3499. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3500. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3501. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3502. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3503. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  3504. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3505. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3506. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  3507. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  3508. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  3509. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  3510. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3511. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  3512. return 0;
  3513. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3514. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  3515. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  3516. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  3517. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  3518. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3519. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  3520. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  3521. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3522. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  3523. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3524. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  3525. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  3526. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  3527. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  3528. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  3529. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3530. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  3531. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  3532. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3533. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3534. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  3535. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3536. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  3537. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  3538. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3539. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  3540. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3541. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  3542. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  3543. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3544. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3545. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3546. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3547. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  3548. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  3549. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  3550. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  3551. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  3552. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  3553. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  3554. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  3555. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  3556. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  3557. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  3558. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  3559. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  3560. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  3561. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  3562. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  3563. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  3564. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  3565. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  3566. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  3567. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  3568. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  3569. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  3570. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  3571. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  3572. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  3573. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  3574. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  3575. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  3576. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  3577. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  3578. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3579. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3580. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3581. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3582. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3583. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3584. else
  3585. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3586. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3587. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3588. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3589. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  3590. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3591. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3592. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3593. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3594. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3595. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  3596. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3597. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  3598. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3599. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  3600. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  3601. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3602. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3603. else
  3604. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  3605. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  3606. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3607. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3608. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3609. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3610. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3611. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3612. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3613. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3614. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3615. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3616. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3617. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3618. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3619. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3620. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3621. else
  3622. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  3623. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3624. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  3625. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  3626. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3627. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3628. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3629. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3630. else
  3631. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  3632. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3633. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3634. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3635. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3636. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3637. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3638. else
  3639. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  3640. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3641. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  3642. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  3643. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3644. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3645. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  3646. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3647. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3648. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  3649. else
  3650. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  3651. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  3652. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  3653. } else if (rt2x00_rt(rt2x00dev, RT5392)) {
  3654. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  3655. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3656. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3657. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3658. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3659. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3660. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3661. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3662. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3663. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3664. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3665. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3666. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3667. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3668. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  3669. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3670. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  3671. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3672. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  3673. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  3674. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3675. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3676. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3677. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3678. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3679. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3680. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3681. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  3682. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  3683. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3684. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3685. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3686. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3687. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  3688. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3689. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  3690. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3691. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3692. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  3693. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3694. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3695. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3696. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  3697. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3698. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3699. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  3700. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  3701. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  3702. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  3703. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  3704. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3705. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  3706. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  3707. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  3708. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  3709. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3710. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  3711. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  3712. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  3713. }
  3714. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3715. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3716. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3717. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3718. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3719. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3720. rt2x00_rt(rt2x00dev, RT3090)) {
  3721. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  3722. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3723. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3724. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3725. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3726. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3727. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3728. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  3729. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3730. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3731. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3732. else
  3733. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3734. }
  3735. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3736. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3737. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3738. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3739. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3740. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3741. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3742. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3743. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3744. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3745. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3746. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3747. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3748. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3749. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3750. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3751. msleep(1);
  3752. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3753. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3754. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3755. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3756. }
  3757. /*
  3758. * Set RX Filter calibration for 20MHz and 40MHz
  3759. */
  3760. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3761. drv_data->calibration_bw20 =
  3762. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  3763. drv_data->calibration_bw40 =
  3764. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  3765. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3766. rt2x00_rt(rt2x00dev, RT3090) ||
  3767. rt2x00_rt(rt2x00dev, RT3352) ||
  3768. rt2x00_rt(rt2x00dev, RT3390) ||
  3769. rt2x00_rt(rt2x00dev, RT3572)) {
  3770. drv_data->calibration_bw20 =
  3771. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  3772. drv_data->calibration_bw40 =
  3773. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  3774. }
  3775. /*
  3776. * Save BBP 25 & 26 values for later use in channel switching
  3777. */
  3778. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  3779. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  3780. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3781. !rt2x00_rt(rt2x00dev, RT5392)) {
  3782. /*
  3783. * Set back to initial state
  3784. */
  3785. rt2800_bbp_write(rt2x00dev, 24, 0);
  3786. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3787. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3788. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3789. /*
  3790. * Set BBP back to BW20
  3791. */
  3792. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3793. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3794. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3795. }
  3796. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  3797. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3798. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3799. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  3800. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3801. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3802. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3803. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3804. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3805. !rt2x00_rt(rt2x00dev, RT5392)) {
  3806. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3807. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3808. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3809. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3810. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3811. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3812. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  3813. &rt2x00dev->cap_flags))
  3814. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3815. }
  3816. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3817. drv_data->txmixer_gain_24g);
  3818. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3819. }
  3820. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3821. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3822. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3823. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3824. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3825. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3826. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3827. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3828. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3829. }
  3830. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3831. rt2x00_rt(rt2x00dev, RT3090) ||
  3832. rt2x00_rt(rt2x00dev, RT3390)) {
  3833. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3834. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3835. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  3836. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  3837. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  3838. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  3839. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3840. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  3841. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  3842. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  3843. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  3844. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  3845. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3846. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  3847. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  3848. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3849. }
  3850. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3851. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3852. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3853. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3854. else
  3855. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3856. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3857. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3858. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3859. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3860. }
  3861. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3862. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  3863. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  3864. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  3865. }
  3866. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3867. rt2x00_rt(rt2x00dev, RT5392)) {
  3868. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  3869. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  3870. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  3871. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  3872. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  3873. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  3874. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3875. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  3876. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3877. }
  3878. return 0;
  3879. }
  3880. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  3881. {
  3882. u32 reg;
  3883. u16 word;
  3884. /*
  3885. * Initialize all registers.
  3886. */
  3887. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  3888. rt2800_init_registers(rt2x00dev) ||
  3889. rt2800_init_bbp(rt2x00dev) ||
  3890. rt2800_init_rfcsr(rt2x00dev)))
  3891. return -EIO;
  3892. /*
  3893. * Send signal to firmware during boot time.
  3894. */
  3895. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  3896. if (rt2x00_is_usb(rt2x00dev) &&
  3897. (rt2x00_rt(rt2x00dev, RT3070) ||
  3898. rt2x00_rt(rt2x00dev, RT3071) ||
  3899. rt2x00_rt(rt2x00dev, RT3572))) {
  3900. udelay(200);
  3901. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  3902. udelay(10);
  3903. }
  3904. /*
  3905. * Enable RX.
  3906. */
  3907. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3908. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3909. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3910. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3911. udelay(50);
  3912. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3913. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  3914. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  3915. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  3916. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  3917. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3918. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3919. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3920. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  3921. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3922. /*
  3923. * Initialize LED control
  3924. */
  3925. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  3926. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  3927. word & 0xff, (word >> 8) & 0xff);
  3928. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  3929. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  3930. word & 0xff, (word >> 8) & 0xff);
  3931. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  3932. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  3933. word & 0xff, (word >> 8) & 0xff);
  3934. return 0;
  3935. }
  3936. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  3937. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  3938. {
  3939. u32 reg;
  3940. rt2800_disable_wpdma(rt2x00dev);
  3941. /* Wait for DMA, ignore error */
  3942. rt2800_wait_wpdma_ready(rt2x00dev);
  3943. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3944. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  3945. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3946. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3947. }
  3948. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  3949. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  3950. {
  3951. u32 reg;
  3952. u16 efuse_ctrl_reg;
  3953. if (rt2x00_rt(rt2x00dev, RT3290))
  3954. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3955. else
  3956. efuse_ctrl_reg = EFUSE_CTRL;
  3957. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  3958. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  3959. }
  3960. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  3961. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  3962. {
  3963. u32 reg;
  3964. u16 efuse_ctrl_reg;
  3965. u16 efuse_data0_reg;
  3966. u16 efuse_data1_reg;
  3967. u16 efuse_data2_reg;
  3968. u16 efuse_data3_reg;
  3969. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3970. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3971. efuse_data0_reg = EFUSE_DATA0_3290;
  3972. efuse_data1_reg = EFUSE_DATA1_3290;
  3973. efuse_data2_reg = EFUSE_DATA2_3290;
  3974. efuse_data3_reg = EFUSE_DATA3_3290;
  3975. } else {
  3976. efuse_ctrl_reg = EFUSE_CTRL;
  3977. efuse_data0_reg = EFUSE_DATA0;
  3978. efuse_data1_reg = EFUSE_DATA1;
  3979. efuse_data2_reg = EFUSE_DATA2;
  3980. efuse_data3_reg = EFUSE_DATA3;
  3981. }
  3982. mutex_lock(&rt2x00dev->csr_mutex);
  3983. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  3984. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  3985. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  3986. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  3987. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  3988. /* Wait until the EEPROM has been loaded */
  3989. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  3990. /* Apparently the data is read from end to start */
  3991. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  3992. /* The returned value is in CPU order, but eeprom is le */
  3993. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  3994. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  3995. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  3996. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  3997. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  3998. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  3999. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  4000. mutex_unlock(&rt2x00dev->csr_mutex);
  4001. }
  4002. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  4003. {
  4004. unsigned int i;
  4005. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  4006. rt2800_efuse_read(rt2x00dev, i);
  4007. }
  4008. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  4009. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  4010. {
  4011. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4012. u16 word;
  4013. u8 *mac;
  4014. u8 default_lna_gain;
  4015. /*
  4016. * Read the EEPROM.
  4017. */
  4018. rt2800_read_eeprom(rt2x00dev);
  4019. /*
  4020. * Start validation of the data that has been read.
  4021. */
  4022. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  4023. if (!is_valid_ether_addr(mac)) {
  4024. eth_random_addr(mac);
  4025. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  4026. }
  4027. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  4028. if (word == 0xffff) {
  4029. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4030. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  4031. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  4032. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4033. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  4034. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  4035. rt2x00_rt(rt2x00dev, RT2872)) {
  4036. /*
  4037. * There is a max of 2 RX streams for RT28x0 series
  4038. */
  4039. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  4040. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4041. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4042. }
  4043. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  4044. if (word == 0xffff) {
  4045. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  4046. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  4047. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  4048. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  4049. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  4050. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  4051. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  4052. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  4053. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  4054. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  4055. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  4056. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  4057. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  4058. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  4059. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  4060. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  4061. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  4062. }
  4063. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  4064. if ((word & 0x00ff) == 0x00ff) {
  4065. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  4066. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4067. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  4068. }
  4069. if ((word & 0xff00) == 0xff00) {
  4070. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  4071. LED_MODE_TXRX_ACTIVITY);
  4072. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  4073. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4074. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  4075. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  4076. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  4077. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  4078. }
  4079. /*
  4080. * During the LNA validation we are going to use
  4081. * lna0 as correct value. Note that EEPROM_LNA
  4082. * is never validated.
  4083. */
  4084. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  4085. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  4086. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  4087. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  4088. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  4089. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  4090. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  4091. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  4092. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  4093. if ((word & 0x00ff) != 0x00ff) {
  4094. drv_data->txmixer_gain_24g =
  4095. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  4096. } else {
  4097. drv_data->txmixer_gain_24g = 0;
  4098. }
  4099. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  4100. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  4101. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  4102. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  4103. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  4104. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  4105. default_lna_gain);
  4106. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  4107. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  4108. if ((word & 0x00ff) != 0x00ff) {
  4109. drv_data->txmixer_gain_5g =
  4110. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  4111. } else {
  4112. drv_data->txmixer_gain_5g = 0;
  4113. }
  4114. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  4115. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  4116. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  4117. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  4118. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  4119. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  4120. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  4121. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  4122. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  4123. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  4124. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  4125. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  4126. default_lna_gain);
  4127. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  4128. return 0;
  4129. }
  4130. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  4131. {
  4132. u32 reg;
  4133. u16 value;
  4134. u16 eeprom;
  4135. /*
  4136. * Read EEPROM word for configuration.
  4137. */
  4138. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4139. /*
  4140. * Identify RF chipset by EEPROM value
  4141. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  4142. * RT53xx: defined in "EEPROM_CHIP_ID" field
  4143. */
  4144. if (rt2x00_rt(rt2x00dev, RT3290))
  4145. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  4146. else
  4147. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  4148. if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT3290 ||
  4149. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390 ||
  4150. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5392)
  4151. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
  4152. else
  4153. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  4154. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  4155. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  4156. switch (rt2x00dev->chip.rt) {
  4157. case RT2860:
  4158. case RT2872:
  4159. case RT2883:
  4160. case RT3070:
  4161. case RT3071:
  4162. case RT3090:
  4163. case RT3290:
  4164. case RT3352:
  4165. case RT3390:
  4166. case RT3572:
  4167. case RT5390:
  4168. case RT5392:
  4169. break;
  4170. default:
  4171. ERROR(rt2x00dev, "Invalid RT chipset 0x%04x detected.\n", rt2x00dev->chip.rt);
  4172. return -ENODEV;
  4173. }
  4174. switch (rt2x00dev->chip.rf) {
  4175. case RF2820:
  4176. case RF2850:
  4177. case RF2720:
  4178. case RF2750:
  4179. case RF3020:
  4180. case RF2020:
  4181. case RF3021:
  4182. case RF3022:
  4183. case RF3052:
  4184. case RF3290:
  4185. case RF3320:
  4186. case RF3322:
  4187. case RF5360:
  4188. case RF5370:
  4189. case RF5372:
  4190. case RF5390:
  4191. case RF5392:
  4192. break;
  4193. default:
  4194. ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n",
  4195. rt2x00dev->chip.rf);
  4196. return -ENODEV;
  4197. }
  4198. /*
  4199. * Identify default antenna configuration.
  4200. */
  4201. rt2x00dev->default_ant.tx_chain_num =
  4202. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  4203. rt2x00dev->default_ant.rx_chain_num =
  4204. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  4205. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4206. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4207. rt2x00_rt(rt2x00dev, RT3090) ||
  4208. rt2x00_rt(rt2x00dev, RT3352) ||
  4209. rt2x00_rt(rt2x00dev, RT3390)) {
  4210. value = rt2x00_get_field16(eeprom,
  4211. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4212. switch (value) {
  4213. case 0:
  4214. case 1:
  4215. case 2:
  4216. rt2x00dev->default_ant.tx = ANTENNA_A;
  4217. rt2x00dev->default_ant.rx = ANTENNA_A;
  4218. break;
  4219. case 3:
  4220. rt2x00dev->default_ant.tx = ANTENNA_A;
  4221. rt2x00dev->default_ant.rx = ANTENNA_B;
  4222. break;
  4223. }
  4224. } else {
  4225. rt2x00dev->default_ant.tx = ANTENNA_A;
  4226. rt2x00dev->default_ant.rx = ANTENNA_A;
  4227. }
  4228. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4229. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  4230. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  4231. }
  4232. /*
  4233. * Determine external LNA informations.
  4234. */
  4235. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4236. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4237. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4238. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4239. /*
  4240. * Detect if this device has an hardware controlled radio.
  4241. */
  4242. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4243. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4244. /*
  4245. * Detect if this device has Bluetooth co-existence.
  4246. */
  4247. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4248. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4249. /*
  4250. * Read frequency offset and RF programming sequence.
  4251. */
  4252. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4253. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4254. /*
  4255. * Store led settings, for correct led behaviour.
  4256. */
  4257. #ifdef CONFIG_RT2X00_LIB_LEDS
  4258. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4259. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4260. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4261. rt2x00dev->led_mcu_reg = eeprom;
  4262. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4263. /*
  4264. * Check if support EIRP tx power limit feature.
  4265. */
  4266. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4267. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4268. EIRP_MAX_TX_POWER_LIMIT)
  4269. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4270. return 0;
  4271. }
  4272. /*
  4273. * RF value list for rt28xx
  4274. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4275. */
  4276. static const struct rf_channel rf_vals[] = {
  4277. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4278. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4279. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4280. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4281. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4282. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4283. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4284. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4285. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4286. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4287. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4288. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4289. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4290. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4291. /* 802.11 UNI / HyperLan 2 */
  4292. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4293. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4294. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4295. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4296. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4297. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4298. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4299. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4300. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4301. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4302. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4303. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4304. /* 802.11 HyperLan 2 */
  4305. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4306. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4307. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4308. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4309. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4310. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4311. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4312. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4313. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4314. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  4315. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  4316. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  4317. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  4318. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  4319. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  4320. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  4321. /* 802.11 UNII */
  4322. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  4323. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  4324. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  4325. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  4326. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  4327. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  4328. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  4329. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  4330. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  4331. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  4332. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  4333. /* 802.11 Japan */
  4334. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  4335. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  4336. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  4337. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  4338. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  4339. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  4340. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  4341. };
  4342. /*
  4343. * RF value list for rt3xxx
  4344. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  4345. */
  4346. static const struct rf_channel rf_vals_3x[] = {
  4347. {1, 241, 2, 2 },
  4348. {2, 241, 2, 7 },
  4349. {3, 242, 2, 2 },
  4350. {4, 242, 2, 7 },
  4351. {5, 243, 2, 2 },
  4352. {6, 243, 2, 7 },
  4353. {7, 244, 2, 2 },
  4354. {8, 244, 2, 7 },
  4355. {9, 245, 2, 2 },
  4356. {10, 245, 2, 7 },
  4357. {11, 246, 2, 2 },
  4358. {12, 246, 2, 7 },
  4359. {13, 247, 2, 2 },
  4360. {14, 248, 2, 4 },
  4361. /* 802.11 UNI / HyperLan 2 */
  4362. {36, 0x56, 0, 4},
  4363. {38, 0x56, 0, 6},
  4364. {40, 0x56, 0, 8},
  4365. {44, 0x57, 0, 0},
  4366. {46, 0x57, 0, 2},
  4367. {48, 0x57, 0, 4},
  4368. {52, 0x57, 0, 8},
  4369. {54, 0x57, 0, 10},
  4370. {56, 0x58, 0, 0},
  4371. {60, 0x58, 0, 4},
  4372. {62, 0x58, 0, 6},
  4373. {64, 0x58, 0, 8},
  4374. /* 802.11 HyperLan 2 */
  4375. {100, 0x5b, 0, 8},
  4376. {102, 0x5b, 0, 10},
  4377. {104, 0x5c, 0, 0},
  4378. {108, 0x5c, 0, 4},
  4379. {110, 0x5c, 0, 6},
  4380. {112, 0x5c, 0, 8},
  4381. {116, 0x5d, 0, 0},
  4382. {118, 0x5d, 0, 2},
  4383. {120, 0x5d, 0, 4},
  4384. {124, 0x5d, 0, 8},
  4385. {126, 0x5d, 0, 10},
  4386. {128, 0x5e, 0, 0},
  4387. {132, 0x5e, 0, 4},
  4388. {134, 0x5e, 0, 6},
  4389. {136, 0x5e, 0, 8},
  4390. {140, 0x5f, 0, 0},
  4391. /* 802.11 UNII */
  4392. {149, 0x5f, 0, 9},
  4393. {151, 0x5f, 0, 11},
  4394. {153, 0x60, 0, 1},
  4395. {157, 0x60, 0, 5},
  4396. {159, 0x60, 0, 7},
  4397. {161, 0x60, 0, 9},
  4398. {165, 0x61, 0, 1},
  4399. {167, 0x61, 0, 3},
  4400. {169, 0x61, 0, 5},
  4401. {171, 0x61, 0, 7},
  4402. {173, 0x61, 0, 9},
  4403. };
  4404. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  4405. {
  4406. struct hw_mode_spec *spec = &rt2x00dev->spec;
  4407. struct channel_info *info;
  4408. char *default_power1;
  4409. char *default_power2;
  4410. unsigned int i;
  4411. u16 eeprom;
  4412. /*
  4413. * Disable powersaving as default on PCI devices.
  4414. */
  4415. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  4416. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4417. /*
  4418. * Initialize all hw fields.
  4419. */
  4420. rt2x00dev->hw->flags =
  4421. IEEE80211_HW_SIGNAL_DBM |
  4422. IEEE80211_HW_SUPPORTS_PS |
  4423. IEEE80211_HW_PS_NULLFUNC_STACK |
  4424. IEEE80211_HW_AMPDU_AGGREGATION |
  4425. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4426. /*
  4427. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  4428. * unless we are capable of sending the buffered frames out after the
  4429. * DTIM transmission using rt2x00lib_beacondone. This will send out
  4430. * multicast and broadcast traffic immediately instead of buffering it
  4431. * infinitly and thus dropping it after some time.
  4432. */
  4433. if (!rt2x00_is_usb(rt2x00dev))
  4434. rt2x00dev->hw->flags |=
  4435. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  4436. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  4437. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  4438. rt2x00_eeprom_addr(rt2x00dev,
  4439. EEPROM_MAC_ADDR_0));
  4440. /*
  4441. * As rt2800 has a global fallback table we cannot specify
  4442. * more then one tx rate per frame but since the hw will
  4443. * try several rates (based on the fallback table) we should
  4444. * initialize max_report_rates to the maximum number of rates
  4445. * we are going to try. Otherwise mac80211 will truncate our
  4446. * reported tx rates and the rc algortihm will end up with
  4447. * incorrect data.
  4448. */
  4449. rt2x00dev->hw->max_rates = 1;
  4450. rt2x00dev->hw->max_report_rates = 7;
  4451. rt2x00dev->hw->max_rate_tries = 1;
  4452. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4453. /*
  4454. * Initialize hw_mode information.
  4455. */
  4456. spec->supported_bands = SUPPORT_BAND_2GHZ;
  4457. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  4458. if (rt2x00_rf(rt2x00dev, RF2820) ||
  4459. rt2x00_rf(rt2x00dev, RF2720)) {
  4460. spec->num_channels = 14;
  4461. spec->channels = rf_vals;
  4462. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  4463. rt2x00_rf(rt2x00dev, RF2750)) {
  4464. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4465. spec->num_channels = ARRAY_SIZE(rf_vals);
  4466. spec->channels = rf_vals;
  4467. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  4468. rt2x00_rf(rt2x00dev, RF2020) ||
  4469. rt2x00_rf(rt2x00dev, RF3021) ||
  4470. rt2x00_rf(rt2x00dev, RF3022) ||
  4471. rt2x00_rf(rt2x00dev, RF3290) ||
  4472. rt2x00_rf(rt2x00dev, RF3320) ||
  4473. rt2x00_rf(rt2x00dev, RF3322) ||
  4474. rt2x00_rf(rt2x00dev, RF5360) ||
  4475. rt2x00_rf(rt2x00dev, RF5370) ||
  4476. rt2x00_rf(rt2x00dev, RF5372) ||
  4477. rt2x00_rf(rt2x00dev, RF5390) ||
  4478. rt2x00_rf(rt2x00dev, RF5392)) {
  4479. spec->num_channels = 14;
  4480. spec->channels = rf_vals_3x;
  4481. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  4482. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4483. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  4484. spec->channels = rf_vals_3x;
  4485. }
  4486. /*
  4487. * Initialize HT information.
  4488. */
  4489. if (!rt2x00_rf(rt2x00dev, RF2020))
  4490. spec->ht.ht_supported = true;
  4491. else
  4492. spec->ht.ht_supported = false;
  4493. spec->ht.cap =
  4494. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  4495. IEEE80211_HT_CAP_GRN_FLD |
  4496. IEEE80211_HT_CAP_SGI_20 |
  4497. IEEE80211_HT_CAP_SGI_40;
  4498. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  4499. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  4500. spec->ht.cap |=
  4501. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  4502. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  4503. spec->ht.ampdu_factor = 3;
  4504. spec->ht.ampdu_density = 4;
  4505. spec->ht.mcs.tx_params =
  4506. IEEE80211_HT_MCS_TX_DEFINED |
  4507. IEEE80211_HT_MCS_TX_RX_DIFF |
  4508. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  4509. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  4510. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  4511. case 3:
  4512. spec->ht.mcs.rx_mask[2] = 0xff;
  4513. case 2:
  4514. spec->ht.mcs.rx_mask[1] = 0xff;
  4515. case 1:
  4516. spec->ht.mcs.rx_mask[0] = 0xff;
  4517. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  4518. break;
  4519. }
  4520. /*
  4521. * Create channel information array
  4522. */
  4523. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  4524. if (!info)
  4525. return -ENOMEM;
  4526. spec->channels_info = info;
  4527. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  4528. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  4529. for (i = 0; i < 14; i++) {
  4530. info[i].default_power1 = default_power1[i];
  4531. info[i].default_power2 = default_power2[i];
  4532. }
  4533. if (spec->num_channels > 14) {
  4534. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  4535. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  4536. for (i = 14; i < spec->num_channels; i++) {
  4537. info[i].default_power1 = default_power1[i];
  4538. info[i].default_power2 = default_power2[i];
  4539. }
  4540. }
  4541. switch (rt2x00dev->chip.rf) {
  4542. case RF2020:
  4543. case RF3020:
  4544. case RF3021:
  4545. case RF3022:
  4546. case RF3320:
  4547. case RF3052:
  4548. case RF3290:
  4549. case RF5360:
  4550. case RF5370:
  4551. case RF5372:
  4552. case RF5390:
  4553. case RF5392:
  4554. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  4555. break;
  4556. }
  4557. return 0;
  4558. }
  4559. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  4560. {
  4561. int retval;
  4562. u32 reg;
  4563. /*
  4564. * Allocate eeprom data.
  4565. */
  4566. retval = rt2800_validate_eeprom(rt2x00dev);
  4567. if (retval)
  4568. return retval;
  4569. retval = rt2800_init_eeprom(rt2x00dev);
  4570. if (retval)
  4571. return retval;
  4572. /*
  4573. * Enable rfkill polling by setting GPIO direction of the
  4574. * rfkill switch GPIO pin correctly.
  4575. */
  4576. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4577. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  4578. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4579. /*
  4580. * Initialize hw specifications.
  4581. */
  4582. retval = rt2800_probe_hw_mode(rt2x00dev);
  4583. if (retval)
  4584. return retval;
  4585. /*
  4586. * Set device capabilities.
  4587. */
  4588. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  4589. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  4590. if (!rt2x00_is_usb(rt2x00dev))
  4591. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  4592. /*
  4593. * Set device requirements.
  4594. */
  4595. if (!rt2x00_is_soc(rt2x00dev))
  4596. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  4597. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  4598. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  4599. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  4600. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  4601. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  4602. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  4603. if (rt2x00_is_usb(rt2x00dev))
  4604. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  4605. else {
  4606. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  4607. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  4608. }
  4609. /*
  4610. * Set the rssi offset.
  4611. */
  4612. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  4613. return 0;
  4614. }
  4615. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  4616. /*
  4617. * IEEE80211 stack callback functions.
  4618. */
  4619. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  4620. u16 *iv16)
  4621. {
  4622. struct rt2x00_dev *rt2x00dev = hw->priv;
  4623. struct mac_iveiv_entry iveiv_entry;
  4624. u32 offset;
  4625. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  4626. rt2800_register_multiread(rt2x00dev, offset,
  4627. &iveiv_entry, sizeof(iveiv_entry));
  4628. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  4629. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  4630. }
  4631. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  4632. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  4633. {
  4634. struct rt2x00_dev *rt2x00dev = hw->priv;
  4635. u32 reg;
  4636. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  4637. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4638. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  4639. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4640. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4641. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  4642. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4643. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4644. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  4645. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4646. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4647. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  4648. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4649. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4650. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  4651. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4652. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4653. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  4654. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4655. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4656. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  4657. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4658. return 0;
  4659. }
  4660. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  4661. int rt2800_conf_tx(struct ieee80211_hw *hw,
  4662. struct ieee80211_vif *vif, u16 queue_idx,
  4663. const struct ieee80211_tx_queue_params *params)
  4664. {
  4665. struct rt2x00_dev *rt2x00dev = hw->priv;
  4666. struct data_queue *queue;
  4667. struct rt2x00_field32 field;
  4668. int retval;
  4669. u32 reg;
  4670. u32 offset;
  4671. /*
  4672. * First pass the configuration through rt2x00lib, that will
  4673. * update the queue settings and validate the input. After that
  4674. * we are free to update the registers based on the value
  4675. * in the queue parameter.
  4676. */
  4677. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  4678. if (retval)
  4679. return retval;
  4680. /*
  4681. * We only need to perform additional register initialization
  4682. * for WMM queues/
  4683. */
  4684. if (queue_idx >= 4)
  4685. return 0;
  4686. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  4687. /* Update WMM TXOP register */
  4688. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  4689. field.bit_offset = (queue_idx & 1) * 16;
  4690. field.bit_mask = 0xffff << field.bit_offset;
  4691. rt2800_register_read(rt2x00dev, offset, &reg);
  4692. rt2x00_set_field32(&reg, field, queue->txop);
  4693. rt2800_register_write(rt2x00dev, offset, reg);
  4694. /* Update WMM registers */
  4695. field.bit_offset = queue_idx * 4;
  4696. field.bit_mask = 0xf << field.bit_offset;
  4697. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  4698. rt2x00_set_field32(&reg, field, queue->aifs);
  4699. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  4700. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  4701. rt2x00_set_field32(&reg, field, queue->cw_min);
  4702. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  4703. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  4704. rt2x00_set_field32(&reg, field, queue->cw_max);
  4705. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  4706. /* Update EDCA registers */
  4707. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  4708. rt2800_register_read(rt2x00dev, offset, &reg);
  4709. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  4710. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  4711. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  4712. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  4713. rt2800_register_write(rt2x00dev, offset, reg);
  4714. return 0;
  4715. }
  4716. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  4717. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  4718. {
  4719. struct rt2x00_dev *rt2x00dev = hw->priv;
  4720. u64 tsf;
  4721. u32 reg;
  4722. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  4723. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  4724. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  4725. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  4726. return tsf;
  4727. }
  4728. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  4729. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4730. enum ieee80211_ampdu_mlme_action action,
  4731. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  4732. u8 buf_size)
  4733. {
  4734. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  4735. int ret = 0;
  4736. /*
  4737. * Don't allow aggregation for stations the hardware isn't aware
  4738. * of because tx status reports for frames to an unknown station
  4739. * always contain wcid=255 and thus we can't distinguish between
  4740. * multiple stations which leads to unwanted situations when the
  4741. * hw reorders frames due to aggregation.
  4742. */
  4743. if (sta_priv->wcid < 0)
  4744. return 1;
  4745. switch (action) {
  4746. case IEEE80211_AMPDU_RX_START:
  4747. case IEEE80211_AMPDU_RX_STOP:
  4748. /*
  4749. * The hw itself takes care of setting up BlockAck mechanisms.
  4750. * So, we only have to allow mac80211 to nagotiate a BlockAck
  4751. * agreement. Once that is done, the hw will BlockAck incoming
  4752. * AMPDUs without further setup.
  4753. */
  4754. break;
  4755. case IEEE80211_AMPDU_TX_START:
  4756. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4757. break;
  4758. case IEEE80211_AMPDU_TX_STOP:
  4759. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4760. break;
  4761. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4762. break;
  4763. default:
  4764. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  4765. }
  4766. return ret;
  4767. }
  4768. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  4769. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  4770. struct survey_info *survey)
  4771. {
  4772. struct rt2x00_dev *rt2x00dev = hw->priv;
  4773. struct ieee80211_conf *conf = &hw->conf;
  4774. u32 idle, busy, busy_ext;
  4775. if (idx != 0)
  4776. return -ENOENT;
  4777. survey->channel = conf->channel;
  4778. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  4779. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  4780. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  4781. if (idle || busy) {
  4782. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  4783. SURVEY_INFO_CHANNEL_TIME_BUSY |
  4784. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  4785. survey->channel_time = (idle + busy) / 1000;
  4786. survey->channel_time_busy = busy / 1000;
  4787. survey->channel_time_ext_busy = busy_ext / 1000;
  4788. }
  4789. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  4790. survey->filled |= SURVEY_INFO_IN_USE;
  4791. return 0;
  4792. }
  4793. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  4794. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  4795. MODULE_VERSION(DRV_VERSION);
  4796. MODULE_DESCRIPTION("Ralink RT2800 library");
  4797. MODULE_LICENSE("GPL");