tg3.c 320 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #ifdef NETIF_F_TSO
  56. #define TG3_TSO_SUPPORT 1
  57. #else
  58. #define TG3_TSO_SUPPORT 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define PFX DRV_MODULE_NAME ": "
  63. #define DRV_MODULE_VERSION "3.51"
  64. #define DRV_MODULE_RELDATE "Feb 21, 2006"
  65. #define TG3_DEF_MAC_MODE 0
  66. #define TG3_DEF_RX_MODE 0
  67. #define TG3_DEF_TX_MODE 0
  68. #define TG3_DEF_MSG_ENABLE \
  69. (NETIF_MSG_DRV | \
  70. NETIF_MSG_PROBE | \
  71. NETIF_MSG_LINK | \
  72. NETIF_MSG_TIMER | \
  73. NETIF_MSG_IFDOWN | \
  74. NETIF_MSG_IFUP | \
  75. NETIF_MSG_RX_ERR | \
  76. NETIF_MSG_TX_ERR)
  77. /* length of time before we decide the hardware is borked,
  78. * and dev->tx_timeout() should be called to fix the problem
  79. */
  80. #define TG3_TX_TIMEOUT (5 * HZ)
  81. /* hardware minimum and maximum for a single frame's data payload */
  82. #define TG3_MIN_MTU 60
  83. #define TG3_MAX_MTU(tp) \
  84. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  85. /* These numbers seem to be hard coded in the NIC firmware somehow.
  86. * You can't change the ring sizes, but you can change where you place
  87. * them in the NIC onboard memory.
  88. */
  89. #define TG3_RX_RING_SIZE 512
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JUMBO_RING_SIZE 256
  92. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define TX_BUFFS_AVAIL(TP) \
  112. ((TP)->tx_pending - \
  113. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  224. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  225. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  226. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  227. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  228. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  229. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  230. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  231. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  232. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  233. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  234. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  235. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  236. { 0, }
  237. };
  238. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  239. static struct {
  240. const char string[ETH_GSTRING_LEN];
  241. } ethtool_stats_keys[TG3_NUM_STATS] = {
  242. { "rx_octets" },
  243. { "rx_fragments" },
  244. { "rx_ucast_packets" },
  245. { "rx_mcast_packets" },
  246. { "rx_bcast_packets" },
  247. { "rx_fcs_errors" },
  248. { "rx_align_errors" },
  249. { "rx_xon_pause_rcvd" },
  250. { "rx_xoff_pause_rcvd" },
  251. { "rx_mac_ctrl_rcvd" },
  252. { "rx_xoff_entered" },
  253. { "rx_frame_too_long_errors" },
  254. { "rx_jabbers" },
  255. { "rx_undersize_packets" },
  256. { "rx_in_length_errors" },
  257. { "rx_out_length_errors" },
  258. { "rx_64_or_less_octet_packets" },
  259. { "rx_65_to_127_octet_packets" },
  260. { "rx_128_to_255_octet_packets" },
  261. { "rx_256_to_511_octet_packets" },
  262. { "rx_512_to_1023_octet_packets" },
  263. { "rx_1024_to_1522_octet_packets" },
  264. { "rx_1523_to_2047_octet_packets" },
  265. { "rx_2048_to_4095_octet_packets" },
  266. { "rx_4096_to_8191_octet_packets" },
  267. { "rx_8192_to_9022_octet_packets" },
  268. { "tx_octets" },
  269. { "tx_collisions" },
  270. { "tx_xon_sent" },
  271. { "tx_xoff_sent" },
  272. { "tx_flow_control" },
  273. { "tx_mac_errors" },
  274. { "tx_single_collisions" },
  275. { "tx_mult_collisions" },
  276. { "tx_deferred" },
  277. { "tx_excessive_collisions" },
  278. { "tx_late_collisions" },
  279. { "tx_collide_2times" },
  280. { "tx_collide_3times" },
  281. { "tx_collide_4times" },
  282. { "tx_collide_5times" },
  283. { "tx_collide_6times" },
  284. { "tx_collide_7times" },
  285. { "tx_collide_8times" },
  286. { "tx_collide_9times" },
  287. { "tx_collide_10times" },
  288. { "tx_collide_11times" },
  289. { "tx_collide_12times" },
  290. { "tx_collide_13times" },
  291. { "tx_collide_14times" },
  292. { "tx_collide_15times" },
  293. { "tx_ucast_packets" },
  294. { "tx_mcast_packets" },
  295. { "tx_bcast_packets" },
  296. { "tx_carrier_sense_errors" },
  297. { "tx_discards" },
  298. { "tx_errors" },
  299. { "dma_writeq_full" },
  300. { "dma_write_prioq_full" },
  301. { "rxbds_empty" },
  302. { "rx_discards" },
  303. { "rx_errors" },
  304. { "rx_threshold_hit" },
  305. { "dma_readq_full" },
  306. { "dma_read_prioq_full" },
  307. { "tx_comp_queue_full" },
  308. { "ring_set_send_prod_index" },
  309. { "ring_status_update" },
  310. { "nic_irqs" },
  311. { "nic_avoided_irqs" },
  312. { "nic_tx_threshold_hit" }
  313. };
  314. static struct {
  315. const char string[ETH_GSTRING_LEN];
  316. } ethtool_test_keys[TG3_NUM_TEST] = {
  317. { "nvram test (online) " },
  318. { "link test (online) " },
  319. { "register test (offline)" },
  320. { "memory test (offline)" },
  321. { "loopback test (offline)" },
  322. { "interrupt test (offline)" },
  323. };
  324. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->regs + off);
  327. }
  328. static u32 tg3_read32(struct tg3 *tp, u32 off)
  329. {
  330. return (readl(tp->regs + off));
  331. }
  332. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. unsigned long flags;
  335. spin_lock_irqsave(&tp->indirect_lock, flags);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  338. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  339. }
  340. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->regs + off);
  343. readl(tp->regs + off);
  344. }
  345. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  359. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  360. TG3_64BIT_REG_LOW, val);
  361. return;
  362. }
  363. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  365. TG3_64BIT_REG_LOW, val);
  366. return;
  367. }
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. /* In indirect mode when disabling interrupts, we also need
  373. * to clear the interrupt bit in the GRC local ctrl register.
  374. */
  375. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  376. (val == 0x1)) {
  377. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  378. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  379. }
  380. }
  381. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  382. {
  383. unsigned long flags;
  384. u32 val;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  387. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. return val;
  390. }
  391. /* usec_wait specifies the wait time in usec when writing to certain registers
  392. * where it is unsafe to read back the register without some delay.
  393. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  394. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  395. */
  396. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  397. {
  398. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  399. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. /* Non-posted methods */
  401. tp->write32(tp, off, val);
  402. else {
  403. /* Posted method */
  404. tg3_write32(tp, off, val);
  405. if (usec_wait)
  406. udelay(usec_wait);
  407. tp->read32(tp, off);
  408. }
  409. /* Wait again after the read for the posted method to guarantee that
  410. * the wait time is met.
  411. */
  412. if (usec_wait)
  413. udelay(usec_wait);
  414. }
  415. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. tp->write32_mbox(tp, off, val);
  418. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  419. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. tp->read32_mbox(tp, off);
  421. }
  422. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. void __iomem *mbox = tp->regs + off;
  425. writel(val, mbox);
  426. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  427. writel(val, mbox);
  428. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  429. readl(mbox);
  430. }
  431. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  432. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  433. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  434. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  435. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  436. #define tw32(reg,val) tp->write32(tp, reg, val)
  437. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  438. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  439. #define tr32(reg) tp->read32(tp, reg)
  440. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. unsigned long flags;
  443. spin_lock_irqsave(&tp->indirect_lock, flags);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  446. /* Always leave this as zero. */
  447. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  449. }
  450. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  451. {
  452. /* If no workaround is needed, write to mem space directly */
  453. if (tp->write32 != tg3_write_indirect_reg32)
  454. tw32(NIC_SRAM_WIN_BASE + off, val);
  455. else
  456. tg3_write_mem(tp, off, val);
  457. }
  458. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  459. {
  460. unsigned long flags;
  461. spin_lock_irqsave(&tp->indirect_lock, flags);
  462. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  464. /* Always leave this as zero. */
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  467. }
  468. static void tg3_disable_ints(struct tg3 *tp)
  469. {
  470. tw32(TG3PCI_MISC_HOST_CTRL,
  471. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  472. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  473. }
  474. static inline void tg3_cond_int(struct tg3 *tp)
  475. {
  476. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  477. (tp->hw_status->status & SD_STATUS_UPDATED))
  478. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  479. }
  480. static void tg3_enable_ints(struct tg3 *tp)
  481. {
  482. tp->irq_sync = 0;
  483. wmb();
  484. tw32(TG3PCI_MISC_HOST_CTRL,
  485. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  486. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  487. (tp->last_tag << 24));
  488. tg3_cond_int(tp);
  489. }
  490. static inline unsigned int tg3_has_work(struct tg3 *tp)
  491. {
  492. struct tg3_hw_status *sblk = tp->hw_status;
  493. unsigned int work_exists = 0;
  494. /* check for phy events */
  495. if (!(tp->tg3_flags &
  496. (TG3_FLAG_USE_LINKCHG_REG |
  497. TG3_FLAG_POLL_SERDES))) {
  498. if (sblk->status & SD_STATUS_LINK_CHG)
  499. work_exists = 1;
  500. }
  501. /* check for RX/TX work to do */
  502. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  503. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  504. work_exists = 1;
  505. return work_exists;
  506. }
  507. /* tg3_restart_ints
  508. * similar to tg3_enable_ints, but it accurately determines whether there
  509. * is new work pending and can return without flushing the PIO write
  510. * which reenables interrupts
  511. */
  512. static void tg3_restart_ints(struct tg3 *tp)
  513. {
  514. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  515. tp->last_tag << 24);
  516. mmiowb();
  517. /* When doing tagged status, this work check is unnecessary.
  518. * The last_tag we write above tells the chip which piece of
  519. * work we've completed.
  520. */
  521. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  522. tg3_has_work(tp))
  523. tw32(HOSTCC_MODE, tp->coalesce_mode |
  524. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  525. }
  526. static inline void tg3_netif_stop(struct tg3 *tp)
  527. {
  528. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  529. netif_poll_disable(tp->dev);
  530. netif_tx_disable(tp->dev);
  531. }
  532. static inline void tg3_netif_start(struct tg3 *tp)
  533. {
  534. netif_wake_queue(tp->dev);
  535. /* NOTE: unconditional netif_wake_queue is only appropriate
  536. * so long as all callers are assured to have free tx slots
  537. * (such as after tg3_init_hw)
  538. */
  539. netif_poll_enable(tp->dev);
  540. tp->hw_status->status |= SD_STATUS_UPDATED;
  541. tg3_enable_ints(tp);
  542. }
  543. static void tg3_switch_clocks(struct tg3 *tp)
  544. {
  545. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  546. u32 orig_clock_ctrl;
  547. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  548. return;
  549. orig_clock_ctrl = clock_ctrl;
  550. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  551. CLOCK_CTRL_CLKRUN_OENABLE |
  552. 0x1f);
  553. tp->pci_clock_ctrl = clock_ctrl;
  554. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  555. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  556. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  557. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  558. }
  559. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  560. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  561. clock_ctrl |
  562. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  563. 40);
  564. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  565. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  566. 40);
  567. }
  568. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  569. }
  570. #define PHY_BUSY_LOOPS 5000
  571. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  572. {
  573. u32 frame_val;
  574. unsigned int loops;
  575. int ret;
  576. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  577. tw32_f(MAC_MI_MODE,
  578. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  579. udelay(80);
  580. }
  581. *val = 0x0;
  582. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  583. MI_COM_PHY_ADDR_MASK);
  584. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  585. MI_COM_REG_ADDR_MASK);
  586. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  587. tw32_f(MAC_MI_COM, frame_val);
  588. loops = PHY_BUSY_LOOPS;
  589. while (loops != 0) {
  590. udelay(10);
  591. frame_val = tr32(MAC_MI_COM);
  592. if ((frame_val & MI_COM_BUSY) == 0) {
  593. udelay(5);
  594. frame_val = tr32(MAC_MI_COM);
  595. break;
  596. }
  597. loops -= 1;
  598. }
  599. ret = -EBUSY;
  600. if (loops != 0) {
  601. *val = frame_val & MI_COM_DATA_MASK;
  602. ret = 0;
  603. }
  604. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  605. tw32_f(MAC_MI_MODE, tp->mi_mode);
  606. udelay(80);
  607. }
  608. return ret;
  609. }
  610. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  611. {
  612. u32 frame_val;
  613. unsigned int loops;
  614. int ret;
  615. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  616. tw32_f(MAC_MI_MODE,
  617. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  618. udelay(80);
  619. }
  620. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  621. MI_COM_PHY_ADDR_MASK);
  622. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  623. MI_COM_REG_ADDR_MASK);
  624. frame_val |= (val & MI_COM_DATA_MASK);
  625. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  626. tw32_f(MAC_MI_COM, frame_val);
  627. loops = PHY_BUSY_LOOPS;
  628. while (loops != 0) {
  629. udelay(10);
  630. frame_val = tr32(MAC_MI_COM);
  631. if ((frame_val & MI_COM_BUSY) == 0) {
  632. udelay(5);
  633. frame_val = tr32(MAC_MI_COM);
  634. break;
  635. }
  636. loops -= 1;
  637. }
  638. ret = -EBUSY;
  639. if (loops != 0)
  640. ret = 0;
  641. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  642. tw32_f(MAC_MI_MODE, tp->mi_mode);
  643. udelay(80);
  644. }
  645. return ret;
  646. }
  647. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  648. {
  649. u32 val;
  650. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  651. return;
  652. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  653. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  654. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  655. (val | (1 << 15) | (1 << 4)));
  656. }
  657. static int tg3_bmcr_reset(struct tg3 *tp)
  658. {
  659. u32 phy_control;
  660. int limit, err;
  661. /* OK, reset it, and poll the BMCR_RESET bit until it
  662. * clears or we time out.
  663. */
  664. phy_control = BMCR_RESET;
  665. err = tg3_writephy(tp, MII_BMCR, phy_control);
  666. if (err != 0)
  667. return -EBUSY;
  668. limit = 5000;
  669. while (limit--) {
  670. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  671. if (err != 0)
  672. return -EBUSY;
  673. if ((phy_control & BMCR_RESET) == 0) {
  674. udelay(40);
  675. break;
  676. }
  677. udelay(10);
  678. }
  679. if (limit <= 0)
  680. return -EBUSY;
  681. return 0;
  682. }
  683. static int tg3_wait_macro_done(struct tg3 *tp)
  684. {
  685. int limit = 100;
  686. while (limit--) {
  687. u32 tmp32;
  688. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  689. if ((tmp32 & 0x1000) == 0)
  690. break;
  691. }
  692. }
  693. if (limit <= 0)
  694. return -EBUSY;
  695. return 0;
  696. }
  697. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  698. {
  699. static const u32 test_pat[4][6] = {
  700. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  701. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  702. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  703. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  704. };
  705. int chan;
  706. for (chan = 0; chan < 4; chan++) {
  707. int i;
  708. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  709. (chan * 0x2000) | 0x0200);
  710. tg3_writephy(tp, 0x16, 0x0002);
  711. for (i = 0; i < 6; i++)
  712. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  713. test_pat[chan][i]);
  714. tg3_writephy(tp, 0x16, 0x0202);
  715. if (tg3_wait_macro_done(tp)) {
  716. *resetp = 1;
  717. return -EBUSY;
  718. }
  719. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  720. (chan * 0x2000) | 0x0200);
  721. tg3_writephy(tp, 0x16, 0x0082);
  722. if (tg3_wait_macro_done(tp)) {
  723. *resetp = 1;
  724. return -EBUSY;
  725. }
  726. tg3_writephy(tp, 0x16, 0x0802);
  727. if (tg3_wait_macro_done(tp)) {
  728. *resetp = 1;
  729. return -EBUSY;
  730. }
  731. for (i = 0; i < 6; i += 2) {
  732. u32 low, high;
  733. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  734. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  735. tg3_wait_macro_done(tp)) {
  736. *resetp = 1;
  737. return -EBUSY;
  738. }
  739. low &= 0x7fff;
  740. high &= 0x000f;
  741. if (low != test_pat[chan][i] ||
  742. high != test_pat[chan][i+1]) {
  743. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  744. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  745. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  746. return -EBUSY;
  747. }
  748. }
  749. }
  750. return 0;
  751. }
  752. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  753. {
  754. int chan;
  755. for (chan = 0; chan < 4; chan++) {
  756. int i;
  757. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  758. (chan * 0x2000) | 0x0200);
  759. tg3_writephy(tp, 0x16, 0x0002);
  760. for (i = 0; i < 6; i++)
  761. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  762. tg3_writephy(tp, 0x16, 0x0202);
  763. if (tg3_wait_macro_done(tp))
  764. return -EBUSY;
  765. }
  766. return 0;
  767. }
  768. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  769. {
  770. u32 reg32, phy9_orig;
  771. int retries, do_phy_reset, err;
  772. retries = 10;
  773. do_phy_reset = 1;
  774. do {
  775. if (do_phy_reset) {
  776. err = tg3_bmcr_reset(tp);
  777. if (err)
  778. return err;
  779. do_phy_reset = 0;
  780. }
  781. /* Disable transmitter and interrupt. */
  782. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  783. continue;
  784. reg32 |= 0x3000;
  785. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  786. /* Set full-duplex, 1000 mbps. */
  787. tg3_writephy(tp, MII_BMCR,
  788. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  789. /* Set to master mode. */
  790. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  791. continue;
  792. tg3_writephy(tp, MII_TG3_CTRL,
  793. (MII_TG3_CTRL_AS_MASTER |
  794. MII_TG3_CTRL_ENABLE_AS_MASTER));
  795. /* Enable SM_DSP_CLOCK and 6dB. */
  796. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  797. /* Block the PHY control access. */
  798. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  799. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  800. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  801. if (!err)
  802. break;
  803. } while (--retries);
  804. err = tg3_phy_reset_chanpat(tp);
  805. if (err)
  806. return err;
  807. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  808. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  809. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  810. tg3_writephy(tp, 0x16, 0x0000);
  811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  813. /* Set Extended packet length bit for jumbo frames */
  814. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  815. }
  816. else {
  817. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  818. }
  819. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  820. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  821. reg32 &= ~0x3000;
  822. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  823. } else if (!err)
  824. err = -EBUSY;
  825. return err;
  826. }
  827. /* This will reset the tigon3 PHY if there is no valid
  828. * link unless the FORCE argument is non-zero.
  829. */
  830. static int tg3_phy_reset(struct tg3 *tp)
  831. {
  832. u32 phy_status;
  833. int err;
  834. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  835. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  836. if (err != 0)
  837. return -EBUSY;
  838. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  839. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  841. err = tg3_phy_reset_5703_4_5(tp);
  842. if (err)
  843. return err;
  844. goto out;
  845. }
  846. err = tg3_bmcr_reset(tp);
  847. if (err)
  848. return err;
  849. out:
  850. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  851. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  852. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  853. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  854. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  856. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  857. }
  858. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  859. tg3_writephy(tp, 0x1c, 0x8d68);
  860. tg3_writephy(tp, 0x1c, 0x8d68);
  861. }
  862. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  863. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  864. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  865. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  866. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  867. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  868. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  869. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  870. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  871. }
  872. /* Set Extended packet length bit (bit 14) on all chips that */
  873. /* support jumbo frames */
  874. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  875. /* Cannot do read-modify-write on 5401 */
  876. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  877. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  878. u32 phy_reg;
  879. /* Set bit 14 with read-modify-write to preserve other bits */
  880. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  881. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  882. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  883. }
  884. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  885. * jumbo frames transmission.
  886. */
  887. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  888. u32 phy_reg;
  889. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  890. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  891. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  892. }
  893. tg3_phy_set_wirespeed(tp);
  894. return 0;
  895. }
  896. static void tg3_frob_aux_power(struct tg3 *tp)
  897. {
  898. struct tg3 *tp_peer = tp;
  899. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  900. return;
  901. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  902. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  903. struct net_device *dev_peer;
  904. dev_peer = pci_get_drvdata(tp->pdev_peer);
  905. /* remove_one() may have been run on the peer. */
  906. if (!dev_peer)
  907. tp_peer = tp;
  908. else
  909. tp_peer = netdev_priv(dev_peer);
  910. }
  911. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  912. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  913. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  914. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  917. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  918. (GRC_LCLCTRL_GPIO_OE0 |
  919. GRC_LCLCTRL_GPIO_OE1 |
  920. GRC_LCLCTRL_GPIO_OE2 |
  921. GRC_LCLCTRL_GPIO_OUTPUT0 |
  922. GRC_LCLCTRL_GPIO_OUTPUT1),
  923. 100);
  924. } else {
  925. u32 no_gpio2;
  926. u32 grc_local_ctrl = 0;
  927. if (tp_peer != tp &&
  928. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  929. return;
  930. /* Workaround to prevent overdrawing Amps. */
  931. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  932. ASIC_REV_5714) {
  933. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  934. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  935. grc_local_ctrl, 100);
  936. }
  937. /* On 5753 and variants, GPIO2 cannot be used. */
  938. no_gpio2 = tp->nic_sram_data_cfg &
  939. NIC_SRAM_DATA_CFG_NO_GPIO2;
  940. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  941. GRC_LCLCTRL_GPIO_OE1 |
  942. GRC_LCLCTRL_GPIO_OE2 |
  943. GRC_LCLCTRL_GPIO_OUTPUT1 |
  944. GRC_LCLCTRL_GPIO_OUTPUT2;
  945. if (no_gpio2) {
  946. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  947. GRC_LCLCTRL_GPIO_OUTPUT2);
  948. }
  949. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  950. grc_local_ctrl, 100);
  951. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  952. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  953. grc_local_ctrl, 100);
  954. if (!no_gpio2) {
  955. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  956. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  957. grc_local_ctrl, 100);
  958. }
  959. }
  960. } else {
  961. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  962. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  963. if (tp_peer != tp &&
  964. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  965. return;
  966. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  967. (GRC_LCLCTRL_GPIO_OE1 |
  968. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  969. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  970. GRC_LCLCTRL_GPIO_OE1, 100);
  971. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  972. (GRC_LCLCTRL_GPIO_OE1 |
  973. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  974. }
  975. }
  976. }
  977. static int tg3_setup_phy(struct tg3 *, int);
  978. #define RESET_KIND_SHUTDOWN 0
  979. #define RESET_KIND_INIT 1
  980. #define RESET_KIND_SUSPEND 2
  981. static void tg3_write_sig_post_reset(struct tg3 *, int);
  982. static int tg3_halt_cpu(struct tg3 *, u32);
  983. static int tg3_nvram_lock(struct tg3 *);
  984. static void tg3_nvram_unlock(struct tg3 *);
  985. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  986. {
  987. u32 misc_host_ctrl;
  988. u16 power_control, power_caps;
  989. int pm = tp->pm_cap;
  990. /* Make sure register accesses (indirect or otherwise)
  991. * will function correctly.
  992. */
  993. pci_write_config_dword(tp->pdev,
  994. TG3PCI_MISC_HOST_CTRL,
  995. tp->misc_host_ctrl);
  996. pci_read_config_word(tp->pdev,
  997. pm + PCI_PM_CTRL,
  998. &power_control);
  999. power_control |= PCI_PM_CTRL_PME_STATUS;
  1000. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1001. switch (state) {
  1002. case PCI_D0:
  1003. power_control |= 0;
  1004. pci_write_config_word(tp->pdev,
  1005. pm + PCI_PM_CTRL,
  1006. power_control);
  1007. udelay(100); /* Delay after power state change */
  1008. /* Switch out of Vaux if it is not a LOM */
  1009. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  1010. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1011. return 0;
  1012. case PCI_D1:
  1013. power_control |= 1;
  1014. break;
  1015. case PCI_D2:
  1016. power_control |= 2;
  1017. break;
  1018. case PCI_D3hot:
  1019. power_control |= 3;
  1020. break;
  1021. default:
  1022. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1023. "requested.\n",
  1024. tp->dev->name, state);
  1025. return -EINVAL;
  1026. };
  1027. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1028. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1029. tw32(TG3PCI_MISC_HOST_CTRL,
  1030. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1031. if (tp->link_config.phy_is_low_power == 0) {
  1032. tp->link_config.phy_is_low_power = 1;
  1033. tp->link_config.orig_speed = tp->link_config.speed;
  1034. tp->link_config.orig_duplex = tp->link_config.duplex;
  1035. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1036. }
  1037. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1038. tp->link_config.speed = SPEED_10;
  1039. tp->link_config.duplex = DUPLEX_HALF;
  1040. tp->link_config.autoneg = AUTONEG_ENABLE;
  1041. tg3_setup_phy(tp, 0);
  1042. }
  1043. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1044. int i;
  1045. u32 val;
  1046. for (i = 0; i < 200; i++) {
  1047. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1048. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1049. break;
  1050. msleep(1);
  1051. }
  1052. }
  1053. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1054. WOL_DRV_STATE_SHUTDOWN |
  1055. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1056. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1057. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1058. u32 mac_mode;
  1059. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1060. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1061. udelay(40);
  1062. mac_mode = MAC_MODE_PORT_MODE_MII;
  1063. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1064. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1065. mac_mode |= MAC_MODE_LINK_POLARITY;
  1066. } else {
  1067. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1068. }
  1069. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1070. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1071. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1072. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1073. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1074. tw32_f(MAC_MODE, mac_mode);
  1075. udelay(100);
  1076. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1077. udelay(10);
  1078. }
  1079. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1080. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1082. u32 base_val;
  1083. base_val = tp->pci_clock_ctrl;
  1084. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1085. CLOCK_CTRL_TXCLK_DISABLE);
  1086. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1087. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1088. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1089. /* do nothing */
  1090. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1091. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1092. u32 newbits1, newbits2;
  1093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1095. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1096. CLOCK_CTRL_TXCLK_DISABLE |
  1097. CLOCK_CTRL_ALTCLK);
  1098. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1099. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1100. newbits1 = CLOCK_CTRL_625_CORE;
  1101. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1102. } else {
  1103. newbits1 = CLOCK_CTRL_ALTCLK;
  1104. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1105. }
  1106. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1107. 40);
  1108. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1109. 40);
  1110. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1111. u32 newbits3;
  1112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1114. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1115. CLOCK_CTRL_TXCLK_DISABLE |
  1116. CLOCK_CTRL_44MHZ_CORE);
  1117. } else {
  1118. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1119. }
  1120. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1121. tp->pci_clock_ctrl | newbits3, 40);
  1122. }
  1123. }
  1124. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1125. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1126. /* Turn off the PHY */
  1127. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1128. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1129. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1130. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  1132. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1133. }
  1134. }
  1135. tg3_frob_aux_power(tp);
  1136. /* Workaround for unstable PLL clock */
  1137. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1138. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1139. u32 val = tr32(0x7d00);
  1140. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1141. tw32(0x7d00, val);
  1142. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1143. int err;
  1144. err = tg3_nvram_lock(tp);
  1145. tg3_halt_cpu(tp, RX_CPU_BASE);
  1146. if (!err)
  1147. tg3_nvram_unlock(tp);
  1148. }
  1149. }
  1150. /* Finally, set the new power state. */
  1151. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1152. udelay(100); /* Delay after power state change */
  1153. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1154. return 0;
  1155. }
  1156. static void tg3_link_report(struct tg3 *tp)
  1157. {
  1158. if (!netif_carrier_ok(tp->dev)) {
  1159. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1160. } else {
  1161. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1162. tp->dev->name,
  1163. (tp->link_config.active_speed == SPEED_1000 ?
  1164. 1000 :
  1165. (tp->link_config.active_speed == SPEED_100 ?
  1166. 100 : 10)),
  1167. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1168. "full" : "half"));
  1169. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1170. "%s for RX.\n",
  1171. tp->dev->name,
  1172. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1173. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1174. }
  1175. }
  1176. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1177. {
  1178. u32 new_tg3_flags = 0;
  1179. u32 old_rx_mode = tp->rx_mode;
  1180. u32 old_tx_mode = tp->tx_mode;
  1181. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1182. /* Convert 1000BaseX flow control bits to 1000BaseT
  1183. * bits before resolving flow control.
  1184. */
  1185. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1186. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1187. ADVERTISE_PAUSE_ASYM);
  1188. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1189. if (local_adv & ADVERTISE_1000XPAUSE)
  1190. local_adv |= ADVERTISE_PAUSE_CAP;
  1191. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1192. local_adv |= ADVERTISE_PAUSE_ASYM;
  1193. if (remote_adv & LPA_1000XPAUSE)
  1194. remote_adv |= LPA_PAUSE_CAP;
  1195. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1196. remote_adv |= LPA_PAUSE_ASYM;
  1197. }
  1198. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1199. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1200. if (remote_adv & LPA_PAUSE_CAP)
  1201. new_tg3_flags |=
  1202. (TG3_FLAG_RX_PAUSE |
  1203. TG3_FLAG_TX_PAUSE);
  1204. else if (remote_adv & LPA_PAUSE_ASYM)
  1205. new_tg3_flags |=
  1206. (TG3_FLAG_RX_PAUSE);
  1207. } else {
  1208. if (remote_adv & LPA_PAUSE_CAP)
  1209. new_tg3_flags |=
  1210. (TG3_FLAG_RX_PAUSE |
  1211. TG3_FLAG_TX_PAUSE);
  1212. }
  1213. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1214. if ((remote_adv & LPA_PAUSE_CAP) &&
  1215. (remote_adv & LPA_PAUSE_ASYM))
  1216. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1217. }
  1218. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1219. tp->tg3_flags |= new_tg3_flags;
  1220. } else {
  1221. new_tg3_flags = tp->tg3_flags;
  1222. }
  1223. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1224. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1225. else
  1226. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1227. if (old_rx_mode != tp->rx_mode) {
  1228. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1229. }
  1230. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1231. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1232. else
  1233. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1234. if (old_tx_mode != tp->tx_mode) {
  1235. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1236. }
  1237. }
  1238. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1239. {
  1240. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1241. case MII_TG3_AUX_STAT_10HALF:
  1242. *speed = SPEED_10;
  1243. *duplex = DUPLEX_HALF;
  1244. break;
  1245. case MII_TG3_AUX_STAT_10FULL:
  1246. *speed = SPEED_10;
  1247. *duplex = DUPLEX_FULL;
  1248. break;
  1249. case MII_TG3_AUX_STAT_100HALF:
  1250. *speed = SPEED_100;
  1251. *duplex = DUPLEX_HALF;
  1252. break;
  1253. case MII_TG3_AUX_STAT_100FULL:
  1254. *speed = SPEED_100;
  1255. *duplex = DUPLEX_FULL;
  1256. break;
  1257. case MII_TG3_AUX_STAT_1000HALF:
  1258. *speed = SPEED_1000;
  1259. *duplex = DUPLEX_HALF;
  1260. break;
  1261. case MII_TG3_AUX_STAT_1000FULL:
  1262. *speed = SPEED_1000;
  1263. *duplex = DUPLEX_FULL;
  1264. break;
  1265. default:
  1266. *speed = SPEED_INVALID;
  1267. *duplex = DUPLEX_INVALID;
  1268. break;
  1269. };
  1270. }
  1271. static void tg3_phy_copper_begin(struct tg3 *tp)
  1272. {
  1273. u32 new_adv;
  1274. int i;
  1275. if (tp->link_config.phy_is_low_power) {
  1276. /* Entering low power mode. Disable gigabit and
  1277. * 100baseT advertisements.
  1278. */
  1279. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1280. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1281. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1282. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1283. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1284. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1285. } else if (tp->link_config.speed == SPEED_INVALID) {
  1286. tp->link_config.advertising =
  1287. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1288. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1289. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1290. ADVERTISED_Autoneg | ADVERTISED_MII);
  1291. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1292. tp->link_config.advertising &=
  1293. ~(ADVERTISED_1000baseT_Half |
  1294. ADVERTISED_1000baseT_Full);
  1295. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1296. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1297. new_adv |= ADVERTISE_10HALF;
  1298. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1299. new_adv |= ADVERTISE_10FULL;
  1300. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1301. new_adv |= ADVERTISE_100HALF;
  1302. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1303. new_adv |= ADVERTISE_100FULL;
  1304. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1305. if (tp->link_config.advertising &
  1306. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1307. new_adv = 0;
  1308. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1309. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1310. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1311. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1312. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1313. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1314. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1315. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1316. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1317. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1318. } else {
  1319. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1320. }
  1321. } else {
  1322. /* Asking for a specific link mode. */
  1323. if (tp->link_config.speed == SPEED_1000) {
  1324. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1325. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1326. if (tp->link_config.duplex == DUPLEX_FULL)
  1327. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1328. else
  1329. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1330. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1331. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1332. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1333. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1334. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1335. } else {
  1336. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1337. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1338. if (tp->link_config.speed == SPEED_100) {
  1339. if (tp->link_config.duplex == DUPLEX_FULL)
  1340. new_adv |= ADVERTISE_100FULL;
  1341. else
  1342. new_adv |= ADVERTISE_100HALF;
  1343. } else {
  1344. if (tp->link_config.duplex == DUPLEX_FULL)
  1345. new_adv |= ADVERTISE_10FULL;
  1346. else
  1347. new_adv |= ADVERTISE_10HALF;
  1348. }
  1349. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1350. }
  1351. }
  1352. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1353. tp->link_config.speed != SPEED_INVALID) {
  1354. u32 bmcr, orig_bmcr;
  1355. tp->link_config.active_speed = tp->link_config.speed;
  1356. tp->link_config.active_duplex = tp->link_config.duplex;
  1357. bmcr = 0;
  1358. switch (tp->link_config.speed) {
  1359. default:
  1360. case SPEED_10:
  1361. break;
  1362. case SPEED_100:
  1363. bmcr |= BMCR_SPEED100;
  1364. break;
  1365. case SPEED_1000:
  1366. bmcr |= TG3_BMCR_SPEED1000;
  1367. break;
  1368. };
  1369. if (tp->link_config.duplex == DUPLEX_FULL)
  1370. bmcr |= BMCR_FULLDPLX;
  1371. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1372. (bmcr != orig_bmcr)) {
  1373. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1374. for (i = 0; i < 1500; i++) {
  1375. u32 tmp;
  1376. udelay(10);
  1377. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1378. tg3_readphy(tp, MII_BMSR, &tmp))
  1379. continue;
  1380. if (!(tmp & BMSR_LSTATUS)) {
  1381. udelay(40);
  1382. break;
  1383. }
  1384. }
  1385. tg3_writephy(tp, MII_BMCR, bmcr);
  1386. udelay(40);
  1387. }
  1388. } else {
  1389. tg3_writephy(tp, MII_BMCR,
  1390. BMCR_ANENABLE | BMCR_ANRESTART);
  1391. }
  1392. }
  1393. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1394. {
  1395. int err;
  1396. /* Turn off tap power management. */
  1397. /* Set Extended packet length bit */
  1398. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1399. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1400. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1401. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1402. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1403. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1404. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1405. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1406. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1407. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1408. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1409. udelay(40);
  1410. return err;
  1411. }
  1412. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1413. {
  1414. u32 adv_reg, all_mask;
  1415. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1416. return 0;
  1417. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1418. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1419. if ((adv_reg & all_mask) != all_mask)
  1420. return 0;
  1421. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1422. u32 tg3_ctrl;
  1423. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1424. return 0;
  1425. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1426. MII_TG3_CTRL_ADV_1000_FULL);
  1427. if ((tg3_ctrl & all_mask) != all_mask)
  1428. return 0;
  1429. }
  1430. return 1;
  1431. }
  1432. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1433. {
  1434. int current_link_up;
  1435. u32 bmsr, dummy;
  1436. u16 current_speed;
  1437. u8 current_duplex;
  1438. int i, err;
  1439. tw32(MAC_EVENT, 0);
  1440. tw32_f(MAC_STATUS,
  1441. (MAC_STATUS_SYNC_CHANGED |
  1442. MAC_STATUS_CFG_CHANGED |
  1443. MAC_STATUS_MI_COMPLETION |
  1444. MAC_STATUS_LNKSTATE_CHANGED));
  1445. udelay(40);
  1446. tp->mi_mode = MAC_MI_MODE_BASE;
  1447. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1448. udelay(80);
  1449. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1450. /* Some third-party PHYs need to be reset on link going
  1451. * down.
  1452. */
  1453. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1456. netif_carrier_ok(tp->dev)) {
  1457. tg3_readphy(tp, MII_BMSR, &bmsr);
  1458. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1459. !(bmsr & BMSR_LSTATUS))
  1460. force_reset = 1;
  1461. }
  1462. if (force_reset)
  1463. tg3_phy_reset(tp);
  1464. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1465. tg3_readphy(tp, MII_BMSR, &bmsr);
  1466. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1467. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1468. bmsr = 0;
  1469. if (!(bmsr & BMSR_LSTATUS)) {
  1470. err = tg3_init_5401phy_dsp(tp);
  1471. if (err)
  1472. return err;
  1473. tg3_readphy(tp, MII_BMSR, &bmsr);
  1474. for (i = 0; i < 1000; i++) {
  1475. udelay(10);
  1476. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1477. (bmsr & BMSR_LSTATUS)) {
  1478. udelay(40);
  1479. break;
  1480. }
  1481. }
  1482. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1483. !(bmsr & BMSR_LSTATUS) &&
  1484. tp->link_config.active_speed == SPEED_1000) {
  1485. err = tg3_phy_reset(tp);
  1486. if (!err)
  1487. err = tg3_init_5401phy_dsp(tp);
  1488. if (err)
  1489. return err;
  1490. }
  1491. }
  1492. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1493. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1494. /* 5701 {A0,B0} CRC bug workaround */
  1495. tg3_writephy(tp, 0x15, 0x0a75);
  1496. tg3_writephy(tp, 0x1c, 0x8c68);
  1497. tg3_writephy(tp, 0x1c, 0x8d68);
  1498. tg3_writephy(tp, 0x1c, 0x8c68);
  1499. }
  1500. /* Clear pending interrupts... */
  1501. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1502. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1503. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1504. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1505. else
  1506. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1509. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1510. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1511. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1512. else
  1513. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1514. }
  1515. current_link_up = 0;
  1516. current_speed = SPEED_INVALID;
  1517. current_duplex = DUPLEX_INVALID;
  1518. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1519. u32 val;
  1520. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1521. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1522. if (!(val & (1 << 10))) {
  1523. val |= (1 << 10);
  1524. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1525. goto relink;
  1526. }
  1527. }
  1528. bmsr = 0;
  1529. for (i = 0; i < 100; i++) {
  1530. tg3_readphy(tp, MII_BMSR, &bmsr);
  1531. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1532. (bmsr & BMSR_LSTATUS))
  1533. break;
  1534. udelay(40);
  1535. }
  1536. if (bmsr & BMSR_LSTATUS) {
  1537. u32 aux_stat, bmcr;
  1538. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1539. for (i = 0; i < 2000; i++) {
  1540. udelay(10);
  1541. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1542. aux_stat)
  1543. break;
  1544. }
  1545. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1546. &current_speed,
  1547. &current_duplex);
  1548. bmcr = 0;
  1549. for (i = 0; i < 200; i++) {
  1550. tg3_readphy(tp, MII_BMCR, &bmcr);
  1551. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1552. continue;
  1553. if (bmcr && bmcr != 0x7fff)
  1554. break;
  1555. udelay(10);
  1556. }
  1557. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1558. if (bmcr & BMCR_ANENABLE) {
  1559. current_link_up = 1;
  1560. /* Force autoneg restart if we are exiting
  1561. * low power mode.
  1562. */
  1563. if (!tg3_copper_is_advertising_all(tp))
  1564. current_link_up = 0;
  1565. } else {
  1566. current_link_up = 0;
  1567. }
  1568. } else {
  1569. if (!(bmcr & BMCR_ANENABLE) &&
  1570. tp->link_config.speed == current_speed &&
  1571. tp->link_config.duplex == current_duplex) {
  1572. current_link_up = 1;
  1573. } else {
  1574. current_link_up = 0;
  1575. }
  1576. }
  1577. tp->link_config.active_speed = current_speed;
  1578. tp->link_config.active_duplex = current_duplex;
  1579. }
  1580. if (current_link_up == 1 &&
  1581. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1582. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1583. u32 local_adv, remote_adv;
  1584. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1585. local_adv = 0;
  1586. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1587. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1588. remote_adv = 0;
  1589. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1590. /* If we are not advertising full pause capability,
  1591. * something is wrong. Bring the link down and reconfigure.
  1592. */
  1593. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1594. current_link_up = 0;
  1595. } else {
  1596. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1597. }
  1598. }
  1599. relink:
  1600. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1601. u32 tmp;
  1602. tg3_phy_copper_begin(tp);
  1603. tg3_readphy(tp, MII_BMSR, &tmp);
  1604. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1605. (tmp & BMSR_LSTATUS))
  1606. current_link_up = 1;
  1607. }
  1608. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1609. if (current_link_up == 1) {
  1610. if (tp->link_config.active_speed == SPEED_100 ||
  1611. tp->link_config.active_speed == SPEED_10)
  1612. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1613. else
  1614. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1615. } else
  1616. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1617. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1618. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1619. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1620. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1622. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1623. (current_link_up == 1 &&
  1624. tp->link_config.active_speed == SPEED_10))
  1625. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1626. } else {
  1627. if (current_link_up == 1)
  1628. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1629. }
  1630. /* ??? Without this setting Netgear GA302T PHY does not
  1631. * ??? send/receive packets...
  1632. */
  1633. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1634. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1635. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1636. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1637. udelay(80);
  1638. }
  1639. tw32_f(MAC_MODE, tp->mac_mode);
  1640. udelay(40);
  1641. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1642. /* Polled via timer. */
  1643. tw32_f(MAC_EVENT, 0);
  1644. } else {
  1645. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1646. }
  1647. udelay(40);
  1648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1649. current_link_up == 1 &&
  1650. tp->link_config.active_speed == SPEED_1000 &&
  1651. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1652. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1653. udelay(120);
  1654. tw32_f(MAC_STATUS,
  1655. (MAC_STATUS_SYNC_CHANGED |
  1656. MAC_STATUS_CFG_CHANGED));
  1657. udelay(40);
  1658. tg3_write_mem(tp,
  1659. NIC_SRAM_FIRMWARE_MBOX,
  1660. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1661. }
  1662. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1663. if (current_link_up)
  1664. netif_carrier_on(tp->dev);
  1665. else
  1666. netif_carrier_off(tp->dev);
  1667. tg3_link_report(tp);
  1668. }
  1669. return 0;
  1670. }
  1671. struct tg3_fiber_aneginfo {
  1672. int state;
  1673. #define ANEG_STATE_UNKNOWN 0
  1674. #define ANEG_STATE_AN_ENABLE 1
  1675. #define ANEG_STATE_RESTART_INIT 2
  1676. #define ANEG_STATE_RESTART 3
  1677. #define ANEG_STATE_DISABLE_LINK_OK 4
  1678. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1679. #define ANEG_STATE_ABILITY_DETECT 6
  1680. #define ANEG_STATE_ACK_DETECT_INIT 7
  1681. #define ANEG_STATE_ACK_DETECT 8
  1682. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1683. #define ANEG_STATE_COMPLETE_ACK 10
  1684. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1685. #define ANEG_STATE_IDLE_DETECT 12
  1686. #define ANEG_STATE_LINK_OK 13
  1687. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1688. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1689. u32 flags;
  1690. #define MR_AN_ENABLE 0x00000001
  1691. #define MR_RESTART_AN 0x00000002
  1692. #define MR_AN_COMPLETE 0x00000004
  1693. #define MR_PAGE_RX 0x00000008
  1694. #define MR_NP_LOADED 0x00000010
  1695. #define MR_TOGGLE_TX 0x00000020
  1696. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1697. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1698. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1699. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1700. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1701. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1702. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1703. #define MR_TOGGLE_RX 0x00002000
  1704. #define MR_NP_RX 0x00004000
  1705. #define MR_LINK_OK 0x80000000
  1706. unsigned long link_time, cur_time;
  1707. u32 ability_match_cfg;
  1708. int ability_match_count;
  1709. char ability_match, idle_match, ack_match;
  1710. u32 txconfig, rxconfig;
  1711. #define ANEG_CFG_NP 0x00000080
  1712. #define ANEG_CFG_ACK 0x00000040
  1713. #define ANEG_CFG_RF2 0x00000020
  1714. #define ANEG_CFG_RF1 0x00000010
  1715. #define ANEG_CFG_PS2 0x00000001
  1716. #define ANEG_CFG_PS1 0x00008000
  1717. #define ANEG_CFG_HD 0x00004000
  1718. #define ANEG_CFG_FD 0x00002000
  1719. #define ANEG_CFG_INVAL 0x00001f06
  1720. };
  1721. #define ANEG_OK 0
  1722. #define ANEG_DONE 1
  1723. #define ANEG_TIMER_ENAB 2
  1724. #define ANEG_FAILED -1
  1725. #define ANEG_STATE_SETTLE_TIME 10000
  1726. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1727. struct tg3_fiber_aneginfo *ap)
  1728. {
  1729. unsigned long delta;
  1730. u32 rx_cfg_reg;
  1731. int ret;
  1732. if (ap->state == ANEG_STATE_UNKNOWN) {
  1733. ap->rxconfig = 0;
  1734. ap->link_time = 0;
  1735. ap->cur_time = 0;
  1736. ap->ability_match_cfg = 0;
  1737. ap->ability_match_count = 0;
  1738. ap->ability_match = 0;
  1739. ap->idle_match = 0;
  1740. ap->ack_match = 0;
  1741. }
  1742. ap->cur_time++;
  1743. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1744. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1745. if (rx_cfg_reg != ap->ability_match_cfg) {
  1746. ap->ability_match_cfg = rx_cfg_reg;
  1747. ap->ability_match = 0;
  1748. ap->ability_match_count = 0;
  1749. } else {
  1750. if (++ap->ability_match_count > 1) {
  1751. ap->ability_match = 1;
  1752. ap->ability_match_cfg = rx_cfg_reg;
  1753. }
  1754. }
  1755. if (rx_cfg_reg & ANEG_CFG_ACK)
  1756. ap->ack_match = 1;
  1757. else
  1758. ap->ack_match = 0;
  1759. ap->idle_match = 0;
  1760. } else {
  1761. ap->idle_match = 1;
  1762. ap->ability_match_cfg = 0;
  1763. ap->ability_match_count = 0;
  1764. ap->ability_match = 0;
  1765. ap->ack_match = 0;
  1766. rx_cfg_reg = 0;
  1767. }
  1768. ap->rxconfig = rx_cfg_reg;
  1769. ret = ANEG_OK;
  1770. switch(ap->state) {
  1771. case ANEG_STATE_UNKNOWN:
  1772. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1773. ap->state = ANEG_STATE_AN_ENABLE;
  1774. /* fallthru */
  1775. case ANEG_STATE_AN_ENABLE:
  1776. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1777. if (ap->flags & MR_AN_ENABLE) {
  1778. ap->link_time = 0;
  1779. ap->cur_time = 0;
  1780. ap->ability_match_cfg = 0;
  1781. ap->ability_match_count = 0;
  1782. ap->ability_match = 0;
  1783. ap->idle_match = 0;
  1784. ap->ack_match = 0;
  1785. ap->state = ANEG_STATE_RESTART_INIT;
  1786. } else {
  1787. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1788. }
  1789. break;
  1790. case ANEG_STATE_RESTART_INIT:
  1791. ap->link_time = ap->cur_time;
  1792. ap->flags &= ~(MR_NP_LOADED);
  1793. ap->txconfig = 0;
  1794. tw32(MAC_TX_AUTO_NEG, 0);
  1795. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1796. tw32_f(MAC_MODE, tp->mac_mode);
  1797. udelay(40);
  1798. ret = ANEG_TIMER_ENAB;
  1799. ap->state = ANEG_STATE_RESTART;
  1800. /* fallthru */
  1801. case ANEG_STATE_RESTART:
  1802. delta = ap->cur_time - ap->link_time;
  1803. if (delta > ANEG_STATE_SETTLE_TIME) {
  1804. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1805. } else {
  1806. ret = ANEG_TIMER_ENAB;
  1807. }
  1808. break;
  1809. case ANEG_STATE_DISABLE_LINK_OK:
  1810. ret = ANEG_DONE;
  1811. break;
  1812. case ANEG_STATE_ABILITY_DETECT_INIT:
  1813. ap->flags &= ~(MR_TOGGLE_TX);
  1814. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1815. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1816. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1817. tw32_f(MAC_MODE, tp->mac_mode);
  1818. udelay(40);
  1819. ap->state = ANEG_STATE_ABILITY_DETECT;
  1820. break;
  1821. case ANEG_STATE_ABILITY_DETECT:
  1822. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1823. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1824. }
  1825. break;
  1826. case ANEG_STATE_ACK_DETECT_INIT:
  1827. ap->txconfig |= ANEG_CFG_ACK;
  1828. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1829. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1830. tw32_f(MAC_MODE, tp->mac_mode);
  1831. udelay(40);
  1832. ap->state = ANEG_STATE_ACK_DETECT;
  1833. /* fallthru */
  1834. case ANEG_STATE_ACK_DETECT:
  1835. if (ap->ack_match != 0) {
  1836. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1837. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1838. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1839. } else {
  1840. ap->state = ANEG_STATE_AN_ENABLE;
  1841. }
  1842. } else if (ap->ability_match != 0 &&
  1843. ap->rxconfig == 0) {
  1844. ap->state = ANEG_STATE_AN_ENABLE;
  1845. }
  1846. break;
  1847. case ANEG_STATE_COMPLETE_ACK_INIT:
  1848. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1849. ret = ANEG_FAILED;
  1850. break;
  1851. }
  1852. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1853. MR_LP_ADV_HALF_DUPLEX |
  1854. MR_LP_ADV_SYM_PAUSE |
  1855. MR_LP_ADV_ASYM_PAUSE |
  1856. MR_LP_ADV_REMOTE_FAULT1 |
  1857. MR_LP_ADV_REMOTE_FAULT2 |
  1858. MR_LP_ADV_NEXT_PAGE |
  1859. MR_TOGGLE_RX |
  1860. MR_NP_RX);
  1861. if (ap->rxconfig & ANEG_CFG_FD)
  1862. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1863. if (ap->rxconfig & ANEG_CFG_HD)
  1864. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1865. if (ap->rxconfig & ANEG_CFG_PS1)
  1866. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1867. if (ap->rxconfig & ANEG_CFG_PS2)
  1868. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1869. if (ap->rxconfig & ANEG_CFG_RF1)
  1870. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1871. if (ap->rxconfig & ANEG_CFG_RF2)
  1872. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1873. if (ap->rxconfig & ANEG_CFG_NP)
  1874. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1875. ap->link_time = ap->cur_time;
  1876. ap->flags ^= (MR_TOGGLE_TX);
  1877. if (ap->rxconfig & 0x0008)
  1878. ap->flags |= MR_TOGGLE_RX;
  1879. if (ap->rxconfig & ANEG_CFG_NP)
  1880. ap->flags |= MR_NP_RX;
  1881. ap->flags |= MR_PAGE_RX;
  1882. ap->state = ANEG_STATE_COMPLETE_ACK;
  1883. ret = ANEG_TIMER_ENAB;
  1884. break;
  1885. case ANEG_STATE_COMPLETE_ACK:
  1886. if (ap->ability_match != 0 &&
  1887. ap->rxconfig == 0) {
  1888. ap->state = ANEG_STATE_AN_ENABLE;
  1889. break;
  1890. }
  1891. delta = ap->cur_time - ap->link_time;
  1892. if (delta > ANEG_STATE_SETTLE_TIME) {
  1893. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1894. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1895. } else {
  1896. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1897. !(ap->flags & MR_NP_RX)) {
  1898. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1899. } else {
  1900. ret = ANEG_FAILED;
  1901. }
  1902. }
  1903. }
  1904. break;
  1905. case ANEG_STATE_IDLE_DETECT_INIT:
  1906. ap->link_time = ap->cur_time;
  1907. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1908. tw32_f(MAC_MODE, tp->mac_mode);
  1909. udelay(40);
  1910. ap->state = ANEG_STATE_IDLE_DETECT;
  1911. ret = ANEG_TIMER_ENAB;
  1912. break;
  1913. case ANEG_STATE_IDLE_DETECT:
  1914. if (ap->ability_match != 0 &&
  1915. ap->rxconfig == 0) {
  1916. ap->state = ANEG_STATE_AN_ENABLE;
  1917. break;
  1918. }
  1919. delta = ap->cur_time - ap->link_time;
  1920. if (delta > ANEG_STATE_SETTLE_TIME) {
  1921. /* XXX another gem from the Broadcom driver :( */
  1922. ap->state = ANEG_STATE_LINK_OK;
  1923. }
  1924. break;
  1925. case ANEG_STATE_LINK_OK:
  1926. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1927. ret = ANEG_DONE;
  1928. break;
  1929. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1930. /* ??? unimplemented */
  1931. break;
  1932. case ANEG_STATE_NEXT_PAGE_WAIT:
  1933. /* ??? unimplemented */
  1934. break;
  1935. default:
  1936. ret = ANEG_FAILED;
  1937. break;
  1938. };
  1939. return ret;
  1940. }
  1941. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1942. {
  1943. int res = 0;
  1944. struct tg3_fiber_aneginfo aninfo;
  1945. int status = ANEG_FAILED;
  1946. unsigned int tick;
  1947. u32 tmp;
  1948. tw32_f(MAC_TX_AUTO_NEG, 0);
  1949. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1950. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1951. udelay(40);
  1952. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1953. udelay(40);
  1954. memset(&aninfo, 0, sizeof(aninfo));
  1955. aninfo.flags |= MR_AN_ENABLE;
  1956. aninfo.state = ANEG_STATE_UNKNOWN;
  1957. aninfo.cur_time = 0;
  1958. tick = 0;
  1959. while (++tick < 195000) {
  1960. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1961. if (status == ANEG_DONE || status == ANEG_FAILED)
  1962. break;
  1963. udelay(1);
  1964. }
  1965. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1966. tw32_f(MAC_MODE, tp->mac_mode);
  1967. udelay(40);
  1968. *flags = aninfo.flags;
  1969. if (status == ANEG_DONE &&
  1970. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1971. MR_LP_ADV_FULL_DUPLEX)))
  1972. res = 1;
  1973. return res;
  1974. }
  1975. static void tg3_init_bcm8002(struct tg3 *tp)
  1976. {
  1977. u32 mac_status = tr32(MAC_STATUS);
  1978. int i;
  1979. /* Reset when initting first time or we have a link. */
  1980. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1981. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1982. return;
  1983. /* Set PLL lock range. */
  1984. tg3_writephy(tp, 0x16, 0x8007);
  1985. /* SW reset */
  1986. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1987. /* Wait for reset to complete. */
  1988. /* XXX schedule_timeout() ... */
  1989. for (i = 0; i < 500; i++)
  1990. udelay(10);
  1991. /* Config mode; select PMA/Ch 1 regs. */
  1992. tg3_writephy(tp, 0x10, 0x8411);
  1993. /* Enable auto-lock and comdet, select txclk for tx. */
  1994. tg3_writephy(tp, 0x11, 0x0a10);
  1995. tg3_writephy(tp, 0x18, 0x00a0);
  1996. tg3_writephy(tp, 0x16, 0x41ff);
  1997. /* Assert and deassert POR. */
  1998. tg3_writephy(tp, 0x13, 0x0400);
  1999. udelay(40);
  2000. tg3_writephy(tp, 0x13, 0x0000);
  2001. tg3_writephy(tp, 0x11, 0x0a50);
  2002. udelay(40);
  2003. tg3_writephy(tp, 0x11, 0x0a10);
  2004. /* Wait for signal to stabilize */
  2005. /* XXX schedule_timeout() ... */
  2006. for (i = 0; i < 15000; i++)
  2007. udelay(10);
  2008. /* Deselect the channel register so we can read the PHYID
  2009. * later.
  2010. */
  2011. tg3_writephy(tp, 0x10, 0x8011);
  2012. }
  2013. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2014. {
  2015. u32 sg_dig_ctrl, sg_dig_status;
  2016. u32 serdes_cfg, expected_sg_dig_ctrl;
  2017. int workaround, port_a;
  2018. int current_link_up;
  2019. serdes_cfg = 0;
  2020. expected_sg_dig_ctrl = 0;
  2021. workaround = 0;
  2022. port_a = 1;
  2023. current_link_up = 0;
  2024. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2025. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2026. workaround = 1;
  2027. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2028. port_a = 0;
  2029. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2030. /* preserve bits 20-23 for voltage regulator */
  2031. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2032. }
  2033. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2034. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2035. if (sg_dig_ctrl & (1 << 31)) {
  2036. if (workaround) {
  2037. u32 val = serdes_cfg;
  2038. if (port_a)
  2039. val |= 0xc010000;
  2040. else
  2041. val |= 0x4010000;
  2042. tw32_f(MAC_SERDES_CFG, val);
  2043. }
  2044. tw32_f(SG_DIG_CTRL, 0x01388400);
  2045. }
  2046. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2047. tg3_setup_flow_control(tp, 0, 0);
  2048. current_link_up = 1;
  2049. }
  2050. goto out;
  2051. }
  2052. /* Want auto-negotiation. */
  2053. expected_sg_dig_ctrl = 0x81388400;
  2054. /* Pause capability */
  2055. expected_sg_dig_ctrl |= (1 << 11);
  2056. /* Asymettric pause */
  2057. expected_sg_dig_ctrl |= (1 << 12);
  2058. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2059. if (workaround)
  2060. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2061. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2062. udelay(5);
  2063. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2064. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2065. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2066. MAC_STATUS_SIGNAL_DET)) {
  2067. int i;
  2068. /* Giver time to negotiate (~200ms) */
  2069. for (i = 0; i < 40000; i++) {
  2070. sg_dig_status = tr32(SG_DIG_STATUS);
  2071. if (sg_dig_status & (0x3))
  2072. break;
  2073. udelay(5);
  2074. }
  2075. mac_status = tr32(MAC_STATUS);
  2076. if ((sg_dig_status & (1 << 1)) &&
  2077. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2078. u32 local_adv, remote_adv;
  2079. local_adv = ADVERTISE_PAUSE_CAP;
  2080. remote_adv = 0;
  2081. if (sg_dig_status & (1 << 19))
  2082. remote_adv |= LPA_PAUSE_CAP;
  2083. if (sg_dig_status & (1 << 20))
  2084. remote_adv |= LPA_PAUSE_ASYM;
  2085. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2086. current_link_up = 1;
  2087. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2088. } else if (!(sg_dig_status & (1 << 1))) {
  2089. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2090. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2091. else {
  2092. if (workaround) {
  2093. u32 val = serdes_cfg;
  2094. if (port_a)
  2095. val |= 0xc010000;
  2096. else
  2097. val |= 0x4010000;
  2098. tw32_f(MAC_SERDES_CFG, val);
  2099. }
  2100. tw32_f(SG_DIG_CTRL, 0x01388400);
  2101. udelay(40);
  2102. /* Link parallel detection - link is up */
  2103. /* only if we have PCS_SYNC and not */
  2104. /* receiving config code words */
  2105. mac_status = tr32(MAC_STATUS);
  2106. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2107. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2108. tg3_setup_flow_control(tp, 0, 0);
  2109. current_link_up = 1;
  2110. }
  2111. }
  2112. }
  2113. }
  2114. out:
  2115. return current_link_up;
  2116. }
  2117. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2118. {
  2119. int current_link_up = 0;
  2120. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2121. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2122. goto out;
  2123. }
  2124. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2125. u32 flags;
  2126. int i;
  2127. if (fiber_autoneg(tp, &flags)) {
  2128. u32 local_adv, remote_adv;
  2129. local_adv = ADVERTISE_PAUSE_CAP;
  2130. remote_adv = 0;
  2131. if (flags & MR_LP_ADV_SYM_PAUSE)
  2132. remote_adv |= LPA_PAUSE_CAP;
  2133. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2134. remote_adv |= LPA_PAUSE_ASYM;
  2135. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2136. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2137. current_link_up = 1;
  2138. }
  2139. for (i = 0; i < 30; i++) {
  2140. udelay(20);
  2141. tw32_f(MAC_STATUS,
  2142. (MAC_STATUS_SYNC_CHANGED |
  2143. MAC_STATUS_CFG_CHANGED));
  2144. udelay(40);
  2145. if ((tr32(MAC_STATUS) &
  2146. (MAC_STATUS_SYNC_CHANGED |
  2147. MAC_STATUS_CFG_CHANGED)) == 0)
  2148. break;
  2149. }
  2150. mac_status = tr32(MAC_STATUS);
  2151. if (current_link_up == 0 &&
  2152. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2153. !(mac_status & MAC_STATUS_RCVD_CFG))
  2154. current_link_up = 1;
  2155. } else {
  2156. /* Forcing 1000FD link up. */
  2157. current_link_up = 1;
  2158. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2159. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2160. udelay(40);
  2161. }
  2162. out:
  2163. return current_link_up;
  2164. }
  2165. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2166. {
  2167. u32 orig_pause_cfg;
  2168. u16 orig_active_speed;
  2169. u8 orig_active_duplex;
  2170. u32 mac_status;
  2171. int current_link_up;
  2172. int i;
  2173. orig_pause_cfg =
  2174. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2175. TG3_FLAG_TX_PAUSE));
  2176. orig_active_speed = tp->link_config.active_speed;
  2177. orig_active_duplex = tp->link_config.active_duplex;
  2178. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2179. netif_carrier_ok(tp->dev) &&
  2180. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2181. mac_status = tr32(MAC_STATUS);
  2182. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2183. MAC_STATUS_SIGNAL_DET |
  2184. MAC_STATUS_CFG_CHANGED |
  2185. MAC_STATUS_RCVD_CFG);
  2186. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2187. MAC_STATUS_SIGNAL_DET)) {
  2188. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2189. MAC_STATUS_CFG_CHANGED));
  2190. return 0;
  2191. }
  2192. }
  2193. tw32_f(MAC_TX_AUTO_NEG, 0);
  2194. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2195. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2196. tw32_f(MAC_MODE, tp->mac_mode);
  2197. udelay(40);
  2198. if (tp->phy_id == PHY_ID_BCM8002)
  2199. tg3_init_bcm8002(tp);
  2200. /* Enable link change event even when serdes polling. */
  2201. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2202. udelay(40);
  2203. current_link_up = 0;
  2204. mac_status = tr32(MAC_STATUS);
  2205. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2206. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2207. else
  2208. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2209. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2210. tw32_f(MAC_MODE, tp->mac_mode);
  2211. udelay(40);
  2212. tp->hw_status->status =
  2213. (SD_STATUS_UPDATED |
  2214. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2215. for (i = 0; i < 100; i++) {
  2216. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2217. MAC_STATUS_CFG_CHANGED));
  2218. udelay(5);
  2219. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2220. MAC_STATUS_CFG_CHANGED)) == 0)
  2221. break;
  2222. }
  2223. mac_status = tr32(MAC_STATUS);
  2224. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2225. current_link_up = 0;
  2226. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2227. tw32_f(MAC_MODE, (tp->mac_mode |
  2228. MAC_MODE_SEND_CONFIGS));
  2229. udelay(1);
  2230. tw32_f(MAC_MODE, tp->mac_mode);
  2231. }
  2232. }
  2233. if (current_link_up == 1) {
  2234. tp->link_config.active_speed = SPEED_1000;
  2235. tp->link_config.active_duplex = DUPLEX_FULL;
  2236. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2237. LED_CTRL_LNKLED_OVERRIDE |
  2238. LED_CTRL_1000MBPS_ON));
  2239. } else {
  2240. tp->link_config.active_speed = SPEED_INVALID;
  2241. tp->link_config.active_duplex = DUPLEX_INVALID;
  2242. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2243. LED_CTRL_LNKLED_OVERRIDE |
  2244. LED_CTRL_TRAFFIC_OVERRIDE));
  2245. }
  2246. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2247. if (current_link_up)
  2248. netif_carrier_on(tp->dev);
  2249. else
  2250. netif_carrier_off(tp->dev);
  2251. tg3_link_report(tp);
  2252. } else {
  2253. u32 now_pause_cfg =
  2254. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2255. TG3_FLAG_TX_PAUSE);
  2256. if (orig_pause_cfg != now_pause_cfg ||
  2257. orig_active_speed != tp->link_config.active_speed ||
  2258. orig_active_duplex != tp->link_config.active_duplex)
  2259. tg3_link_report(tp);
  2260. }
  2261. return 0;
  2262. }
  2263. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2264. {
  2265. int current_link_up, err = 0;
  2266. u32 bmsr, bmcr;
  2267. u16 current_speed;
  2268. u8 current_duplex;
  2269. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2270. tw32_f(MAC_MODE, tp->mac_mode);
  2271. udelay(40);
  2272. tw32(MAC_EVENT, 0);
  2273. tw32_f(MAC_STATUS,
  2274. (MAC_STATUS_SYNC_CHANGED |
  2275. MAC_STATUS_CFG_CHANGED |
  2276. MAC_STATUS_MI_COMPLETION |
  2277. MAC_STATUS_LNKSTATE_CHANGED));
  2278. udelay(40);
  2279. if (force_reset)
  2280. tg3_phy_reset(tp);
  2281. current_link_up = 0;
  2282. current_speed = SPEED_INVALID;
  2283. current_duplex = DUPLEX_INVALID;
  2284. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2285. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2287. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2288. bmsr |= BMSR_LSTATUS;
  2289. else
  2290. bmsr &= ~BMSR_LSTATUS;
  2291. }
  2292. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2293. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2294. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2295. /* do nothing, just check for link up at the end */
  2296. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2297. u32 adv, new_adv;
  2298. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2299. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2300. ADVERTISE_1000XPAUSE |
  2301. ADVERTISE_1000XPSE_ASYM |
  2302. ADVERTISE_SLCT);
  2303. /* Always advertise symmetric PAUSE just like copper */
  2304. new_adv |= ADVERTISE_1000XPAUSE;
  2305. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2306. new_adv |= ADVERTISE_1000XHALF;
  2307. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2308. new_adv |= ADVERTISE_1000XFULL;
  2309. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2310. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2311. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2312. tg3_writephy(tp, MII_BMCR, bmcr);
  2313. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2314. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2315. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2316. return err;
  2317. }
  2318. } else {
  2319. u32 new_bmcr;
  2320. bmcr &= ~BMCR_SPEED1000;
  2321. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2322. if (tp->link_config.duplex == DUPLEX_FULL)
  2323. new_bmcr |= BMCR_FULLDPLX;
  2324. if (new_bmcr != bmcr) {
  2325. /* BMCR_SPEED1000 is a reserved bit that needs
  2326. * to be set on write.
  2327. */
  2328. new_bmcr |= BMCR_SPEED1000;
  2329. /* Force a linkdown */
  2330. if (netif_carrier_ok(tp->dev)) {
  2331. u32 adv;
  2332. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2333. adv &= ~(ADVERTISE_1000XFULL |
  2334. ADVERTISE_1000XHALF |
  2335. ADVERTISE_SLCT);
  2336. tg3_writephy(tp, MII_ADVERTISE, adv);
  2337. tg3_writephy(tp, MII_BMCR, bmcr |
  2338. BMCR_ANRESTART |
  2339. BMCR_ANENABLE);
  2340. udelay(10);
  2341. netif_carrier_off(tp->dev);
  2342. }
  2343. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2344. bmcr = new_bmcr;
  2345. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2346. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2347. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2348. ASIC_REV_5714) {
  2349. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2350. bmsr |= BMSR_LSTATUS;
  2351. else
  2352. bmsr &= ~BMSR_LSTATUS;
  2353. }
  2354. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2355. }
  2356. }
  2357. if (bmsr & BMSR_LSTATUS) {
  2358. current_speed = SPEED_1000;
  2359. current_link_up = 1;
  2360. if (bmcr & BMCR_FULLDPLX)
  2361. current_duplex = DUPLEX_FULL;
  2362. else
  2363. current_duplex = DUPLEX_HALF;
  2364. if (bmcr & BMCR_ANENABLE) {
  2365. u32 local_adv, remote_adv, common;
  2366. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2367. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2368. common = local_adv & remote_adv;
  2369. if (common & (ADVERTISE_1000XHALF |
  2370. ADVERTISE_1000XFULL)) {
  2371. if (common & ADVERTISE_1000XFULL)
  2372. current_duplex = DUPLEX_FULL;
  2373. else
  2374. current_duplex = DUPLEX_HALF;
  2375. tg3_setup_flow_control(tp, local_adv,
  2376. remote_adv);
  2377. }
  2378. else
  2379. current_link_up = 0;
  2380. }
  2381. }
  2382. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2383. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2384. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2385. tw32_f(MAC_MODE, tp->mac_mode);
  2386. udelay(40);
  2387. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2388. tp->link_config.active_speed = current_speed;
  2389. tp->link_config.active_duplex = current_duplex;
  2390. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2391. if (current_link_up)
  2392. netif_carrier_on(tp->dev);
  2393. else {
  2394. netif_carrier_off(tp->dev);
  2395. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2396. }
  2397. tg3_link_report(tp);
  2398. }
  2399. return err;
  2400. }
  2401. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2402. {
  2403. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2404. /* Give autoneg time to complete. */
  2405. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2406. return;
  2407. }
  2408. if (!netif_carrier_ok(tp->dev) &&
  2409. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2410. u32 bmcr;
  2411. tg3_readphy(tp, MII_BMCR, &bmcr);
  2412. if (bmcr & BMCR_ANENABLE) {
  2413. u32 phy1, phy2;
  2414. /* Select shadow register 0x1f */
  2415. tg3_writephy(tp, 0x1c, 0x7c00);
  2416. tg3_readphy(tp, 0x1c, &phy1);
  2417. /* Select expansion interrupt status register */
  2418. tg3_writephy(tp, 0x17, 0x0f01);
  2419. tg3_readphy(tp, 0x15, &phy2);
  2420. tg3_readphy(tp, 0x15, &phy2);
  2421. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2422. /* We have signal detect and not receiving
  2423. * config code words, link is up by parallel
  2424. * detection.
  2425. */
  2426. bmcr &= ~BMCR_ANENABLE;
  2427. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2428. tg3_writephy(tp, MII_BMCR, bmcr);
  2429. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2430. }
  2431. }
  2432. }
  2433. else if (netif_carrier_ok(tp->dev) &&
  2434. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2435. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2436. u32 phy2;
  2437. /* Select expansion interrupt status register */
  2438. tg3_writephy(tp, 0x17, 0x0f01);
  2439. tg3_readphy(tp, 0x15, &phy2);
  2440. if (phy2 & 0x20) {
  2441. u32 bmcr;
  2442. /* Config code words received, turn on autoneg. */
  2443. tg3_readphy(tp, MII_BMCR, &bmcr);
  2444. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2445. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2446. }
  2447. }
  2448. }
  2449. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2450. {
  2451. int err;
  2452. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2453. err = tg3_setup_fiber_phy(tp, force_reset);
  2454. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2455. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2456. } else {
  2457. err = tg3_setup_copper_phy(tp, force_reset);
  2458. }
  2459. if (tp->link_config.active_speed == SPEED_1000 &&
  2460. tp->link_config.active_duplex == DUPLEX_HALF)
  2461. tw32(MAC_TX_LENGTHS,
  2462. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2463. (6 << TX_LENGTHS_IPG_SHIFT) |
  2464. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2465. else
  2466. tw32(MAC_TX_LENGTHS,
  2467. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2468. (6 << TX_LENGTHS_IPG_SHIFT) |
  2469. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2470. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2471. if (netif_carrier_ok(tp->dev)) {
  2472. tw32(HOSTCC_STAT_COAL_TICKS,
  2473. tp->coal.stats_block_coalesce_usecs);
  2474. } else {
  2475. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2476. }
  2477. }
  2478. return err;
  2479. }
  2480. /* Tigon3 never reports partial packet sends. So we do not
  2481. * need special logic to handle SKBs that have not had all
  2482. * of their frags sent yet, like SunGEM does.
  2483. */
  2484. static void tg3_tx(struct tg3 *tp)
  2485. {
  2486. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2487. u32 sw_idx = tp->tx_cons;
  2488. while (sw_idx != hw_idx) {
  2489. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2490. struct sk_buff *skb = ri->skb;
  2491. int i;
  2492. if (unlikely(skb == NULL))
  2493. BUG();
  2494. pci_unmap_single(tp->pdev,
  2495. pci_unmap_addr(ri, mapping),
  2496. skb_headlen(skb),
  2497. PCI_DMA_TODEVICE);
  2498. ri->skb = NULL;
  2499. sw_idx = NEXT_TX(sw_idx);
  2500. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2501. if (unlikely(sw_idx == hw_idx))
  2502. BUG();
  2503. ri = &tp->tx_buffers[sw_idx];
  2504. if (unlikely(ri->skb != NULL))
  2505. BUG();
  2506. pci_unmap_page(tp->pdev,
  2507. pci_unmap_addr(ri, mapping),
  2508. skb_shinfo(skb)->frags[i].size,
  2509. PCI_DMA_TODEVICE);
  2510. sw_idx = NEXT_TX(sw_idx);
  2511. }
  2512. dev_kfree_skb(skb);
  2513. }
  2514. tp->tx_cons = sw_idx;
  2515. if (unlikely(netif_queue_stopped(tp->dev))) {
  2516. spin_lock(&tp->tx_lock);
  2517. if (netif_queue_stopped(tp->dev) &&
  2518. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2519. netif_wake_queue(tp->dev);
  2520. spin_unlock(&tp->tx_lock);
  2521. }
  2522. }
  2523. /* Returns size of skb allocated or < 0 on error.
  2524. *
  2525. * We only need to fill in the address because the other members
  2526. * of the RX descriptor are invariant, see tg3_init_rings.
  2527. *
  2528. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2529. * posting buffers we only dirty the first cache line of the RX
  2530. * descriptor (containing the address). Whereas for the RX status
  2531. * buffers the cpu only reads the last cacheline of the RX descriptor
  2532. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2533. */
  2534. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2535. int src_idx, u32 dest_idx_unmasked)
  2536. {
  2537. struct tg3_rx_buffer_desc *desc;
  2538. struct ring_info *map, *src_map;
  2539. struct sk_buff *skb;
  2540. dma_addr_t mapping;
  2541. int skb_size, dest_idx;
  2542. src_map = NULL;
  2543. switch (opaque_key) {
  2544. case RXD_OPAQUE_RING_STD:
  2545. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2546. desc = &tp->rx_std[dest_idx];
  2547. map = &tp->rx_std_buffers[dest_idx];
  2548. if (src_idx >= 0)
  2549. src_map = &tp->rx_std_buffers[src_idx];
  2550. skb_size = tp->rx_pkt_buf_sz;
  2551. break;
  2552. case RXD_OPAQUE_RING_JUMBO:
  2553. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2554. desc = &tp->rx_jumbo[dest_idx];
  2555. map = &tp->rx_jumbo_buffers[dest_idx];
  2556. if (src_idx >= 0)
  2557. src_map = &tp->rx_jumbo_buffers[src_idx];
  2558. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2559. break;
  2560. default:
  2561. return -EINVAL;
  2562. };
  2563. /* Do not overwrite any of the map or rp information
  2564. * until we are sure we can commit to a new buffer.
  2565. *
  2566. * Callers depend upon this behavior and assume that
  2567. * we leave everything unchanged if we fail.
  2568. */
  2569. skb = dev_alloc_skb(skb_size);
  2570. if (skb == NULL)
  2571. return -ENOMEM;
  2572. skb->dev = tp->dev;
  2573. skb_reserve(skb, tp->rx_offset);
  2574. mapping = pci_map_single(tp->pdev, skb->data,
  2575. skb_size - tp->rx_offset,
  2576. PCI_DMA_FROMDEVICE);
  2577. map->skb = skb;
  2578. pci_unmap_addr_set(map, mapping, mapping);
  2579. if (src_map != NULL)
  2580. src_map->skb = NULL;
  2581. desc->addr_hi = ((u64)mapping >> 32);
  2582. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2583. return skb_size;
  2584. }
  2585. /* We only need to move over in the address because the other
  2586. * members of the RX descriptor are invariant. See notes above
  2587. * tg3_alloc_rx_skb for full details.
  2588. */
  2589. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2590. int src_idx, u32 dest_idx_unmasked)
  2591. {
  2592. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2593. struct ring_info *src_map, *dest_map;
  2594. int dest_idx;
  2595. switch (opaque_key) {
  2596. case RXD_OPAQUE_RING_STD:
  2597. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2598. dest_desc = &tp->rx_std[dest_idx];
  2599. dest_map = &tp->rx_std_buffers[dest_idx];
  2600. src_desc = &tp->rx_std[src_idx];
  2601. src_map = &tp->rx_std_buffers[src_idx];
  2602. break;
  2603. case RXD_OPAQUE_RING_JUMBO:
  2604. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2605. dest_desc = &tp->rx_jumbo[dest_idx];
  2606. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2607. src_desc = &tp->rx_jumbo[src_idx];
  2608. src_map = &tp->rx_jumbo_buffers[src_idx];
  2609. break;
  2610. default:
  2611. return;
  2612. };
  2613. dest_map->skb = src_map->skb;
  2614. pci_unmap_addr_set(dest_map, mapping,
  2615. pci_unmap_addr(src_map, mapping));
  2616. dest_desc->addr_hi = src_desc->addr_hi;
  2617. dest_desc->addr_lo = src_desc->addr_lo;
  2618. src_map->skb = NULL;
  2619. }
  2620. #if TG3_VLAN_TAG_USED
  2621. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2622. {
  2623. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2624. }
  2625. #endif
  2626. /* The RX ring scheme is composed of multiple rings which post fresh
  2627. * buffers to the chip, and one special ring the chip uses to report
  2628. * status back to the host.
  2629. *
  2630. * The special ring reports the status of received packets to the
  2631. * host. The chip does not write into the original descriptor the
  2632. * RX buffer was obtained from. The chip simply takes the original
  2633. * descriptor as provided by the host, updates the status and length
  2634. * field, then writes this into the next status ring entry.
  2635. *
  2636. * Each ring the host uses to post buffers to the chip is described
  2637. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2638. * it is first placed into the on-chip ram. When the packet's length
  2639. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2640. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2641. * which is within the range of the new packet's length is chosen.
  2642. *
  2643. * The "separate ring for rx status" scheme may sound queer, but it makes
  2644. * sense from a cache coherency perspective. If only the host writes
  2645. * to the buffer post rings, and only the chip writes to the rx status
  2646. * rings, then cache lines never move beyond shared-modified state.
  2647. * If both the host and chip were to write into the same ring, cache line
  2648. * eviction could occur since both entities want it in an exclusive state.
  2649. */
  2650. static int tg3_rx(struct tg3 *tp, int budget)
  2651. {
  2652. u32 work_mask;
  2653. u32 sw_idx = tp->rx_rcb_ptr;
  2654. u16 hw_idx;
  2655. int received;
  2656. hw_idx = tp->hw_status->idx[0].rx_producer;
  2657. /*
  2658. * We need to order the read of hw_idx and the read of
  2659. * the opaque cookie.
  2660. */
  2661. rmb();
  2662. work_mask = 0;
  2663. received = 0;
  2664. while (sw_idx != hw_idx && budget > 0) {
  2665. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2666. unsigned int len;
  2667. struct sk_buff *skb;
  2668. dma_addr_t dma_addr;
  2669. u32 opaque_key, desc_idx, *post_ptr;
  2670. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2671. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2672. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2673. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2674. mapping);
  2675. skb = tp->rx_std_buffers[desc_idx].skb;
  2676. post_ptr = &tp->rx_std_ptr;
  2677. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2678. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2679. mapping);
  2680. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2681. post_ptr = &tp->rx_jumbo_ptr;
  2682. }
  2683. else {
  2684. goto next_pkt_nopost;
  2685. }
  2686. work_mask |= opaque_key;
  2687. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2688. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2689. drop_it:
  2690. tg3_recycle_rx(tp, opaque_key,
  2691. desc_idx, *post_ptr);
  2692. drop_it_no_recycle:
  2693. /* Other statistics kept track of by card. */
  2694. tp->net_stats.rx_dropped++;
  2695. goto next_pkt;
  2696. }
  2697. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2698. if (len > RX_COPY_THRESHOLD
  2699. && tp->rx_offset == 2
  2700. /* rx_offset != 2 iff this is a 5701 card running
  2701. * in PCI-X mode [see tg3_get_invariants()] */
  2702. ) {
  2703. int skb_size;
  2704. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2705. desc_idx, *post_ptr);
  2706. if (skb_size < 0)
  2707. goto drop_it;
  2708. pci_unmap_single(tp->pdev, dma_addr,
  2709. skb_size - tp->rx_offset,
  2710. PCI_DMA_FROMDEVICE);
  2711. skb_put(skb, len);
  2712. } else {
  2713. struct sk_buff *copy_skb;
  2714. tg3_recycle_rx(tp, opaque_key,
  2715. desc_idx, *post_ptr);
  2716. copy_skb = dev_alloc_skb(len + 2);
  2717. if (copy_skb == NULL)
  2718. goto drop_it_no_recycle;
  2719. copy_skb->dev = tp->dev;
  2720. skb_reserve(copy_skb, 2);
  2721. skb_put(copy_skb, len);
  2722. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2723. memcpy(copy_skb->data, skb->data, len);
  2724. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2725. /* We'll reuse the original ring buffer. */
  2726. skb = copy_skb;
  2727. }
  2728. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2729. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2730. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2731. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2732. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2733. else
  2734. skb->ip_summed = CHECKSUM_NONE;
  2735. skb->protocol = eth_type_trans(skb, tp->dev);
  2736. #if TG3_VLAN_TAG_USED
  2737. if (tp->vlgrp != NULL &&
  2738. desc->type_flags & RXD_FLAG_VLAN) {
  2739. tg3_vlan_rx(tp, skb,
  2740. desc->err_vlan & RXD_VLAN_MASK);
  2741. } else
  2742. #endif
  2743. netif_receive_skb(skb);
  2744. tp->dev->last_rx = jiffies;
  2745. received++;
  2746. budget--;
  2747. next_pkt:
  2748. (*post_ptr)++;
  2749. next_pkt_nopost:
  2750. sw_idx++;
  2751. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2752. /* Refresh hw_idx to see if there is new work */
  2753. if (sw_idx == hw_idx) {
  2754. hw_idx = tp->hw_status->idx[0].rx_producer;
  2755. rmb();
  2756. }
  2757. }
  2758. /* ACK the status ring. */
  2759. tp->rx_rcb_ptr = sw_idx;
  2760. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2761. /* Refill RX ring(s). */
  2762. if (work_mask & RXD_OPAQUE_RING_STD) {
  2763. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2764. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2765. sw_idx);
  2766. }
  2767. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2768. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2769. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2770. sw_idx);
  2771. }
  2772. mmiowb();
  2773. return received;
  2774. }
  2775. static int tg3_poll(struct net_device *netdev, int *budget)
  2776. {
  2777. struct tg3 *tp = netdev_priv(netdev);
  2778. struct tg3_hw_status *sblk = tp->hw_status;
  2779. int done;
  2780. /* handle link change and other phy events */
  2781. if (!(tp->tg3_flags &
  2782. (TG3_FLAG_USE_LINKCHG_REG |
  2783. TG3_FLAG_POLL_SERDES))) {
  2784. if (sblk->status & SD_STATUS_LINK_CHG) {
  2785. sblk->status = SD_STATUS_UPDATED |
  2786. (sblk->status & ~SD_STATUS_LINK_CHG);
  2787. spin_lock(&tp->lock);
  2788. tg3_setup_phy(tp, 0);
  2789. spin_unlock(&tp->lock);
  2790. }
  2791. }
  2792. /* run TX completion thread */
  2793. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2794. tg3_tx(tp);
  2795. }
  2796. /* run RX thread, within the bounds set by NAPI.
  2797. * All RX "locking" is done by ensuring outside
  2798. * code synchronizes with dev->poll()
  2799. */
  2800. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2801. int orig_budget = *budget;
  2802. int work_done;
  2803. if (orig_budget > netdev->quota)
  2804. orig_budget = netdev->quota;
  2805. work_done = tg3_rx(tp, orig_budget);
  2806. *budget -= work_done;
  2807. netdev->quota -= work_done;
  2808. }
  2809. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2810. tp->last_tag = sblk->status_tag;
  2811. rmb();
  2812. } else
  2813. sblk->status &= ~SD_STATUS_UPDATED;
  2814. /* if no more work, tell net stack and NIC we're done */
  2815. done = !tg3_has_work(tp);
  2816. if (done) {
  2817. netif_rx_complete(netdev);
  2818. tg3_restart_ints(tp);
  2819. }
  2820. return (done ? 0 : 1);
  2821. }
  2822. static void tg3_irq_quiesce(struct tg3 *tp)
  2823. {
  2824. BUG_ON(tp->irq_sync);
  2825. tp->irq_sync = 1;
  2826. smp_mb();
  2827. synchronize_irq(tp->pdev->irq);
  2828. }
  2829. static inline int tg3_irq_sync(struct tg3 *tp)
  2830. {
  2831. return tp->irq_sync;
  2832. }
  2833. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2834. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2835. * with as well. Most of the time, this is not necessary except when
  2836. * shutting down the device.
  2837. */
  2838. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2839. {
  2840. if (irq_sync)
  2841. tg3_irq_quiesce(tp);
  2842. spin_lock_bh(&tp->lock);
  2843. spin_lock(&tp->tx_lock);
  2844. }
  2845. static inline void tg3_full_unlock(struct tg3 *tp)
  2846. {
  2847. spin_unlock(&tp->tx_lock);
  2848. spin_unlock_bh(&tp->lock);
  2849. }
  2850. /* MSI ISR - No need to check for interrupt sharing and no need to
  2851. * flush status block and interrupt mailbox. PCI ordering rules
  2852. * guarantee that MSI will arrive after the status block.
  2853. */
  2854. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2855. {
  2856. struct net_device *dev = dev_id;
  2857. struct tg3 *tp = netdev_priv(dev);
  2858. prefetch(tp->hw_status);
  2859. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2860. /*
  2861. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2862. * chip-internal interrupt pending events.
  2863. * Writing non-zero to intr-mbox-0 additional tells the
  2864. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2865. * event coalescing.
  2866. */
  2867. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2868. if (likely(!tg3_irq_sync(tp)))
  2869. netif_rx_schedule(dev); /* schedule NAPI poll */
  2870. return IRQ_RETVAL(1);
  2871. }
  2872. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2873. {
  2874. struct net_device *dev = dev_id;
  2875. struct tg3 *tp = netdev_priv(dev);
  2876. struct tg3_hw_status *sblk = tp->hw_status;
  2877. unsigned int handled = 1;
  2878. /* In INTx mode, it is possible for the interrupt to arrive at
  2879. * the CPU before the status block posted prior to the interrupt.
  2880. * Reading the PCI State register will confirm whether the
  2881. * interrupt is ours and will flush the status block.
  2882. */
  2883. if ((sblk->status & SD_STATUS_UPDATED) ||
  2884. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2885. /*
  2886. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2887. * chip-internal interrupt pending events.
  2888. * Writing non-zero to intr-mbox-0 additional tells the
  2889. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2890. * event coalescing.
  2891. */
  2892. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2893. 0x00000001);
  2894. if (tg3_irq_sync(tp))
  2895. goto out;
  2896. sblk->status &= ~SD_STATUS_UPDATED;
  2897. if (likely(tg3_has_work(tp))) {
  2898. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2899. netif_rx_schedule(dev); /* schedule NAPI poll */
  2900. } else {
  2901. /* No work, shared interrupt perhaps? re-enable
  2902. * interrupts, and flush that PCI write
  2903. */
  2904. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2905. 0x00000000);
  2906. }
  2907. } else { /* shared interrupt */
  2908. handled = 0;
  2909. }
  2910. out:
  2911. return IRQ_RETVAL(handled);
  2912. }
  2913. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2914. {
  2915. struct net_device *dev = dev_id;
  2916. struct tg3 *tp = netdev_priv(dev);
  2917. struct tg3_hw_status *sblk = tp->hw_status;
  2918. unsigned int handled = 1;
  2919. /* In INTx mode, it is possible for the interrupt to arrive at
  2920. * the CPU before the status block posted prior to the interrupt.
  2921. * Reading the PCI State register will confirm whether the
  2922. * interrupt is ours and will flush the status block.
  2923. */
  2924. if ((sblk->status_tag != tp->last_tag) ||
  2925. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2926. /*
  2927. * writing any value to intr-mbox-0 clears PCI INTA# and
  2928. * chip-internal interrupt pending events.
  2929. * writing non-zero to intr-mbox-0 additional tells the
  2930. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2931. * event coalescing.
  2932. */
  2933. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2934. 0x00000001);
  2935. if (tg3_irq_sync(tp))
  2936. goto out;
  2937. if (netif_rx_schedule_prep(dev)) {
  2938. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2939. /* Update last_tag to mark that this status has been
  2940. * seen. Because interrupt may be shared, we may be
  2941. * racing with tg3_poll(), so only update last_tag
  2942. * if tg3_poll() is not scheduled.
  2943. */
  2944. tp->last_tag = sblk->status_tag;
  2945. __netif_rx_schedule(dev);
  2946. }
  2947. } else { /* shared interrupt */
  2948. handled = 0;
  2949. }
  2950. out:
  2951. return IRQ_RETVAL(handled);
  2952. }
  2953. /* ISR for interrupt test */
  2954. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2955. struct pt_regs *regs)
  2956. {
  2957. struct net_device *dev = dev_id;
  2958. struct tg3 *tp = netdev_priv(dev);
  2959. struct tg3_hw_status *sblk = tp->hw_status;
  2960. if ((sblk->status & SD_STATUS_UPDATED) ||
  2961. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2962. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2963. 0x00000001);
  2964. return IRQ_RETVAL(1);
  2965. }
  2966. return IRQ_RETVAL(0);
  2967. }
  2968. static int tg3_init_hw(struct tg3 *);
  2969. static int tg3_halt(struct tg3 *, int, int);
  2970. #ifdef CONFIG_NET_POLL_CONTROLLER
  2971. static void tg3_poll_controller(struct net_device *dev)
  2972. {
  2973. struct tg3 *tp = netdev_priv(dev);
  2974. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2975. }
  2976. #endif
  2977. static void tg3_reset_task(void *_data)
  2978. {
  2979. struct tg3 *tp = _data;
  2980. unsigned int restart_timer;
  2981. tg3_full_lock(tp, 0);
  2982. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  2983. if (!netif_running(tp->dev)) {
  2984. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  2985. tg3_full_unlock(tp);
  2986. return;
  2987. }
  2988. tg3_full_unlock(tp);
  2989. tg3_netif_stop(tp);
  2990. tg3_full_lock(tp, 1);
  2991. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2992. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2993. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2994. tg3_init_hw(tp);
  2995. tg3_netif_start(tp);
  2996. if (restart_timer)
  2997. mod_timer(&tp->timer, jiffies + 1);
  2998. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  2999. tg3_full_unlock(tp);
  3000. }
  3001. static void tg3_tx_timeout(struct net_device *dev)
  3002. {
  3003. struct tg3 *tp = netdev_priv(dev);
  3004. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3005. dev->name);
  3006. schedule_work(&tp->reset_task);
  3007. }
  3008. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3009. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3010. {
  3011. u32 base = (u32) mapping & 0xffffffff;
  3012. return ((base > 0xffffdcc0) &&
  3013. (base + len + 8 < base));
  3014. }
  3015. /* Test for DMA addresses > 40-bit */
  3016. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3017. int len)
  3018. {
  3019. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3020. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3021. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3022. return 0;
  3023. #else
  3024. return 0;
  3025. #endif
  3026. }
  3027. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3028. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3029. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3030. u32 last_plus_one, u32 *start,
  3031. u32 base_flags, u32 mss)
  3032. {
  3033. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3034. dma_addr_t new_addr = 0;
  3035. u32 entry = *start;
  3036. int i, ret = 0;
  3037. if (!new_skb) {
  3038. ret = -1;
  3039. } else {
  3040. /* New SKB is guaranteed to be linear. */
  3041. entry = *start;
  3042. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3043. PCI_DMA_TODEVICE);
  3044. /* Make sure new skb does not cross any 4G boundaries.
  3045. * Drop the packet if it does.
  3046. */
  3047. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3048. ret = -1;
  3049. dev_kfree_skb(new_skb);
  3050. new_skb = NULL;
  3051. } else {
  3052. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3053. base_flags, 1 | (mss << 1));
  3054. *start = NEXT_TX(entry);
  3055. }
  3056. }
  3057. /* Now clean up the sw ring entries. */
  3058. i = 0;
  3059. while (entry != last_plus_one) {
  3060. int len;
  3061. if (i == 0)
  3062. len = skb_headlen(skb);
  3063. else
  3064. len = skb_shinfo(skb)->frags[i-1].size;
  3065. pci_unmap_single(tp->pdev,
  3066. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3067. len, PCI_DMA_TODEVICE);
  3068. if (i == 0) {
  3069. tp->tx_buffers[entry].skb = new_skb;
  3070. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3071. } else {
  3072. tp->tx_buffers[entry].skb = NULL;
  3073. }
  3074. entry = NEXT_TX(entry);
  3075. i++;
  3076. }
  3077. dev_kfree_skb(skb);
  3078. return ret;
  3079. }
  3080. static void tg3_set_txd(struct tg3 *tp, int entry,
  3081. dma_addr_t mapping, int len, u32 flags,
  3082. u32 mss_and_is_end)
  3083. {
  3084. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3085. int is_end = (mss_and_is_end & 0x1);
  3086. u32 mss = (mss_and_is_end >> 1);
  3087. u32 vlan_tag = 0;
  3088. if (is_end)
  3089. flags |= TXD_FLAG_END;
  3090. if (flags & TXD_FLAG_VLAN) {
  3091. vlan_tag = flags >> 16;
  3092. flags &= 0xffff;
  3093. }
  3094. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3095. txd->addr_hi = ((u64) mapping >> 32);
  3096. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3097. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3098. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3099. }
  3100. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3101. {
  3102. struct tg3 *tp = netdev_priv(dev);
  3103. dma_addr_t mapping;
  3104. u32 len, entry, base_flags, mss;
  3105. int would_hit_hwbug;
  3106. len = skb_headlen(skb);
  3107. /* No BH disabling for tx_lock here. We are running in BH disabled
  3108. * context and TX reclaim runs via tp->poll inside of a software
  3109. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3110. * no IRQ context deadlocks to worry about either. Rejoice!
  3111. */
  3112. if (!spin_trylock(&tp->tx_lock))
  3113. return NETDEV_TX_LOCKED;
  3114. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3115. if (!netif_queue_stopped(dev)) {
  3116. netif_stop_queue(dev);
  3117. /* This is a hard error, log it. */
  3118. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3119. "queue awake!\n", dev->name);
  3120. }
  3121. spin_unlock(&tp->tx_lock);
  3122. return NETDEV_TX_BUSY;
  3123. }
  3124. entry = tp->tx_prod;
  3125. base_flags = 0;
  3126. if (skb->ip_summed == CHECKSUM_HW)
  3127. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3128. #if TG3_TSO_SUPPORT != 0
  3129. mss = 0;
  3130. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3131. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3132. int tcp_opt_len, ip_tcp_len;
  3133. if (skb_header_cloned(skb) &&
  3134. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3135. dev_kfree_skb(skb);
  3136. goto out_unlock;
  3137. }
  3138. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3139. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3140. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3141. TXD_FLAG_CPU_POST_DMA);
  3142. skb->nh.iph->check = 0;
  3143. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3144. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3145. skb->h.th->check = 0;
  3146. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3147. }
  3148. else {
  3149. skb->h.th->check =
  3150. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3151. skb->nh.iph->daddr,
  3152. 0, IPPROTO_TCP, 0);
  3153. }
  3154. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3155. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3156. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3157. int tsflags;
  3158. tsflags = ((skb->nh.iph->ihl - 5) +
  3159. (tcp_opt_len >> 2));
  3160. mss |= (tsflags << 11);
  3161. }
  3162. } else {
  3163. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3164. int tsflags;
  3165. tsflags = ((skb->nh.iph->ihl - 5) +
  3166. (tcp_opt_len >> 2));
  3167. base_flags |= tsflags << 12;
  3168. }
  3169. }
  3170. }
  3171. #else
  3172. mss = 0;
  3173. #endif
  3174. #if TG3_VLAN_TAG_USED
  3175. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3176. base_flags |= (TXD_FLAG_VLAN |
  3177. (vlan_tx_tag_get(skb) << 16));
  3178. #endif
  3179. /* Queue skb data, a.k.a. the main skb fragment. */
  3180. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3181. tp->tx_buffers[entry].skb = skb;
  3182. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3183. would_hit_hwbug = 0;
  3184. if (tg3_4g_overflow_test(mapping, len))
  3185. would_hit_hwbug = 1;
  3186. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3187. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3188. entry = NEXT_TX(entry);
  3189. /* Now loop through additional data fragments, and queue them. */
  3190. if (skb_shinfo(skb)->nr_frags > 0) {
  3191. unsigned int i, last;
  3192. last = skb_shinfo(skb)->nr_frags - 1;
  3193. for (i = 0; i <= last; i++) {
  3194. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3195. len = frag->size;
  3196. mapping = pci_map_page(tp->pdev,
  3197. frag->page,
  3198. frag->page_offset,
  3199. len, PCI_DMA_TODEVICE);
  3200. tp->tx_buffers[entry].skb = NULL;
  3201. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3202. if (tg3_4g_overflow_test(mapping, len))
  3203. would_hit_hwbug = 1;
  3204. if (tg3_40bit_overflow_test(tp, mapping, len))
  3205. would_hit_hwbug = 1;
  3206. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3207. tg3_set_txd(tp, entry, mapping, len,
  3208. base_flags, (i == last)|(mss << 1));
  3209. else
  3210. tg3_set_txd(tp, entry, mapping, len,
  3211. base_flags, (i == last));
  3212. entry = NEXT_TX(entry);
  3213. }
  3214. }
  3215. if (would_hit_hwbug) {
  3216. u32 last_plus_one = entry;
  3217. u32 start;
  3218. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3219. start &= (TG3_TX_RING_SIZE - 1);
  3220. /* If the workaround fails due to memory/mapping
  3221. * failure, silently drop this packet.
  3222. */
  3223. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3224. &start, base_flags, mss))
  3225. goto out_unlock;
  3226. entry = start;
  3227. }
  3228. /* Packets are ready, update Tx producer idx local and on card. */
  3229. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3230. tp->tx_prod = entry;
  3231. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3232. netif_stop_queue(dev);
  3233. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3234. netif_wake_queue(tp->dev);
  3235. }
  3236. out_unlock:
  3237. mmiowb();
  3238. spin_unlock(&tp->tx_lock);
  3239. dev->trans_start = jiffies;
  3240. return NETDEV_TX_OK;
  3241. }
  3242. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3243. int new_mtu)
  3244. {
  3245. dev->mtu = new_mtu;
  3246. if (new_mtu > ETH_DATA_LEN) {
  3247. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3248. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3249. ethtool_op_set_tso(dev, 0);
  3250. }
  3251. else
  3252. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3253. } else {
  3254. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3255. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3256. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3257. }
  3258. }
  3259. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3260. {
  3261. struct tg3 *tp = netdev_priv(dev);
  3262. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3263. return -EINVAL;
  3264. if (!netif_running(dev)) {
  3265. /* We'll just catch it later when the
  3266. * device is up'd.
  3267. */
  3268. tg3_set_mtu(dev, tp, new_mtu);
  3269. return 0;
  3270. }
  3271. tg3_netif_stop(tp);
  3272. tg3_full_lock(tp, 1);
  3273. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3274. tg3_set_mtu(dev, tp, new_mtu);
  3275. tg3_init_hw(tp);
  3276. tg3_netif_start(tp);
  3277. tg3_full_unlock(tp);
  3278. return 0;
  3279. }
  3280. /* Free up pending packets in all rx/tx rings.
  3281. *
  3282. * The chip has been shut down and the driver detached from
  3283. * the networking, so no interrupts or new tx packets will
  3284. * end up in the driver. tp->{tx,}lock is not held and we are not
  3285. * in an interrupt context and thus may sleep.
  3286. */
  3287. static void tg3_free_rings(struct tg3 *tp)
  3288. {
  3289. struct ring_info *rxp;
  3290. int i;
  3291. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3292. rxp = &tp->rx_std_buffers[i];
  3293. if (rxp->skb == NULL)
  3294. continue;
  3295. pci_unmap_single(tp->pdev,
  3296. pci_unmap_addr(rxp, mapping),
  3297. tp->rx_pkt_buf_sz - tp->rx_offset,
  3298. PCI_DMA_FROMDEVICE);
  3299. dev_kfree_skb_any(rxp->skb);
  3300. rxp->skb = NULL;
  3301. }
  3302. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3303. rxp = &tp->rx_jumbo_buffers[i];
  3304. if (rxp->skb == NULL)
  3305. continue;
  3306. pci_unmap_single(tp->pdev,
  3307. pci_unmap_addr(rxp, mapping),
  3308. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3309. PCI_DMA_FROMDEVICE);
  3310. dev_kfree_skb_any(rxp->skb);
  3311. rxp->skb = NULL;
  3312. }
  3313. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3314. struct tx_ring_info *txp;
  3315. struct sk_buff *skb;
  3316. int j;
  3317. txp = &tp->tx_buffers[i];
  3318. skb = txp->skb;
  3319. if (skb == NULL) {
  3320. i++;
  3321. continue;
  3322. }
  3323. pci_unmap_single(tp->pdev,
  3324. pci_unmap_addr(txp, mapping),
  3325. skb_headlen(skb),
  3326. PCI_DMA_TODEVICE);
  3327. txp->skb = NULL;
  3328. i++;
  3329. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3330. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3331. pci_unmap_page(tp->pdev,
  3332. pci_unmap_addr(txp, mapping),
  3333. skb_shinfo(skb)->frags[j].size,
  3334. PCI_DMA_TODEVICE);
  3335. i++;
  3336. }
  3337. dev_kfree_skb_any(skb);
  3338. }
  3339. }
  3340. /* Initialize tx/rx rings for packet processing.
  3341. *
  3342. * The chip has been shut down and the driver detached from
  3343. * the networking, so no interrupts or new tx packets will
  3344. * end up in the driver. tp->{tx,}lock are held and thus
  3345. * we may not sleep.
  3346. */
  3347. static void tg3_init_rings(struct tg3 *tp)
  3348. {
  3349. u32 i;
  3350. /* Free up all the SKBs. */
  3351. tg3_free_rings(tp);
  3352. /* Zero out all descriptors. */
  3353. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3354. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3355. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3356. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3357. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3358. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3359. (tp->dev->mtu > ETH_DATA_LEN))
  3360. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3361. /* Initialize invariants of the rings, we only set this
  3362. * stuff once. This works because the card does not
  3363. * write into the rx buffer posting rings.
  3364. */
  3365. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3366. struct tg3_rx_buffer_desc *rxd;
  3367. rxd = &tp->rx_std[i];
  3368. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3369. << RXD_LEN_SHIFT;
  3370. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3371. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3372. (i << RXD_OPAQUE_INDEX_SHIFT));
  3373. }
  3374. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3375. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3376. struct tg3_rx_buffer_desc *rxd;
  3377. rxd = &tp->rx_jumbo[i];
  3378. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3379. << RXD_LEN_SHIFT;
  3380. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3381. RXD_FLAG_JUMBO;
  3382. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3383. (i << RXD_OPAQUE_INDEX_SHIFT));
  3384. }
  3385. }
  3386. /* Now allocate fresh SKBs for each rx ring. */
  3387. for (i = 0; i < tp->rx_pending; i++) {
  3388. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3389. -1, i) < 0)
  3390. break;
  3391. }
  3392. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3393. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3394. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3395. -1, i) < 0)
  3396. break;
  3397. }
  3398. }
  3399. }
  3400. /*
  3401. * Must not be invoked with interrupt sources disabled and
  3402. * the hardware shutdown down.
  3403. */
  3404. static void tg3_free_consistent(struct tg3 *tp)
  3405. {
  3406. kfree(tp->rx_std_buffers);
  3407. tp->rx_std_buffers = NULL;
  3408. if (tp->rx_std) {
  3409. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3410. tp->rx_std, tp->rx_std_mapping);
  3411. tp->rx_std = NULL;
  3412. }
  3413. if (tp->rx_jumbo) {
  3414. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3415. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3416. tp->rx_jumbo = NULL;
  3417. }
  3418. if (tp->rx_rcb) {
  3419. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3420. tp->rx_rcb, tp->rx_rcb_mapping);
  3421. tp->rx_rcb = NULL;
  3422. }
  3423. if (tp->tx_ring) {
  3424. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3425. tp->tx_ring, tp->tx_desc_mapping);
  3426. tp->tx_ring = NULL;
  3427. }
  3428. if (tp->hw_status) {
  3429. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3430. tp->hw_status, tp->status_mapping);
  3431. tp->hw_status = NULL;
  3432. }
  3433. if (tp->hw_stats) {
  3434. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3435. tp->hw_stats, tp->stats_mapping);
  3436. tp->hw_stats = NULL;
  3437. }
  3438. }
  3439. /*
  3440. * Must not be invoked with interrupt sources disabled and
  3441. * the hardware shutdown down. Can sleep.
  3442. */
  3443. static int tg3_alloc_consistent(struct tg3 *tp)
  3444. {
  3445. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3446. (TG3_RX_RING_SIZE +
  3447. TG3_RX_JUMBO_RING_SIZE)) +
  3448. (sizeof(struct tx_ring_info) *
  3449. TG3_TX_RING_SIZE),
  3450. GFP_KERNEL);
  3451. if (!tp->rx_std_buffers)
  3452. return -ENOMEM;
  3453. memset(tp->rx_std_buffers, 0,
  3454. (sizeof(struct ring_info) *
  3455. (TG3_RX_RING_SIZE +
  3456. TG3_RX_JUMBO_RING_SIZE)) +
  3457. (sizeof(struct tx_ring_info) *
  3458. TG3_TX_RING_SIZE));
  3459. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3460. tp->tx_buffers = (struct tx_ring_info *)
  3461. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3462. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3463. &tp->rx_std_mapping);
  3464. if (!tp->rx_std)
  3465. goto err_out;
  3466. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3467. &tp->rx_jumbo_mapping);
  3468. if (!tp->rx_jumbo)
  3469. goto err_out;
  3470. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3471. &tp->rx_rcb_mapping);
  3472. if (!tp->rx_rcb)
  3473. goto err_out;
  3474. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3475. &tp->tx_desc_mapping);
  3476. if (!tp->tx_ring)
  3477. goto err_out;
  3478. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3479. TG3_HW_STATUS_SIZE,
  3480. &tp->status_mapping);
  3481. if (!tp->hw_status)
  3482. goto err_out;
  3483. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3484. sizeof(struct tg3_hw_stats),
  3485. &tp->stats_mapping);
  3486. if (!tp->hw_stats)
  3487. goto err_out;
  3488. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3489. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3490. return 0;
  3491. err_out:
  3492. tg3_free_consistent(tp);
  3493. return -ENOMEM;
  3494. }
  3495. #define MAX_WAIT_CNT 1000
  3496. /* To stop a block, clear the enable bit and poll till it
  3497. * clears. tp->lock is held.
  3498. */
  3499. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3500. {
  3501. unsigned int i;
  3502. u32 val;
  3503. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3504. switch (ofs) {
  3505. case RCVLSC_MODE:
  3506. case DMAC_MODE:
  3507. case MBFREE_MODE:
  3508. case BUFMGR_MODE:
  3509. case MEMARB_MODE:
  3510. /* We can't enable/disable these bits of the
  3511. * 5705/5750, just say success.
  3512. */
  3513. return 0;
  3514. default:
  3515. break;
  3516. };
  3517. }
  3518. val = tr32(ofs);
  3519. val &= ~enable_bit;
  3520. tw32_f(ofs, val);
  3521. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3522. udelay(100);
  3523. val = tr32(ofs);
  3524. if ((val & enable_bit) == 0)
  3525. break;
  3526. }
  3527. if (i == MAX_WAIT_CNT && !silent) {
  3528. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3529. "ofs=%lx enable_bit=%x\n",
  3530. ofs, enable_bit);
  3531. return -ENODEV;
  3532. }
  3533. return 0;
  3534. }
  3535. /* tp->lock is held. */
  3536. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3537. {
  3538. int i, err;
  3539. tg3_disable_ints(tp);
  3540. tp->rx_mode &= ~RX_MODE_ENABLE;
  3541. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3542. udelay(10);
  3543. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3544. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3545. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3546. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3547. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3548. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3549. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3550. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3551. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3552. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3553. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3554. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3555. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3556. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3557. tw32_f(MAC_MODE, tp->mac_mode);
  3558. udelay(40);
  3559. tp->tx_mode &= ~TX_MODE_ENABLE;
  3560. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3561. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3562. udelay(100);
  3563. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3564. break;
  3565. }
  3566. if (i >= MAX_WAIT_CNT) {
  3567. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3568. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3569. tp->dev->name, tr32(MAC_TX_MODE));
  3570. err |= -ENODEV;
  3571. }
  3572. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3573. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3574. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3575. tw32(FTQ_RESET, 0xffffffff);
  3576. tw32(FTQ_RESET, 0x00000000);
  3577. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3578. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3579. if (tp->hw_status)
  3580. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3581. if (tp->hw_stats)
  3582. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3583. return err;
  3584. }
  3585. /* tp->lock is held. */
  3586. static int tg3_nvram_lock(struct tg3 *tp)
  3587. {
  3588. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3589. int i;
  3590. if (tp->nvram_lock_cnt == 0) {
  3591. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3592. for (i = 0; i < 8000; i++) {
  3593. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3594. break;
  3595. udelay(20);
  3596. }
  3597. if (i == 8000) {
  3598. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3599. return -ENODEV;
  3600. }
  3601. }
  3602. tp->nvram_lock_cnt++;
  3603. }
  3604. return 0;
  3605. }
  3606. /* tp->lock is held. */
  3607. static void tg3_nvram_unlock(struct tg3 *tp)
  3608. {
  3609. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3610. if (tp->nvram_lock_cnt > 0)
  3611. tp->nvram_lock_cnt--;
  3612. if (tp->nvram_lock_cnt == 0)
  3613. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3614. }
  3615. }
  3616. /* tp->lock is held. */
  3617. static void tg3_enable_nvram_access(struct tg3 *tp)
  3618. {
  3619. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3620. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3621. u32 nvaccess = tr32(NVRAM_ACCESS);
  3622. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3623. }
  3624. }
  3625. /* tp->lock is held. */
  3626. static void tg3_disable_nvram_access(struct tg3 *tp)
  3627. {
  3628. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3629. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3630. u32 nvaccess = tr32(NVRAM_ACCESS);
  3631. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3632. }
  3633. }
  3634. /* tp->lock is held. */
  3635. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3636. {
  3637. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3638. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3639. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3640. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3641. switch (kind) {
  3642. case RESET_KIND_INIT:
  3643. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3644. DRV_STATE_START);
  3645. break;
  3646. case RESET_KIND_SHUTDOWN:
  3647. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3648. DRV_STATE_UNLOAD);
  3649. break;
  3650. case RESET_KIND_SUSPEND:
  3651. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3652. DRV_STATE_SUSPEND);
  3653. break;
  3654. default:
  3655. break;
  3656. };
  3657. }
  3658. }
  3659. /* tp->lock is held. */
  3660. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3661. {
  3662. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3663. switch (kind) {
  3664. case RESET_KIND_INIT:
  3665. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3666. DRV_STATE_START_DONE);
  3667. break;
  3668. case RESET_KIND_SHUTDOWN:
  3669. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3670. DRV_STATE_UNLOAD_DONE);
  3671. break;
  3672. default:
  3673. break;
  3674. };
  3675. }
  3676. }
  3677. /* tp->lock is held. */
  3678. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3679. {
  3680. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3681. switch (kind) {
  3682. case RESET_KIND_INIT:
  3683. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3684. DRV_STATE_START);
  3685. break;
  3686. case RESET_KIND_SHUTDOWN:
  3687. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3688. DRV_STATE_UNLOAD);
  3689. break;
  3690. case RESET_KIND_SUSPEND:
  3691. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3692. DRV_STATE_SUSPEND);
  3693. break;
  3694. default:
  3695. break;
  3696. };
  3697. }
  3698. }
  3699. static void tg3_stop_fw(struct tg3 *);
  3700. /* tp->lock is held. */
  3701. static int tg3_chip_reset(struct tg3 *tp)
  3702. {
  3703. u32 val;
  3704. void (*write_op)(struct tg3 *, u32, u32);
  3705. int i;
  3706. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3707. tg3_nvram_lock(tp);
  3708. /* No matching tg3_nvram_unlock() after this because
  3709. * chip reset below will undo the nvram lock.
  3710. */
  3711. tp->nvram_lock_cnt = 0;
  3712. }
  3713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  3714. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  3715. tw32(GRC_FASTBOOT_PC, 0);
  3716. /*
  3717. * We must avoid the readl() that normally takes place.
  3718. * It locks machines, causes machine checks, and other
  3719. * fun things. So, temporarily disable the 5701
  3720. * hardware workaround, while we do the reset.
  3721. */
  3722. write_op = tp->write32;
  3723. if (write_op == tg3_write_flush_reg32)
  3724. tp->write32 = tg3_write32;
  3725. /* do the reset */
  3726. val = GRC_MISC_CFG_CORECLK_RESET;
  3727. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3728. if (tr32(0x7e2c) == 0x60) {
  3729. tw32(0x7e2c, 0x20);
  3730. }
  3731. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3732. tw32(GRC_MISC_CFG, (1 << 29));
  3733. val |= (1 << 29);
  3734. }
  3735. }
  3736. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3737. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3738. tw32(GRC_MISC_CFG, val);
  3739. /* restore 5701 hardware bug workaround write method */
  3740. tp->write32 = write_op;
  3741. /* Unfortunately, we have to delay before the PCI read back.
  3742. * Some 575X chips even will not respond to a PCI cfg access
  3743. * when the reset command is given to the chip.
  3744. *
  3745. * How do these hardware designers expect things to work
  3746. * properly if the PCI write is posted for a long period
  3747. * of time? It is always necessary to have some method by
  3748. * which a register read back can occur to push the write
  3749. * out which does the reset.
  3750. *
  3751. * For most tg3 variants the trick below was working.
  3752. * Ho hum...
  3753. */
  3754. udelay(120);
  3755. /* Flush PCI posted writes. The normal MMIO registers
  3756. * are inaccessible at this time so this is the only
  3757. * way to make this reliably (actually, this is no longer
  3758. * the case, see above). I tried to use indirect
  3759. * register read/write but this upset some 5701 variants.
  3760. */
  3761. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3762. udelay(120);
  3763. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3764. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3765. int i;
  3766. u32 cfg_val;
  3767. /* Wait for link training to complete. */
  3768. for (i = 0; i < 5000; i++)
  3769. udelay(100);
  3770. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3771. pci_write_config_dword(tp->pdev, 0xc4,
  3772. cfg_val | (1 << 15));
  3773. }
  3774. /* Set PCIE max payload size and clear error status. */
  3775. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3776. }
  3777. /* Re-enable indirect register accesses. */
  3778. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3779. tp->misc_host_ctrl);
  3780. /* Set MAX PCI retry to zero. */
  3781. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3782. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3783. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3784. val |= PCISTATE_RETRY_SAME_DMA;
  3785. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3786. pci_restore_state(tp->pdev);
  3787. /* Make sure PCI-X relaxed ordering bit is clear. */
  3788. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3789. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3790. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3791. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3792. u32 val;
  3793. /* Chip reset on 5780 will reset MSI enable bit,
  3794. * so need to restore it.
  3795. */
  3796. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3797. u16 ctrl;
  3798. pci_read_config_word(tp->pdev,
  3799. tp->msi_cap + PCI_MSI_FLAGS,
  3800. &ctrl);
  3801. pci_write_config_word(tp->pdev,
  3802. tp->msi_cap + PCI_MSI_FLAGS,
  3803. ctrl | PCI_MSI_FLAGS_ENABLE);
  3804. val = tr32(MSGINT_MODE);
  3805. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3806. }
  3807. val = tr32(MEMARB_MODE);
  3808. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3809. } else
  3810. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3811. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3812. tg3_stop_fw(tp);
  3813. tw32(0x5000, 0x400);
  3814. }
  3815. tw32(GRC_MODE, tp->grc_mode);
  3816. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3817. u32 val = tr32(0xc4);
  3818. tw32(0xc4, val | (1 << 15));
  3819. }
  3820. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3822. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3823. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3824. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3825. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3826. }
  3827. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3828. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3829. tw32_f(MAC_MODE, tp->mac_mode);
  3830. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3831. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3832. tw32_f(MAC_MODE, tp->mac_mode);
  3833. } else
  3834. tw32_f(MAC_MODE, 0);
  3835. udelay(40);
  3836. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3837. /* Wait for firmware initialization to complete. */
  3838. for (i = 0; i < 100000; i++) {
  3839. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3840. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3841. break;
  3842. udelay(10);
  3843. }
  3844. if (i >= 100000) {
  3845. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3846. "firmware will not restart magic=%08x\n",
  3847. tp->dev->name, val);
  3848. return -ENODEV;
  3849. }
  3850. }
  3851. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3852. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3853. u32 val = tr32(0x7c00);
  3854. tw32(0x7c00, val | (1 << 25));
  3855. }
  3856. /* Reprobe ASF enable state. */
  3857. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3858. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3859. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3860. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3861. u32 nic_cfg;
  3862. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3863. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3864. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3865. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3866. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3867. }
  3868. }
  3869. return 0;
  3870. }
  3871. /* tp->lock is held. */
  3872. static void tg3_stop_fw(struct tg3 *tp)
  3873. {
  3874. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3875. u32 val;
  3876. int i;
  3877. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3878. val = tr32(GRC_RX_CPU_EVENT);
  3879. val |= (1 << 14);
  3880. tw32(GRC_RX_CPU_EVENT, val);
  3881. /* Wait for RX cpu to ACK the event. */
  3882. for (i = 0; i < 100; i++) {
  3883. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3884. break;
  3885. udelay(1);
  3886. }
  3887. }
  3888. }
  3889. /* tp->lock is held. */
  3890. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3891. {
  3892. int err;
  3893. tg3_stop_fw(tp);
  3894. tg3_write_sig_pre_reset(tp, kind);
  3895. tg3_abort_hw(tp, silent);
  3896. err = tg3_chip_reset(tp);
  3897. tg3_write_sig_legacy(tp, kind);
  3898. tg3_write_sig_post_reset(tp, kind);
  3899. if (err)
  3900. return err;
  3901. return 0;
  3902. }
  3903. #define TG3_FW_RELEASE_MAJOR 0x0
  3904. #define TG3_FW_RELASE_MINOR 0x0
  3905. #define TG3_FW_RELEASE_FIX 0x0
  3906. #define TG3_FW_START_ADDR 0x08000000
  3907. #define TG3_FW_TEXT_ADDR 0x08000000
  3908. #define TG3_FW_TEXT_LEN 0x9c0
  3909. #define TG3_FW_RODATA_ADDR 0x080009c0
  3910. #define TG3_FW_RODATA_LEN 0x60
  3911. #define TG3_FW_DATA_ADDR 0x08000a40
  3912. #define TG3_FW_DATA_LEN 0x20
  3913. #define TG3_FW_SBSS_ADDR 0x08000a60
  3914. #define TG3_FW_SBSS_LEN 0xc
  3915. #define TG3_FW_BSS_ADDR 0x08000a70
  3916. #define TG3_FW_BSS_LEN 0x10
  3917. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3918. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3919. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3920. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3921. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3922. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3923. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3924. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3925. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3926. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3927. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3928. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3929. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3930. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3931. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3932. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3933. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3934. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3935. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3936. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3937. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3938. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3939. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3940. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3941. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3942. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3943. 0, 0, 0, 0, 0, 0,
  3944. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3945. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3946. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3947. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3948. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3949. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3950. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3951. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3952. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3953. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3954. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3955. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3956. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3957. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3958. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3959. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3960. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3961. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3962. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3963. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3964. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3965. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3966. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3967. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3968. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3969. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3970. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3971. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3972. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3973. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3974. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3975. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3976. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3977. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3978. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3979. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3980. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3981. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3982. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3983. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3984. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3985. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3986. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3987. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3988. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3989. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3990. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3991. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3992. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3993. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3994. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3995. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3996. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3997. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3998. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3999. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4000. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4001. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4002. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4003. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4004. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4005. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4006. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4007. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4008. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4009. };
  4010. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4011. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4012. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4013. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4014. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4015. 0x00000000
  4016. };
  4017. #if 0 /* All zeros, don't eat up space with it. */
  4018. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4019. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4020. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4021. };
  4022. #endif
  4023. #define RX_CPU_SCRATCH_BASE 0x30000
  4024. #define RX_CPU_SCRATCH_SIZE 0x04000
  4025. #define TX_CPU_SCRATCH_BASE 0x34000
  4026. #define TX_CPU_SCRATCH_SIZE 0x04000
  4027. /* tp->lock is held. */
  4028. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4029. {
  4030. int i;
  4031. if (offset == TX_CPU_BASE &&
  4032. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4033. BUG();
  4034. if (offset == RX_CPU_BASE) {
  4035. for (i = 0; i < 10000; i++) {
  4036. tw32(offset + CPU_STATE, 0xffffffff);
  4037. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4038. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4039. break;
  4040. }
  4041. tw32(offset + CPU_STATE, 0xffffffff);
  4042. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4043. udelay(10);
  4044. } else {
  4045. for (i = 0; i < 10000; i++) {
  4046. tw32(offset + CPU_STATE, 0xffffffff);
  4047. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4048. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4049. break;
  4050. }
  4051. }
  4052. if (i >= 10000) {
  4053. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4054. "and %s CPU\n",
  4055. tp->dev->name,
  4056. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4057. return -ENODEV;
  4058. }
  4059. /* Clear firmware's nvram arbitration. */
  4060. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4061. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4062. return 0;
  4063. }
  4064. struct fw_info {
  4065. unsigned int text_base;
  4066. unsigned int text_len;
  4067. u32 *text_data;
  4068. unsigned int rodata_base;
  4069. unsigned int rodata_len;
  4070. u32 *rodata_data;
  4071. unsigned int data_base;
  4072. unsigned int data_len;
  4073. u32 *data_data;
  4074. };
  4075. /* tp->lock is held. */
  4076. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4077. int cpu_scratch_size, struct fw_info *info)
  4078. {
  4079. int err, lock_err, i;
  4080. void (*write_op)(struct tg3 *, u32, u32);
  4081. if (cpu_base == TX_CPU_BASE &&
  4082. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4083. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4084. "TX cpu firmware on %s which is 5705.\n",
  4085. tp->dev->name);
  4086. return -EINVAL;
  4087. }
  4088. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4089. write_op = tg3_write_mem;
  4090. else
  4091. write_op = tg3_write_indirect_reg32;
  4092. /* It is possible that bootcode is still loading at this point.
  4093. * Get the nvram lock first before halting the cpu.
  4094. */
  4095. lock_err = tg3_nvram_lock(tp);
  4096. err = tg3_halt_cpu(tp, cpu_base);
  4097. if (!lock_err)
  4098. tg3_nvram_unlock(tp);
  4099. if (err)
  4100. goto out;
  4101. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4102. write_op(tp, cpu_scratch_base + i, 0);
  4103. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4104. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4105. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4106. write_op(tp, (cpu_scratch_base +
  4107. (info->text_base & 0xffff) +
  4108. (i * sizeof(u32))),
  4109. (info->text_data ?
  4110. info->text_data[i] : 0));
  4111. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4112. write_op(tp, (cpu_scratch_base +
  4113. (info->rodata_base & 0xffff) +
  4114. (i * sizeof(u32))),
  4115. (info->rodata_data ?
  4116. info->rodata_data[i] : 0));
  4117. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4118. write_op(tp, (cpu_scratch_base +
  4119. (info->data_base & 0xffff) +
  4120. (i * sizeof(u32))),
  4121. (info->data_data ?
  4122. info->data_data[i] : 0));
  4123. err = 0;
  4124. out:
  4125. return err;
  4126. }
  4127. /* tp->lock is held. */
  4128. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4129. {
  4130. struct fw_info info;
  4131. int err, i;
  4132. info.text_base = TG3_FW_TEXT_ADDR;
  4133. info.text_len = TG3_FW_TEXT_LEN;
  4134. info.text_data = &tg3FwText[0];
  4135. info.rodata_base = TG3_FW_RODATA_ADDR;
  4136. info.rodata_len = TG3_FW_RODATA_LEN;
  4137. info.rodata_data = &tg3FwRodata[0];
  4138. info.data_base = TG3_FW_DATA_ADDR;
  4139. info.data_len = TG3_FW_DATA_LEN;
  4140. info.data_data = NULL;
  4141. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4142. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4143. &info);
  4144. if (err)
  4145. return err;
  4146. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4147. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4148. &info);
  4149. if (err)
  4150. return err;
  4151. /* Now startup only the RX cpu. */
  4152. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4153. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4154. for (i = 0; i < 5; i++) {
  4155. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4156. break;
  4157. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4158. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4159. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4160. udelay(1000);
  4161. }
  4162. if (i >= 5) {
  4163. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4164. "to set RX CPU PC, is %08x should be %08x\n",
  4165. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4166. TG3_FW_TEXT_ADDR);
  4167. return -ENODEV;
  4168. }
  4169. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4170. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4171. return 0;
  4172. }
  4173. #if TG3_TSO_SUPPORT != 0
  4174. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4175. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4176. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4177. #define TG3_TSO_FW_START_ADDR 0x08000000
  4178. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4179. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4180. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4181. #define TG3_TSO_FW_RODATA_LEN 0x60
  4182. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4183. #define TG3_TSO_FW_DATA_LEN 0x30
  4184. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4185. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4186. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4187. #define TG3_TSO_FW_BSS_LEN 0x894
  4188. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4189. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4190. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4191. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4192. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4193. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4194. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4195. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4196. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4197. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4198. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4199. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4200. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4201. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4202. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4203. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4204. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4205. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4206. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4207. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4208. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4209. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4210. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4211. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4212. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4213. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4214. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4215. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4216. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4217. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4218. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4219. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4220. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4221. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4222. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4223. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4224. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4225. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4226. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4227. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4228. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4229. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4230. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4231. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4232. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4233. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4234. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4235. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4236. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4237. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4238. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4239. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4240. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4241. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4242. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4243. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4244. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4245. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4246. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4247. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4248. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4249. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4250. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4251. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4252. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4253. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4254. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4255. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4256. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4257. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4258. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4259. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4260. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4261. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4262. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4263. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4264. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4265. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4266. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4267. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4268. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4269. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4270. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4271. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4272. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4273. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4274. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4275. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4276. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4277. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4278. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4279. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4280. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4281. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4282. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4283. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4284. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4285. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4286. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4287. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4288. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4289. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4290. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4291. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4292. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4293. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4294. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4295. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4296. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4297. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4298. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4299. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4300. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4301. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4302. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4303. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4304. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4305. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4306. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4307. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4308. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4309. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4310. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4311. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4312. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4313. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4314. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4315. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4316. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4317. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4318. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4319. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4320. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4321. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4322. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4323. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4324. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4325. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4326. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4327. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4328. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4329. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4330. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4331. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4332. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4333. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4334. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4335. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4336. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4337. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4338. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4339. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4340. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4341. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4342. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4343. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4344. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4345. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4346. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4347. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4348. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4349. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4350. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4351. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4352. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4353. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4354. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4355. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4356. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4357. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4358. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4359. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4360. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4361. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4362. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4363. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4364. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4365. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4366. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4367. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4368. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4369. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4370. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4371. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4372. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4373. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4374. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4375. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4376. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4377. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4378. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4379. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4380. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4381. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4382. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4383. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4384. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4385. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4386. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4387. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4388. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4389. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4390. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4391. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4392. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4393. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4394. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4395. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4396. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4397. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4398. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4399. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4400. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4401. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4402. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4403. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4404. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4405. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4406. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4407. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4408. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4409. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4410. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4411. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4412. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4413. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4414. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4415. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4416. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4417. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4418. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4419. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4420. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4421. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4422. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4423. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4424. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4425. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4426. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4427. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4428. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4429. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4430. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4431. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4432. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4433. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4434. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4435. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4436. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4437. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4438. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4439. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4440. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4441. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4442. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4443. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4444. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4445. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4446. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4447. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4448. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4449. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4450. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4451. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4452. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4453. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4454. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4455. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4456. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4457. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4458. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4459. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4460. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4461. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4462. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4463. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4464. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4465. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4466. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4467. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4468. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4469. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4470. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4471. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4472. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4473. };
  4474. static u32 tg3TsoFwRodata[] = {
  4475. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4476. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4477. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4478. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4479. 0x00000000,
  4480. };
  4481. static u32 tg3TsoFwData[] = {
  4482. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4483. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4484. 0x00000000,
  4485. };
  4486. /* 5705 needs a special version of the TSO firmware. */
  4487. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4488. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4489. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4490. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4491. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4492. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4493. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4494. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4495. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4496. #define TG3_TSO5_FW_DATA_LEN 0x20
  4497. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4498. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4499. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4500. #define TG3_TSO5_FW_BSS_LEN 0x88
  4501. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4502. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4503. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4504. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4505. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4506. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4507. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4508. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4509. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4510. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4511. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4512. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4513. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4514. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4515. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4516. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4517. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4518. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4519. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4520. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4521. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4522. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4523. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4524. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4525. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4526. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4527. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4528. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4529. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4530. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4531. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4532. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4533. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4534. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4535. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4536. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4537. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4538. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4539. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4540. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4541. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4542. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4543. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4544. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4545. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4546. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4547. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4548. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4549. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4550. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4551. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4552. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4553. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4554. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4555. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4556. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4557. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4558. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4559. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4560. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4561. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4562. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4563. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4564. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4565. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4566. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4567. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4568. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4569. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4570. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4571. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4572. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4573. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4574. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4575. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4576. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4577. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4578. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4579. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4580. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4581. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4582. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4583. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4584. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4585. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4586. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4587. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4588. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4589. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4590. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4591. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4592. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4593. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4594. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4595. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4596. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4597. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4598. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4599. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4600. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4601. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4602. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4603. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4604. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4605. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4606. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4607. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4608. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4609. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4610. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4611. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4612. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4613. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4614. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4615. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4616. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4617. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4618. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4619. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4620. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4621. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4622. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4623. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4624. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4625. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4626. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4627. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4628. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4629. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4630. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4631. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4632. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4633. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4634. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4635. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4636. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4637. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4638. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4639. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4640. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4641. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4642. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4643. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4644. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4645. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4646. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4647. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4648. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4649. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4650. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4651. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4652. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4653. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4654. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4655. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4656. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4657. 0x00000000, 0x00000000, 0x00000000,
  4658. };
  4659. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4660. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4661. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4662. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4663. 0x00000000, 0x00000000, 0x00000000,
  4664. };
  4665. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4666. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4667. 0x00000000, 0x00000000, 0x00000000,
  4668. };
  4669. /* tp->lock is held. */
  4670. static int tg3_load_tso_firmware(struct tg3 *tp)
  4671. {
  4672. struct fw_info info;
  4673. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4674. int err, i;
  4675. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4676. return 0;
  4677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4678. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4679. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4680. info.text_data = &tg3Tso5FwText[0];
  4681. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4682. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4683. info.rodata_data = &tg3Tso5FwRodata[0];
  4684. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4685. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4686. info.data_data = &tg3Tso5FwData[0];
  4687. cpu_base = RX_CPU_BASE;
  4688. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4689. cpu_scratch_size = (info.text_len +
  4690. info.rodata_len +
  4691. info.data_len +
  4692. TG3_TSO5_FW_SBSS_LEN +
  4693. TG3_TSO5_FW_BSS_LEN);
  4694. } else {
  4695. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4696. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4697. info.text_data = &tg3TsoFwText[0];
  4698. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4699. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4700. info.rodata_data = &tg3TsoFwRodata[0];
  4701. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4702. info.data_len = TG3_TSO_FW_DATA_LEN;
  4703. info.data_data = &tg3TsoFwData[0];
  4704. cpu_base = TX_CPU_BASE;
  4705. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4706. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4707. }
  4708. err = tg3_load_firmware_cpu(tp, cpu_base,
  4709. cpu_scratch_base, cpu_scratch_size,
  4710. &info);
  4711. if (err)
  4712. return err;
  4713. /* Now startup the cpu. */
  4714. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4715. tw32_f(cpu_base + CPU_PC, info.text_base);
  4716. for (i = 0; i < 5; i++) {
  4717. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4718. break;
  4719. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4720. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4721. tw32_f(cpu_base + CPU_PC, info.text_base);
  4722. udelay(1000);
  4723. }
  4724. if (i >= 5) {
  4725. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4726. "to set CPU PC, is %08x should be %08x\n",
  4727. tp->dev->name, tr32(cpu_base + CPU_PC),
  4728. info.text_base);
  4729. return -ENODEV;
  4730. }
  4731. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4732. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4733. return 0;
  4734. }
  4735. #endif /* TG3_TSO_SUPPORT != 0 */
  4736. /* tp->lock is held. */
  4737. static void __tg3_set_mac_addr(struct tg3 *tp)
  4738. {
  4739. u32 addr_high, addr_low;
  4740. int i;
  4741. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4742. tp->dev->dev_addr[1]);
  4743. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4744. (tp->dev->dev_addr[3] << 16) |
  4745. (tp->dev->dev_addr[4] << 8) |
  4746. (tp->dev->dev_addr[5] << 0));
  4747. for (i = 0; i < 4; i++) {
  4748. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4749. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4750. }
  4751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4753. for (i = 0; i < 12; i++) {
  4754. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4755. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4756. }
  4757. }
  4758. addr_high = (tp->dev->dev_addr[0] +
  4759. tp->dev->dev_addr[1] +
  4760. tp->dev->dev_addr[2] +
  4761. tp->dev->dev_addr[3] +
  4762. tp->dev->dev_addr[4] +
  4763. tp->dev->dev_addr[5]) &
  4764. TX_BACKOFF_SEED_MASK;
  4765. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4766. }
  4767. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4768. {
  4769. struct tg3 *tp = netdev_priv(dev);
  4770. struct sockaddr *addr = p;
  4771. if (!is_valid_ether_addr(addr->sa_data))
  4772. return -EINVAL;
  4773. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4774. if (!netif_running(dev))
  4775. return 0;
  4776. spin_lock_bh(&tp->lock);
  4777. __tg3_set_mac_addr(tp);
  4778. spin_unlock_bh(&tp->lock);
  4779. return 0;
  4780. }
  4781. /* tp->lock is held. */
  4782. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4783. dma_addr_t mapping, u32 maxlen_flags,
  4784. u32 nic_addr)
  4785. {
  4786. tg3_write_mem(tp,
  4787. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4788. ((u64) mapping >> 32));
  4789. tg3_write_mem(tp,
  4790. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4791. ((u64) mapping & 0xffffffff));
  4792. tg3_write_mem(tp,
  4793. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4794. maxlen_flags);
  4795. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4796. tg3_write_mem(tp,
  4797. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4798. nic_addr);
  4799. }
  4800. static void __tg3_set_rx_mode(struct net_device *);
  4801. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4802. {
  4803. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4804. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4805. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4806. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4807. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4808. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4809. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4810. }
  4811. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4812. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4813. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4814. u32 val = ec->stats_block_coalesce_usecs;
  4815. if (!netif_carrier_ok(tp->dev))
  4816. val = 0;
  4817. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4818. }
  4819. }
  4820. /* tp->lock is held. */
  4821. static int tg3_reset_hw(struct tg3 *tp)
  4822. {
  4823. u32 val, rdmac_mode;
  4824. int i, err, limit;
  4825. tg3_disable_ints(tp);
  4826. tg3_stop_fw(tp);
  4827. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4828. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4829. tg3_abort_hw(tp, 1);
  4830. }
  4831. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  4832. tg3_phy_reset(tp);
  4833. err = tg3_chip_reset(tp);
  4834. if (err)
  4835. return err;
  4836. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4837. /* This works around an issue with Athlon chipsets on
  4838. * B3 tigon3 silicon. This bit has no effect on any
  4839. * other revision. But do not set this on PCI Express
  4840. * chips.
  4841. */
  4842. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4843. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4844. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4845. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4846. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4847. val = tr32(TG3PCI_PCISTATE);
  4848. val |= PCISTATE_RETRY_SAME_DMA;
  4849. tw32(TG3PCI_PCISTATE, val);
  4850. }
  4851. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4852. /* Enable some hw fixes. */
  4853. val = tr32(TG3PCI_MSI_DATA);
  4854. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4855. tw32(TG3PCI_MSI_DATA, val);
  4856. }
  4857. /* Descriptor ring init may make accesses to the
  4858. * NIC SRAM area to setup the TX descriptors, so we
  4859. * can only do this after the hardware has been
  4860. * successfully reset.
  4861. */
  4862. tg3_init_rings(tp);
  4863. /* This value is determined during the probe time DMA
  4864. * engine test, tg3_test_dma.
  4865. */
  4866. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4867. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4868. GRC_MODE_4X_NIC_SEND_RINGS |
  4869. GRC_MODE_NO_TX_PHDR_CSUM |
  4870. GRC_MODE_NO_RX_PHDR_CSUM);
  4871. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4872. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4873. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4874. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4875. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4876. tw32(GRC_MODE,
  4877. tp->grc_mode |
  4878. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4879. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4880. val = tr32(GRC_MISC_CFG);
  4881. val &= ~0xff;
  4882. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4883. tw32(GRC_MISC_CFG, val);
  4884. /* Initialize MBUF/DESC pool. */
  4885. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4886. /* Do nothing. */
  4887. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4888. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4890. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4891. else
  4892. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4893. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4894. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4895. }
  4896. #if TG3_TSO_SUPPORT != 0
  4897. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4898. int fw_len;
  4899. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4900. TG3_TSO5_FW_RODATA_LEN +
  4901. TG3_TSO5_FW_DATA_LEN +
  4902. TG3_TSO5_FW_SBSS_LEN +
  4903. TG3_TSO5_FW_BSS_LEN);
  4904. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4905. tw32(BUFMGR_MB_POOL_ADDR,
  4906. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4907. tw32(BUFMGR_MB_POOL_SIZE,
  4908. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4909. }
  4910. #endif
  4911. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4912. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4913. tp->bufmgr_config.mbuf_read_dma_low_water);
  4914. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4915. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4916. tw32(BUFMGR_MB_HIGH_WATER,
  4917. tp->bufmgr_config.mbuf_high_water);
  4918. } else {
  4919. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4920. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4921. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4922. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4923. tw32(BUFMGR_MB_HIGH_WATER,
  4924. tp->bufmgr_config.mbuf_high_water_jumbo);
  4925. }
  4926. tw32(BUFMGR_DMA_LOW_WATER,
  4927. tp->bufmgr_config.dma_low_water);
  4928. tw32(BUFMGR_DMA_HIGH_WATER,
  4929. tp->bufmgr_config.dma_high_water);
  4930. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4931. for (i = 0; i < 2000; i++) {
  4932. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4933. break;
  4934. udelay(10);
  4935. }
  4936. if (i >= 2000) {
  4937. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4938. tp->dev->name);
  4939. return -ENODEV;
  4940. }
  4941. /* Setup replenish threshold. */
  4942. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4943. /* Initialize TG3_BDINFO's at:
  4944. * RCVDBDI_STD_BD: standard eth size rx ring
  4945. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4946. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4947. *
  4948. * like so:
  4949. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4950. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4951. * ring attribute flags
  4952. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4953. *
  4954. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4955. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4956. *
  4957. * The size of each ring is fixed in the firmware, but the location is
  4958. * configurable.
  4959. */
  4960. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4961. ((u64) tp->rx_std_mapping >> 32));
  4962. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4963. ((u64) tp->rx_std_mapping & 0xffffffff));
  4964. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4965. NIC_SRAM_RX_BUFFER_DESC);
  4966. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4967. * configs on 5705.
  4968. */
  4969. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4970. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4971. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4972. } else {
  4973. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4974. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4975. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4976. BDINFO_FLAGS_DISABLED);
  4977. /* Setup replenish threshold. */
  4978. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4979. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4980. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4981. ((u64) tp->rx_jumbo_mapping >> 32));
  4982. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4983. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4984. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4985. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4986. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4987. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4988. } else {
  4989. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4990. BDINFO_FLAGS_DISABLED);
  4991. }
  4992. }
  4993. /* There is only one send ring on 5705/5750, no need to explicitly
  4994. * disable the others.
  4995. */
  4996. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4997. /* Clear out send RCB ring in SRAM. */
  4998. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4999. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5000. BDINFO_FLAGS_DISABLED);
  5001. }
  5002. tp->tx_prod = 0;
  5003. tp->tx_cons = 0;
  5004. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5005. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5006. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5007. tp->tx_desc_mapping,
  5008. (TG3_TX_RING_SIZE <<
  5009. BDINFO_FLAGS_MAXLEN_SHIFT),
  5010. NIC_SRAM_TX_BUFFER_DESC);
  5011. /* There is only one receive return ring on 5705/5750, no need
  5012. * to explicitly disable the others.
  5013. */
  5014. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5015. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5016. i += TG3_BDINFO_SIZE) {
  5017. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5018. BDINFO_FLAGS_DISABLED);
  5019. }
  5020. }
  5021. tp->rx_rcb_ptr = 0;
  5022. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5023. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5024. tp->rx_rcb_mapping,
  5025. (TG3_RX_RCB_RING_SIZE(tp) <<
  5026. BDINFO_FLAGS_MAXLEN_SHIFT),
  5027. 0);
  5028. tp->rx_std_ptr = tp->rx_pending;
  5029. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5030. tp->rx_std_ptr);
  5031. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5032. tp->rx_jumbo_pending : 0;
  5033. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5034. tp->rx_jumbo_ptr);
  5035. /* Initialize MAC address and backoff seed. */
  5036. __tg3_set_mac_addr(tp);
  5037. /* MTU + ethernet header + FCS + optional VLAN tag */
  5038. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5039. /* The slot time is changed by tg3_setup_phy if we
  5040. * run at gigabit with half duplex.
  5041. */
  5042. tw32(MAC_TX_LENGTHS,
  5043. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5044. (6 << TX_LENGTHS_IPG_SHIFT) |
  5045. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5046. /* Receive rules. */
  5047. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5048. tw32(RCVLPC_CONFIG, 0x0181);
  5049. /* Calculate RDMAC_MODE setting early, we need it to determine
  5050. * the RCVLPC_STATE_ENABLE mask.
  5051. */
  5052. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5053. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5054. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5055. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5056. RDMAC_MODE_LNGREAD_ENAB);
  5057. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5058. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5059. /* If statement applies to 5705 and 5750 PCI devices only */
  5060. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5061. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5062. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5063. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5064. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5065. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5066. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5067. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5068. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5069. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5070. }
  5071. }
  5072. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5073. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5074. #if TG3_TSO_SUPPORT != 0
  5075. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5076. rdmac_mode |= (1 << 27);
  5077. #endif
  5078. /* Receive/send statistics. */
  5079. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5080. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5081. val = tr32(RCVLPC_STATS_ENABLE);
  5082. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5083. tw32(RCVLPC_STATS_ENABLE, val);
  5084. } else {
  5085. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5086. }
  5087. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5088. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5089. tw32(SNDDATAI_STATSCTRL,
  5090. (SNDDATAI_SCTRL_ENABLE |
  5091. SNDDATAI_SCTRL_FASTUPD));
  5092. /* Setup host coalescing engine. */
  5093. tw32(HOSTCC_MODE, 0);
  5094. for (i = 0; i < 2000; i++) {
  5095. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5096. break;
  5097. udelay(10);
  5098. }
  5099. __tg3_set_coalesce(tp, &tp->coal);
  5100. /* set status block DMA address */
  5101. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5102. ((u64) tp->status_mapping >> 32));
  5103. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5104. ((u64) tp->status_mapping & 0xffffffff));
  5105. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5106. /* Status/statistics block address. See tg3_timer,
  5107. * the tg3_periodic_fetch_stats call there, and
  5108. * tg3_get_stats to see how this works for 5705/5750 chips.
  5109. */
  5110. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5111. ((u64) tp->stats_mapping >> 32));
  5112. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5113. ((u64) tp->stats_mapping & 0xffffffff));
  5114. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5115. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5116. }
  5117. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5118. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5119. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5120. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5121. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5122. /* Clear statistics/status block in chip, and status block in ram. */
  5123. for (i = NIC_SRAM_STATS_BLK;
  5124. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5125. i += sizeof(u32)) {
  5126. tg3_write_mem(tp, i, 0);
  5127. udelay(40);
  5128. }
  5129. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5130. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5131. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5132. /* reset to prevent losing 1st rx packet intermittently */
  5133. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5134. udelay(10);
  5135. }
  5136. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5137. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5138. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5139. udelay(40);
  5140. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5141. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5142. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5143. * whether used as inputs or outputs, are set by boot code after
  5144. * reset.
  5145. */
  5146. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5147. u32 gpio_mask;
  5148. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5149. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5151. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5152. GRC_LCLCTRL_GPIO_OUTPUT3;
  5153. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5154. /* GPIO1 must be driven high for eeprom write protect */
  5155. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5156. GRC_LCLCTRL_GPIO_OUTPUT1);
  5157. }
  5158. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5159. udelay(100);
  5160. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5161. tp->last_tag = 0;
  5162. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5163. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5164. udelay(40);
  5165. }
  5166. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5167. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5168. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5169. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5170. WDMAC_MODE_LNGREAD_ENAB);
  5171. /* If statement applies to 5705 and 5750 PCI devices only */
  5172. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5173. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5175. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5176. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5177. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5178. /* nothing */
  5179. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5180. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5181. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5182. val |= WDMAC_MODE_RX_ACCEL;
  5183. }
  5184. }
  5185. /* Enable host coalescing bug fix */
  5186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  5187. val |= (1 << 29);
  5188. tw32_f(WDMAC_MODE, val);
  5189. udelay(40);
  5190. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5191. val = tr32(TG3PCI_X_CAPS);
  5192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5193. val &= ~PCIX_CAPS_BURST_MASK;
  5194. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5195. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5196. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5197. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5198. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5199. val |= (tp->split_mode_max_reqs <<
  5200. PCIX_CAPS_SPLIT_SHIFT);
  5201. }
  5202. tw32(TG3PCI_X_CAPS, val);
  5203. }
  5204. tw32_f(RDMAC_MODE, rdmac_mode);
  5205. udelay(40);
  5206. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5207. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5208. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5209. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5210. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5211. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5212. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5213. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5214. #if TG3_TSO_SUPPORT != 0
  5215. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5216. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5217. #endif
  5218. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5219. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5220. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5221. err = tg3_load_5701_a0_firmware_fix(tp);
  5222. if (err)
  5223. return err;
  5224. }
  5225. #if TG3_TSO_SUPPORT != 0
  5226. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5227. err = tg3_load_tso_firmware(tp);
  5228. if (err)
  5229. return err;
  5230. }
  5231. #endif
  5232. tp->tx_mode = TX_MODE_ENABLE;
  5233. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5234. udelay(100);
  5235. tp->rx_mode = RX_MODE_ENABLE;
  5236. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5237. udelay(10);
  5238. if (tp->link_config.phy_is_low_power) {
  5239. tp->link_config.phy_is_low_power = 0;
  5240. tp->link_config.speed = tp->link_config.orig_speed;
  5241. tp->link_config.duplex = tp->link_config.orig_duplex;
  5242. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5243. }
  5244. tp->mi_mode = MAC_MI_MODE_BASE;
  5245. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5246. udelay(80);
  5247. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5248. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5249. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5250. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5251. udelay(10);
  5252. }
  5253. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5254. udelay(10);
  5255. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5256. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5257. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5258. /* Set drive transmission level to 1.2V */
  5259. /* only if the signal pre-emphasis bit is not set */
  5260. val = tr32(MAC_SERDES_CFG);
  5261. val &= 0xfffff000;
  5262. val |= 0x880;
  5263. tw32(MAC_SERDES_CFG, val);
  5264. }
  5265. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5266. tw32(MAC_SERDES_CFG, 0x616000);
  5267. }
  5268. /* Prevent chip from dropping frames when flow control
  5269. * is enabled.
  5270. */
  5271. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5273. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5274. /* Use hardware link auto-negotiation */
  5275. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5276. }
  5277. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5278. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5279. u32 tmp;
  5280. tmp = tr32(SERDES_RX_CTRL);
  5281. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5282. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5283. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5284. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5285. }
  5286. err = tg3_setup_phy(tp, 1);
  5287. if (err)
  5288. return err;
  5289. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5290. u32 tmp;
  5291. /* Clear CRC stats. */
  5292. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5293. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5294. tg3_readphy(tp, 0x14, &tmp);
  5295. }
  5296. }
  5297. __tg3_set_rx_mode(tp->dev);
  5298. /* Initialize receive rules. */
  5299. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5300. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5301. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5302. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5303. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5304. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5305. limit = 8;
  5306. else
  5307. limit = 16;
  5308. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5309. limit -= 4;
  5310. switch (limit) {
  5311. case 16:
  5312. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5313. case 15:
  5314. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5315. case 14:
  5316. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5317. case 13:
  5318. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5319. case 12:
  5320. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5321. case 11:
  5322. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5323. case 10:
  5324. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5325. case 9:
  5326. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5327. case 8:
  5328. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5329. case 7:
  5330. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5331. case 6:
  5332. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5333. case 5:
  5334. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5335. case 4:
  5336. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5337. case 3:
  5338. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5339. case 2:
  5340. case 1:
  5341. default:
  5342. break;
  5343. };
  5344. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5345. return 0;
  5346. }
  5347. /* Called at device open time to get the chip ready for
  5348. * packet processing. Invoked with tp->lock held.
  5349. */
  5350. static int tg3_init_hw(struct tg3 *tp)
  5351. {
  5352. int err;
  5353. /* Force the chip into D0. */
  5354. err = tg3_set_power_state(tp, PCI_D0);
  5355. if (err)
  5356. goto out;
  5357. tg3_switch_clocks(tp);
  5358. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5359. err = tg3_reset_hw(tp);
  5360. out:
  5361. return err;
  5362. }
  5363. #define TG3_STAT_ADD32(PSTAT, REG) \
  5364. do { u32 __val = tr32(REG); \
  5365. (PSTAT)->low += __val; \
  5366. if ((PSTAT)->low < __val) \
  5367. (PSTAT)->high += 1; \
  5368. } while (0)
  5369. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5370. {
  5371. struct tg3_hw_stats *sp = tp->hw_stats;
  5372. if (!netif_carrier_ok(tp->dev))
  5373. return;
  5374. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5375. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5376. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5377. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5378. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5379. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5380. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5381. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5382. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5383. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5384. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5385. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5386. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5387. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5388. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5389. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5390. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5391. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5392. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5393. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5394. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5395. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5396. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5397. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5398. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5399. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5400. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5401. }
  5402. static void tg3_timer(unsigned long __opaque)
  5403. {
  5404. struct tg3 *tp = (struct tg3 *) __opaque;
  5405. spin_lock(&tp->lock);
  5406. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5407. /* All of this garbage is because when using non-tagged
  5408. * IRQ status the mailbox/status_block protocol the chip
  5409. * uses with the cpu is race prone.
  5410. */
  5411. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5412. tw32(GRC_LOCAL_CTRL,
  5413. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5414. } else {
  5415. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5416. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5417. }
  5418. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5419. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5420. spin_unlock(&tp->lock);
  5421. schedule_work(&tp->reset_task);
  5422. return;
  5423. }
  5424. }
  5425. /* This part only runs once per second. */
  5426. if (!--tp->timer_counter) {
  5427. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5428. tg3_periodic_fetch_stats(tp);
  5429. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5430. u32 mac_stat;
  5431. int phy_event;
  5432. mac_stat = tr32(MAC_STATUS);
  5433. phy_event = 0;
  5434. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5435. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5436. phy_event = 1;
  5437. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5438. phy_event = 1;
  5439. if (phy_event)
  5440. tg3_setup_phy(tp, 0);
  5441. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5442. u32 mac_stat = tr32(MAC_STATUS);
  5443. int need_setup = 0;
  5444. if (netif_carrier_ok(tp->dev) &&
  5445. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5446. need_setup = 1;
  5447. }
  5448. if (! netif_carrier_ok(tp->dev) &&
  5449. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5450. MAC_STATUS_SIGNAL_DET))) {
  5451. need_setup = 1;
  5452. }
  5453. if (need_setup) {
  5454. tw32_f(MAC_MODE,
  5455. (tp->mac_mode &
  5456. ~MAC_MODE_PORT_MODE_MASK));
  5457. udelay(40);
  5458. tw32_f(MAC_MODE, tp->mac_mode);
  5459. udelay(40);
  5460. tg3_setup_phy(tp, 0);
  5461. }
  5462. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5463. tg3_serdes_parallel_detect(tp);
  5464. tp->timer_counter = tp->timer_multiplier;
  5465. }
  5466. /* Heartbeat is only sent once every 2 seconds. */
  5467. if (!--tp->asf_counter) {
  5468. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5469. u32 val;
  5470. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5471. FWCMD_NICDRV_ALIVE2);
  5472. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5473. /* 5 seconds timeout */
  5474. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5475. val = tr32(GRC_RX_CPU_EVENT);
  5476. val |= (1 << 14);
  5477. tw32(GRC_RX_CPU_EVENT, val);
  5478. }
  5479. tp->asf_counter = tp->asf_multiplier;
  5480. }
  5481. spin_unlock(&tp->lock);
  5482. tp->timer.expires = jiffies + tp->timer_offset;
  5483. add_timer(&tp->timer);
  5484. }
  5485. static int tg3_test_interrupt(struct tg3 *tp)
  5486. {
  5487. struct net_device *dev = tp->dev;
  5488. int err, i;
  5489. u32 int_mbox = 0;
  5490. if (!netif_running(dev))
  5491. return -ENODEV;
  5492. tg3_disable_ints(tp);
  5493. free_irq(tp->pdev->irq, dev);
  5494. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5495. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5496. if (err)
  5497. return err;
  5498. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5499. tg3_enable_ints(tp);
  5500. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5501. HOSTCC_MODE_NOW);
  5502. for (i = 0; i < 5; i++) {
  5503. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5504. TG3_64BIT_REG_LOW);
  5505. if (int_mbox != 0)
  5506. break;
  5507. msleep(10);
  5508. }
  5509. tg3_disable_ints(tp);
  5510. free_irq(tp->pdev->irq, dev);
  5511. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5512. err = request_irq(tp->pdev->irq, tg3_msi,
  5513. SA_SAMPLE_RANDOM, dev->name, dev);
  5514. else {
  5515. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5516. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5517. fn = tg3_interrupt_tagged;
  5518. err = request_irq(tp->pdev->irq, fn,
  5519. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5520. }
  5521. if (err)
  5522. return err;
  5523. if (int_mbox != 0)
  5524. return 0;
  5525. return -EIO;
  5526. }
  5527. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5528. * successfully restored
  5529. */
  5530. static int tg3_test_msi(struct tg3 *tp)
  5531. {
  5532. struct net_device *dev = tp->dev;
  5533. int err;
  5534. u16 pci_cmd;
  5535. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5536. return 0;
  5537. /* Turn off SERR reporting in case MSI terminates with Master
  5538. * Abort.
  5539. */
  5540. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5541. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5542. pci_cmd & ~PCI_COMMAND_SERR);
  5543. err = tg3_test_interrupt(tp);
  5544. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5545. if (!err)
  5546. return 0;
  5547. /* other failures */
  5548. if (err != -EIO)
  5549. return err;
  5550. /* MSI test failed, go back to INTx mode */
  5551. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5552. "switching to INTx mode. Please report this failure to "
  5553. "the PCI maintainer and include system chipset information.\n",
  5554. tp->dev->name);
  5555. free_irq(tp->pdev->irq, dev);
  5556. pci_disable_msi(tp->pdev);
  5557. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5558. {
  5559. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5560. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5561. fn = tg3_interrupt_tagged;
  5562. err = request_irq(tp->pdev->irq, fn,
  5563. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5564. }
  5565. if (err)
  5566. return err;
  5567. /* Need to reset the chip because the MSI cycle may have terminated
  5568. * with Master Abort.
  5569. */
  5570. tg3_full_lock(tp, 1);
  5571. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5572. err = tg3_init_hw(tp);
  5573. tg3_full_unlock(tp);
  5574. if (err)
  5575. free_irq(tp->pdev->irq, dev);
  5576. return err;
  5577. }
  5578. static int tg3_open(struct net_device *dev)
  5579. {
  5580. struct tg3 *tp = netdev_priv(dev);
  5581. int err;
  5582. tg3_full_lock(tp, 0);
  5583. err = tg3_set_power_state(tp, PCI_D0);
  5584. if (err)
  5585. return err;
  5586. tg3_disable_ints(tp);
  5587. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5588. tg3_full_unlock(tp);
  5589. /* The placement of this call is tied
  5590. * to the setup and use of Host TX descriptors.
  5591. */
  5592. err = tg3_alloc_consistent(tp);
  5593. if (err)
  5594. return err;
  5595. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5596. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5597. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  5598. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  5599. (tp->pdev_peer == tp->pdev))) {
  5600. /* All MSI supporting chips should support tagged
  5601. * status. Assert that this is the case.
  5602. */
  5603. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5604. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5605. "Not using MSI.\n", tp->dev->name);
  5606. } else if (pci_enable_msi(tp->pdev) == 0) {
  5607. u32 msi_mode;
  5608. msi_mode = tr32(MSGINT_MODE);
  5609. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5610. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5611. }
  5612. }
  5613. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5614. err = request_irq(tp->pdev->irq, tg3_msi,
  5615. SA_SAMPLE_RANDOM, dev->name, dev);
  5616. else {
  5617. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5618. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5619. fn = tg3_interrupt_tagged;
  5620. err = request_irq(tp->pdev->irq, fn,
  5621. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5622. }
  5623. if (err) {
  5624. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5625. pci_disable_msi(tp->pdev);
  5626. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5627. }
  5628. tg3_free_consistent(tp);
  5629. return err;
  5630. }
  5631. tg3_full_lock(tp, 0);
  5632. err = tg3_init_hw(tp);
  5633. if (err) {
  5634. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5635. tg3_free_rings(tp);
  5636. } else {
  5637. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5638. tp->timer_offset = HZ;
  5639. else
  5640. tp->timer_offset = HZ / 10;
  5641. BUG_ON(tp->timer_offset > HZ);
  5642. tp->timer_counter = tp->timer_multiplier =
  5643. (HZ / tp->timer_offset);
  5644. tp->asf_counter = tp->asf_multiplier =
  5645. ((HZ / tp->timer_offset) * 2);
  5646. init_timer(&tp->timer);
  5647. tp->timer.expires = jiffies + tp->timer_offset;
  5648. tp->timer.data = (unsigned long) tp;
  5649. tp->timer.function = tg3_timer;
  5650. }
  5651. tg3_full_unlock(tp);
  5652. if (err) {
  5653. free_irq(tp->pdev->irq, dev);
  5654. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5655. pci_disable_msi(tp->pdev);
  5656. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5657. }
  5658. tg3_free_consistent(tp);
  5659. return err;
  5660. }
  5661. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5662. err = tg3_test_msi(tp);
  5663. if (err) {
  5664. tg3_full_lock(tp, 0);
  5665. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5666. pci_disable_msi(tp->pdev);
  5667. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5668. }
  5669. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5670. tg3_free_rings(tp);
  5671. tg3_free_consistent(tp);
  5672. tg3_full_unlock(tp);
  5673. return err;
  5674. }
  5675. }
  5676. tg3_full_lock(tp, 0);
  5677. add_timer(&tp->timer);
  5678. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5679. tg3_enable_ints(tp);
  5680. tg3_full_unlock(tp);
  5681. netif_start_queue(dev);
  5682. return 0;
  5683. }
  5684. #if 0
  5685. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5686. {
  5687. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5688. u16 val16;
  5689. int i;
  5690. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5691. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5692. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5693. val16, val32);
  5694. /* MAC block */
  5695. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5696. tr32(MAC_MODE), tr32(MAC_STATUS));
  5697. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5698. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5699. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5700. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5701. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5702. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5703. /* Send data initiator control block */
  5704. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5705. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5706. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5707. tr32(SNDDATAI_STATSCTRL));
  5708. /* Send data completion control block */
  5709. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5710. /* Send BD ring selector block */
  5711. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5712. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5713. /* Send BD initiator control block */
  5714. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5715. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5716. /* Send BD completion control block */
  5717. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5718. /* Receive list placement control block */
  5719. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5720. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5721. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5722. tr32(RCVLPC_STATSCTRL));
  5723. /* Receive data and receive BD initiator control block */
  5724. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5725. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5726. /* Receive data completion control block */
  5727. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5728. tr32(RCVDCC_MODE));
  5729. /* Receive BD initiator control block */
  5730. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5731. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5732. /* Receive BD completion control block */
  5733. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5734. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5735. /* Receive list selector control block */
  5736. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5737. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5738. /* Mbuf cluster free block */
  5739. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5740. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5741. /* Host coalescing control block */
  5742. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5743. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5744. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5745. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5746. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5747. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5748. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5749. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5750. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5751. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5752. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5753. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5754. /* Memory arbiter control block */
  5755. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5756. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5757. /* Buffer manager control block */
  5758. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5759. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5760. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5761. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5762. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5763. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5764. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5765. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5766. /* Read DMA control block */
  5767. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5768. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5769. /* Write DMA control block */
  5770. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5771. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5772. /* DMA completion block */
  5773. printk("DEBUG: DMAC_MODE[%08x]\n",
  5774. tr32(DMAC_MODE));
  5775. /* GRC block */
  5776. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5777. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5778. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5779. tr32(GRC_LOCAL_CTRL));
  5780. /* TG3_BDINFOs */
  5781. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5782. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5783. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5784. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5785. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5786. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5787. tr32(RCVDBDI_STD_BD + 0x0),
  5788. tr32(RCVDBDI_STD_BD + 0x4),
  5789. tr32(RCVDBDI_STD_BD + 0x8),
  5790. tr32(RCVDBDI_STD_BD + 0xc));
  5791. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5792. tr32(RCVDBDI_MINI_BD + 0x0),
  5793. tr32(RCVDBDI_MINI_BD + 0x4),
  5794. tr32(RCVDBDI_MINI_BD + 0x8),
  5795. tr32(RCVDBDI_MINI_BD + 0xc));
  5796. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5797. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5798. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5799. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5800. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5801. val32, val32_2, val32_3, val32_4);
  5802. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5803. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5804. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5805. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5806. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5807. val32, val32_2, val32_3, val32_4);
  5808. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5809. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5810. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5811. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5812. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5813. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5814. val32, val32_2, val32_3, val32_4, val32_5);
  5815. /* SW status block */
  5816. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5817. tp->hw_status->status,
  5818. tp->hw_status->status_tag,
  5819. tp->hw_status->rx_jumbo_consumer,
  5820. tp->hw_status->rx_consumer,
  5821. tp->hw_status->rx_mini_consumer,
  5822. tp->hw_status->idx[0].rx_producer,
  5823. tp->hw_status->idx[0].tx_consumer);
  5824. /* SW statistics block */
  5825. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5826. ((u32 *)tp->hw_stats)[0],
  5827. ((u32 *)tp->hw_stats)[1],
  5828. ((u32 *)tp->hw_stats)[2],
  5829. ((u32 *)tp->hw_stats)[3]);
  5830. /* Mailboxes */
  5831. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5832. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5833. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5834. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5835. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5836. /* NIC side send descriptors. */
  5837. for (i = 0; i < 6; i++) {
  5838. unsigned long txd;
  5839. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5840. + (i * sizeof(struct tg3_tx_buffer_desc));
  5841. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5842. i,
  5843. readl(txd + 0x0), readl(txd + 0x4),
  5844. readl(txd + 0x8), readl(txd + 0xc));
  5845. }
  5846. /* NIC side RX descriptors. */
  5847. for (i = 0; i < 6; i++) {
  5848. unsigned long rxd;
  5849. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5850. + (i * sizeof(struct tg3_rx_buffer_desc));
  5851. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5852. i,
  5853. readl(rxd + 0x0), readl(rxd + 0x4),
  5854. readl(rxd + 0x8), readl(rxd + 0xc));
  5855. rxd += (4 * sizeof(u32));
  5856. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5857. i,
  5858. readl(rxd + 0x0), readl(rxd + 0x4),
  5859. readl(rxd + 0x8), readl(rxd + 0xc));
  5860. }
  5861. for (i = 0; i < 6; i++) {
  5862. unsigned long rxd;
  5863. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5864. + (i * sizeof(struct tg3_rx_buffer_desc));
  5865. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5866. i,
  5867. readl(rxd + 0x0), readl(rxd + 0x4),
  5868. readl(rxd + 0x8), readl(rxd + 0xc));
  5869. rxd += (4 * sizeof(u32));
  5870. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5871. i,
  5872. readl(rxd + 0x0), readl(rxd + 0x4),
  5873. readl(rxd + 0x8), readl(rxd + 0xc));
  5874. }
  5875. }
  5876. #endif
  5877. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5878. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5879. static int tg3_close(struct net_device *dev)
  5880. {
  5881. struct tg3 *tp = netdev_priv(dev);
  5882. /* Calling flush_scheduled_work() may deadlock because
  5883. * linkwatch_event() may be on the workqueue and it will try to get
  5884. * the rtnl_lock which we are holding.
  5885. */
  5886. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  5887. msleep(1);
  5888. netif_stop_queue(dev);
  5889. del_timer_sync(&tp->timer);
  5890. tg3_full_lock(tp, 1);
  5891. #if 0
  5892. tg3_dump_state(tp);
  5893. #endif
  5894. tg3_disable_ints(tp);
  5895. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5896. tg3_free_rings(tp);
  5897. tp->tg3_flags &=
  5898. ~(TG3_FLAG_INIT_COMPLETE |
  5899. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5900. tg3_full_unlock(tp);
  5901. free_irq(tp->pdev->irq, dev);
  5902. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5903. pci_disable_msi(tp->pdev);
  5904. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5905. }
  5906. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5907. sizeof(tp->net_stats_prev));
  5908. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5909. sizeof(tp->estats_prev));
  5910. tg3_free_consistent(tp);
  5911. tg3_set_power_state(tp, PCI_D3hot);
  5912. netif_carrier_off(tp->dev);
  5913. return 0;
  5914. }
  5915. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5916. {
  5917. unsigned long ret;
  5918. #if (BITS_PER_LONG == 32)
  5919. ret = val->low;
  5920. #else
  5921. ret = ((u64)val->high << 32) | ((u64)val->low);
  5922. #endif
  5923. return ret;
  5924. }
  5925. static unsigned long calc_crc_errors(struct tg3 *tp)
  5926. {
  5927. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5928. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5929. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5931. u32 val;
  5932. spin_lock_bh(&tp->lock);
  5933. if (!tg3_readphy(tp, 0x1e, &val)) {
  5934. tg3_writephy(tp, 0x1e, val | 0x8000);
  5935. tg3_readphy(tp, 0x14, &val);
  5936. } else
  5937. val = 0;
  5938. spin_unlock_bh(&tp->lock);
  5939. tp->phy_crc_errors += val;
  5940. return tp->phy_crc_errors;
  5941. }
  5942. return get_stat64(&hw_stats->rx_fcs_errors);
  5943. }
  5944. #define ESTAT_ADD(member) \
  5945. estats->member = old_estats->member + \
  5946. get_stat64(&hw_stats->member)
  5947. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5948. {
  5949. struct tg3_ethtool_stats *estats = &tp->estats;
  5950. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5951. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5952. if (!hw_stats)
  5953. return old_estats;
  5954. ESTAT_ADD(rx_octets);
  5955. ESTAT_ADD(rx_fragments);
  5956. ESTAT_ADD(rx_ucast_packets);
  5957. ESTAT_ADD(rx_mcast_packets);
  5958. ESTAT_ADD(rx_bcast_packets);
  5959. ESTAT_ADD(rx_fcs_errors);
  5960. ESTAT_ADD(rx_align_errors);
  5961. ESTAT_ADD(rx_xon_pause_rcvd);
  5962. ESTAT_ADD(rx_xoff_pause_rcvd);
  5963. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5964. ESTAT_ADD(rx_xoff_entered);
  5965. ESTAT_ADD(rx_frame_too_long_errors);
  5966. ESTAT_ADD(rx_jabbers);
  5967. ESTAT_ADD(rx_undersize_packets);
  5968. ESTAT_ADD(rx_in_length_errors);
  5969. ESTAT_ADD(rx_out_length_errors);
  5970. ESTAT_ADD(rx_64_or_less_octet_packets);
  5971. ESTAT_ADD(rx_65_to_127_octet_packets);
  5972. ESTAT_ADD(rx_128_to_255_octet_packets);
  5973. ESTAT_ADD(rx_256_to_511_octet_packets);
  5974. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5975. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5976. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5977. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5978. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5979. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5980. ESTAT_ADD(tx_octets);
  5981. ESTAT_ADD(tx_collisions);
  5982. ESTAT_ADD(tx_xon_sent);
  5983. ESTAT_ADD(tx_xoff_sent);
  5984. ESTAT_ADD(tx_flow_control);
  5985. ESTAT_ADD(tx_mac_errors);
  5986. ESTAT_ADD(tx_single_collisions);
  5987. ESTAT_ADD(tx_mult_collisions);
  5988. ESTAT_ADD(tx_deferred);
  5989. ESTAT_ADD(tx_excessive_collisions);
  5990. ESTAT_ADD(tx_late_collisions);
  5991. ESTAT_ADD(tx_collide_2times);
  5992. ESTAT_ADD(tx_collide_3times);
  5993. ESTAT_ADD(tx_collide_4times);
  5994. ESTAT_ADD(tx_collide_5times);
  5995. ESTAT_ADD(tx_collide_6times);
  5996. ESTAT_ADD(tx_collide_7times);
  5997. ESTAT_ADD(tx_collide_8times);
  5998. ESTAT_ADD(tx_collide_9times);
  5999. ESTAT_ADD(tx_collide_10times);
  6000. ESTAT_ADD(tx_collide_11times);
  6001. ESTAT_ADD(tx_collide_12times);
  6002. ESTAT_ADD(tx_collide_13times);
  6003. ESTAT_ADD(tx_collide_14times);
  6004. ESTAT_ADD(tx_collide_15times);
  6005. ESTAT_ADD(tx_ucast_packets);
  6006. ESTAT_ADD(tx_mcast_packets);
  6007. ESTAT_ADD(tx_bcast_packets);
  6008. ESTAT_ADD(tx_carrier_sense_errors);
  6009. ESTAT_ADD(tx_discards);
  6010. ESTAT_ADD(tx_errors);
  6011. ESTAT_ADD(dma_writeq_full);
  6012. ESTAT_ADD(dma_write_prioq_full);
  6013. ESTAT_ADD(rxbds_empty);
  6014. ESTAT_ADD(rx_discards);
  6015. ESTAT_ADD(rx_errors);
  6016. ESTAT_ADD(rx_threshold_hit);
  6017. ESTAT_ADD(dma_readq_full);
  6018. ESTAT_ADD(dma_read_prioq_full);
  6019. ESTAT_ADD(tx_comp_queue_full);
  6020. ESTAT_ADD(ring_set_send_prod_index);
  6021. ESTAT_ADD(ring_status_update);
  6022. ESTAT_ADD(nic_irqs);
  6023. ESTAT_ADD(nic_avoided_irqs);
  6024. ESTAT_ADD(nic_tx_threshold_hit);
  6025. return estats;
  6026. }
  6027. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6028. {
  6029. struct tg3 *tp = netdev_priv(dev);
  6030. struct net_device_stats *stats = &tp->net_stats;
  6031. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6032. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6033. if (!hw_stats)
  6034. return old_stats;
  6035. stats->rx_packets = old_stats->rx_packets +
  6036. get_stat64(&hw_stats->rx_ucast_packets) +
  6037. get_stat64(&hw_stats->rx_mcast_packets) +
  6038. get_stat64(&hw_stats->rx_bcast_packets);
  6039. stats->tx_packets = old_stats->tx_packets +
  6040. get_stat64(&hw_stats->tx_ucast_packets) +
  6041. get_stat64(&hw_stats->tx_mcast_packets) +
  6042. get_stat64(&hw_stats->tx_bcast_packets);
  6043. stats->rx_bytes = old_stats->rx_bytes +
  6044. get_stat64(&hw_stats->rx_octets);
  6045. stats->tx_bytes = old_stats->tx_bytes +
  6046. get_stat64(&hw_stats->tx_octets);
  6047. stats->rx_errors = old_stats->rx_errors +
  6048. get_stat64(&hw_stats->rx_errors);
  6049. stats->tx_errors = old_stats->tx_errors +
  6050. get_stat64(&hw_stats->tx_errors) +
  6051. get_stat64(&hw_stats->tx_mac_errors) +
  6052. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6053. get_stat64(&hw_stats->tx_discards);
  6054. stats->multicast = old_stats->multicast +
  6055. get_stat64(&hw_stats->rx_mcast_packets);
  6056. stats->collisions = old_stats->collisions +
  6057. get_stat64(&hw_stats->tx_collisions);
  6058. stats->rx_length_errors = old_stats->rx_length_errors +
  6059. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6060. get_stat64(&hw_stats->rx_undersize_packets);
  6061. stats->rx_over_errors = old_stats->rx_over_errors +
  6062. get_stat64(&hw_stats->rxbds_empty);
  6063. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6064. get_stat64(&hw_stats->rx_align_errors);
  6065. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6066. get_stat64(&hw_stats->tx_discards);
  6067. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6068. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6069. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6070. calc_crc_errors(tp);
  6071. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6072. get_stat64(&hw_stats->rx_discards);
  6073. return stats;
  6074. }
  6075. static inline u32 calc_crc(unsigned char *buf, int len)
  6076. {
  6077. u32 reg;
  6078. u32 tmp;
  6079. int j, k;
  6080. reg = 0xffffffff;
  6081. for (j = 0; j < len; j++) {
  6082. reg ^= buf[j];
  6083. for (k = 0; k < 8; k++) {
  6084. tmp = reg & 0x01;
  6085. reg >>= 1;
  6086. if (tmp) {
  6087. reg ^= 0xedb88320;
  6088. }
  6089. }
  6090. }
  6091. return ~reg;
  6092. }
  6093. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6094. {
  6095. /* accept or reject all multicast frames */
  6096. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6097. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6098. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6099. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6100. }
  6101. static void __tg3_set_rx_mode(struct net_device *dev)
  6102. {
  6103. struct tg3 *tp = netdev_priv(dev);
  6104. u32 rx_mode;
  6105. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6106. RX_MODE_KEEP_VLAN_TAG);
  6107. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6108. * flag clear.
  6109. */
  6110. #if TG3_VLAN_TAG_USED
  6111. if (!tp->vlgrp &&
  6112. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6113. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6114. #else
  6115. /* By definition, VLAN is disabled always in this
  6116. * case.
  6117. */
  6118. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6119. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6120. #endif
  6121. if (dev->flags & IFF_PROMISC) {
  6122. /* Promiscuous mode. */
  6123. rx_mode |= RX_MODE_PROMISC;
  6124. } else if (dev->flags & IFF_ALLMULTI) {
  6125. /* Accept all multicast. */
  6126. tg3_set_multi (tp, 1);
  6127. } else if (dev->mc_count < 1) {
  6128. /* Reject all multicast. */
  6129. tg3_set_multi (tp, 0);
  6130. } else {
  6131. /* Accept one or more multicast(s). */
  6132. struct dev_mc_list *mclist;
  6133. unsigned int i;
  6134. u32 mc_filter[4] = { 0, };
  6135. u32 regidx;
  6136. u32 bit;
  6137. u32 crc;
  6138. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6139. i++, mclist = mclist->next) {
  6140. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6141. bit = ~crc & 0x7f;
  6142. regidx = (bit & 0x60) >> 5;
  6143. bit &= 0x1f;
  6144. mc_filter[regidx] |= (1 << bit);
  6145. }
  6146. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6147. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6148. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6149. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6150. }
  6151. if (rx_mode != tp->rx_mode) {
  6152. tp->rx_mode = rx_mode;
  6153. tw32_f(MAC_RX_MODE, rx_mode);
  6154. udelay(10);
  6155. }
  6156. }
  6157. static void tg3_set_rx_mode(struct net_device *dev)
  6158. {
  6159. struct tg3 *tp = netdev_priv(dev);
  6160. if (!netif_running(dev))
  6161. return;
  6162. tg3_full_lock(tp, 0);
  6163. __tg3_set_rx_mode(dev);
  6164. tg3_full_unlock(tp);
  6165. }
  6166. #define TG3_REGDUMP_LEN (32 * 1024)
  6167. static int tg3_get_regs_len(struct net_device *dev)
  6168. {
  6169. return TG3_REGDUMP_LEN;
  6170. }
  6171. static void tg3_get_regs(struct net_device *dev,
  6172. struct ethtool_regs *regs, void *_p)
  6173. {
  6174. u32 *p = _p;
  6175. struct tg3 *tp = netdev_priv(dev);
  6176. u8 *orig_p = _p;
  6177. int i;
  6178. regs->version = 0;
  6179. memset(p, 0, TG3_REGDUMP_LEN);
  6180. if (tp->link_config.phy_is_low_power)
  6181. return;
  6182. tg3_full_lock(tp, 0);
  6183. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6184. #define GET_REG32_LOOP(base,len) \
  6185. do { p = (u32 *)(orig_p + (base)); \
  6186. for (i = 0; i < len; i += 4) \
  6187. __GET_REG32((base) + i); \
  6188. } while (0)
  6189. #define GET_REG32_1(reg) \
  6190. do { p = (u32 *)(orig_p + (reg)); \
  6191. __GET_REG32((reg)); \
  6192. } while (0)
  6193. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6194. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6195. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6196. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6197. GET_REG32_1(SNDDATAC_MODE);
  6198. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6199. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6200. GET_REG32_1(SNDBDC_MODE);
  6201. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6202. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6203. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6204. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6205. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6206. GET_REG32_1(RCVDCC_MODE);
  6207. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6208. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6209. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6210. GET_REG32_1(MBFREE_MODE);
  6211. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6212. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6213. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6214. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6215. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6216. GET_REG32_1(RX_CPU_MODE);
  6217. GET_REG32_1(RX_CPU_STATE);
  6218. GET_REG32_1(RX_CPU_PGMCTR);
  6219. GET_REG32_1(RX_CPU_HWBKPT);
  6220. GET_REG32_1(TX_CPU_MODE);
  6221. GET_REG32_1(TX_CPU_STATE);
  6222. GET_REG32_1(TX_CPU_PGMCTR);
  6223. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6224. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6225. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6226. GET_REG32_1(DMAC_MODE);
  6227. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6228. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6229. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6230. #undef __GET_REG32
  6231. #undef GET_REG32_LOOP
  6232. #undef GET_REG32_1
  6233. tg3_full_unlock(tp);
  6234. }
  6235. static int tg3_get_eeprom_len(struct net_device *dev)
  6236. {
  6237. struct tg3 *tp = netdev_priv(dev);
  6238. return tp->nvram_size;
  6239. }
  6240. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6241. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6242. {
  6243. struct tg3 *tp = netdev_priv(dev);
  6244. int ret;
  6245. u8 *pd;
  6246. u32 i, offset, len, val, b_offset, b_count;
  6247. if (tp->link_config.phy_is_low_power)
  6248. return -EAGAIN;
  6249. offset = eeprom->offset;
  6250. len = eeprom->len;
  6251. eeprom->len = 0;
  6252. eeprom->magic = TG3_EEPROM_MAGIC;
  6253. if (offset & 3) {
  6254. /* adjustments to start on required 4 byte boundary */
  6255. b_offset = offset & 3;
  6256. b_count = 4 - b_offset;
  6257. if (b_count > len) {
  6258. /* i.e. offset=1 len=2 */
  6259. b_count = len;
  6260. }
  6261. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6262. if (ret)
  6263. return ret;
  6264. val = cpu_to_le32(val);
  6265. memcpy(data, ((char*)&val) + b_offset, b_count);
  6266. len -= b_count;
  6267. offset += b_count;
  6268. eeprom->len += b_count;
  6269. }
  6270. /* read bytes upto the last 4 byte boundary */
  6271. pd = &data[eeprom->len];
  6272. for (i = 0; i < (len - (len & 3)); i += 4) {
  6273. ret = tg3_nvram_read(tp, offset + i, &val);
  6274. if (ret) {
  6275. eeprom->len += i;
  6276. return ret;
  6277. }
  6278. val = cpu_to_le32(val);
  6279. memcpy(pd + i, &val, 4);
  6280. }
  6281. eeprom->len += i;
  6282. if (len & 3) {
  6283. /* read last bytes not ending on 4 byte boundary */
  6284. pd = &data[eeprom->len];
  6285. b_count = len & 3;
  6286. b_offset = offset + len - b_count;
  6287. ret = tg3_nvram_read(tp, b_offset, &val);
  6288. if (ret)
  6289. return ret;
  6290. val = cpu_to_le32(val);
  6291. memcpy(pd, ((char*)&val), b_count);
  6292. eeprom->len += b_count;
  6293. }
  6294. return 0;
  6295. }
  6296. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6297. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6298. {
  6299. struct tg3 *tp = netdev_priv(dev);
  6300. int ret;
  6301. u32 offset, len, b_offset, odd_len, start, end;
  6302. u8 *buf;
  6303. if (tp->link_config.phy_is_low_power)
  6304. return -EAGAIN;
  6305. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6306. return -EINVAL;
  6307. offset = eeprom->offset;
  6308. len = eeprom->len;
  6309. if ((b_offset = (offset & 3))) {
  6310. /* adjustments to start on required 4 byte boundary */
  6311. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6312. if (ret)
  6313. return ret;
  6314. start = cpu_to_le32(start);
  6315. len += b_offset;
  6316. offset &= ~3;
  6317. if (len < 4)
  6318. len = 4;
  6319. }
  6320. odd_len = 0;
  6321. if (len & 3) {
  6322. /* adjustments to end on required 4 byte boundary */
  6323. odd_len = 1;
  6324. len = (len + 3) & ~3;
  6325. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6326. if (ret)
  6327. return ret;
  6328. end = cpu_to_le32(end);
  6329. }
  6330. buf = data;
  6331. if (b_offset || odd_len) {
  6332. buf = kmalloc(len, GFP_KERNEL);
  6333. if (buf == 0)
  6334. return -ENOMEM;
  6335. if (b_offset)
  6336. memcpy(buf, &start, 4);
  6337. if (odd_len)
  6338. memcpy(buf+len-4, &end, 4);
  6339. memcpy(buf + b_offset, data, eeprom->len);
  6340. }
  6341. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6342. if (buf != data)
  6343. kfree(buf);
  6344. return ret;
  6345. }
  6346. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6347. {
  6348. struct tg3 *tp = netdev_priv(dev);
  6349. cmd->supported = (SUPPORTED_Autoneg);
  6350. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6351. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6352. SUPPORTED_1000baseT_Full);
  6353. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6354. cmd->supported |= (SUPPORTED_100baseT_Half |
  6355. SUPPORTED_100baseT_Full |
  6356. SUPPORTED_10baseT_Half |
  6357. SUPPORTED_10baseT_Full |
  6358. SUPPORTED_MII);
  6359. else
  6360. cmd->supported |= SUPPORTED_FIBRE;
  6361. cmd->advertising = tp->link_config.advertising;
  6362. if (netif_running(dev)) {
  6363. cmd->speed = tp->link_config.active_speed;
  6364. cmd->duplex = tp->link_config.active_duplex;
  6365. }
  6366. cmd->port = 0;
  6367. cmd->phy_address = PHY_ADDR;
  6368. cmd->transceiver = 0;
  6369. cmd->autoneg = tp->link_config.autoneg;
  6370. cmd->maxtxpkt = 0;
  6371. cmd->maxrxpkt = 0;
  6372. return 0;
  6373. }
  6374. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6375. {
  6376. struct tg3 *tp = netdev_priv(dev);
  6377. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6378. /* These are the only valid advertisement bits allowed. */
  6379. if (cmd->autoneg == AUTONEG_ENABLE &&
  6380. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6381. ADVERTISED_1000baseT_Full |
  6382. ADVERTISED_Autoneg |
  6383. ADVERTISED_FIBRE)))
  6384. return -EINVAL;
  6385. /* Fiber can only do SPEED_1000. */
  6386. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6387. (cmd->speed != SPEED_1000))
  6388. return -EINVAL;
  6389. /* Copper cannot force SPEED_1000. */
  6390. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6391. (cmd->speed == SPEED_1000))
  6392. return -EINVAL;
  6393. else if ((cmd->speed == SPEED_1000) &&
  6394. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6395. return -EINVAL;
  6396. tg3_full_lock(tp, 0);
  6397. tp->link_config.autoneg = cmd->autoneg;
  6398. if (cmd->autoneg == AUTONEG_ENABLE) {
  6399. tp->link_config.advertising = cmd->advertising;
  6400. tp->link_config.speed = SPEED_INVALID;
  6401. tp->link_config.duplex = DUPLEX_INVALID;
  6402. } else {
  6403. tp->link_config.advertising = 0;
  6404. tp->link_config.speed = cmd->speed;
  6405. tp->link_config.duplex = cmd->duplex;
  6406. }
  6407. if (netif_running(dev))
  6408. tg3_setup_phy(tp, 1);
  6409. tg3_full_unlock(tp);
  6410. return 0;
  6411. }
  6412. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6413. {
  6414. struct tg3 *tp = netdev_priv(dev);
  6415. strcpy(info->driver, DRV_MODULE_NAME);
  6416. strcpy(info->version, DRV_MODULE_VERSION);
  6417. strcpy(info->bus_info, pci_name(tp->pdev));
  6418. }
  6419. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6420. {
  6421. struct tg3 *tp = netdev_priv(dev);
  6422. wol->supported = WAKE_MAGIC;
  6423. wol->wolopts = 0;
  6424. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6425. wol->wolopts = WAKE_MAGIC;
  6426. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6427. }
  6428. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6429. {
  6430. struct tg3 *tp = netdev_priv(dev);
  6431. if (wol->wolopts & ~WAKE_MAGIC)
  6432. return -EINVAL;
  6433. if ((wol->wolopts & WAKE_MAGIC) &&
  6434. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6435. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6436. return -EINVAL;
  6437. spin_lock_bh(&tp->lock);
  6438. if (wol->wolopts & WAKE_MAGIC)
  6439. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6440. else
  6441. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6442. spin_unlock_bh(&tp->lock);
  6443. return 0;
  6444. }
  6445. static u32 tg3_get_msglevel(struct net_device *dev)
  6446. {
  6447. struct tg3 *tp = netdev_priv(dev);
  6448. return tp->msg_enable;
  6449. }
  6450. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6451. {
  6452. struct tg3 *tp = netdev_priv(dev);
  6453. tp->msg_enable = value;
  6454. }
  6455. #if TG3_TSO_SUPPORT != 0
  6456. static int tg3_set_tso(struct net_device *dev, u32 value)
  6457. {
  6458. struct tg3 *tp = netdev_priv(dev);
  6459. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6460. if (value)
  6461. return -EINVAL;
  6462. return 0;
  6463. }
  6464. return ethtool_op_set_tso(dev, value);
  6465. }
  6466. #endif
  6467. static int tg3_nway_reset(struct net_device *dev)
  6468. {
  6469. struct tg3 *tp = netdev_priv(dev);
  6470. u32 bmcr;
  6471. int r;
  6472. if (!netif_running(dev))
  6473. return -EAGAIN;
  6474. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6475. return -EINVAL;
  6476. spin_lock_bh(&tp->lock);
  6477. r = -EINVAL;
  6478. tg3_readphy(tp, MII_BMCR, &bmcr);
  6479. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6480. ((bmcr & BMCR_ANENABLE) ||
  6481. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6482. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6483. BMCR_ANENABLE);
  6484. r = 0;
  6485. }
  6486. spin_unlock_bh(&tp->lock);
  6487. return r;
  6488. }
  6489. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6490. {
  6491. struct tg3 *tp = netdev_priv(dev);
  6492. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6493. ering->rx_mini_max_pending = 0;
  6494. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6495. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6496. else
  6497. ering->rx_jumbo_max_pending = 0;
  6498. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6499. ering->rx_pending = tp->rx_pending;
  6500. ering->rx_mini_pending = 0;
  6501. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6502. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6503. else
  6504. ering->rx_jumbo_pending = 0;
  6505. ering->tx_pending = tp->tx_pending;
  6506. }
  6507. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6508. {
  6509. struct tg3 *tp = netdev_priv(dev);
  6510. int irq_sync = 0;
  6511. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6512. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6513. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6514. return -EINVAL;
  6515. if (netif_running(dev)) {
  6516. tg3_netif_stop(tp);
  6517. irq_sync = 1;
  6518. }
  6519. tg3_full_lock(tp, irq_sync);
  6520. tp->rx_pending = ering->rx_pending;
  6521. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6522. tp->rx_pending > 63)
  6523. tp->rx_pending = 63;
  6524. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6525. tp->tx_pending = ering->tx_pending;
  6526. if (netif_running(dev)) {
  6527. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6528. tg3_init_hw(tp);
  6529. tg3_netif_start(tp);
  6530. }
  6531. tg3_full_unlock(tp);
  6532. return 0;
  6533. }
  6534. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6535. {
  6536. struct tg3 *tp = netdev_priv(dev);
  6537. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6538. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6539. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6540. }
  6541. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6542. {
  6543. struct tg3 *tp = netdev_priv(dev);
  6544. int irq_sync = 0;
  6545. if (netif_running(dev)) {
  6546. tg3_netif_stop(tp);
  6547. irq_sync = 1;
  6548. }
  6549. tg3_full_lock(tp, irq_sync);
  6550. if (epause->autoneg)
  6551. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6552. else
  6553. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6554. if (epause->rx_pause)
  6555. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6556. else
  6557. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6558. if (epause->tx_pause)
  6559. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6560. else
  6561. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6562. if (netif_running(dev)) {
  6563. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6564. tg3_init_hw(tp);
  6565. tg3_netif_start(tp);
  6566. }
  6567. tg3_full_unlock(tp);
  6568. return 0;
  6569. }
  6570. static u32 tg3_get_rx_csum(struct net_device *dev)
  6571. {
  6572. struct tg3 *tp = netdev_priv(dev);
  6573. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6574. }
  6575. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6576. {
  6577. struct tg3 *tp = netdev_priv(dev);
  6578. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6579. if (data != 0)
  6580. return -EINVAL;
  6581. return 0;
  6582. }
  6583. spin_lock_bh(&tp->lock);
  6584. if (data)
  6585. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6586. else
  6587. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6588. spin_unlock_bh(&tp->lock);
  6589. return 0;
  6590. }
  6591. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6592. {
  6593. struct tg3 *tp = netdev_priv(dev);
  6594. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6595. if (data != 0)
  6596. return -EINVAL;
  6597. return 0;
  6598. }
  6599. if (data)
  6600. dev->features |= NETIF_F_IP_CSUM;
  6601. else
  6602. dev->features &= ~NETIF_F_IP_CSUM;
  6603. return 0;
  6604. }
  6605. static int tg3_get_stats_count (struct net_device *dev)
  6606. {
  6607. return TG3_NUM_STATS;
  6608. }
  6609. static int tg3_get_test_count (struct net_device *dev)
  6610. {
  6611. return TG3_NUM_TEST;
  6612. }
  6613. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6614. {
  6615. switch (stringset) {
  6616. case ETH_SS_STATS:
  6617. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6618. break;
  6619. case ETH_SS_TEST:
  6620. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6621. break;
  6622. default:
  6623. WARN_ON(1); /* we need a WARN() */
  6624. break;
  6625. }
  6626. }
  6627. static int tg3_phys_id(struct net_device *dev, u32 data)
  6628. {
  6629. struct tg3 *tp = netdev_priv(dev);
  6630. int i;
  6631. if (!netif_running(tp->dev))
  6632. return -EAGAIN;
  6633. if (data == 0)
  6634. data = 2;
  6635. for (i = 0; i < (data * 2); i++) {
  6636. if ((i % 2) == 0)
  6637. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6638. LED_CTRL_1000MBPS_ON |
  6639. LED_CTRL_100MBPS_ON |
  6640. LED_CTRL_10MBPS_ON |
  6641. LED_CTRL_TRAFFIC_OVERRIDE |
  6642. LED_CTRL_TRAFFIC_BLINK |
  6643. LED_CTRL_TRAFFIC_LED);
  6644. else
  6645. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6646. LED_CTRL_TRAFFIC_OVERRIDE);
  6647. if (msleep_interruptible(500))
  6648. break;
  6649. }
  6650. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6651. return 0;
  6652. }
  6653. static void tg3_get_ethtool_stats (struct net_device *dev,
  6654. struct ethtool_stats *estats, u64 *tmp_stats)
  6655. {
  6656. struct tg3 *tp = netdev_priv(dev);
  6657. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6658. }
  6659. #define NVRAM_TEST_SIZE 0x100
  6660. static int tg3_test_nvram(struct tg3 *tp)
  6661. {
  6662. u32 *buf, csum;
  6663. int i, j, err = 0;
  6664. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6665. if (buf == NULL)
  6666. return -ENOMEM;
  6667. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6668. u32 val;
  6669. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6670. break;
  6671. buf[j] = cpu_to_le32(val);
  6672. }
  6673. if (i < NVRAM_TEST_SIZE)
  6674. goto out;
  6675. err = -EIO;
  6676. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6677. goto out;
  6678. /* Bootstrap checksum at offset 0x10 */
  6679. csum = calc_crc((unsigned char *) buf, 0x10);
  6680. if(csum != cpu_to_le32(buf[0x10/4]))
  6681. goto out;
  6682. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6683. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6684. if (csum != cpu_to_le32(buf[0xfc/4]))
  6685. goto out;
  6686. err = 0;
  6687. out:
  6688. kfree(buf);
  6689. return err;
  6690. }
  6691. #define TG3_SERDES_TIMEOUT_SEC 2
  6692. #define TG3_COPPER_TIMEOUT_SEC 6
  6693. static int tg3_test_link(struct tg3 *tp)
  6694. {
  6695. int i, max;
  6696. if (!netif_running(tp->dev))
  6697. return -ENODEV;
  6698. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6699. max = TG3_SERDES_TIMEOUT_SEC;
  6700. else
  6701. max = TG3_COPPER_TIMEOUT_SEC;
  6702. for (i = 0; i < max; i++) {
  6703. if (netif_carrier_ok(tp->dev))
  6704. return 0;
  6705. if (msleep_interruptible(1000))
  6706. break;
  6707. }
  6708. return -EIO;
  6709. }
  6710. /* Only test the commonly used registers */
  6711. static const int tg3_test_registers(struct tg3 *tp)
  6712. {
  6713. int i, is_5705;
  6714. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6715. static struct {
  6716. u16 offset;
  6717. u16 flags;
  6718. #define TG3_FL_5705 0x1
  6719. #define TG3_FL_NOT_5705 0x2
  6720. #define TG3_FL_NOT_5788 0x4
  6721. u32 read_mask;
  6722. u32 write_mask;
  6723. } reg_tbl[] = {
  6724. /* MAC Control Registers */
  6725. { MAC_MODE, TG3_FL_NOT_5705,
  6726. 0x00000000, 0x00ef6f8c },
  6727. { MAC_MODE, TG3_FL_5705,
  6728. 0x00000000, 0x01ef6b8c },
  6729. { MAC_STATUS, TG3_FL_NOT_5705,
  6730. 0x03800107, 0x00000000 },
  6731. { MAC_STATUS, TG3_FL_5705,
  6732. 0x03800100, 0x00000000 },
  6733. { MAC_ADDR_0_HIGH, 0x0000,
  6734. 0x00000000, 0x0000ffff },
  6735. { MAC_ADDR_0_LOW, 0x0000,
  6736. 0x00000000, 0xffffffff },
  6737. { MAC_RX_MTU_SIZE, 0x0000,
  6738. 0x00000000, 0x0000ffff },
  6739. { MAC_TX_MODE, 0x0000,
  6740. 0x00000000, 0x00000070 },
  6741. { MAC_TX_LENGTHS, 0x0000,
  6742. 0x00000000, 0x00003fff },
  6743. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6744. 0x00000000, 0x000007fc },
  6745. { MAC_RX_MODE, TG3_FL_5705,
  6746. 0x00000000, 0x000007dc },
  6747. { MAC_HASH_REG_0, 0x0000,
  6748. 0x00000000, 0xffffffff },
  6749. { MAC_HASH_REG_1, 0x0000,
  6750. 0x00000000, 0xffffffff },
  6751. { MAC_HASH_REG_2, 0x0000,
  6752. 0x00000000, 0xffffffff },
  6753. { MAC_HASH_REG_3, 0x0000,
  6754. 0x00000000, 0xffffffff },
  6755. /* Receive Data and Receive BD Initiator Control Registers. */
  6756. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6757. 0x00000000, 0xffffffff },
  6758. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6759. 0x00000000, 0xffffffff },
  6760. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6761. 0x00000000, 0x00000003 },
  6762. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6763. 0x00000000, 0xffffffff },
  6764. { RCVDBDI_STD_BD+0, 0x0000,
  6765. 0x00000000, 0xffffffff },
  6766. { RCVDBDI_STD_BD+4, 0x0000,
  6767. 0x00000000, 0xffffffff },
  6768. { RCVDBDI_STD_BD+8, 0x0000,
  6769. 0x00000000, 0xffff0002 },
  6770. { RCVDBDI_STD_BD+0xc, 0x0000,
  6771. 0x00000000, 0xffffffff },
  6772. /* Receive BD Initiator Control Registers. */
  6773. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6774. 0x00000000, 0xffffffff },
  6775. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6776. 0x00000000, 0x000003ff },
  6777. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6778. 0x00000000, 0xffffffff },
  6779. /* Host Coalescing Control Registers. */
  6780. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6781. 0x00000000, 0x00000004 },
  6782. { HOSTCC_MODE, TG3_FL_5705,
  6783. 0x00000000, 0x000000f6 },
  6784. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6785. 0x00000000, 0xffffffff },
  6786. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6787. 0x00000000, 0x000003ff },
  6788. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6789. 0x00000000, 0xffffffff },
  6790. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6791. 0x00000000, 0x000003ff },
  6792. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6793. 0x00000000, 0xffffffff },
  6794. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6795. 0x00000000, 0x000000ff },
  6796. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6797. 0x00000000, 0xffffffff },
  6798. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6799. 0x00000000, 0x000000ff },
  6800. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6801. 0x00000000, 0xffffffff },
  6802. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6803. 0x00000000, 0xffffffff },
  6804. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6805. 0x00000000, 0xffffffff },
  6806. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6807. 0x00000000, 0x000000ff },
  6808. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6809. 0x00000000, 0xffffffff },
  6810. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6811. 0x00000000, 0x000000ff },
  6812. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6813. 0x00000000, 0xffffffff },
  6814. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6815. 0x00000000, 0xffffffff },
  6816. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6817. 0x00000000, 0xffffffff },
  6818. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6819. 0x00000000, 0xffffffff },
  6820. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6821. 0x00000000, 0xffffffff },
  6822. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6823. 0xffffffff, 0x00000000 },
  6824. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6825. 0xffffffff, 0x00000000 },
  6826. /* Buffer Manager Control Registers. */
  6827. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6828. 0x00000000, 0x007fff80 },
  6829. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6830. 0x00000000, 0x007fffff },
  6831. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6832. 0x00000000, 0x0000003f },
  6833. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6834. 0x00000000, 0x000001ff },
  6835. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6836. 0x00000000, 0x000001ff },
  6837. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6838. 0xffffffff, 0x00000000 },
  6839. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6840. 0xffffffff, 0x00000000 },
  6841. /* Mailbox Registers */
  6842. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6843. 0x00000000, 0x000001ff },
  6844. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6845. 0x00000000, 0x000001ff },
  6846. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6847. 0x00000000, 0x000007ff },
  6848. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6849. 0x00000000, 0x000001ff },
  6850. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6851. };
  6852. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6853. is_5705 = 1;
  6854. else
  6855. is_5705 = 0;
  6856. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6857. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6858. continue;
  6859. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6860. continue;
  6861. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6862. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6863. continue;
  6864. offset = (u32) reg_tbl[i].offset;
  6865. read_mask = reg_tbl[i].read_mask;
  6866. write_mask = reg_tbl[i].write_mask;
  6867. /* Save the original register content */
  6868. save_val = tr32(offset);
  6869. /* Determine the read-only value. */
  6870. read_val = save_val & read_mask;
  6871. /* Write zero to the register, then make sure the read-only bits
  6872. * are not changed and the read/write bits are all zeros.
  6873. */
  6874. tw32(offset, 0);
  6875. val = tr32(offset);
  6876. /* Test the read-only and read/write bits. */
  6877. if (((val & read_mask) != read_val) || (val & write_mask))
  6878. goto out;
  6879. /* Write ones to all the bits defined by RdMask and WrMask, then
  6880. * make sure the read-only bits are not changed and the
  6881. * read/write bits are all ones.
  6882. */
  6883. tw32(offset, read_mask | write_mask);
  6884. val = tr32(offset);
  6885. /* Test the read-only bits. */
  6886. if ((val & read_mask) != read_val)
  6887. goto out;
  6888. /* Test the read/write bits. */
  6889. if ((val & write_mask) != write_mask)
  6890. goto out;
  6891. tw32(offset, save_val);
  6892. }
  6893. return 0;
  6894. out:
  6895. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6896. tw32(offset, save_val);
  6897. return -EIO;
  6898. }
  6899. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6900. {
  6901. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6902. int i;
  6903. u32 j;
  6904. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6905. for (j = 0; j < len; j += 4) {
  6906. u32 val;
  6907. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6908. tg3_read_mem(tp, offset + j, &val);
  6909. if (val != test_pattern[i])
  6910. return -EIO;
  6911. }
  6912. }
  6913. return 0;
  6914. }
  6915. static int tg3_test_memory(struct tg3 *tp)
  6916. {
  6917. static struct mem_entry {
  6918. u32 offset;
  6919. u32 len;
  6920. } mem_tbl_570x[] = {
  6921. { 0x00000000, 0x00b50},
  6922. { 0x00002000, 0x1c000},
  6923. { 0xffffffff, 0x00000}
  6924. }, mem_tbl_5705[] = {
  6925. { 0x00000100, 0x0000c},
  6926. { 0x00000200, 0x00008},
  6927. { 0x00004000, 0x00800},
  6928. { 0x00006000, 0x01000},
  6929. { 0x00008000, 0x02000},
  6930. { 0x00010000, 0x0e000},
  6931. { 0xffffffff, 0x00000}
  6932. };
  6933. struct mem_entry *mem_tbl;
  6934. int err = 0;
  6935. int i;
  6936. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6937. mem_tbl = mem_tbl_5705;
  6938. else
  6939. mem_tbl = mem_tbl_570x;
  6940. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6941. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6942. mem_tbl[i].len)) != 0)
  6943. break;
  6944. }
  6945. return err;
  6946. }
  6947. #define TG3_MAC_LOOPBACK 0
  6948. #define TG3_PHY_LOOPBACK 1
  6949. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6950. {
  6951. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6952. u32 desc_idx;
  6953. struct sk_buff *skb, *rx_skb;
  6954. u8 *tx_data;
  6955. dma_addr_t map;
  6956. int num_pkts, tx_len, rx_len, i, err;
  6957. struct tg3_rx_buffer_desc *desc;
  6958. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6959. /* HW errata - mac loopback fails in some cases on 5780.
  6960. * Normal traffic and PHY loopback are not affected by
  6961. * errata.
  6962. */
  6963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  6964. return 0;
  6965. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6966. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6967. MAC_MODE_PORT_MODE_GMII;
  6968. tw32(MAC_MODE, mac_mode);
  6969. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6970. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6971. BMCR_SPEED1000);
  6972. udelay(40);
  6973. /* reset to prevent losing 1st rx packet intermittently */
  6974. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6975. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6976. udelay(10);
  6977. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6978. }
  6979. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6980. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6981. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6982. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6983. tw32(MAC_MODE, mac_mode);
  6984. }
  6985. else
  6986. return -EINVAL;
  6987. err = -EIO;
  6988. tx_len = 1514;
  6989. skb = dev_alloc_skb(tx_len);
  6990. tx_data = skb_put(skb, tx_len);
  6991. memcpy(tx_data, tp->dev->dev_addr, 6);
  6992. memset(tx_data + 6, 0x0, 8);
  6993. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6994. for (i = 14; i < tx_len; i++)
  6995. tx_data[i] = (u8) (i & 0xff);
  6996. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6997. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6998. HOSTCC_MODE_NOW);
  6999. udelay(10);
  7000. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7001. num_pkts = 0;
  7002. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7003. tp->tx_prod++;
  7004. num_pkts++;
  7005. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7006. tp->tx_prod);
  7007. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7008. udelay(10);
  7009. for (i = 0; i < 10; i++) {
  7010. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7011. HOSTCC_MODE_NOW);
  7012. udelay(10);
  7013. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7014. rx_idx = tp->hw_status->idx[0].rx_producer;
  7015. if ((tx_idx == tp->tx_prod) &&
  7016. (rx_idx == (rx_start_idx + num_pkts)))
  7017. break;
  7018. }
  7019. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7020. dev_kfree_skb(skb);
  7021. if (tx_idx != tp->tx_prod)
  7022. goto out;
  7023. if (rx_idx != rx_start_idx + num_pkts)
  7024. goto out;
  7025. desc = &tp->rx_rcb[rx_start_idx];
  7026. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7027. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7028. if (opaque_key != RXD_OPAQUE_RING_STD)
  7029. goto out;
  7030. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7031. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7032. goto out;
  7033. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7034. if (rx_len != tx_len)
  7035. goto out;
  7036. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7037. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7038. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7039. for (i = 14; i < tx_len; i++) {
  7040. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7041. goto out;
  7042. }
  7043. err = 0;
  7044. /* tg3_free_rings will unmap and free the rx_skb */
  7045. out:
  7046. return err;
  7047. }
  7048. #define TG3_MAC_LOOPBACK_FAILED 1
  7049. #define TG3_PHY_LOOPBACK_FAILED 2
  7050. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7051. TG3_PHY_LOOPBACK_FAILED)
  7052. static int tg3_test_loopback(struct tg3 *tp)
  7053. {
  7054. int err = 0;
  7055. if (!netif_running(tp->dev))
  7056. return TG3_LOOPBACK_FAILED;
  7057. tg3_reset_hw(tp);
  7058. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7059. err |= TG3_MAC_LOOPBACK_FAILED;
  7060. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7061. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7062. err |= TG3_PHY_LOOPBACK_FAILED;
  7063. }
  7064. return err;
  7065. }
  7066. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7067. u64 *data)
  7068. {
  7069. struct tg3 *tp = netdev_priv(dev);
  7070. if (tp->link_config.phy_is_low_power)
  7071. tg3_set_power_state(tp, PCI_D0);
  7072. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7073. if (tg3_test_nvram(tp) != 0) {
  7074. etest->flags |= ETH_TEST_FL_FAILED;
  7075. data[0] = 1;
  7076. }
  7077. if (tg3_test_link(tp) != 0) {
  7078. etest->flags |= ETH_TEST_FL_FAILED;
  7079. data[1] = 1;
  7080. }
  7081. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7082. int err, irq_sync = 0;
  7083. if (netif_running(dev)) {
  7084. tg3_netif_stop(tp);
  7085. irq_sync = 1;
  7086. }
  7087. tg3_full_lock(tp, irq_sync);
  7088. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7089. err = tg3_nvram_lock(tp);
  7090. tg3_halt_cpu(tp, RX_CPU_BASE);
  7091. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7092. tg3_halt_cpu(tp, TX_CPU_BASE);
  7093. if (!err)
  7094. tg3_nvram_unlock(tp);
  7095. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7096. tg3_phy_reset(tp);
  7097. if (tg3_test_registers(tp) != 0) {
  7098. etest->flags |= ETH_TEST_FL_FAILED;
  7099. data[2] = 1;
  7100. }
  7101. if (tg3_test_memory(tp) != 0) {
  7102. etest->flags |= ETH_TEST_FL_FAILED;
  7103. data[3] = 1;
  7104. }
  7105. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7106. etest->flags |= ETH_TEST_FL_FAILED;
  7107. tg3_full_unlock(tp);
  7108. if (tg3_test_interrupt(tp) != 0) {
  7109. etest->flags |= ETH_TEST_FL_FAILED;
  7110. data[5] = 1;
  7111. }
  7112. tg3_full_lock(tp, 0);
  7113. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7114. if (netif_running(dev)) {
  7115. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7116. tg3_init_hw(tp);
  7117. tg3_netif_start(tp);
  7118. }
  7119. tg3_full_unlock(tp);
  7120. }
  7121. if (tp->link_config.phy_is_low_power)
  7122. tg3_set_power_state(tp, PCI_D3hot);
  7123. }
  7124. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7125. {
  7126. struct mii_ioctl_data *data = if_mii(ifr);
  7127. struct tg3 *tp = netdev_priv(dev);
  7128. int err;
  7129. switch(cmd) {
  7130. case SIOCGMIIPHY:
  7131. data->phy_id = PHY_ADDR;
  7132. /* fallthru */
  7133. case SIOCGMIIREG: {
  7134. u32 mii_regval;
  7135. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7136. break; /* We have no PHY */
  7137. if (tp->link_config.phy_is_low_power)
  7138. return -EAGAIN;
  7139. spin_lock_bh(&tp->lock);
  7140. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7141. spin_unlock_bh(&tp->lock);
  7142. data->val_out = mii_regval;
  7143. return err;
  7144. }
  7145. case SIOCSMIIREG:
  7146. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7147. break; /* We have no PHY */
  7148. if (!capable(CAP_NET_ADMIN))
  7149. return -EPERM;
  7150. if (tp->link_config.phy_is_low_power)
  7151. return -EAGAIN;
  7152. spin_lock_bh(&tp->lock);
  7153. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7154. spin_unlock_bh(&tp->lock);
  7155. return err;
  7156. default:
  7157. /* do nothing */
  7158. break;
  7159. }
  7160. return -EOPNOTSUPP;
  7161. }
  7162. #if TG3_VLAN_TAG_USED
  7163. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7164. {
  7165. struct tg3 *tp = netdev_priv(dev);
  7166. tg3_full_lock(tp, 0);
  7167. tp->vlgrp = grp;
  7168. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7169. __tg3_set_rx_mode(dev);
  7170. tg3_full_unlock(tp);
  7171. }
  7172. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7173. {
  7174. struct tg3 *tp = netdev_priv(dev);
  7175. tg3_full_lock(tp, 0);
  7176. if (tp->vlgrp)
  7177. tp->vlgrp->vlan_devices[vid] = NULL;
  7178. tg3_full_unlock(tp);
  7179. }
  7180. #endif
  7181. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7182. {
  7183. struct tg3 *tp = netdev_priv(dev);
  7184. memcpy(ec, &tp->coal, sizeof(*ec));
  7185. return 0;
  7186. }
  7187. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7188. {
  7189. struct tg3 *tp = netdev_priv(dev);
  7190. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7191. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7192. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7193. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7194. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7195. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7196. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7197. }
  7198. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7199. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7200. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7201. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7202. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7203. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7204. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7205. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7206. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7207. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7208. return -EINVAL;
  7209. /* No rx interrupts will be generated if both are zero */
  7210. if ((ec->rx_coalesce_usecs == 0) &&
  7211. (ec->rx_max_coalesced_frames == 0))
  7212. return -EINVAL;
  7213. /* No tx interrupts will be generated if both are zero */
  7214. if ((ec->tx_coalesce_usecs == 0) &&
  7215. (ec->tx_max_coalesced_frames == 0))
  7216. return -EINVAL;
  7217. /* Only copy relevant parameters, ignore all others. */
  7218. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7219. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7220. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7221. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7222. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7223. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7224. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7225. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7226. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7227. if (netif_running(dev)) {
  7228. tg3_full_lock(tp, 0);
  7229. __tg3_set_coalesce(tp, &tp->coal);
  7230. tg3_full_unlock(tp);
  7231. }
  7232. return 0;
  7233. }
  7234. static struct ethtool_ops tg3_ethtool_ops = {
  7235. .get_settings = tg3_get_settings,
  7236. .set_settings = tg3_set_settings,
  7237. .get_drvinfo = tg3_get_drvinfo,
  7238. .get_regs_len = tg3_get_regs_len,
  7239. .get_regs = tg3_get_regs,
  7240. .get_wol = tg3_get_wol,
  7241. .set_wol = tg3_set_wol,
  7242. .get_msglevel = tg3_get_msglevel,
  7243. .set_msglevel = tg3_set_msglevel,
  7244. .nway_reset = tg3_nway_reset,
  7245. .get_link = ethtool_op_get_link,
  7246. .get_eeprom_len = tg3_get_eeprom_len,
  7247. .get_eeprom = tg3_get_eeprom,
  7248. .set_eeprom = tg3_set_eeprom,
  7249. .get_ringparam = tg3_get_ringparam,
  7250. .set_ringparam = tg3_set_ringparam,
  7251. .get_pauseparam = tg3_get_pauseparam,
  7252. .set_pauseparam = tg3_set_pauseparam,
  7253. .get_rx_csum = tg3_get_rx_csum,
  7254. .set_rx_csum = tg3_set_rx_csum,
  7255. .get_tx_csum = ethtool_op_get_tx_csum,
  7256. .set_tx_csum = tg3_set_tx_csum,
  7257. .get_sg = ethtool_op_get_sg,
  7258. .set_sg = ethtool_op_set_sg,
  7259. #if TG3_TSO_SUPPORT != 0
  7260. .get_tso = ethtool_op_get_tso,
  7261. .set_tso = tg3_set_tso,
  7262. #endif
  7263. .self_test_count = tg3_get_test_count,
  7264. .self_test = tg3_self_test,
  7265. .get_strings = tg3_get_strings,
  7266. .phys_id = tg3_phys_id,
  7267. .get_stats_count = tg3_get_stats_count,
  7268. .get_ethtool_stats = tg3_get_ethtool_stats,
  7269. .get_coalesce = tg3_get_coalesce,
  7270. .set_coalesce = tg3_set_coalesce,
  7271. .get_perm_addr = ethtool_op_get_perm_addr,
  7272. };
  7273. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7274. {
  7275. u32 cursize, val;
  7276. tp->nvram_size = EEPROM_CHIP_SIZE;
  7277. if (tg3_nvram_read(tp, 0, &val) != 0)
  7278. return;
  7279. if (swab32(val) != TG3_EEPROM_MAGIC)
  7280. return;
  7281. /*
  7282. * Size the chip by reading offsets at increasing powers of two.
  7283. * When we encounter our validation signature, we know the addressing
  7284. * has wrapped around, and thus have our chip size.
  7285. */
  7286. cursize = 0x800;
  7287. while (cursize < tp->nvram_size) {
  7288. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7289. return;
  7290. if (swab32(val) == TG3_EEPROM_MAGIC)
  7291. break;
  7292. cursize <<= 1;
  7293. }
  7294. tp->nvram_size = cursize;
  7295. }
  7296. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7297. {
  7298. u32 val;
  7299. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7300. if (val != 0) {
  7301. tp->nvram_size = (val >> 16) * 1024;
  7302. return;
  7303. }
  7304. }
  7305. tp->nvram_size = 0x20000;
  7306. }
  7307. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7308. {
  7309. u32 nvcfg1;
  7310. nvcfg1 = tr32(NVRAM_CFG1);
  7311. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7312. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7313. }
  7314. else {
  7315. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7316. tw32(NVRAM_CFG1, nvcfg1);
  7317. }
  7318. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7319. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7320. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7321. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7322. tp->nvram_jedecnum = JEDEC_ATMEL;
  7323. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7324. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7325. break;
  7326. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7327. tp->nvram_jedecnum = JEDEC_ATMEL;
  7328. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7329. break;
  7330. case FLASH_VENDOR_ATMEL_EEPROM:
  7331. tp->nvram_jedecnum = JEDEC_ATMEL;
  7332. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7333. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7334. break;
  7335. case FLASH_VENDOR_ST:
  7336. tp->nvram_jedecnum = JEDEC_ST;
  7337. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7338. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7339. break;
  7340. case FLASH_VENDOR_SAIFUN:
  7341. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7342. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7343. break;
  7344. case FLASH_VENDOR_SST_SMALL:
  7345. case FLASH_VENDOR_SST_LARGE:
  7346. tp->nvram_jedecnum = JEDEC_SST;
  7347. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7348. break;
  7349. }
  7350. }
  7351. else {
  7352. tp->nvram_jedecnum = JEDEC_ATMEL;
  7353. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7354. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7355. }
  7356. }
  7357. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7358. {
  7359. u32 nvcfg1;
  7360. nvcfg1 = tr32(NVRAM_CFG1);
  7361. /* NVRAM protection for TPM */
  7362. if (nvcfg1 & (1 << 27))
  7363. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7364. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7365. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7366. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7367. tp->nvram_jedecnum = JEDEC_ATMEL;
  7368. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7369. break;
  7370. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7371. tp->nvram_jedecnum = JEDEC_ATMEL;
  7372. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7373. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7374. break;
  7375. case FLASH_5752VENDOR_ST_M45PE10:
  7376. case FLASH_5752VENDOR_ST_M45PE20:
  7377. case FLASH_5752VENDOR_ST_M45PE40:
  7378. tp->nvram_jedecnum = JEDEC_ST;
  7379. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7380. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7381. break;
  7382. }
  7383. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7384. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7385. case FLASH_5752PAGE_SIZE_256:
  7386. tp->nvram_pagesize = 256;
  7387. break;
  7388. case FLASH_5752PAGE_SIZE_512:
  7389. tp->nvram_pagesize = 512;
  7390. break;
  7391. case FLASH_5752PAGE_SIZE_1K:
  7392. tp->nvram_pagesize = 1024;
  7393. break;
  7394. case FLASH_5752PAGE_SIZE_2K:
  7395. tp->nvram_pagesize = 2048;
  7396. break;
  7397. case FLASH_5752PAGE_SIZE_4K:
  7398. tp->nvram_pagesize = 4096;
  7399. break;
  7400. case FLASH_5752PAGE_SIZE_264:
  7401. tp->nvram_pagesize = 264;
  7402. break;
  7403. }
  7404. }
  7405. else {
  7406. /* For eeprom, set pagesize to maximum eeprom size */
  7407. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7408. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7409. tw32(NVRAM_CFG1, nvcfg1);
  7410. }
  7411. }
  7412. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7413. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7414. {
  7415. int j;
  7416. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7417. return;
  7418. tw32_f(GRC_EEPROM_ADDR,
  7419. (EEPROM_ADDR_FSM_RESET |
  7420. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7421. EEPROM_ADDR_CLKPERD_SHIFT)));
  7422. /* XXX schedule_timeout() ... */
  7423. for (j = 0; j < 100; j++)
  7424. udelay(10);
  7425. /* Enable seeprom accesses. */
  7426. tw32_f(GRC_LOCAL_CTRL,
  7427. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7428. udelay(100);
  7429. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7430. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7431. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7432. if (tg3_nvram_lock(tp)) {
  7433. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7434. "tg3_nvram_init failed.\n", tp->dev->name);
  7435. return;
  7436. }
  7437. tg3_enable_nvram_access(tp);
  7438. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7439. tg3_get_5752_nvram_info(tp);
  7440. else
  7441. tg3_get_nvram_info(tp);
  7442. tg3_get_nvram_size(tp);
  7443. tg3_disable_nvram_access(tp);
  7444. tg3_nvram_unlock(tp);
  7445. } else {
  7446. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7447. tg3_get_eeprom_size(tp);
  7448. }
  7449. }
  7450. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7451. u32 offset, u32 *val)
  7452. {
  7453. u32 tmp;
  7454. int i;
  7455. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7456. (offset % 4) != 0)
  7457. return -EINVAL;
  7458. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7459. EEPROM_ADDR_DEVID_MASK |
  7460. EEPROM_ADDR_READ);
  7461. tw32(GRC_EEPROM_ADDR,
  7462. tmp |
  7463. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7464. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7465. EEPROM_ADDR_ADDR_MASK) |
  7466. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7467. for (i = 0; i < 10000; i++) {
  7468. tmp = tr32(GRC_EEPROM_ADDR);
  7469. if (tmp & EEPROM_ADDR_COMPLETE)
  7470. break;
  7471. udelay(100);
  7472. }
  7473. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7474. return -EBUSY;
  7475. *val = tr32(GRC_EEPROM_DATA);
  7476. return 0;
  7477. }
  7478. #define NVRAM_CMD_TIMEOUT 10000
  7479. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7480. {
  7481. int i;
  7482. tw32(NVRAM_CMD, nvram_cmd);
  7483. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7484. udelay(10);
  7485. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7486. udelay(10);
  7487. break;
  7488. }
  7489. }
  7490. if (i == NVRAM_CMD_TIMEOUT) {
  7491. return -EBUSY;
  7492. }
  7493. return 0;
  7494. }
  7495. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7496. {
  7497. int ret;
  7498. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7499. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7500. return -EINVAL;
  7501. }
  7502. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7503. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7504. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7505. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7506. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7507. offset = ((offset / tp->nvram_pagesize) <<
  7508. ATMEL_AT45DB0X1B_PAGE_POS) +
  7509. (offset % tp->nvram_pagesize);
  7510. }
  7511. if (offset > NVRAM_ADDR_MSK)
  7512. return -EINVAL;
  7513. ret = tg3_nvram_lock(tp);
  7514. if (ret)
  7515. return ret;
  7516. tg3_enable_nvram_access(tp);
  7517. tw32(NVRAM_ADDR, offset);
  7518. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7519. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7520. if (ret == 0)
  7521. *val = swab32(tr32(NVRAM_RDDATA));
  7522. tg3_disable_nvram_access(tp);
  7523. tg3_nvram_unlock(tp);
  7524. return ret;
  7525. }
  7526. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7527. u32 offset, u32 len, u8 *buf)
  7528. {
  7529. int i, j, rc = 0;
  7530. u32 val;
  7531. for (i = 0; i < len; i += 4) {
  7532. u32 addr, data;
  7533. addr = offset + i;
  7534. memcpy(&data, buf + i, 4);
  7535. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7536. val = tr32(GRC_EEPROM_ADDR);
  7537. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7538. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7539. EEPROM_ADDR_READ);
  7540. tw32(GRC_EEPROM_ADDR, val |
  7541. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7542. (addr & EEPROM_ADDR_ADDR_MASK) |
  7543. EEPROM_ADDR_START |
  7544. EEPROM_ADDR_WRITE);
  7545. for (j = 0; j < 10000; j++) {
  7546. val = tr32(GRC_EEPROM_ADDR);
  7547. if (val & EEPROM_ADDR_COMPLETE)
  7548. break;
  7549. udelay(100);
  7550. }
  7551. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7552. rc = -EBUSY;
  7553. break;
  7554. }
  7555. }
  7556. return rc;
  7557. }
  7558. /* offset and length are dword aligned */
  7559. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7560. u8 *buf)
  7561. {
  7562. int ret = 0;
  7563. u32 pagesize = tp->nvram_pagesize;
  7564. u32 pagemask = pagesize - 1;
  7565. u32 nvram_cmd;
  7566. u8 *tmp;
  7567. tmp = kmalloc(pagesize, GFP_KERNEL);
  7568. if (tmp == NULL)
  7569. return -ENOMEM;
  7570. while (len) {
  7571. int j;
  7572. u32 phy_addr, page_off, size;
  7573. phy_addr = offset & ~pagemask;
  7574. for (j = 0; j < pagesize; j += 4) {
  7575. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7576. (u32 *) (tmp + j))))
  7577. break;
  7578. }
  7579. if (ret)
  7580. break;
  7581. page_off = offset & pagemask;
  7582. size = pagesize;
  7583. if (len < size)
  7584. size = len;
  7585. len -= size;
  7586. memcpy(tmp + page_off, buf, size);
  7587. offset = offset + (pagesize - page_off);
  7588. tg3_enable_nvram_access(tp);
  7589. /*
  7590. * Before we can erase the flash page, we need
  7591. * to issue a special "write enable" command.
  7592. */
  7593. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7594. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7595. break;
  7596. /* Erase the target page */
  7597. tw32(NVRAM_ADDR, phy_addr);
  7598. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7599. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7600. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7601. break;
  7602. /* Issue another write enable to start the write. */
  7603. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7604. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7605. break;
  7606. for (j = 0; j < pagesize; j += 4) {
  7607. u32 data;
  7608. data = *((u32 *) (tmp + j));
  7609. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7610. tw32(NVRAM_ADDR, phy_addr + j);
  7611. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7612. NVRAM_CMD_WR;
  7613. if (j == 0)
  7614. nvram_cmd |= NVRAM_CMD_FIRST;
  7615. else if (j == (pagesize - 4))
  7616. nvram_cmd |= NVRAM_CMD_LAST;
  7617. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7618. break;
  7619. }
  7620. if (ret)
  7621. break;
  7622. }
  7623. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7624. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7625. kfree(tmp);
  7626. return ret;
  7627. }
  7628. /* offset and length are dword aligned */
  7629. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7630. u8 *buf)
  7631. {
  7632. int i, ret = 0;
  7633. for (i = 0; i < len; i += 4, offset += 4) {
  7634. u32 data, page_off, phy_addr, nvram_cmd;
  7635. memcpy(&data, buf + i, 4);
  7636. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7637. page_off = offset % tp->nvram_pagesize;
  7638. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7639. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7640. phy_addr = ((offset / tp->nvram_pagesize) <<
  7641. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7642. }
  7643. else {
  7644. phy_addr = offset;
  7645. }
  7646. tw32(NVRAM_ADDR, phy_addr);
  7647. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7648. if ((page_off == 0) || (i == 0))
  7649. nvram_cmd |= NVRAM_CMD_FIRST;
  7650. else if (page_off == (tp->nvram_pagesize - 4))
  7651. nvram_cmd |= NVRAM_CMD_LAST;
  7652. if (i == (len - 4))
  7653. nvram_cmd |= NVRAM_CMD_LAST;
  7654. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7655. (tp->nvram_jedecnum == JEDEC_ST) &&
  7656. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7657. if ((ret = tg3_nvram_exec_cmd(tp,
  7658. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7659. NVRAM_CMD_DONE)))
  7660. break;
  7661. }
  7662. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7663. /* We always do complete word writes to eeprom. */
  7664. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7665. }
  7666. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7667. break;
  7668. }
  7669. return ret;
  7670. }
  7671. /* offset and length are dword aligned */
  7672. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7673. {
  7674. int ret;
  7675. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7676. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7677. return -EINVAL;
  7678. }
  7679. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7680. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7681. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7682. udelay(40);
  7683. }
  7684. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7685. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7686. }
  7687. else {
  7688. u32 grc_mode;
  7689. ret = tg3_nvram_lock(tp);
  7690. if (ret)
  7691. return ret;
  7692. tg3_enable_nvram_access(tp);
  7693. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7694. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7695. tw32(NVRAM_WRITE1, 0x406);
  7696. grc_mode = tr32(GRC_MODE);
  7697. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7698. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7699. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7700. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7701. buf);
  7702. }
  7703. else {
  7704. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7705. buf);
  7706. }
  7707. grc_mode = tr32(GRC_MODE);
  7708. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7709. tg3_disable_nvram_access(tp);
  7710. tg3_nvram_unlock(tp);
  7711. }
  7712. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7713. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7714. udelay(40);
  7715. }
  7716. return ret;
  7717. }
  7718. struct subsys_tbl_ent {
  7719. u16 subsys_vendor, subsys_devid;
  7720. u32 phy_id;
  7721. };
  7722. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7723. /* Broadcom boards. */
  7724. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7725. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7726. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7727. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7728. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7729. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7730. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7731. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7732. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7733. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7734. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7735. /* 3com boards. */
  7736. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7737. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7738. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7739. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7740. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7741. /* DELL boards. */
  7742. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7743. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7744. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7745. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7746. /* Compaq boards. */
  7747. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7748. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7749. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7750. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7751. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7752. /* IBM boards. */
  7753. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7754. };
  7755. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7756. {
  7757. int i;
  7758. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7759. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7760. tp->pdev->subsystem_vendor) &&
  7761. (subsys_id_to_phy_id[i].subsys_devid ==
  7762. tp->pdev->subsystem_device))
  7763. return &subsys_id_to_phy_id[i];
  7764. }
  7765. return NULL;
  7766. }
  7767. /* Since this function may be called in D3-hot power state during
  7768. * tg3_init_one(), only config cycles are allowed.
  7769. */
  7770. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7771. {
  7772. u32 val;
  7773. /* Make sure register accesses (indirect or otherwise)
  7774. * will function correctly.
  7775. */
  7776. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7777. tp->misc_host_ctrl);
  7778. tp->phy_id = PHY_ID_INVALID;
  7779. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7780. /* Do not even try poking around in here on Sun parts. */
  7781. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7782. return;
  7783. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7784. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7785. u32 nic_cfg, led_cfg;
  7786. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7787. int eeprom_phy_serdes = 0;
  7788. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7789. tp->nic_sram_data_cfg = nic_cfg;
  7790. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7791. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7792. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7793. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7794. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7795. (ver > 0) && (ver < 0x100))
  7796. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7797. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7798. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7799. eeprom_phy_serdes = 1;
  7800. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7801. if (nic_phy_id != 0) {
  7802. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7803. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7804. eeprom_phy_id = (id1 >> 16) << 10;
  7805. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7806. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7807. } else
  7808. eeprom_phy_id = 0;
  7809. tp->phy_id = eeprom_phy_id;
  7810. if (eeprom_phy_serdes) {
  7811. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  7812. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7813. else
  7814. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7815. }
  7816. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7817. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7818. SHASTA_EXT_LED_MODE_MASK);
  7819. else
  7820. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7821. switch (led_cfg) {
  7822. default:
  7823. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7824. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7825. break;
  7826. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7827. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7828. break;
  7829. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7830. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7831. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7832. * read on some older 5700/5701 bootcode.
  7833. */
  7834. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7835. ASIC_REV_5700 ||
  7836. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7837. ASIC_REV_5701)
  7838. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7839. break;
  7840. case SHASTA_EXT_LED_SHARED:
  7841. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7842. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7843. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7844. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7845. LED_CTRL_MODE_PHY_2);
  7846. break;
  7847. case SHASTA_EXT_LED_MAC:
  7848. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7849. break;
  7850. case SHASTA_EXT_LED_COMBO:
  7851. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7852. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7853. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7854. LED_CTRL_MODE_PHY_2);
  7855. break;
  7856. };
  7857. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7859. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7860. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7861. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7862. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7863. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7864. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7865. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7866. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7867. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7868. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7869. }
  7870. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7871. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7872. if (cfg2 & (1 << 17))
  7873. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7874. /* serdes signal pre-emphasis in register 0x590 set by */
  7875. /* bootcode if bit 18 is set */
  7876. if (cfg2 & (1 << 18))
  7877. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7878. }
  7879. }
  7880. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7881. {
  7882. u32 hw_phy_id_1, hw_phy_id_2;
  7883. u32 hw_phy_id, hw_phy_id_masked;
  7884. int err;
  7885. /* Reading the PHY ID register can conflict with ASF
  7886. * firwmare access to the PHY hardware.
  7887. */
  7888. err = 0;
  7889. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7890. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7891. } else {
  7892. /* Now read the physical PHY_ID from the chip and verify
  7893. * that it is sane. If it doesn't look good, we fall back
  7894. * to either the hard-coded table based PHY_ID and failing
  7895. * that the value found in the eeprom area.
  7896. */
  7897. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7898. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7899. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7900. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7901. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7902. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7903. }
  7904. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7905. tp->phy_id = hw_phy_id;
  7906. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7907. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7908. else
  7909. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7910. } else {
  7911. if (tp->phy_id != PHY_ID_INVALID) {
  7912. /* Do nothing, phy ID already set up in
  7913. * tg3_get_eeprom_hw_cfg().
  7914. */
  7915. } else {
  7916. struct subsys_tbl_ent *p;
  7917. /* No eeprom signature? Try the hardcoded
  7918. * subsys device table.
  7919. */
  7920. p = lookup_by_subsys(tp);
  7921. if (!p)
  7922. return -ENODEV;
  7923. tp->phy_id = p->phy_id;
  7924. if (!tp->phy_id ||
  7925. tp->phy_id == PHY_ID_BCM8002)
  7926. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7927. }
  7928. }
  7929. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7930. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7931. u32 bmsr, adv_reg, tg3_ctrl;
  7932. tg3_readphy(tp, MII_BMSR, &bmsr);
  7933. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7934. (bmsr & BMSR_LSTATUS))
  7935. goto skip_phy_reset;
  7936. err = tg3_phy_reset(tp);
  7937. if (err)
  7938. return err;
  7939. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7940. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7941. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7942. tg3_ctrl = 0;
  7943. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7944. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7945. MII_TG3_CTRL_ADV_1000_FULL);
  7946. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7947. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7948. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7949. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7950. }
  7951. if (!tg3_copper_is_advertising_all(tp)) {
  7952. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7953. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7954. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7955. tg3_writephy(tp, MII_BMCR,
  7956. BMCR_ANENABLE | BMCR_ANRESTART);
  7957. }
  7958. tg3_phy_set_wirespeed(tp);
  7959. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7960. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7961. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7962. }
  7963. skip_phy_reset:
  7964. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7965. err = tg3_init_5401phy_dsp(tp);
  7966. if (err)
  7967. return err;
  7968. }
  7969. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7970. err = tg3_init_5401phy_dsp(tp);
  7971. }
  7972. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7973. tp->link_config.advertising =
  7974. (ADVERTISED_1000baseT_Half |
  7975. ADVERTISED_1000baseT_Full |
  7976. ADVERTISED_Autoneg |
  7977. ADVERTISED_FIBRE);
  7978. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7979. tp->link_config.advertising &=
  7980. ~(ADVERTISED_1000baseT_Half |
  7981. ADVERTISED_1000baseT_Full);
  7982. return err;
  7983. }
  7984. static void __devinit tg3_read_partno(struct tg3 *tp)
  7985. {
  7986. unsigned char vpd_data[256];
  7987. int i;
  7988. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7989. /* Sun decided not to put the necessary bits in the
  7990. * NVRAM of their onboard tg3 parts :(
  7991. */
  7992. strcpy(tp->board_part_number, "Sun 570X");
  7993. return;
  7994. }
  7995. for (i = 0; i < 256; i += 4) {
  7996. u32 tmp;
  7997. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7998. goto out_not_found;
  7999. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8000. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8001. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8002. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8003. }
  8004. /* Now parse and find the part number. */
  8005. for (i = 0; i < 256; ) {
  8006. unsigned char val = vpd_data[i];
  8007. int block_end;
  8008. if (val == 0x82 || val == 0x91) {
  8009. i = (i + 3 +
  8010. (vpd_data[i + 1] +
  8011. (vpd_data[i + 2] << 8)));
  8012. continue;
  8013. }
  8014. if (val != 0x90)
  8015. goto out_not_found;
  8016. block_end = (i + 3 +
  8017. (vpd_data[i + 1] +
  8018. (vpd_data[i + 2] << 8)));
  8019. i += 3;
  8020. while (i < block_end) {
  8021. if (vpd_data[i + 0] == 'P' &&
  8022. vpd_data[i + 1] == 'N') {
  8023. int partno_len = vpd_data[i + 2];
  8024. if (partno_len > 24)
  8025. goto out_not_found;
  8026. memcpy(tp->board_part_number,
  8027. &vpd_data[i + 3],
  8028. partno_len);
  8029. /* Success. */
  8030. return;
  8031. }
  8032. }
  8033. /* Part number not found. */
  8034. goto out_not_found;
  8035. }
  8036. out_not_found:
  8037. strcpy(tp->board_part_number, "none");
  8038. }
  8039. #ifdef CONFIG_SPARC64
  8040. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  8041. {
  8042. struct pci_dev *pdev = tp->pdev;
  8043. struct pcidev_cookie *pcp = pdev->sysdata;
  8044. if (pcp != NULL) {
  8045. int node = pcp->prom_node;
  8046. u32 venid;
  8047. int err;
  8048. err = prom_getproperty(node, "subsystem-vendor-id",
  8049. (char *) &venid, sizeof(venid));
  8050. if (err == 0 || err == -1)
  8051. return 0;
  8052. if (venid == PCI_VENDOR_ID_SUN)
  8053. return 1;
  8054. /* TG3 chips onboard the SunBlade-2500 don't have the
  8055. * subsystem-vendor-id set to PCI_VENDOR_ID_SUN but they
  8056. * are distinguishable from non-Sun variants by being
  8057. * named "network" by the firmware. Non-Sun cards will
  8058. * show up as being named "ethernet".
  8059. */
  8060. if (!strcmp(pcp->prom_name, "network"))
  8061. return 1;
  8062. }
  8063. return 0;
  8064. }
  8065. #endif
  8066. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8067. {
  8068. static struct pci_device_id write_reorder_chipsets[] = {
  8069. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8070. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8071. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8072. PCI_DEVICE_ID_VIA_8385_0) },
  8073. { },
  8074. };
  8075. u32 misc_ctrl_reg;
  8076. u32 cacheline_sz_reg;
  8077. u32 pci_state_reg, grc_misc_cfg;
  8078. u32 val;
  8079. u16 pci_cmd;
  8080. int err;
  8081. #ifdef CONFIG_SPARC64
  8082. if (tg3_is_sun_570X(tp))
  8083. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  8084. #endif
  8085. /* Force memory write invalidate off. If we leave it on,
  8086. * then on 5700_BX chips we have to enable a workaround.
  8087. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8088. * to match the cacheline size. The Broadcom driver have this
  8089. * workaround but turns MWI off all the times so never uses
  8090. * it. This seems to suggest that the workaround is insufficient.
  8091. */
  8092. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8093. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8094. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8095. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8096. * has the register indirect write enable bit set before
  8097. * we try to access any of the MMIO registers. It is also
  8098. * critical that the PCI-X hw workaround situation is decided
  8099. * before that as well.
  8100. */
  8101. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8102. &misc_ctrl_reg);
  8103. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8104. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8105. /* Wrong chip ID in 5752 A0. This code can be removed later
  8106. * as A0 is not in production.
  8107. */
  8108. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8109. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8110. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8111. * we need to disable memory and use config. cycles
  8112. * only to access all registers. The 5702/03 chips
  8113. * can mistakenly decode the special cycles from the
  8114. * ICH chipsets as memory write cycles, causing corruption
  8115. * of register and memory space. Only certain ICH bridges
  8116. * will drive special cycles with non-zero data during the
  8117. * address phase which can fall within the 5703's address
  8118. * range. This is not an ICH bug as the PCI spec allows
  8119. * non-zero address during special cycles. However, only
  8120. * these ICH bridges are known to drive non-zero addresses
  8121. * during special cycles.
  8122. *
  8123. * Since special cycles do not cross PCI bridges, we only
  8124. * enable this workaround if the 5703 is on the secondary
  8125. * bus of these ICH bridges.
  8126. */
  8127. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8128. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8129. static struct tg3_dev_id {
  8130. u32 vendor;
  8131. u32 device;
  8132. u32 rev;
  8133. } ich_chipsets[] = {
  8134. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8135. PCI_ANY_ID },
  8136. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8137. PCI_ANY_ID },
  8138. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8139. 0xa },
  8140. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8141. PCI_ANY_ID },
  8142. { },
  8143. };
  8144. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8145. struct pci_dev *bridge = NULL;
  8146. while (pci_id->vendor != 0) {
  8147. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8148. bridge);
  8149. if (!bridge) {
  8150. pci_id++;
  8151. continue;
  8152. }
  8153. if (pci_id->rev != PCI_ANY_ID) {
  8154. u8 rev;
  8155. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8156. &rev);
  8157. if (rev > pci_id->rev)
  8158. continue;
  8159. }
  8160. if (bridge->subordinate &&
  8161. (bridge->subordinate->number ==
  8162. tp->pdev->bus->number)) {
  8163. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8164. pci_dev_put(bridge);
  8165. break;
  8166. }
  8167. }
  8168. }
  8169. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8170. * DMA addresses > 40-bit. This bridge may have other additional
  8171. * 57xx devices behind it in some 4-port NIC designs for example.
  8172. * Any tg3 device found behind the bridge will also need the 40-bit
  8173. * DMA workaround.
  8174. */
  8175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8176. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8177. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8178. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8179. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8180. }
  8181. else {
  8182. struct pci_dev *bridge = NULL;
  8183. do {
  8184. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8185. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8186. bridge);
  8187. if (bridge && bridge->subordinate &&
  8188. (bridge->subordinate->number <=
  8189. tp->pdev->bus->number) &&
  8190. (bridge->subordinate->subordinate >=
  8191. tp->pdev->bus->number)) {
  8192. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8193. pci_dev_put(bridge);
  8194. break;
  8195. }
  8196. } while (bridge);
  8197. }
  8198. /* Initialize misc host control in PCI block. */
  8199. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8200. MISC_HOST_CTRL_CHIPREV);
  8201. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8202. tp->misc_host_ctrl);
  8203. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8204. &cacheline_sz_reg);
  8205. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8206. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8207. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8208. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8210. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8212. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8213. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8214. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8215. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8216. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8217. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8218. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  8219. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8220. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8221. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8222. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787)
  8223. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8224. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8225. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8226. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8227. * reordering to the mailbox registers done by the host
  8228. * controller can cause major troubles. We read back from
  8229. * every mailbox register write to force the writes to be
  8230. * posted to the chip in order.
  8231. */
  8232. if (pci_dev_present(write_reorder_chipsets) &&
  8233. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8234. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8236. tp->pci_lat_timer < 64) {
  8237. tp->pci_lat_timer = 64;
  8238. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8239. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8240. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8241. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8242. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8243. cacheline_sz_reg);
  8244. }
  8245. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8246. &pci_state_reg);
  8247. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8248. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8249. /* If this is a 5700 BX chipset, and we are in PCI-X
  8250. * mode, enable register write workaround.
  8251. *
  8252. * The workaround is to use indirect register accesses
  8253. * for all chip writes not to mailbox registers.
  8254. */
  8255. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8256. u32 pm_reg;
  8257. u16 pci_cmd;
  8258. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8259. /* The chip can have it's power management PCI config
  8260. * space registers clobbered due to this bug.
  8261. * So explicitly force the chip into D0 here.
  8262. */
  8263. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8264. &pm_reg);
  8265. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8266. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8267. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8268. pm_reg);
  8269. /* Also, force SERR#/PERR# in PCI command. */
  8270. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8271. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8272. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8273. }
  8274. }
  8275. /* 5700 BX chips need to have their TX producer index mailboxes
  8276. * written twice to workaround a bug.
  8277. */
  8278. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8279. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8280. /* Back to back register writes can cause problems on this chip,
  8281. * the workaround is to read back all reg writes except those to
  8282. * mailbox regs. See tg3_write_indirect_reg32().
  8283. *
  8284. * PCI Express 5750_A0 rev chips need this workaround too.
  8285. */
  8286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8287. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8288. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8289. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8290. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8291. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8292. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8293. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8294. /* Chip-specific fixup from Broadcom driver */
  8295. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8296. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8297. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8298. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8299. }
  8300. /* Default fast path register access methods */
  8301. tp->read32 = tg3_read32;
  8302. tp->write32 = tg3_write32;
  8303. tp->read32_mbox = tg3_read32;
  8304. tp->write32_mbox = tg3_write32;
  8305. tp->write32_tx_mbox = tg3_write32;
  8306. tp->write32_rx_mbox = tg3_write32;
  8307. /* Various workaround register access methods */
  8308. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8309. tp->write32 = tg3_write_indirect_reg32;
  8310. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8311. tp->write32 = tg3_write_flush_reg32;
  8312. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8313. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8314. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8315. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8316. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8317. }
  8318. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8319. tp->read32 = tg3_read_indirect_reg32;
  8320. tp->write32 = tg3_write_indirect_reg32;
  8321. tp->read32_mbox = tg3_read_indirect_mbox;
  8322. tp->write32_mbox = tg3_write_indirect_mbox;
  8323. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8324. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8325. iounmap(tp->regs);
  8326. tp->regs = NULL;
  8327. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8328. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8329. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8330. }
  8331. /* Get eeprom hw config before calling tg3_set_power_state().
  8332. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8333. * determined before calling tg3_set_power_state() so that
  8334. * we know whether or not to switch out of Vaux power.
  8335. * When the flag is set, it means that GPIO1 is used for eeprom
  8336. * write protect and also implies that it is a LOM where GPIOs
  8337. * are not used to switch power.
  8338. */
  8339. tg3_get_eeprom_hw_cfg(tp);
  8340. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8341. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8342. * It is also used as eeprom write protect on LOMs.
  8343. */
  8344. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8345. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8346. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8347. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8348. GRC_LCLCTRL_GPIO_OUTPUT1);
  8349. /* Unused GPIO3 must be driven as output on 5752 because there
  8350. * are no pull-up resistors on unused GPIO pins.
  8351. */
  8352. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8353. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8354. /* Force the chip into D0. */
  8355. err = tg3_set_power_state(tp, PCI_D0);
  8356. if (err) {
  8357. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8358. pci_name(tp->pdev));
  8359. return err;
  8360. }
  8361. /* 5700 B0 chips do not support checksumming correctly due
  8362. * to hardware bugs.
  8363. */
  8364. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8365. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8366. /* Pseudo-header checksum is done by hardware logic and not
  8367. * the offload processers, so make the chip do the pseudo-
  8368. * header checksums on receive. For transmit it is more
  8369. * convenient to do the pseudo-header checksum in software
  8370. * as Linux does that on transmit for us in all cases.
  8371. */
  8372. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8373. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8374. /* Derive initial jumbo mode from MTU assigned in
  8375. * ether_setup() via the alloc_etherdev() call
  8376. */
  8377. if (tp->dev->mtu > ETH_DATA_LEN &&
  8378. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8379. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8380. /* Determine WakeOnLan speed to use. */
  8381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8382. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8383. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8384. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8385. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8386. } else {
  8387. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8388. }
  8389. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8390. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8391. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8392. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8393. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8394. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8395. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8396. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8397. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8398. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8399. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8400. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8401. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  8402. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787))
  8403. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8404. tp->coalesce_mode = 0;
  8405. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8406. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8407. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8408. /* Initialize MAC MI mode, polling disabled. */
  8409. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8410. udelay(80);
  8411. /* Initialize data/descriptor byte/word swapping. */
  8412. val = tr32(GRC_MODE);
  8413. val &= GRC_MODE_HOST_STACKUP;
  8414. tw32(GRC_MODE, val | tp->grc_mode);
  8415. tg3_switch_clocks(tp);
  8416. /* Clear this out for sanity. */
  8417. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8418. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8419. &pci_state_reg);
  8420. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8421. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8422. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8423. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8424. chiprevid == CHIPREV_ID_5701_B0 ||
  8425. chiprevid == CHIPREV_ID_5701_B2 ||
  8426. chiprevid == CHIPREV_ID_5701_B5) {
  8427. void __iomem *sram_base;
  8428. /* Write some dummy words into the SRAM status block
  8429. * area, see if it reads back correctly. If the return
  8430. * value is bad, force enable the PCIX workaround.
  8431. */
  8432. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8433. writel(0x00000000, sram_base);
  8434. writel(0x00000000, sram_base + 4);
  8435. writel(0xffffffff, sram_base + 4);
  8436. if (readl(sram_base) != 0x00000000)
  8437. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8438. }
  8439. }
  8440. udelay(50);
  8441. tg3_nvram_init(tp);
  8442. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8443. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8444. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8445. #if 0
  8446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8447. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8448. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8449. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8450. }
  8451. #endif
  8452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8453. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8454. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8455. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8456. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8457. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8458. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8459. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8460. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8461. HOSTCC_MODE_CLRTICK_TXBD);
  8462. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8463. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8464. tp->misc_host_ctrl);
  8465. }
  8466. /* these are limited to 10/100 only */
  8467. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8468. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8469. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8470. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8471. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8472. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8473. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8474. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8475. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8476. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8477. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8478. err = tg3_phy_probe(tp);
  8479. if (err) {
  8480. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8481. pci_name(tp->pdev), err);
  8482. /* ... but do not return immediately ... */
  8483. }
  8484. tg3_read_partno(tp);
  8485. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8486. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8487. } else {
  8488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8489. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8490. else
  8491. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8492. }
  8493. /* 5700 {AX,BX} chips have a broken status block link
  8494. * change bit implementation, so we must use the
  8495. * status register in those cases.
  8496. */
  8497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8498. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8499. else
  8500. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8501. /* The led_ctrl is set during tg3_phy_probe, here we might
  8502. * have to force the link status polling mechanism based
  8503. * upon subsystem IDs.
  8504. */
  8505. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8506. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8507. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8508. TG3_FLAG_USE_LINKCHG_REG);
  8509. }
  8510. /* For all SERDES we poll the MAC status register. */
  8511. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8512. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8513. else
  8514. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8515. /* It seems all chips can get confused if TX buffers
  8516. * straddle the 4GB address boundary in some cases.
  8517. */
  8518. tp->dev->hard_start_xmit = tg3_start_xmit;
  8519. tp->rx_offset = 2;
  8520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8521. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8522. tp->rx_offset = 0;
  8523. /* By default, disable wake-on-lan. User can change this
  8524. * using ETHTOOL_SWOL.
  8525. */
  8526. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8527. return err;
  8528. }
  8529. #ifdef CONFIG_SPARC64
  8530. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8531. {
  8532. struct net_device *dev = tp->dev;
  8533. struct pci_dev *pdev = tp->pdev;
  8534. struct pcidev_cookie *pcp = pdev->sysdata;
  8535. if (pcp != NULL) {
  8536. int node = pcp->prom_node;
  8537. if (prom_getproplen(node, "local-mac-address") == 6) {
  8538. prom_getproperty(node, "local-mac-address",
  8539. dev->dev_addr, 6);
  8540. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8541. return 0;
  8542. }
  8543. }
  8544. return -ENODEV;
  8545. }
  8546. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8547. {
  8548. struct net_device *dev = tp->dev;
  8549. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8550. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8551. return 0;
  8552. }
  8553. #endif
  8554. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8555. {
  8556. struct net_device *dev = tp->dev;
  8557. u32 hi, lo, mac_offset;
  8558. #ifdef CONFIG_SPARC64
  8559. if (!tg3_get_macaddr_sparc(tp))
  8560. return 0;
  8561. #endif
  8562. mac_offset = 0x7c;
  8563. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8564. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8565. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8566. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8567. mac_offset = 0xcc;
  8568. if (tg3_nvram_lock(tp))
  8569. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8570. else
  8571. tg3_nvram_unlock(tp);
  8572. }
  8573. /* First try to get it from MAC address mailbox. */
  8574. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8575. if ((hi >> 16) == 0x484b) {
  8576. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8577. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8578. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8579. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8580. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8581. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8582. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8583. }
  8584. /* Next, try NVRAM. */
  8585. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8586. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8587. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8588. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8589. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8590. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8591. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8592. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8593. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8594. }
  8595. /* Finally just fetch it out of the MAC control regs. */
  8596. else {
  8597. hi = tr32(MAC_ADDR_0_HIGH);
  8598. lo = tr32(MAC_ADDR_0_LOW);
  8599. dev->dev_addr[5] = lo & 0xff;
  8600. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8601. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8602. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8603. dev->dev_addr[1] = hi & 0xff;
  8604. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8605. }
  8606. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8607. #ifdef CONFIG_SPARC64
  8608. if (!tg3_get_default_macaddr_sparc(tp))
  8609. return 0;
  8610. #endif
  8611. return -EINVAL;
  8612. }
  8613. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8614. return 0;
  8615. }
  8616. #define BOUNDARY_SINGLE_CACHELINE 1
  8617. #define BOUNDARY_MULTI_CACHELINE 2
  8618. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8619. {
  8620. int cacheline_size;
  8621. u8 byte;
  8622. int goal;
  8623. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8624. if (byte == 0)
  8625. cacheline_size = 1024;
  8626. else
  8627. cacheline_size = (int) byte * 4;
  8628. /* On 5703 and later chips, the boundary bits have no
  8629. * effect.
  8630. */
  8631. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8632. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8633. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8634. goto out;
  8635. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8636. goal = BOUNDARY_MULTI_CACHELINE;
  8637. #else
  8638. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8639. goal = BOUNDARY_SINGLE_CACHELINE;
  8640. #else
  8641. goal = 0;
  8642. #endif
  8643. #endif
  8644. if (!goal)
  8645. goto out;
  8646. /* PCI controllers on most RISC systems tend to disconnect
  8647. * when a device tries to burst across a cache-line boundary.
  8648. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8649. *
  8650. * Unfortunately, for PCI-E there are only limited
  8651. * write-side controls for this, and thus for reads
  8652. * we will still get the disconnects. We'll also waste
  8653. * these PCI cycles for both read and write for chips
  8654. * other than 5700 and 5701 which do not implement the
  8655. * boundary bits.
  8656. */
  8657. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8658. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8659. switch (cacheline_size) {
  8660. case 16:
  8661. case 32:
  8662. case 64:
  8663. case 128:
  8664. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8665. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8666. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8667. } else {
  8668. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8669. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8670. }
  8671. break;
  8672. case 256:
  8673. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8674. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8675. break;
  8676. default:
  8677. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8678. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8679. break;
  8680. };
  8681. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8682. switch (cacheline_size) {
  8683. case 16:
  8684. case 32:
  8685. case 64:
  8686. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8687. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8688. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8689. break;
  8690. }
  8691. /* fallthrough */
  8692. case 128:
  8693. default:
  8694. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8695. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8696. break;
  8697. };
  8698. } else {
  8699. switch (cacheline_size) {
  8700. case 16:
  8701. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8702. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8703. DMA_RWCTRL_WRITE_BNDRY_16);
  8704. break;
  8705. }
  8706. /* fallthrough */
  8707. case 32:
  8708. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8709. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8710. DMA_RWCTRL_WRITE_BNDRY_32);
  8711. break;
  8712. }
  8713. /* fallthrough */
  8714. case 64:
  8715. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8716. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8717. DMA_RWCTRL_WRITE_BNDRY_64);
  8718. break;
  8719. }
  8720. /* fallthrough */
  8721. case 128:
  8722. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8723. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8724. DMA_RWCTRL_WRITE_BNDRY_128);
  8725. break;
  8726. }
  8727. /* fallthrough */
  8728. case 256:
  8729. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8730. DMA_RWCTRL_WRITE_BNDRY_256);
  8731. break;
  8732. case 512:
  8733. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8734. DMA_RWCTRL_WRITE_BNDRY_512);
  8735. break;
  8736. case 1024:
  8737. default:
  8738. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8739. DMA_RWCTRL_WRITE_BNDRY_1024);
  8740. break;
  8741. };
  8742. }
  8743. out:
  8744. return val;
  8745. }
  8746. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8747. {
  8748. struct tg3_internal_buffer_desc test_desc;
  8749. u32 sram_dma_descs;
  8750. int i, ret;
  8751. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8752. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8753. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8754. tw32(RDMAC_STATUS, 0);
  8755. tw32(WDMAC_STATUS, 0);
  8756. tw32(BUFMGR_MODE, 0);
  8757. tw32(FTQ_RESET, 0);
  8758. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8759. test_desc.addr_lo = buf_dma & 0xffffffff;
  8760. test_desc.nic_mbuf = 0x00002100;
  8761. test_desc.len = size;
  8762. /*
  8763. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8764. * the *second* time the tg3 driver was getting loaded after an
  8765. * initial scan.
  8766. *
  8767. * Broadcom tells me:
  8768. * ...the DMA engine is connected to the GRC block and a DMA
  8769. * reset may affect the GRC block in some unpredictable way...
  8770. * The behavior of resets to individual blocks has not been tested.
  8771. *
  8772. * Broadcom noted the GRC reset will also reset all sub-components.
  8773. */
  8774. if (to_device) {
  8775. test_desc.cqid_sqid = (13 << 8) | 2;
  8776. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8777. udelay(40);
  8778. } else {
  8779. test_desc.cqid_sqid = (16 << 8) | 7;
  8780. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8781. udelay(40);
  8782. }
  8783. test_desc.flags = 0x00000005;
  8784. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8785. u32 val;
  8786. val = *(((u32 *)&test_desc) + i);
  8787. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8788. sram_dma_descs + (i * sizeof(u32)));
  8789. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8790. }
  8791. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8792. if (to_device) {
  8793. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8794. } else {
  8795. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8796. }
  8797. ret = -ENODEV;
  8798. for (i = 0; i < 40; i++) {
  8799. u32 val;
  8800. if (to_device)
  8801. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8802. else
  8803. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8804. if ((val & 0xffff) == sram_dma_descs) {
  8805. ret = 0;
  8806. break;
  8807. }
  8808. udelay(100);
  8809. }
  8810. return ret;
  8811. }
  8812. #define TEST_BUFFER_SIZE 0x2000
  8813. static int __devinit tg3_test_dma(struct tg3 *tp)
  8814. {
  8815. dma_addr_t buf_dma;
  8816. u32 *buf, saved_dma_rwctrl;
  8817. int ret;
  8818. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8819. if (!buf) {
  8820. ret = -ENOMEM;
  8821. goto out_nofree;
  8822. }
  8823. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8824. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8825. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8826. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8827. /* DMA read watermark not used on PCIE */
  8828. tp->dma_rwctrl |= 0x00180000;
  8829. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8832. tp->dma_rwctrl |= 0x003f0000;
  8833. else
  8834. tp->dma_rwctrl |= 0x003f000f;
  8835. } else {
  8836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8838. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8839. /* If the 5704 is behind the EPB bridge, we can
  8840. * do the less restrictive ONE_DMA workaround for
  8841. * better performance.
  8842. */
  8843. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  8844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8845. tp->dma_rwctrl |= 0x8000;
  8846. else if (ccval == 0x6 || ccval == 0x7)
  8847. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8848. /* Set bit 23 to enable PCIX hw bug fix */
  8849. tp->dma_rwctrl |= 0x009f0000;
  8850. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8851. /* 5780 always in PCIX mode */
  8852. tp->dma_rwctrl |= 0x00144000;
  8853. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8854. /* 5714 always in PCIX mode */
  8855. tp->dma_rwctrl |= 0x00148000;
  8856. } else {
  8857. tp->dma_rwctrl |= 0x001b000f;
  8858. }
  8859. }
  8860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8861. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8862. tp->dma_rwctrl &= 0xfffffff0;
  8863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8865. /* Remove this if it causes problems for some boards. */
  8866. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8867. /* On 5700/5701 chips, we need to set this bit.
  8868. * Otherwise the chip will issue cacheline transactions
  8869. * to streamable DMA memory with not all the byte
  8870. * enables turned on. This is an error on several
  8871. * RISC PCI controllers, in particular sparc64.
  8872. *
  8873. * On 5703/5704 chips, this bit has been reassigned
  8874. * a different meaning. In particular, it is used
  8875. * on those chips to enable a PCI-X workaround.
  8876. */
  8877. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8878. }
  8879. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8880. #if 0
  8881. /* Unneeded, already done by tg3_get_invariants. */
  8882. tg3_switch_clocks(tp);
  8883. #endif
  8884. ret = 0;
  8885. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8886. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8887. goto out;
  8888. /* It is best to perform DMA test with maximum write burst size
  8889. * to expose the 5700/5701 write DMA bug.
  8890. */
  8891. saved_dma_rwctrl = tp->dma_rwctrl;
  8892. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8893. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8894. while (1) {
  8895. u32 *p = buf, i;
  8896. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8897. p[i] = i;
  8898. /* Send the buffer to the chip. */
  8899. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8900. if (ret) {
  8901. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8902. break;
  8903. }
  8904. #if 0
  8905. /* validate data reached card RAM correctly. */
  8906. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8907. u32 val;
  8908. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8909. if (le32_to_cpu(val) != p[i]) {
  8910. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8911. /* ret = -ENODEV here? */
  8912. }
  8913. p[i] = 0;
  8914. }
  8915. #endif
  8916. /* Now read it back. */
  8917. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8918. if (ret) {
  8919. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8920. break;
  8921. }
  8922. /* Verify it. */
  8923. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8924. if (p[i] == i)
  8925. continue;
  8926. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8927. DMA_RWCTRL_WRITE_BNDRY_16) {
  8928. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8929. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8930. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8931. break;
  8932. } else {
  8933. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8934. ret = -ENODEV;
  8935. goto out;
  8936. }
  8937. }
  8938. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8939. /* Success. */
  8940. ret = 0;
  8941. break;
  8942. }
  8943. }
  8944. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8945. DMA_RWCTRL_WRITE_BNDRY_16) {
  8946. static struct pci_device_id dma_wait_state_chipsets[] = {
  8947. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8948. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8949. { },
  8950. };
  8951. /* DMA test passed without adjusting DMA boundary,
  8952. * now look for chipsets that are known to expose the
  8953. * DMA bug without failing the test.
  8954. */
  8955. if (pci_dev_present(dma_wait_state_chipsets)) {
  8956. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8957. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8958. }
  8959. else
  8960. /* Safe to use the calculated DMA boundary. */
  8961. tp->dma_rwctrl = saved_dma_rwctrl;
  8962. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8963. }
  8964. out:
  8965. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8966. out_nofree:
  8967. return ret;
  8968. }
  8969. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8970. {
  8971. tp->link_config.advertising =
  8972. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8973. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8974. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8975. ADVERTISED_Autoneg | ADVERTISED_MII);
  8976. tp->link_config.speed = SPEED_INVALID;
  8977. tp->link_config.duplex = DUPLEX_INVALID;
  8978. tp->link_config.autoneg = AUTONEG_ENABLE;
  8979. netif_carrier_off(tp->dev);
  8980. tp->link_config.active_speed = SPEED_INVALID;
  8981. tp->link_config.active_duplex = DUPLEX_INVALID;
  8982. tp->link_config.phy_is_low_power = 0;
  8983. tp->link_config.orig_speed = SPEED_INVALID;
  8984. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8985. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8986. }
  8987. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8988. {
  8989. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8990. tp->bufmgr_config.mbuf_read_dma_low_water =
  8991. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8992. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8993. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8994. tp->bufmgr_config.mbuf_high_water =
  8995. DEFAULT_MB_HIGH_WATER_5705;
  8996. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8997. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8998. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8999. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9000. tp->bufmgr_config.mbuf_high_water_jumbo =
  9001. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9002. } else {
  9003. tp->bufmgr_config.mbuf_read_dma_low_water =
  9004. DEFAULT_MB_RDMA_LOW_WATER;
  9005. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9006. DEFAULT_MB_MACRX_LOW_WATER;
  9007. tp->bufmgr_config.mbuf_high_water =
  9008. DEFAULT_MB_HIGH_WATER;
  9009. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9010. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9011. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9012. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9013. tp->bufmgr_config.mbuf_high_water_jumbo =
  9014. DEFAULT_MB_HIGH_WATER_JUMBO;
  9015. }
  9016. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9017. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9018. }
  9019. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9020. {
  9021. switch (tp->phy_id & PHY_ID_MASK) {
  9022. case PHY_ID_BCM5400: return "5400";
  9023. case PHY_ID_BCM5401: return "5401";
  9024. case PHY_ID_BCM5411: return "5411";
  9025. case PHY_ID_BCM5701: return "5701";
  9026. case PHY_ID_BCM5703: return "5703";
  9027. case PHY_ID_BCM5704: return "5704";
  9028. case PHY_ID_BCM5705: return "5705";
  9029. case PHY_ID_BCM5750: return "5750";
  9030. case PHY_ID_BCM5752: return "5752";
  9031. case PHY_ID_BCM5714: return "5714";
  9032. case PHY_ID_BCM5780: return "5780";
  9033. case PHY_ID_BCM5787: return "5787";
  9034. case PHY_ID_BCM8002: return "8002/serdes";
  9035. case 0: return "serdes";
  9036. default: return "unknown";
  9037. };
  9038. }
  9039. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9040. {
  9041. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9042. strcpy(str, "PCI Express");
  9043. return str;
  9044. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9045. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9046. strcpy(str, "PCIX:");
  9047. if ((clock_ctrl == 7) ||
  9048. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9049. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9050. strcat(str, "133MHz");
  9051. else if (clock_ctrl == 0)
  9052. strcat(str, "33MHz");
  9053. else if (clock_ctrl == 2)
  9054. strcat(str, "50MHz");
  9055. else if (clock_ctrl == 4)
  9056. strcat(str, "66MHz");
  9057. else if (clock_ctrl == 6)
  9058. strcat(str, "100MHz");
  9059. } else {
  9060. strcpy(str, "PCI:");
  9061. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9062. strcat(str, "66MHz");
  9063. else
  9064. strcat(str, "33MHz");
  9065. }
  9066. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9067. strcat(str, ":32-bit");
  9068. else
  9069. strcat(str, ":64-bit");
  9070. return str;
  9071. }
  9072. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9073. {
  9074. struct pci_dev *peer;
  9075. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9076. for (func = 0; func < 8; func++) {
  9077. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9078. if (peer && peer != tp->pdev)
  9079. break;
  9080. pci_dev_put(peer);
  9081. }
  9082. /* 5704 can be configured in single-port mode, set peer to
  9083. * tp->pdev in that case.
  9084. */
  9085. if (!peer) {
  9086. peer = tp->pdev;
  9087. return peer;
  9088. }
  9089. /*
  9090. * We don't need to keep the refcount elevated; there's no way
  9091. * to remove one half of this device without removing the other
  9092. */
  9093. pci_dev_put(peer);
  9094. return peer;
  9095. }
  9096. static void __devinit tg3_init_coal(struct tg3 *tp)
  9097. {
  9098. struct ethtool_coalesce *ec = &tp->coal;
  9099. memset(ec, 0, sizeof(*ec));
  9100. ec->cmd = ETHTOOL_GCOALESCE;
  9101. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9102. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9103. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9104. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9105. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9106. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9107. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9108. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9109. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9110. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9111. HOSTCC_MODE_CLRTICK_TXBD)) {
  9112. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9113. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9114. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9115. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9116. }
  9117. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9118. ec->rx_coalesce_usecs_irq = 0;
  9119. ec->tx_coalesce_usecs_irq = 0;
  9120. ec->stats_block_coalesce_usecs = 0;
  9121. }
  9122. }
  9123. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9124. const struct pci_device_id *ent)
  9125. {
  9126. static int tg3_version_printed = 0;
  9127. unsigned long tg3reg_base, tg3reg_len;
  9128. struct net_device *dev;
  9129. struct tg3 *tp;
  9130. int i, err, pm_cap;
  9131. char str[40];
  9132. u64 dma_mask, persist_dma_mask;
  9133. if (tg3_version_printed++ == 0)
  9134. printk(KERN_INFO "%s", version);
  9135. err = pci_enable_device(pdev);
  9136. if (err) {
  9137. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9138. "aborting.\n");
  9139. return err;
  9140. }
  9141. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9142. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9143. "base address, aborting.\n");
  9144. err = -ENODEV;
  9145. goto err_out_disable_pdev;
  9146. }
  9147. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9148. if (err) {
  9149. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9150. "aborting.\n");
  9151. goto err_out_disable_pdev;
  9152. }
  9153. pci_set_master(pdev);
  9154. /* Find power-management capability. */
  9155. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9156. if (pm_cap == 0) {
  9157. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9158. "aborting.\n");
  9159. err = -EIO;
  9160. goto err_out_free_res;
  9161. }
  9162. tg3reg_base = pci_resource_start(pdev, 0);
  9163. tg3reg_len = pci_resource_len(pdev, 0);
  9164. dev = alloc_etherdev(sizeof(*tp));
  9165. if (!dev) {
  9166. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9167. err = -ENOMEM;
  9168. goto err_out_free_res;
  9169. }
  9170. SET_MODULE_OWNER(dev);
  9171. SET_NETDEV_DEV(dev, &pdev->dev);
  9172. dev->features |= NETIF_F_LLTX;
  9173. #if TG3_VLAN_TAG_USED
  9174. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9175. dev->vlan_rx_register = tg3_vlan_rx_register;
  9176. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9177. #endif
  9178. tp = netdev_priv(dev);
  9179. tp->pdev = pdev;
  9180. tp->dev = dev;
  9181. tp->pm_cap = pm_cap;
  9182. tp->mac_mode = TG3_DEF_MAC_MODE;
  9183. tp->rx_mode = TG3_DEF_RX_MODE;
  9184. tp->tx_mode = TG3_DEF_TX_MODE;
  9185. tp->mi_mode = MAC_MI_MODE_BASE;
  9186. if (tg3_debug > 0)
  9187. tp->msg_enable = tg3_debug;
  9188. else
  9189. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9190. /* The word/byte swap controls here control register access byte
  9191. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9192. * setting below.
  9193. */
  9194. tp->misc_host_ctrl =
  9195. MISC_HOST_CTRL_MASK_PCI_INT |
  9196. MISC_HOST_CTRL_WORD_SWAP |
  9197. MISC_HOST_CTRL_INDIR_ACCESS |
  9198. MISC_HOST_CTRL_PCISTATE_RW;
  9199. /* The NONFRM (non-frame) byte/word swap controls take effect
  9200. * on descriptor entries, anything which isn't packet data.
  9201. *
  9202. * The StrongARM chips on the board (one for tx, one for rx)
  9203. * are running in big-endian mode.
  9204. */
  9205. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9206. GRC_MODE_WSWAP_NONFRM_DATA);
  9207. #ifdef __BIG_ENDIAN
  9208. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9209. #endif
  9210. spin_lock_init(&tp->lock);
  9211. spin_lock_init(&tp->tx_lock);
  9212. spin_lock_init(&tp->indirect_lock);
  9213. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9214. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9215. if (tp->regs == 0UL) {
  9216. printk(KERN_ERR PFX "Cannot map device registers, "
  9217. "aborting.\n");
  9218. err = -ENOMEM;
  9219. goto err_out_free_dev;
  9220. }
  9221. tg3_init_link_config(tp);
  9222. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9223. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9224. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9225. dev->open = tg3_open;
  9226. dev->stop = tg3_close;
  9227. dev->get_stats = tg3_get_stats;
  9228. dev->set_multicast_list = tg3_set_rx_mode;
  9229. dev->set_mac_address = tg3_set_mac_addr;
  9230. dev->do_ioctl = tg3_ioctl;
  9231. dev->tx_timeout = tg3_tx_timeout;
  9232. dev->poll = tg3_poll;
  9233. dev->ethtool_ops = &tg3_ethtool_ops;
  9234. dev->weight = 64;
  9235. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9236. dev->change_mtu = tg3_change_mtu;
  9237. dev->irq = pdev->irq;
  9238. #ifdef CONFIG_NET_POLL_CONTROLLER
  9239. dev->poll_controller = tg3_poll_controller;
  9240. #endif
  9241. err = tg3_get_invariants(tp);
  9242. if (err) {
  9243. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9244. "aborting.\n");
  9245. goto err_out_iounmap;
  9246. }
  9247. /* The EPB bridge inside 5714, 5715, and 5780 and any
  9248. * device behind the EPB cannot support DMA addresses > 40-bit.
  9249. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  9250. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  9251. * do DMA address check in tg3_start_xmit().
  9252. */
  9253. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9254. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  9255. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  9256. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  9257. #ifdef CONFIG_HIGHMEM
  9258. dma_mask = DMA_64BIT_MASK;
  9259. #endif
  9260. } else
  9261. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  9262. /* Configure DMA attributes. */
  9263. if (dma_mask > DMA_32BIT_MASK) {
  9264. err = pci_set_dma_mask(pdev, dma_mask);
  9265. if (!err) {
  9266. dev->features |= NETIF_F_HIGHDMA;
  9267. err = pci_set_consistent_dma_mask(pdev,
  9268. persist_dma_mask);
  9269. if (err < 0) {
  9270. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  9271. "DMA for consistent allocations\n");
  9272. goto err_out_iounmap;
  9273. }
  9274. }
  9275. }
  9276. if (err || dma_mask == DMA_32BIT_MASK) {
  9277. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9278. if (err) {
  9279. printk(KERN_ERR PFX "No usable DMA configuration, "
  9280. "aborting.\n");
  9281. goto err_out_iounmap;
  9282. }
  9283. }
  9284. tg3_init_bufmgr_config(tp);
  9285. #if TG3_TSO_SUPPORT != 0
  9286. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9287. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9288. }
  9289. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9291. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9292. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9293. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9294. } else {
  9295. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9296. }
  9297. /* TSO is on by default on chips that support hardware TSO.
  9298. * Firmware TSO on older chips gives lower performance, so it
  9299. * is off by default, but can be enabled using ethtool.
  9300. */
  9301. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  9302. dev->features |= NETIF_F_TSO;
  9303. #endif
  9304. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9305. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9306. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9307. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9308. tp->rx_pending = 63;
  9309. }
  9310. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9311. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9312. tp->pdev_peer = tg3_find_peer(tp);
  9313. err = tg3_get_device_address(tp);
  9314. if (err) {
  9315. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9316. "aborting.\n");
  9317. goto err_out_iounmap;
  9318. }
  9319. /*
  9320. * Reset chip in case UNDI or EFI driver did not shutdown
  9321. * DMA self test will enable WDMAC and we'll see (spurious)
  9322. * pending DMA on the PCI bus at that point.
  9323. */
  9324. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9325. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9326. pci_save_state(tp->pdev);
  9327. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9328. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9329. }
  9330. err = tg3_test_dma(tp);
  9331. if (err) {
  9332. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9333. goto err_out_iounmap;
  9334. }
  9335. /* Tigon3 can do ipv4 only... and some chips have buggy
  9336. * checksumming.
  9337. */
  9338. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9339. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9340. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9341. } else
  9342. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9343. /* flow control autonegotiation is default behavior */
  9344. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9345. tg3_init_coal(tp);
  9346. /* Now that we have fully setup the chip, save away a snapshot
  9347. * of the PCI config space. We need to restore this after
  9348. * GRC_MISC_CFG core clock resets and some resume events.
  9349. */
  9350. pci_save_state(tp->pdev);
  9351. err = register_netdev(dev);
  9352. if (err) {
  9353. printk(KERN_ERR PFX "Cannot register net device, "
  9354. "aborting.\n");
  9355. goto err_out_iounmap;
  9356. }
  9357. pci_set_drvdata(pdev, dev);
  9358. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9359. dev->name,
  9360. tp->board_part_number,
  9361. tp->pci_chip_rev_id,
  9362. tg3_phy_string(tp),
  9363. tg3_bus_string(tp, str),
  9364. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9365. for (i = 0; i < 6; i++)
  9366. printk("%2.2x%c", dev->dev_addr[i],
  9367. i == 5 ? '\n' : ':');
  9368. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9369. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9370. "TSOcap[%d] \n",
  9371. dev->name,
  9372. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9373. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9374. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9375. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9376. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9377. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9378. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9379. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  9380. dev->name, tp->dma_rwctrl,
  9381. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  9382. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  9383. return 0;
  9384. err_out_iounmap:
  9385. if (tp->regs) {
  9386. iounmap(tp->regs);
  9387. tp->regs = NULL;
  9388. }
  9389. err_out_free_dev:
  9390. free_netdev(dev);
  9391. err_out_free_res:
  9392. pci_release_regions(pdev);
  9393. err_out_disable_pdev:
  9394. pci_disable_device(pdev);
  9395. pci_set_drvdata(pdev, NULL);
  9396. return err;
  9397. }
  9398. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9399. {
  9400. struct net_device *dev = pci_get_drvdata(pdev);
  9401. if (dev) {
  9402. struct tg3 *tp = netdev_priv(dev);
  9403. flush_scheduled_work();
  9404. unregister_netdev(dev);
  9405. if (tp->regs) {
  9406. iounmap(tp->regs);
  9407. tp->regs = NULL;
  9408. }
  9409. free_netdev(dev);
  9410. pci_release_regions(pdev);
  9411. pci_disable_device(pdev);
  9412. pci_set_drvdata(pdev, NULL);
  9413. }
  9414. }
  9415. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9416. {
  9417. struct net_device *dev = pci_get_drvdata(pdev);
  9418. struct tg3 *tp = netdev_priv(dev);
  9419. int err;
  9420. if (!netif_running(dev))
  9421. return 0;
  9422. flush_scheduled_work();
  9423. tg3_netif_stop(tp);
  9424. del_timer_sync(&tp->timer);
  9425. tg3_full_lock(tp, 1);
  9426. tg3_disable_ints(tp);
  9427. tg3_full_unlock(tp);
  9428. netif_device_detach(dev);
  9429. tg3_full_lock(tp, 0);
  9430. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9431. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9432. tg3_full_unlock(tp);
  9433. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9434. if (err) {
  9435. tg3_full_lock(tp, 0);
  9436. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9437. tg3_init_hw(tp);
  9438. tp->timer.expires = jiffies + tp->timer_offset;
  9439. add_timer(&tp->timer);
  9440. netif_device_attach(dev);
  9441. tg3_netif_start(tp);
  9442. tg3_full_unlock(tp);
  9443. }
  9444. return err;
  9445. }
  9446. static int tg3_resume(struct pci_dev *pdev)
  9447. {
  9448. struct net_device *dev = pci_get_drvdata(pdev);
  9449. struct tg3 *tp = netdev_priv(dev);
  9450. int err;
  9451. if (!netif_running(dev))
  9452. return 0;
  9453. pci_restore_state(tp->pdev);
  9454. err = tg3_set_power_state(tp, PCI_D0);
  9455. if (err)
  9456. return err;
  9457. netif_device_attach(dev);
  9458. tg3_full_lock(tp, 0);
  9459. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9460. tg3_init_hw(tp);
  9461. tp->timer.expires = jiffies + tp->timer_offset;
  9462. add_timer(&tp->timer);
  9463. tg3_netif_start(tp);
  9464. tg3_full_unlock(tp);
  9465. return 0;
  9466. }
  9467. static struct pci_driver tg3_driver = {
  9468. .name = DRV_MODULE_NAME,
  9469. .id_table = tg3_pci_tbl,
  9470. .probe = tg3_init_one,
  9471. .remove = __devexit_p(tg3_remove_one),
  9472. .suspend = tg3_suspend,
  9473. .resume = tg3_resume
  9474. };
  9475. static int __init tg3_init(void)
  9476. {
  9477. return pci_module_init(&tg3_driver);
  9478. }
  9479. static void __exit tg3_cleanup(void)
  9480. {
  9481. pci_unregister_driver(&tg3_driver);
  9482. }
  9483. module_init(tg3_init);
  9484. module_exit(tg3_cleanup);