wm8994.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. struct wm8994 *control = wm8994->wm8994;
  111. switch (reg) {
  112. case WM8994_GPIO_1:
  113. case WM8994_GPIO_2:
  114. case WM8994_GPIO_3:
  115. case WM8994_GPIO_4:
  116. case WM8994_GPIO_5:
  117. case WM8994_GPIO_6:
  118. case WM8994_GPIO_7:
  119. case WM8994_GPIO_8:
  120. case WM8994_GPIO_9:
  121. case WM8994_GPIO_10:
  122. case WM8994_GPIO_11:
  123. case WM8994_INTERRUPT_STATUS_1:
  124. case WM8994_INTERRUPT_STATUS_2:
  125. case WM8994_INTERRUPT_RAW_STATUS_2:
  126. return 1;
  127. case WM8958_DSP2_PROGRAM:
  128. case WM8958_DSP2_CONFIG:
  129. case WM8958_DSP2_EXECCONTROL:
  130. if (control->type == WM8958)
  131. return 1;
  132. else
  133. return 0;
  134. default:
  135. break;
  136. }
  137. if (reg >= WM8994_CACHE_SIZE)
  138. return 0;
  139. return wm8994_access_masks[reg].readable != 0;
  140. }
  141. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  142. {
  143. if (reg >= WM8994_CACHE_SIZE)
  144. return 1;
  145. switch (reg) {
  146. case WM8994_SOFTWARE_RESET:
  147. case WM8994_CHIP_REVISION:
  148. case WM8994_DC_SERVO_1:
  149. case WM8994_DC_SERVO_READBACK:
  150. case WM8994_RATE_STATUS:
  151. case WM8994_LDO_1:
  152. case WM8994_LDO_2:
  153. case WM8958_DSP2_EXECCONTROL:
  154. case WM8958_MIC_DETECT_3:
  155. case WM8994_DC_SERVO_4E:
  156. return 1;
  157. default:
  158. return 0;
  159. }
  160. }
  161. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  162. {
  163. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  164. int rate;
  165. int reg1 = 0;
  166. int offset;
  167. if (aif)
  168. offset = 4;
  169. else
  170. offset = 0;
  171. switch (wm8994->sysclk[aif]) {
  172. case WM8994_SYSCLK_MCLK1:
  173. rate = wm8994->mclk[0];
  174. break;
  175. case WM8994_SYSCLK_MCLK2:
  176. reg1 |= 0x8;
  177. rate = wm8994->mclk[1];
  178. break;
  179. case WM8994_SYSCLK_FLL1:
  180. reg1 |= 0x10;
  181. rate = wm8994->fll[0].out;
  182. break;
  183. case WM8994_SYSCLK_FLL2:
  184. reg1 |= 0x18;
  185. rate = wm8994->fll[1].out;
  186. break;
  187. default:
  188. return -EINVAL;
  189. }
  190. if (rate >= 13500000) {
  191. rate /= 2;
  192. reg1 |= WM8994_AIF1CLK_DIV;
  193. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  194. aif + 1, rate);
  195. }
  196. wm8994->aifclk[aif] = rate;
  197. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  198. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  199. reg1);
  200. return 0;
  201. }
  202. static int configure_clock(struct snd_soc_codec *codec)
  203. {
  204. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  205. int change, new;
  206. /* Bring up the AIF clocks first */
  207. configure_aif_clock(codec, 0);
  208. configure_aif_clock(codec, 1);
  209. /* Then switch CLK_SYS over to the higher of them; a change
  210. * can only happen as a result of a clocking change which can
  211. * only be made outside of DAPM so we can safely redo the
  212. * clocking.
  213. */
  214. /* If they're equal it doesn't matter which is used */
  215. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  216. wm8958_micd_set_rate(codec);
  217. return 0;
  218. }
  219. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  220. new = WM8994_SYSCLK_SRC;
  221. else
  222. new = 0;
  223. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  224. WM8994_SYSCLK_SRC, new);
  225. if (change)
  226. snd_soc_dapm_sync(&codec->dapm);
  227. wm8958_micd_set_rate(codec);
  228. return 0;
  229. }
  230. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  231. struct snd_soc_dapm_widget *sink)
  232. {
  233. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  234. const char *clk;
  235. /* Check what we're currently using for CLK_SYS */
  236. if (reg & WM8994_SYSCLK_SRC)
  237. clk = "AIF2CLK";
  238. else
  239. clk = "AIF1CLK";
  240. return strcmp(source->name, clk) == 0;
  241. }
  242. static const char *sidetone_hpf_text[] = {
  243. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  244. };
  245. static const struct soc_enum sidetone_hpf =
  246. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  247. static const char *adc_hpf_text[] = {
  248. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  249. };
  250. static const struct soc_enum aif1adc1_hpf =
  251. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  252. static const struct soc_enum aif1adc2_hpf =
  253. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  254. static const struct soc_enum aif2adc_hpf =
  255. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  256. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  257. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  258. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  259. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  260. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  261. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  262. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  263. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  264. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  265. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  266. .put = wm8994_put_drc_sw, \
  267. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  268. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  269. struct snd_ctl_elem_value *ucontrol)
  270. {
  271. struct soc_mixer_control *mc =
  272. (struct soc_mixer_control *)kcontrol->private_value;
  273. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  274. int mask, ret;
  275. /* Can't enable both ADC and DAC paths simultaneously */
  276. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  277. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  278. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  279. else
  280. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  281. ret = snd_soc_read(codec, mc->reg);
  282. if (ret < 0)
  283. return ret;
  284. if (ret & mask)
  285. return -EINVAL;
  286. return snd_soc_put_volsw(kcontrol, ucontrol);
  287. }
  288. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  289. {
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int base = wm8994_drc_base[drc];
  293. int cfg = wm8994->drc_cfg[drc];
  294. int save, i;
  295. /* Save any enables; the configuration should clear them. */
  296. save = snd_soc_read(codec, base);
  297. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  298. WM8994_AIF1ADC1R_DRC_ENA;
  299. for (i = 0; i < WM8994_DRC_REGS; i++)
  300. snd_soc_update_bits(codec, base + i, 0xffff,
  301. pdata->drc_cfgs[cfg].regs[i]);
  302. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  303. WM8994_AIF1ADC1L_DRC_ENA |
  304. WM8994_AIF1ADC1R_DRC_ENA, save);
  305. }
  306. /* Icky as hell but saves code duplication */
  307. static int wm8994_get_drc(const char *name)
  308. {
  309. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  310. return 0;
  311. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  312. return 1;
  313. if (strcmp(name, "AIF2DRC Mode") == 0)
  314. return 2;
  315. return -EINVAL;
  316. }
  317. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  318. struct snd_ctl_elem_value *ucontrol)
  319. {
  320. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  321. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  322. struct wm8994_pdata *pdata = wm8994->pdata;
  323. int drc = wm8994_get_drc(kcontrol->id.name);
  324. int value = ucontrol->value.integer.value[0];
  325. if (drc < 0)
  326. return drc;
  327. if (value >= pdata->num_drc_cfgs)
  328. return -EINVAL;
  329. wm8994->drc_cfg[drc] = value;
  330. wm8994_set_drc(codec, drc);
  331. return 0;
  332. }
  333. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  334. struct snd_ctl_elem_value *ucontrol)
  335. {
  336. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  337. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  338. int drc = wm8994_get_drc(kcontrol->id.name);
  339. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  340. return 0;
  341. }
  342. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  343. {
  344. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  345. struct wm8994_pdata *pdata = wm8994->pdata;
  346. int base = wm8994_retune_mobile_base[block];
  347. int iface, best, best_val, save, i, cfg;
  348. if (!pdata || !wm8994->num_retune_mobile_texts)
  349. return;
  350. switch (block) {
  351. case 0:
  352. case 1:
  353. iface = 0;
  354. break;
  355. case 2:
  356. iface = 1;
  357. break;
  358. default:
  359. return;
  360. }
  361. /* Find the version of the currently selected configuration
  362. * with the nearest sample rate. */
  363. cfg = wm8994->retune_mobile_cfg[block];
  364. best = 0;
  365. best_val = INT_MAX;
  366. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  367. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  368. wm8994->retune_mobile_texts[cfg]) == 0 &&
  369. abs(pdata->retune_mobile_cfgs[i].rate
  370. - wm8994->dac_rates[iface]) < best_val) {
  371. best = i;
  372. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  373. - wm8994->dac_rates[iface]);
  374. }
  375. }
  376. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  377. block,
  378. pdata->retune_mobile_cfgs[best].name,
  379. pdata->retune_mobile_cfgs[best].rate,
  380. wm8994->dac_rates[iface]);
  381. /* The EQ will be disabled while reconfiguring it, remember the
  382. * current configuration.
  383. */
  384. save = snd_soc_read(codec, base);
  385. save &= WM8994_AIF1DAC1_EQ_ENA;
  386. for (i = 0; i < WM8994_EQ_REGS; i++)
  387. snd_soc_update_bits(codec, base + i, 0xffff,
  388. pdata->retune_mobile_cfgs[best].regs[i]);
  389. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  390. }
  391. /* Icky as hell but saves code duplication */
  392. static int wm8994_get_retune_mobile_block(const char *name)
  393. {
  394. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  395. return 0;
  396. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  397. return 1;
  398. if (strcmp(name, "AIF2 EQ Mode") == 0)
  399. return 2;
  400. return -EINVAL;
  401. }
  402. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  403. struct snd_ctl_elem_value *ucontrol)
  404. {
  405. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  406. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  407. struct wm8994_pdata *pdata = wm8994->pdata;
  408. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  409. int value = ucontrol->value.integer.value[0];
  410. if (block < 0)
  411. return block;
  412. if (value >= pdata->num_retune_mobile_cfgs)
  413. return -EINVAL;
  414. wm8994->retune_mobile_cfg[block] = value;
  415. wm8994_set_retune_mobile(codec, block);
  416. return 0;
  417. }
  418. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  419. struct snd_ctl_elem_value *ucontrol)
  420. {
  421. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  422. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  423. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  424. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  425. return 0;
  426. }
  427. static const char *aif_chan_src_text[] = {
  428. "Left", "Right"
  429. };
  430. static const struct soc_enum aif1adcl_src =
  431. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  432. static const struct soc_enum aif1adcr_src =
  433. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  434. static const struct soc_enum aif2adcl_src =
  435. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  436. static const struct soc_enum aif2adcr_src =
  437. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  438. static const struct soc_enum aif1dacl_src =
  439. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  440. static const struct soc_enum aif1dacr_src =
  441. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  442. static const struct soc_enum aif2dacl_src =
  443. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  444. static const struct soc_enum aif2dacr_src =
  445. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  446. static const char *osr_text[] = {
  447. "Low Power", "High Performance",
  448. };
  449. static const struct soc_enum dac_osr =
  450. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  451. static const struct soc_enum adc_osr =
  452. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  453. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  454. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  455. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  456. 1, 119, 0, digital_tlv),
  457. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  458. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  459. 1, 119, 0, digital_tlv),
  460. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  461. WM8994_AIF2_ADC_RIGHT_VOLUME,
  462. 1, 119, 0, digital_tlv),
  463. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  464. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  465. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  466. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  467. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  468. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  469. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  470. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  471. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  472. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  473. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  474. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  475. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  476. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  477. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  478. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  479. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  480. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  481. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  482. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  483. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  484. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  485. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  486. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  487. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  488. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  489. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  490. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  491. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  492. 5, 12, 0, st_tlv),
  493. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  494. 0, 12, 0, st_tlv),
  495. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  496. 5, 12, 0, st_tlv),
  497. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  498. 0, 12, 0, st_tlv),
  499. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  500. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  501. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  502. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  503. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  504. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  505. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  506. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  507. SOC_ENUM("ADC OSR", adc_osr),
  508. SOC_ENUM("DAC OSR", dac_osr),
  509. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  510. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  511. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  512. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  513. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  514. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  515. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  516. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  517. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  518. 6, 1, 1, wm_hubs_spkmix_tlv),
  519. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  520. 2, 1, 1, wm_hubs_spkmix_tlv),
  521. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  522. 6, 1, 1, wm_hubs_spkmix_tlv),
  523. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  524. 2, 1, 1, wm_hubs_spkmix_tlv),
  525. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  526. 10, 15, 0, wm8994_3d_tlv),
  527. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  528. 8, 1, 0),
  529. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  530. 10, 15, 0, wm8994_3d_tlv),
  531. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  532. 8, 1, 0),
  533. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  534. 10, 15, 0, wm8994_3d_tlv),
  535. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  536. 8, 1, 0),
  537. };
  538. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  539. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  540. eq_tlv),
  541. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  542. eq_tlv),
  543. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  544. eq_tlv),
  545. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  546. eq_tlv),
  547. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  548. eq_tlv),
  549. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  550. eq_tlv),
  551. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  552. eq_tlv),
  553. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  554. eq_tlv),
  555. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  556. eq_tlv),
  557. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  558. eq_tlv),
  559. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  560. eq_tlv),
  561. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  562. eq_tlv),
  563. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  564. eq_tlv),
  565. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  566. eq_tlv),
  567. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  568. eq_tlv),
  569. };
  570. static const char *wm8958_ng_text[] = {
  571. "30ms", "125ms", "250ms", "500ms",
  572. };
  573. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  574. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  575. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  576. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  577. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  578. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  579. static const struct soc_enum wm8958_aif2dac_ng_hold =
  580. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  581. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  582. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  583. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  584. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  585. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  586. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  587. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  588. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  589. 7, 1, ng_tlv),
  590. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  591. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  592. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  593. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  594. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  595. 7, 1, ng_tlv),
  596. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  597. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  598. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  599. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  600. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  601. 7, 1, ng_tlv),
  602. };
  603. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  604. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  605. mixin_boost_tlv),
  606. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  607. mixin_boost_tlv),
  608. };
  609. /* We run all mode setting through a function to enforce audio mode */
  610. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  611. {
  612. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  613. if (wm8994->active_refcount)
  614. mode = WM1811_JACKDET_MODE_AUDIO;
  615. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  616. WM1811_JACKDET_MODE_MASK, mode);
  617. if (mode == WM1811_JACKDET_MODE_MIC)
  618. msleep(2);
  619. }
  620. static void active_reference(struct snd_soc_codec *codec)
  621. {
  622. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  623. mutex_lock(&wm8994->accdet_lock);
  624. wm8994->active_refcount++;
  625. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  626. wm8994->active_refcount);
  627. if (wm8994->active_refcount == 1) {
  628. /* If we're using jack detection go into audio mode */
  629. if (wm8994->jackdet && wm8994->jack_cb) {
  630. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  631. WM1811_JACKDET_MODE_MASK,
  632. WM1811_JACKDET_MODE_AUDIO);
  633. msleep(2);
  634. }
  635. }
  636. mutex_unlock(&wm8994->accdet_lock);
  637. }
  638. static void active_dereference(struct snd_soc_codec *codec)
  639. {
  640. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  641. u16 mode;
  642. mutex_lock(&wm8994->accdet_lock);
  643. wm8994->active_refcount--;
  644. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  645. wm8994->active_refcount);
  646. if (wm8994->active_refcount == 0) {
  647. /* Go into appropriate detection only mode */
  648. if (wm8994->jackdet && wm8994->jack_cb) {
  649. if (wm8994->jack_mic || wm8994->mic_detecting)
  650. mode = WM1811_JACKDET_MODE_MIC;
  651. else
  652. mode = WM1811_JACKDET_MODE_JACK;
  653. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  654. WM1811_JACKDET_MODE_MASK,
  655. mode);
  656. }
  657. }
  658. mutex_unlock(&wm8994->accdet_lock);
  659. }
  660. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  661. struct snd_kcontrol *kcontrol, int event)
  662. {
  663. struct snd_soc_codec *codec = w->codec;
  664. switch (event) {
  665. case SND_SOC_DAPM_PRE_PMU:
  666. return configure_clock(codec);
  667. case SND_SOC_DAPM_POST_PMD:
  668. configure_clock(codec);
  669. break;
  670. }
  671. return 0;
  672. }
  673. static void vmid_reference(struct snd_soc_codec *codec)
  674. {
  675. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  676. wm8994->vmid_refcount++;
  677. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  678. wm8994->vmid_refcount);
  679. if (wm8994->vmid_refcount == 1) {
  680. /* Startup bias, VMID ramp & buffer */
  681. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  682. WM8994_STARTUP_BIAS_ENA |
  683. WM8994_VMID_BUF_ENA |
  684. WM8994_VMID_RAMP_MASK,
  685. WM8994_STARTUP_BIAS_ENA |
  686. WM8994_VMID_BUF_ENA |
  687. (0x11 << WM8994_VMID_RAMP_SHIFT));
  688. /* Main bias enable, VMID=2x40k */
  689. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  690. WM8994_BIAS_ENA |
  691. WM8994_VMID_SEL_MASK,
  692. WM8994_BIAS_ENA | 0x2);
  693. msleep(20);
  694. }
  695. }
  696. static void vmid_dereference(struct snd_soc_codec *codec)
  697. {
  698. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  699. wm8994->vmid_refcount--;
  700. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  701. wm8994->vmid_refcount);
  702. if (wm8994->vmid_refcount == 0) {
  703. /* Switch over to startup biases */
  704. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  705. WM8994_BIAS_SRC |
  706. WM8994_STARTUP_BIAS_ENA |
  707. WM8994_VMID_BUF_ENA |
  708. WM8994_VMID_RAMP_MASK,
  709. WM8994_BIAS_SRC |
  710. WM8994_STARTUP_BIAS_ENA |
  711. WM8994_VMID_BUF_ENA |
  712. (1 << WM8994_VMID_RAMP_SHIFT));
  713. /* Disable main biases */
  714. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  715. WM8994_BIAS_ENA |
  716. WM8994_VMID_SEL_MASK, 0);
  717. /* Discharge line */
  718. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  719. WM8994_LINEOUT1_DISCH |
  720. WM8994_LINEOUT2_DISCH,
  721. WM8994_LINEOUT1_DISCH |
  722. WM8994_LINEOUT2_DISCH);
  723. msleep(5);
  724. /* Switch off startup biases */
  725. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  726. WM8994_BIAS_SRC |
  727. WM8994_STARTUP_BIAS_ENA |
  728. WM8994_VMID_BUF_ENA |
  729. WM8994_VMID_RAMP_MASK, 0);
  730. }
  731. }
  732. static int vmid_event(struct snd_soc_dapm_widget *w,
  733. struct snd_kcontrol *kcontrol, int event)
  734. {
  735. struct snd_soc_codec *codec = w->codec;
  736. switch (event) {
  737. case SND_SOC_DAPM_PRE_PMU:
  738. vmid_reference(codec);
  739. break;
  740. case SND_SOC_DAPM_POST_PMD:
  741. vmid_dereference(codec);
  742. break;
  743. }
  744. return 0;
  745. }
  746. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  747. {
  748. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  749. int enable = 1;
  750. int source = 0; /* GCC flow analysis can't track enable */
  751. int reg, reg_r;
  752. /* Only support direct DAC->headphone paths */
  753. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  754. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  755. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  756. enable = 0;
  757. }
  758. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  759. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  760. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  761. enable = 0;
  762. }
  763. /* We also need the same setting for L/R and only one path */
  764. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  765. switch (reg) {
  766. case WM8994_AIF2DACL_TO_DAC1L:
  767. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  768. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  769. break;
  770. case WM8994_AIF1DAC2L_TO_DAC1L:
  771. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  772. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  773. break;
  774. case WM8994_AIF1DAC1L_TO_DAC1L:
  775. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  776. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  777. break;
  778. default:
  779. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  780. enable = 0;
  781. break;
  782. }
  783. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  784. if (reg_r != reg) {
  785. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  786. enable = 0;
  787. }
  788. if (enable) {
  789. dev_dbg(codec->dev, "Class W enabled\n");
  790. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  791. WM8994_CP_DYN_PWR |
  792. WM8994_CP_DYN_SRC_SEL_MASK,
  793. source | WM8994_CP_DYN_PWR);
  794. wm8994->hubs.class_w = true;
  795. } else {
  796. dev_dbg(codec->dev, "Class W disabled\n");
  797. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  798. WM8994_CP_DYN_PWR, 0);
  799. wm8994->hubs.class_w = false;
  800. }
  801. }
  802. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  803. struct snd_kcontrol *kcontrol, int event)
  804. {
  805. struct snd_soc_codec *codec = w->codec;
  806. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  807. switch (event) {
  808. case SND_SOC_DAPM_PRE_PMU:
  809. if (wm8994->aif1clk_enable) {
  810. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  811. WM8994_AIF1CLK_ENA_MASK,
  812. WM8994_AIF1CLK_ENA);
  813. wm8994->aif1clk_enable = 0;
  814. }
  815. if (wm8994->aif2clk_enable) {
  816. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  817. WM8994_AIF2CLK_ENA_MASK,
  818. WM8994_AIF2CLK_ENA);
  819. wm8994->aif2clk_enable = 0;
  820. }
  821. break;
  822. }
  823. /* We may also have postponed startup of DSP, handle that. */
  824. wm8958_aif_ev(w, kcontrol, event);
  825. return 0;
  826. }
  827. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  828. struct snd_kcontrol *kcontrol, int event)
  829. {
  830. struct snd_soc_codec *codec = w->codec;
  831. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  832. switch (event) {
  833. case SND_SOC_DAPM_POST_PMD:
  834. if (wm8994->aif1clk_disable) {
  835. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  836. WM8994_AIF1CLK_ENA_MASK, 0);
  837. wm8994->aif1clk_disable = 0;
  838. }
  839. if (wm8994->aif2clk_disable) {
  840. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  841. WM8994_AIF2CLK_ENA_MASK, 0);
  842. wm8994->aif2clk_disable = 0;
  843. }
  844. break;
  845. }
  846. return 0;
  847. }
  848. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  849. struct snd_kcontrol *kcontrol, int event)
  850. {
  851. struct snd_soc_codec *codec = w->codec;
  852. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  853. switch (event) {
  854. case SND_SOC_DAPM_PRE_PMU:
  855. wm8994->aif1clk_enable = 1;
  856. break;
  857. case SND_SOC_DAPM_POST_PMD:
  858. wm8994->aif1clk_disable = 1;
  859. break;
  860. }
  861. return 0;
  862. }
  863. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  864. struct snd_kcontrol *kcontrol, int event)
  865. {
  866. struct snd_soc_codec *codec = w->codec;
  867. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  868. switch (event) {
  869. case SND_SOC_DAPM_PRE_PMU:
  870. wm8994->aif2clk_enable = 1;
  871. break;
  872. case SND_SOC_DAPM_POST_PMD:
  873. wm8994->aif2clk_disable = 1;
  874. break;
  875. }
  876. return 0;
  877. }
  878. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  879. struct snd_kcontrol *kcontrol, int event)
  880. {
  881. late_enable_ev(w, kcontrol, event);
  882. return 0;
  883. }
  884. static int micbias_ev(struct snd_soc_dapm_widget *w,
  885. struct snd_kcontrol *kcontrol, int event)
  886. {
  887. late_enable_ev(w, kcontrol, event);
  888. return 0;
  889. }
  890. static int dac_ev(struct snd_soc_dapm_widget *w,
  891. struct snd_kcontrol *kcontrol, int event)
  892. {
  893. struct snd_soc_codec *codec = w->codec;
  894. unsigned int mask = 1 << w->shift;
  895. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  896. mask, mask);
  897. return 0;
  898. }
  899. static const char *hp_mux_text[] = {
  900. "Mixer",
  901. "DAC",
  902. };
  903. #define WM8994_HP_ENUM(xname, xenum) \
  904. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  905. .info = snd_soc_info_enum_double, \
  906. .get = snd_soc_dapm_get_enum_double, \
  907. .put = wm8994_put_hp_enum, \
  908. .private_value = (unsigned long)&xenum }
  909. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  910. struct snd_ctl_elem_value *ucontrol)
  911. {
  912. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  913. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  914. struct snd_soc_codec *codec = w->codec;
  915. int ret;
  916. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  917. wm8994_update_class_w(codec);
  918. return ret;
  919. }
  920. static const struct soc_enum hpl_enum =
  921. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  922. static const struct snd_kcontrol_new hpl_mux =
  923. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  924. static const struct soc_enum hpr_enum =
  925. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  926. static const struct snd_kcontrol_new hpr_mux =
  927. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  928. static const char *adc_mux_text[] = {
  929. "ADC",
  930. "DMIC",
  931. };
  932. static const struct soc_enum adc_enum =
  933. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  934. static const struct snd_kcontrol_new adcl_mux =
  935. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  936. static const struct snd_kcontrol_new adcr_mux =
  937. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  938. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  939. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  940. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  941. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  942. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  943. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  944. };
  945. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  946. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  947. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  948. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  949. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  950. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  951. };
  952. /* Debugging; dump chip status after DAPM transitions */
  953. static int post_ev(struct snd_soc_dapm_widget *w,
  954. struct snd_kcontrol *kcontrol, int event)
  955. {
  956. struct snd_soc_codec *codec = w->codec;
  957. dev_dbg(codec->dev, "SRC status: %x\n",
  958. snd_soc_read(codec,
  959. WM8994_RATE_STATUS));
  960. return 0;
  961. }
  962. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  963. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  964. 1, 1, 0),
  965. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  966. 0, 1, 0),
  967. };
  968. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  969. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  970. 1, 1, 0),
  971. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  972. 0, 1, 0),
  973. };
  974. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  975. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  976. 1, 1, 0),
  977. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  978. 0, 1, 0),
  979. };
  980. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  981. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  982. 1, 1, 0),
  983. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  984. 0, 1, 0),
  985. };
  986. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  987. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  988. 5, 1, 0),
  989. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  990. 4, 1, 0),
  991. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  992. 2, 1, 0),
  993. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  994. 1, 1, 0),
  995. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  996. 0, 1, 0),
  997. };
  998. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  999. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1000. 5, 1, 0),
  1001. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1002. 4, 1, 0),
  1003. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1004. 2, 1, 0),
  1005. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1006. 1, 1, 0),
  1007. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1008. 0, 1, 0),
  1009. };
  1010. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1011. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1012. .info = snd_soc_info_volsw, \
  1013. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1014. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1015. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1016. struct snd_ctl_elem_value *ucontrol)
  1017. {
  1018. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1019. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1020. struct snd_soc_codec *codec = w->codec;
  1021. int ret;
  1022. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1023. wm8994_update_class_w(codec);
  1024. return ret;
  1025. }
  1026. static const struct snd_kcontrol_new dac1l_mix[] = {
  1027. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1028. 5, 1, 0),
  1029. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1030. 4, 1, 0),
  1031. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1032. 2, 1, 0),
  1033. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1034. 1, 1, 0),
  1035. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1036. 0, 1, 0),
  1037. };
  1038. static const struct snd_kcontrol_new dac1r_mix[] = {
  1039. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1040. 5, 1, 0),
  1041. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1042. 4, 1, 0),
  1043. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1044. 2, 1, 0),
  1045. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1046. 1, 1, 0),
  1047. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1048. 0, 1, 0),
  1049. };
  1050. static const char *sidetone_text[] = {
  1051. "ADC/DMIC1", "DMIC2",
  1052. };
  1053. static const struct soc_enum sidetone1_enum =
  1054. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1055. static const struct snd_kcontrol_new sidetone1_mux =
  1056. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1057. static const struct soc_enum sidetone2_enum =
  1058. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1059. static const struct snd_kcontrol_new sidetone2_mux =
  1060. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1061. static const char *aif1dac_text[] = {
  1062. "AIF1DACDAT", "AIF3DACDAT",
  1063. };
  1064. static const struct soc_enum aif1dac_enum =
  1065. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1066. static const struct snd_kcontrol_new aif1dac_mux =
  1067. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1068. static const char *aif2dac_text[] = {
  1069. "AIF2DACDAT", "AIF3DACDAT",
  1070. };
  1071. static const struct soc_enum aif2dac_enum =
  1072. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1073. static const struct snd_kcontrol_new aif2dac_mux =
  1074. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1075. static const char *aif2adc_text[] = {
  1076. "AIF2ADCDAT", "AIF3DACDAT",
  1077. };
  1078. static const struct soc_enum aif2adc_enum =
  1079. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1080. static const struct snd_kcontrol_new aif2adc_mux =
  1081. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1082. static const char *aif3adc_text[] = {
  1083. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1084. };
  1085. static const struct soc_enum wm8994_aif3adc_enum =
  1086. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1087. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1088. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1089. static const struct soc_enum wm8958_aif3adc_enum =
  1090. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1091. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1092. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1093. static const char *mono_pcm_out_text[] = {
  1094. "None", "AIF2ADCL", "AIF2ADCR",
  1095. };
  1096. static const struct soc_enum mono_pcm_out_enum =
  1097. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1098. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1099. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1100. static const char *aif2dac_src_text[] = {
  1101. "AIF2", "AIF3",
  1102. };
  1103. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1104. static const struct soc_enum aif2dacl_src_enum =
  1105. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1106. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1107. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1108. static const struct soc_enum aif2dacr_src_enum =
  1109. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1110. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1111. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1112. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1113. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1114. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1115. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1116. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1117. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1118. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1119. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1120. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1121. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1122. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1123. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1124. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1125. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1126. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1127. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1128. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1129. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1130. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1131. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1132. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1133. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1134. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1135. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1136. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1137. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1138. };
  1139. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1140. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1141. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1142. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1143. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1144. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1145. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1146. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1147. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1148. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1149. };
  1150. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1151. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1152. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1153. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1154. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1155. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1156. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1157. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1158. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1159. };
  1160. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1161. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1162. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1163. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1164. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1165. };
  1166. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1167. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1168. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1169. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1170. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1171. };
  1172. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1173. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1174. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1175. };
  1176. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1177. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1178. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1179. SND_SOC_DAPM_INPUT("Clock"),
  1180. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1181. SND_SOC_DAPM_PRE_PMU),
  1182. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1183. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1184. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1185. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1186. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1187. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1188. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1189. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1190. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1191. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1192. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1193. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1194. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1195. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1196. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1197. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1198. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1199. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1200. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1201. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1202. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1203. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1204. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1205. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1206. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1207. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1208. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1209. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1210. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1211. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1212. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1213. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1214. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1215. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1216. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1217. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1218. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1219. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1220. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1221. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1222. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1223. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1224. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1225. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1226. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1227. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1228. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1229. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1230. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1231. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1232. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1233. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1234. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1235. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1236. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1237. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1238. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1239. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1240. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1241. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1242. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1243. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1244. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1245. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1246. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1247. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1248. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1249. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1250. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1251. /* Power is done with the muxes since the ADC power also controls the
  1252. * downsampling chain, the chip will automatically manage the analogue
  1253. * specific portions.
  1254. */
  1255. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1256. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1257. SND_SOC_DAPM_POST("Debug log", post_ev),
  1258. };
  1259. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1260. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1261. };
  1262. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1263. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1264. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1265. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1266. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1267. };
  1268. static const struct snd_soc_dapm_route intercon[] = {
  1269. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1270. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1271. { "DSP1CLK", NULL, "CLK_SYS" },
  1272. { "DSP2CLK", NULL, "CLK_SYS" },
  1273. { "DSPINTCLK", NULL, "CLK_SYS" },
  1274. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1275. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1276. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1277. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1278. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1279. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1280. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1281. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1282. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1283. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1284. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1285. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1286. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1287. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1288. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1289. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1290. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1291. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1292. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1293. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1294. { "AIF2ADCL", NULL, "AIF2CLK" },
  1295. { "AIF2ADCL", NULL, "DSP2CLK" },
  1296. { "AIF2ADCR", NULL, "AIF2CLK" },
  1297. { "AIF2ADCR", NULL, "DSP2CLK" },
  1298. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1299. { "AIF2DACL", NULL, "AIF2CLK" },
  1300. { "AIF2DACL", NULL, "DSP2CLK" },
  1301. { "AIF2DACR", NULL, "AIF2CLK" },
  1302. { "AIF2DACR", NULL, "DSP2CLK" },
  1303. { "AIF2DACR", NULL, "DSPINTCLK" },
  1304. { "DMIC1L", NULL, "DMIC1DAT" },
  1305. { "DMIC1L", NULL, "CLK_SYS" },
  1306. { "DMIC1R", NULL, "DMIC1DAT" },
  1307. { "DMIC1R", NULL, "CLK_SYS" },
  1308. { "DMIC2L", NULL, "DMIC2DAT" },
  1309. { "DMIC2L", NULL, "CLK_SYS" },
  1310. { "DMIC2R", NULL, "DMIC2DAT" },
  1311. { "DMIC2R", NULL, "CLK_SYS" },
  1312. { "ADCL", NULL, "AIF1CLK" },
  1313. { "ADCL", NULL, "DSP1CLK" },
  1314. { "ADCL", NULL, "DSPINTCLK" },
  1315. { "ADCR", NULL, "AIF1CLK" },
  1316. { "ADCR", NULL, "DSP1CLK" },
  1317. { "ADCR", NULL, "DSPINTCLK" },
  1318. { "ADCL Mux", "ADC", "ADCL" },
  1319. { "ADCL Mux", "DMIC", "DMIC1L" },
  1320. { "ADCR Mux", "ADC", "ADCR" },
  1321. { "ADCR Mux", "DMIC", "DMIC1R" },
  1322. { "DAC1L", NULL, "AIF1CLK" },
  1323. { "DAC1L", NULL, "DSP1CLK" },
  1324. { "DAC1L", NULL, "DSPINTCLK" },
  1325. { "DAC1R", NULL, "AIF1CLK" },
  1326. { "DAC1R", NULL, "DSP1CLK" },
  1327. { "DAC1R", NULL, "DSPINTCLK" },
  1328. { "DAC2L", NULL, "AIF2CLK" },
  1329. { "DAC2L", NULL, "DSP2CLK" },
  1330. { "DAC2L", NULL, "DSPINTCLK" },
  1331. { "DAC2R", NULL, "AIF2DACR" },
  1332. { "DAC2R", NULL, "AIF2CLK" },
  1333. { "DAC2R", NULL, "DSP2CLK" },
  1334. { "DAC2R", NULL, "DSPINTCLK" },
  1335. { "TOCLK", NULL, "CLK_SYS" },
  1336. /* AIF1 outputs */
  1337. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1338. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1339. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1340. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1341. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1342. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1343. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1344. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1345. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1346. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1347. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1348. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1349. /* Pin level routing for AIF3 */
  1350. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1351. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1352. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1353. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1354. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1355. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1356. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1357. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1358. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1359. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1360. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1361. /* DAC1 inputs */
  1362. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1363. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1364. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1365. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1366. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1367. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1368. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1369. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1370. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1371. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1372. /* DAC2/AIF2 outputs */
  1373. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1374. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1375. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1376. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1377. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1378. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1379. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1380. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1381. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1382. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1383. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1384. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1385. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1386. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1387. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1388. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1389. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1390. /* AIF3 output */
  1391. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1392. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1393. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1394. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1395. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1396. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1397. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1398. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1399. /* Sidetone */
  1400. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1401. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1402. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1403. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1404. /* Output stages */
  1405. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1406. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1407. { "SPKL", "DAC1 Switch", "DAC1L" },
  1408. { "SPKL", "DAC2 Switch", "DAC2L" },
  1409. { "SPKR", "DAC1 Switch", "DAC1R" },
  1410. { "SPKR", "DAC2 Switch", "DAC2R" },
  1411. { "Left Headphone Mux", "DAC", "DAC1L" },
  1412. { "Right Headphone Mux", "DAC", "DAC1R" },
  1413. };
  1414. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1415. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1416. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1417. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1418. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1419. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1420. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1421. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1422. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1423. };
  1424. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1425. { "DAC1L", NULL, "DAC1L Mixer" },
  1426. { "DAC1R", NULL, "DAC1R Mixer" },
  1427. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1428. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1429. };
  1430. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1431. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1432. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1433. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1434. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1435. { "MICBIAS1", NULL, "CLK_SYS" },
  1436. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1437. { "MICBIAS2", NULL, "CLK_SYS" },
  1438. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1439. };
  1440. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1441. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1442. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1443. { "MICBIAS1", NULL, "VMID" },
  1444. { "MICBIAS2", NULL, "VMID" },
  1445. };
  1446. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1447. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1448. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1449. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1450. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1451. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1452. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1453. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1454. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1455. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1456. };
  1457. /* The size in bits of the FLL divide multiplied by 10
  1458. * to allow rounding later */
  1459. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1460. struct fll_div {
  1461. u16 outdiv;
  1462. u16 n;
  1463. u16 k;
  1464. u16 clk_ref_div;
  1465. u16 fll_fratio;
  1466. };
  1467. static int wm8994_get_fll_config(struct fll_div *fll,
  1468. int freq_in, int freq_out)
  1469. {
  1470. u64 Kpart;
  1471. unsigned int K, Ndiv, Nmod;
  1472. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1473. /* Scale the input frequency down to <= 13.5MHz */
  1474. fll->clk_ref_div = 0;
  1475. while (freq_in > 13500000) {
  1476. fll->clk_ref_div++;
  1477. freq_in /= 2;
  1478. if (fll->clk_ref_div > 3)
  1479. return -EINVAL;
  1480. }
  1481. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1482. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1483. fll->outdiv = 3;
  1484. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1485. fll->outdiv++;
  1486. if (fll->outdiv > 63)
  1487. return -EINVAL;
  1488. }
  1489. freq_out *= fll->outdiv + 1;
  1490. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1491. if (freq_in > 1000000) {
  1492. fll->fll_fratio = 0;
  1493. } else if (freq_in > 256000) {
  1494. fll->fll_fratio = 1;
  1495. freq_in *= 2;
  1496. } else if (freq_in > 128000) {
  1497. fll->fll_fratio = 2;
  1498. freq_in *= 4;
  1499. } else if (freq_in > 64000) {
  1500. fll->fll_fratio = 3;
  1501. freq_in *= 8;
  1502. } else {
  1503. fll->fll_fratio = 4;
  1504. freq_in *= 16;
  1505. }
  1506. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1507. /* Now, calculate N.K */
  1508. Ndiv = freq_out / freq_in;
  1509. fll->n = Ndiv;
  1510. Nmod = freq_out % freq_in;
  1511. pr_debug("Nmod=%d\n", Nmod);
  1512. /* Calculate fractional part - scale up so we can round. */
  1513. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1514. do_div(Kpart, freq_in);
  1515. K = Kpart & 0xFFFFFFFF;
  1516. if ((K % 10) >= 5)
  1517. K += 5;
  1518. /* Move down to proper range now rounding is done */
  1519. fll->k = K / 10;
  1520. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1521. return 0;
  1522. }
  1523. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1524. unsigned int freq_in, unsigned int freq_out)
  1525. {
  1526. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1527. struct wm8994 *control = wm8994->wm8994;
  1528. int reg_offset, ret;
  1529. struct fll_div fll;
  1530. u16 reg, aif1, aif2;
  1531. unsigned long timeout;
  1532. bool was_enabled;
  1533. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1534. & WM8994_AIF1CLK_ENA;
  1535. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1536. & WM8994_AIF2CLK_ENA;
  1537. switch (id) {
  1538. case WM8994_FLL1:
  1539. reg_offset = 0;
  1540. id = 0;
  1541. break;
  1542. case WM8994_FLL2:
  1543. reg_offset = 0x20;
  1544. id = 1;
  1545. break;
  1546. default:
  1547. return -EINVAL;
  1548. }
  1549. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1550. was_enabled = reg & WM8994_FLL1_ENA;
  1551. switch (src) {
  1552. case 0:
  1553. /* Allow no source specification when stopping */
  1554. if (freq_out)
  1555. return -EINVAL;
  1556. src = wm8994->fll[id].src;
  1557. break;
  1558. case WM8994_FLL_SRC_MCLK1:
  1559. case WM8994_FLL_SRC_MCLK2:
  1560. case WM8994_FLL_SRC_LRCLK:
  1561. case WM8994_FLL_SRC_BCLK:
  1562. break;
  1563. default:
  1564. return -EINVAL;
  1565. }
  1566. /* Are we changing anything? */
  1567. if (wm8994->fll[id].src == src &&
  1568. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1569. return 0;
  1570. /* If we're stopping the FLL redo the old config - no
  1571. * registers will actually be written but we avoid GCC flow
  1572. * analysis bugs spewing warnings.
  1573. */
  1574. if (freq_out)
  1575. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1576. else
  1577. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1578. wm8994->fll[id].out);
  1579. if (ret < 0)
  1580. return ret;
  1581. /* Gate the AIF clocks while we reclock */
  1582. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1583. WM8994_AIF1CLK_ENA, 0);
  1584. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1585. WM8994_AIF2CLK_ENA, 0);
  1586. /* We always need to disable the FLL while reconfiguring */
  1587. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1588. WM8994_FLL1_ENA, 0);
  1589. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1590. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1591. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1592. WM8994_FLL1_OUTDIV_MASK |
  1593. WM8994_FLL1_FRATIO_MASK, reg);
  1594. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1595. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1596. WM8994_FLL1_N_MASK,
  1597. fll.n << WM8994_FLL1_N_SHIFT);
  1598. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1599. WM8994_FLL1_REFCLK_DIV_MASK |
  1600. WM8994_FLL1_REFCLK_SRC_MASK,
  1601. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1602. (src - 1));
  1603. /* Clear any pending completion from a previous failure */
  1604. try_wait_for_completion(&wm8994->fll_locked[id]);
  1605. /* Enable (with fractional mode if required) */
  1606. if (freq_out) {
  1607. /* Enable VMID if we need it */
  1608. if (!was_enabled) {
  1609. active_reference(codec);
  1610. switch (control->type) {
  1611. case WM8994:
  1612. vmid_reference(codec);
  1613. break;
  1614. case WM8958:
  1615. if (wm8994->revision < 1)
  1616. vmid_reference(codec);
  1617. break;
  1618. default:
  1619. break;
  1620. }
  1621. }
  1622. if (fll.k)
  1623. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1624. else
  1625. reg = WM8994_FLL1_ENA;
  1626. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1627. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1628. reg);
  1629. if (wm8994->fll_locked_irq) {
  1630. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1631. msecs_to_jiffies(10));
  1632. if (timeout == 0)
  1633. dev_warn(codec->dev,
  1634. "Timed out waiting for FLL lock\n");
  1635. } else {
  1636. msleep(5);
  1637. }
  1638. } else {
  1639. if (was_enabled) {
  1640. switch (control->type) {
  1641. case WM8994:
  1642. vmid_dereference(codec);
  1643. break;
  1644. case WM8958:
  1645. if (wm8994->revision < 1)
  1646. vmid_dereference(codec);
  1647. break;
  1648. default:
  1649. break;
  1650. }
  1651. active_dereference(codec);
  1652. }
  1653. }
  1654. wm8994->fll[id].in = freq_in;
  1655. wm8994->fll[id].out = freq_out;
  1656. wm8994->fll[id].src = src;
  1657. /* Enable any gated AIF clocks */
  1658. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1659. WM8994_AIF1CLK_ENA, aif1);
  1660. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1661. WM8994_AIF2CLK_ENA, aif2);
  1662. configure_clock(codec);
  1663. return 0;
  1664. }
  1665. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1666. {
  1667. struct completion *completion = data;
  1668. complete(completion);
  1669. return IRQ_HANDLED;
  1670. }
  1671. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1672. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1673. unsigned int freq_in, unsigned int freq_out)
  1674. {
  1675. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1676. }
  1677. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1678. int clk_id, unsigned int freq, int dir)
  1679. {
  1680. struct snd_soc_codec *codec = dai->codec;
  1681. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1682. int i;
  1683. switch (dai->id) {
  1684. case 1:
  1685. case 2:
  1686. break;
  1687. default:
  1688. /* AIF3 shares clocking with AIF1/2 */
  1689. return -EINVAL;
  1690. }
  1691. switch (clk_id) {
  1692. case WM8994_SYSCLK_MCLK1:
  1693. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1694. wm8994->mclk[0] = freq;
  1695. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1696. dai->id, freq);
  1697. break;
  1698. case WM8994_SYSCLK_MCLK2:
  1699. /* TODO: Set GPIO AF */
  1700. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1701. wm8994->mclk[1] = freq;
  1702. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1703. dai->id, freq);
  1704. break;
  1705. case WM8994_SYSCLK_FLL1:
  1706. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1707. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1708. break;
  1709. case WM8994_SYSCLK_FLL2:
  1710. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1711. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1712. break;
  1713. case WM8994_SYSCLK_OPCLK:
  1714. /* Special case - a division (times 10) is given and
  1715. * no effect on main clocking.
  1716. */
  1717. if (freq) {
  1718. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1719. if (opclk_divs[i] == freq)
  1720. break;
  1721. if (i == ARRAY_SIZE(opclk_divs))
  1722. return -EINVAL;
  1723. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1724. WM8994_OPCLK_DIV_MASK, i);
  1725. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1726. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1727. } else {
  1728. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1729. WM8994_OPCLK_ENA, 0);
  1730. }
  1731. default:
  1732. return -EINVAL;
  1733. }
  1734. configure_clock(codec);
  1735. return 0;
  1736. }
  1737. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1738. enum snd_soc_bias_level level)
  1739. {
  1740. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1741. struct wm8994 *control = wm8994->wm8994;
  1742. switch (level) {
  1743. case SND_SOC_BIAS_ON:
  1744. break;
  1745. case SND_SOC_BIAS_PREPARE:
  1746. /* MICBIAS into regulating mode */
  1747. switch (control->type) {
  1748. case WM8958:
  1749. case WM1811:
  1750. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1751. WM8958_MICB1_MODE, 0);
  1752. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1753. WM8958_MICB2_MODE, 0);
  1754. break;
  1755. default:
  1756. break;
  1757. }
  1758. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1759. active_reference(codec);
  1760. break;
  1761. case SND_SOC_BIAS_STANDBY:
  1762. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1763. switch (control->type) {
  1764. case WM8994:
  1765. if (wm8994->revision < 4) {
  1766. /* Tweak DC servo and DSP
  1767. * configuration for improved
  1768. * performance. */
  1769. snd_soc_write(codec, 0x102, 0x3);
  1770. snd_soc_write(codec, 0x56, 0x3);
  1771. snd_soc_write(codec, 0x817, 0);
  1772. snd_soc_write(codec, 0x102, 0);
  1773. }
  1774. break;
  1775. case WM8958:
  1776. if (wm8994->revision == 0) {
  1777. /* Optimise performance for rev A */
  1778. snd_soc_write(codec, 0x102, 0x3);
  1779. snd_soc_write(codec, 0xcb, 0x81);
  1780. snd_soc_write(codec, 0x817, 0);
  1781. snd_soc_write(codec, 0x102, 0);
  1782. snd_soc_update_bits(codec,
  1783. WM8958_CHARGE_PUMP_2,
  1784. WM8958_CP_DISCH,
  1785. WM8958_CP_DISCH);
  1786. }
  1787. break;
  1788. case WM1811:
  1789. if (wm8994->revision < 2) {
  1790. snd_soc_write(codec, 0x102, 0x3);
  1791. snd_soc_write(codec, 0x5d, 0x7e);
  1792. snd_soc_write(codec, 0x5e, 0x0);
  1793. snd_soc_write(codec, 0x102, 0x0);
  1794. }
  1795. break;
  1796. }
  1797. /* Discharge LINEOUT1 & 2 */
  1798. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1799. WM8994_LINEOUT1_DISCH |
  1800. WM8994_LINEOUT2_DISCH,
  1801. WM8994_LINEOUT1_DISCH |
  1802. WM8994_LINEOUT2_DISCH);
  1803. }
  1804. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1805. active_dereference(codec);
  1806. /* MICBIAS into bypass mode on newer devices */
  1807. switch (control->type) {
  1808. case WM8958:
  1809. case WM1811:
  1810. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1811. WM8958_MICB1_MODE,
  1812. WM8958_MICB1_MODE);
  1813. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1814. WM8958_MICB2_MODE,
  1815. WM8958_MICB2_MODE);
  1816. break;
  1817. default:
  1818. break;
  1819. }
  1820. break;
  1821. case SND_SOC_BIAS_OFF:
  1822. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1823. wm8994->cur_fw = NULL;
  1824. break;
  1825. }
  1826. codec->dapm.bias_level = level;
  1827. return 0;
  1828. }
  1829. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1830. {
  1831. struct snd_soc_codec *codec = dai->codec;
  1832. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1833. struct wm8994 *control = wm8994->wm8994;
  1834. int ms_reg;
  1835. int aif1_reg;
  1836. int ms = 0;
  1837. int aif1 = 0;
  1838. switch (dai->id) {
  1839. case 1:
  1840. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1841. aif1_reg = WM8994_AIF1_CONTROL_1;
  1842. break;
  1843. case 2:
  1844. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1845. aif1_reg = WM8994_AIF2_CONTROL_1;
  1846. break;
  1847. default:
  1848. return -EINVAL;
  1849. }
  1850. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1851. case SND_SOC_DAIFMT_CBS_CFS:
  1852. break;
  1853. case SND_SOC_DAIFMT_CBM_CFM:
  1854. ms = WM8994_AIF1_MSTR;
  1855. break;
  1856. default:
  1857. return -EINVAL;
  1858. }
  1859. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1860. case SND_SOC_DAIFMT_DSP_B:
  1861. aif1 |= WM8994_AIF1_LRCLK_INV;
  1862. case SND_SOC_DAIFMT_DSP_A:
  1863. aif1 |= 0x18;
  1864. break;
  1865. case SND_SOC_DAIFMT_I2S:
  1866. aif1 |= 0x10;
  1867. break;
  1868. case SND_SOC_DAIFMT_RIGHT_J:
  1869. break;
  1870. case SND_SOC_DAIFMT_LEFT_J:
  1871. aif1 |= 0x8;
  1872. break;
  1873. default:
  1874. return -EINVAL;
  1875. }
  1876. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1877. case SND_SOC_DAIFMT_DSP_A:
  1878. case SND_SOC_DAIFMT_DSP_B:
  1879. /* frame inversion not valid for DSP modes */
  1880. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1881. case SND_SOC_DAIFMT_NB_NF:
  1882. break;
  1883. case SND_SOC_DAIFMT_IB_NF:
  1884. aif1 |= WM8994_AIF1_BCLK_INV;
  1885. break;
  1886. default:
  1887. return -EINVAL;
  1888. }
  1889. break;
  1890. case SND_SOC_DAIFMT_I2S:
  1891. case SND_SOC_DAIFMT_RIGHT_J:
  1892. case SND_SOC_DAIFMT_LEFT_J:
  1893. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1894. case SND_SOC_DAIFMT_NB_NF:
  1895. break;
  1896. case SND_SOC_DAIFMT_IB_IF:
  1897. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1898. break;
  1899. case SND_SOC_DAIFMT_IB_NF:
  1900. aif1 |= WM8994_AIF1_BCLK_INV;
  1901. break;
  1902. case SND_SOC_DAIFMT_NB_IF:
  1903. aif1 |= WM8994_AIF1_LRCLK_INV;
  1904. break;
  1905. default:
  1906. return -EINVAL;
  1907. }
  1908. break;
  1909. default:
  1910. return -EINVAL;
  1911. }
  1912. /* The AIF2 format configuration needs to be mirrored to AIF3
  1913. * on WM8958 if it's in use so just do it all the time. */
  1914. switch (control->type) {
  1915. case WM1811:
  1916. case WM8958:
  1917. if (dai->id == 2)
  1918. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1919. WM8994_AIF1_LRCLK_INV |
  1920. WM8958_AIF3_FMT_MASK, aif1);
  1921. break;
  1922. default:
  1923. break;
  1924. }
  1925. snd_soc_update_bits(codec, aif1_reg,
  1926. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1927. WM8994_AIF1_FMT_MASK,
  1928. aif1);
  1929. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1930. ms);
  1931. return 0;
  1932. }
  1933. static struct {
  1934. int val, rate;
  1935. } srs[] = {
  1936. { 0, 8000 },
  1937. { 1, 11025 },
  1938. { 2, 12000 },
  1939. { 3, 16000 },
  1940. { 4, 22050 },
  1941. { 5, 24000 },
  1942. { 6, 32000 },
  1943. { 7, 44100 },
  1944. { 8, 48000 },
  1945. { 9, 88200 },
  1946. { 10, 96000 },
  1947. };
  1948. static int fs_ratios[] = {
  1949. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1950. };
  1951. static int bclk_divs[] = {
  1952. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1953. 640, 880, 960, 1280, 1760, 1920
  1954. };
  1955. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1956. struct snd_pcm_hw_params *params,
  1957. struct snd_soc_dai *dai)
  1958. {
  1959. struct snd_soc_codec *codec = dai->codec;
  1960. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1961. int aif1_reg;
  1962. int aif2_reg;
  1963. int bclk_reg;
  1964. int lrclk_reg;
  1965. int rate_reg;
  1966. int aif1 = 0;
  1967. int aif2 = 0;
  1968. int bclk = 0;
  1969. int lrclk = 0;
  1970. int rate_val = 0;
  1971. int id = dai->id - 1;
  1972. int i, cur_val, best_val, bclk_rate, best;
  1973. switch (dai->id) {
  1974. case 1:
  1975. aif1_reg = WM8994_AIF1_CONTROL_1;
  1976. aif2_reg = WM8994_AIF1_CONTROL_2;
  1977. bclk_reg = WM8994_AIF1_BCLK;
  1978. rate_reg = WM8994_AIF1_RATE;
  1979. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1980. wm8994->lrclk_shared[0]) {
  1981. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1982. } else {
  1983. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1984. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1985. }
  1986. break;
  1987. case 2:
  1988. aif1_reg = WM8994_AIF2_CONTROL_1;
  1989. aif2_reg = WM8994_AIF2_CONTROL_2;
  1990. bclk_reg = WM8994_AIF2_BCLK;
  1991. rate_reg = WM8994_AIF2_RATE;
  1992. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1993. wm8994->lrclk_shared[1]) {
  1994. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1995. } else {
  1996. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1997. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1998. }
  1999. break;
  2000. default:
  2001. return -EINVAL;
  2002. }
  2003. bclk_rate = params_rate(params) * 2;
  2004. switch (params_format(params)) {
  2005. case SNDRV_PCM_FORMAT_S16_LE:
  2006. bclk_rate *= 16;
  2007. break;
  2008. case SNDRV_PCM_FORMAT_S20_3LE:
  2009. bclk_rate *= 20;
  2010. aif1 |= 0x20;
  2011. break;
  2012. case SNDRV_PCM_FORMAT_S24_LE:
  2013. bclk_rate *= 24;
  2014. aif1 |= 0x40;
  2015. break;
  2016. case SNDRV_PCM_FORMAT_S32_LE:
  2017. bclk_rate *= 32;
  2018. aif1 |= 0x60;
  2019. break;
  2020. default:
  2021. return -EINVAL;
  2022. }
  2023. /* Try to find an appropriate sample rate; look for an exact match. */
  2024. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2025. if (srs[i].rate == params_rate(params))
  2026. break;
  2027. if (i == ARRAY_SIZE(srs))
  2028. return -EINVAL;
  2029. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2030. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2031. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2032. dai->id, wm8994->aifclk[id], bclk_rate);
  2033. if (params_channels(params) == 1 &&
  2034. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2035. aif2 |= WM8994_AIF1_MONO;
  2036. if (wm8994->aifclk[id] == 0) {
  2037. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2038. return -EINVAL;
  2039. }
  2040. /* AIFCLK/fs ratio; look for a close match in either direction */
  2041. best = 0;
  2042. best_val = abs((fs_ratios[0] * params_rate(params))
  2043. - wm8994->aifclk[id]);
  2044. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2045. cur_val = abs((fs_ratios[i] * params_rate(params))
  2046. - wm8994->aifclk[id]);
  2047. if (cur_val >= best_val)
  2048. continue;
  2049. best = i;
  2050. best_val = cur_val;
  2051. }
  2052. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2053. dai->id, fs_ratios[best]);
  2054. rate_val |= best;
  2055. /* We may not get quite the right frequency if using
  2056. * approximate clocks so look for the closest match that is
  2057. * higher than the target (we need to ensure that there enough
  2058. * BCLKs to clock out the samples).
  2059. */
  2060. best = 0;
  2061. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2062. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2063. if (cur_val < 0) /* BCLK table is sorted */
  2064. break;
  2065. best = i;
  2066. }
  2067. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2068. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2069. bclk_divs[best], bclk_rate);
  2070. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2071. lrclk = bclk_rate / params_rate(params);
  2072. if (!lrclk) {
  2073. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2074. bclk_rate);
  2075. return -EINVAL;
  2076. }
  2077. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2078. lrclk, bclk_rate / lrclk);
  2079. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2080. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2081. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2082. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2083. lrclk);
  2084. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2085. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2086. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2087. switch (dai->id) {
  2088. case 1:
  2089. wm8994->dac_rates[0] = params_rate(params);
  2090. wm8994_set_retune_mobile(codec, 0);
  2091. wm8994_set_retune_mobile(codec, 1);
  2092. break;
  2093. case 2:
  2094. wm8994->dac_rates[1] = params_rate(params);
  2095. wm8994_set_retune_mobile(codec, 2);
  2096. break;
  2097. }
  2098. }
  2099. return 0;
  2100. }
  2101. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2102. struct snd_pcm_hw_params *params,
  2103. struct snd_soc_dai *dai)
  2104. {
  2105. struct snd_soc_codec *codec = dai->codec;
  2106. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2107. struct wm8994 *control = wm8994->wm8994;
  2108. int aif1_reg;
  2109. int aif1 = 0;
  2110. switch (dai->id) {
  2111. case 3:
  2112. switch (control->type) {
  2113. case WM1811:
  2114. case WM8958:
  2115. aif1_reg = WM8958_AIF3_CONTROL_1;
  2116. break;
  2117. default:
  2118. return 0;
  2119. }
  2120. default:
  2121. return 0;
  2122. }
  2123. switch (params_format(params)) {
  2124. case SNDRV_PCM_FORMAT_S16_LE:
  2125. break;
  2126. case SNDRV_PCM_FORMAT_S20_3LE:
  2127. aif1 |= 0x20;
  2128. break;
  2129. case SNDRV_PCM_FORMAT_S24_LE:
  2130. aif1 |= 0x40;
  2131. break;
  2132. case SNDRV_PCM_FORMAT_S32_LE:
  2133. aif1 |= 0x60;
  2134. break;
  2135. default:
  2136. return -EINVAL;
  2137. }
  2138. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2139. }
  2140. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2141. struct snd_soc_dai *dai)
  2142. {
  2143. struct snd_soc_codec *codec = dai->codec;
  2144. int rate_reg = 0;
  2145. switch (dai->id) {
  2146. case 1:
  2147. rate_reg = WM8994_AIF1_RATE;
  2148. break;
  2149. case 2:
  2150. rate_reg = WM8994_AIF2_RATE;
  2151. break;
  2152. default:
  2153. break;
  2154. }
  2155. /* If the DAI is idle then configure the divider tree for the
  2156. * lowest output rate to save a little power if the clock is
  2157. * still active (eg, because it is system clock).
  2158. */
  2159. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2160. snd_soc_update_bits(codec, rate_reg,
  2161. WM8994_AIF1_SR_MASK |
  2162. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2163. }
  2164. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2165. {
  2166. struct snd_soc_codec *codec = codec_dai->codec;
  2167. int mute_reg;
  2168. int reg;
  2169. switch (codec_dai->id) {
  2170. case 1:
  2171. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2172. break;
  2173. case 2:
  2174. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2175. break;
  2176. default:
  2177. return -EINVAL;
  2178. }
  2179. if (mute)
  2180. reg = WM8994_AIF1DAC1_MUTE;
  2181. else
  2182. reg = 0;
  2183. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2184. return 0;
  2185. }
  2186. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2187. {
  2188. struct snd_soc_codec *codec = codec_dai->codec;
  2189. int reg, val, mask;
  2190. switch (codec_dai->id) {
  2191. case 1:
  2192. reg = WM8994_AIF1_MASTER_SLAVE;
  2193. mask = WM8994_AIF1_TRI;
  2194. break;
  2195. case 2:
  2196. reg = WM8994_AIF2_MASTER_SLAVE;
  2197. mask = WM8994_AIF2_TRI;
  2198. break;
  2199. case 3:
  2200. reg = WM8994_POWER_MANAGEMENT_6;
  2201. mask = WM8994_AIF3_TRI;
  2202. break;
  2203. default:
  2204. return -EINVAL;
  2205. }
  2206. if (tristate)
  2207. val = mask;
  2208. else
  2209. val = 0;
  2210. return snd_soc_update_bits(codec, reg, mask, val);
  2211. }
  2212. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2213. {
  2214. struct snd_soc_codec *codec = dai->codec;
  2215. /* Disable the pulls on the AIF if we're using it to save power. */
  2216. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2217. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2218. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2219. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2220. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2221. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2222. return 0;
  2223. }
  2224. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2225. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2226. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2227. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2228. .set_sysclk = wm8994_set_dai_sysclk,
  2229. .set_fmt = wm8994_set_dai_fmt,
  2230. .hw_params = wm8994_hw_params,
  2231. .shutdown = wm8994_aif_shutdown,
  2232. .digital_mute = wm8994_aif_mute,
  2233. .set_pll = wm8994_set_fll,
  2234. .set_tristate = wm8994_set_tristate,
  2235. };
  2236. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2237. .set_sysclk = wm8994_set_dai_sysclk,
  2238. .set_fmt = wm8994_set_dai_fmt,
  2239. .hw_params = wm8994_hw_params,
  2240. .shutdown = wm8994_aif_shutdown,
  2241. .digital_mute = wm8994_aif_mute,
  2242. .set_pll = wm8994_set_fll,
  2243. .set_tristate = wm8994_set_tristate,
  2244. };
  2245. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2246. .hw_params = wm8994_aif3_hw_params,
  2247. .set_tristate = wm8994_set_tristate,
  2248. };
  2249. static struct snd_soc_dai_driver wm8994_dai[] = {
  2250. {
  2251. .name = "wm8994-aif1",
  2252. .id = 1,
  2253. .playback = {
  2254. .stream_name = "AIF1 Playback",
  2255. .channels_min = 1,
  2256. .channels_max = 2,
  2257. .rates = WM8994_RATES,
  2258. .formats = WM8994_FORMATS,
  2259. },
  2260. .capture = {
  2261. .stream_name = "AIF1 Capture",
  2262. .channels_min = 1,
  2263. .channels_max = 2,
  2264. .rates = WM8994_RATES,
  2265. .formats = WM8994_FORMATS,
  2266. },
  2267. .ops = &wm8994_aif1_dai_ops,
  2268. },
  2269. {
  2270. .name = "wm8994-aif2",
  2271. .id = 2,
  2272. .playback = {
  2273. .stream_name = "AIF2 Playback",
  2274. .channels_min = 1,
  2275. .channels_max = 2,
  2276. .rates = WM8994_RATES,
  2277. .formats = WM8994_FORMATS,
  2278. },
  2279. .capture = {
  2280. .stream_name = "AIF2 Capture",
  2281. .channels_min = 1,
  2282. .channels_max = 2,
  2283. .rates = WM8994_RATES,
  2284. .formats = WM8994_FORMATS,
  2285. },
  2286. .probe = wm8994_aif2_probe,
  2287. .ops = &wm8994_aif2_dai_ops,
  2288. },
  2289. {
  2290. .name = "wm8994-aif3",
  2291. .id = 3,
  2292. .playback = {
  2293. .stream_name = "AIF3 Playback",
  2294. .channels_min = 1,
  2295. .channels_max = 2,
  2296. .rates = WM8994_RATES,
  2297. .formats = WM8994_FORMATS,
  2298. },
  2299. .capture = {
  2300. .stream_name = "AIF3 Capture",
  2301. .channels_min = 1,
  2302. .channels_max = 2,
  2303. .rates = WM8994_RATES,
  2304. .formats = WM8994_FORMATS,
  2305. },
  2306. .ops = &wm8994_aif3_dai_ops,
  2307. }
  2308. };
  2309. #ifdef CONFIG_PM
  2310. static int wm8994_suspend(struct snd_soc_codec *codec)
  2311. {
  2312. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2313. struct wm8994 *control = wm8994->wm8994;
  2314. int i, ret;
  2315. switch (control->type) {
  2316. case WM8994:
  2317. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2318. break;
  2319. case WM1811:
  2320. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2321. WM1811_JACKDET_MODE_MASK, 0);
  2322. /* Fall through */
  2323. case WM8958:
  2324. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2325. WM8958_MICD_ENA, 0);
  2326. break;
  2327. }
  2328. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2329. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2330. sizeof(struct wm8994_fll_config));
  2331. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2332. if (ret < 0)
  2333. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2334. i + 1, ret);
  2335. }
  2336. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2337. return 0;
  2338. }
  2339. static int wm8994_resume(struct snd_soc_codec *codec)
  2340. {
  2341. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2342. struct wm8994 *control = wm8994->wm8994;
  2343. int i, ret;
  2344. unsigned int val, mask;
  2345. if (wm8994->revision < 4) {
  2346. /* force a HW read */
  2347. ret = regmap_read(control->regmap,
  2348. WM8994_POWER_MANAGEMENT_5, &val);
  2349. /* modify the cache only */
  2350. codec->cache_only = 1;
  2351. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2352. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2353. val &= mask;
  2354. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2355. mask, val);
  2356. codec->cache_only = 0;
  2357. }
  2358. /* Restore the registers */
  2359. ret = snd_soc_cache_sync(codec);
  2360. if (ret != 0)
  2361. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2362. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2363. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2364. if (!wm8994->fll_suspend[i].out)
  2365. continue;
  2366. ret = _wm8994_set_fll(codec, i + 1,
  2367. wm8994->fll_suspend[i].src,
  2368. wm8994->fll_suspend[i].in,
  2369. wm8994->fll_suspend[i].out);
  2370. if (ret < 0)
  2371. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2372. i + 1, ret);
  2373. }
  2374. switch (control->type) {
  2375. case WM8994:
  2376. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2377. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2378. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2379. break;
  2380. case WM1811:
  2381. if (wm8994->jackdet && wm8994->jack_cb) {
  2382. /* Restart from idle */
  2383. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2384. WM1811_JACKDET_MODE_MASK,
  2385. WM1811_JACKDET_MODE_JACK);
  2386. break;
  2387. }
  2388. case WM8958:
  2389. if (wm8994->jack_cb)
  2390. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2391. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2392. break;
  2393. }
  2394. return 0;
  2395. }
  2396. #else
  2397. #define wm8994_suspend NULL
  2398. #define wm8994_resume NULL
  2399. #endif
  2400. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2401. {
  2402. struct snd_soc_codec *codec = wm8994->codec;
  2403. struct wm8994_pdata *pdata = wm8994->pdata;
  2404. struct snd_kcontrol_new controls[] = {
  2405. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2406. wm8994->retune_mobile_enum,
  2407. wm8994_get_retune_mobile_enum,
  2408. wm8994_put_retune_mobile_enum),
  2409. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2410. wm8994->retune_mobile_enum,
  2411. wm8994_get_retune_mobile_enum,
  2412. wm8994_put_retune_mobile_enum),
  2413. SOC_ENUM_EXT("AIF2 EQ Mode",
  2414. wm8994->retune_mobile_enum,
  2415. wm8994_get_retune_mobile_enum,
  2416. wm8994_put_retune_mobile_enum),
  2417. };
  2418. int ret, i, j;
  2419. const char **t;
  2420. /* We need an array of texts for the enum API but the number
  2421. * of texts is likely to be less than the number of
  2422. * configurations due to the sample rate dependency of the
  2423. * configurations. */
  2424. wm8994->num_retune_mobile_texts = 0;
  2425. wm8994->retune_mobile_texts = NULL;
  2426. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2427. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2428. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2429. wm8994->retune_mobile_texts[j]) == 0)
  2430. break;
  2431. }
  2432. if (j != wm8994->num_retune_mobile_texts)
  2433. continue;
  2434. /* Expand the array... */
  2435. t = krealloc(wm8994->retune_mobile_texts,
  2436. sizeof(char *) *
  2437. (wm8994->num_retune_mobile_texts + 1),
  2438. GFP_KERNEL);
  2439. if (t == NULL)
  2440. continue;
  2441. /* ...store the new entry... */
  2442. t[wm8994->num_retune_mobile_texts] =
  2443. pdata->retune_mobile_cfgs[i].name;
  2444. /* ...and remember the new version. */
  2445. wm8994->num_retune_mobile_texts++;
  2446. wm8994->retune_mobile_texts = t;
  2447. }
  2448. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2449. wm8994->num_retune_mobile_texts);
  2450. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2451. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2452. ret = snd_soc_add_controls(wm8994->codec, controls,
  2453. ARRAY_SIZE(controls));
  2454. if (ret != 0)
  2455. dev_err(wm8994->codec->dev,
  2456. "Failed to add ReTune Mobile controls: %d\n", ret);
  2457. }
  2458. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2459. {
  2460. struct snd_soc_codec *codec = wm8994->codec;
  2461. struct wm8994_pdata *pdata = wm8994->pdata;
  2462. int ret, i;
  2463. if (!pdata)
  2464. return;
  2465. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2466. pdata->lineout2_diff,
  2467. pdata->lineout1fb,
  2468. pdata->lineout2fb,
  2469. pdata->jd_scthr,
  2470. pdata->jd_thr,
  2471. pdata->micbias1_lvl,
  2472. pdata->micbias2_lvl);
  2473. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2474. if (pdata->num_drc_cfgs) {
  2475. struct snd_kcontrol_new controls[] = {
  2476. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2477. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2478. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2479. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2480. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2481. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2482. };
  2483. /* We need an array of texts for the enum API */
  2484. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2485. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2486. if (!wm8994->drc_texts) {
  2487. dev_err(wm8994->codec->dev,
  2488. "Failed to allocate %d DRC config texts\n",
  2489. pdata->num_drc_cfgs);
  2490. return;
  2491. }
  2492. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2493. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2494. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2495. wm8994->drc_enum.texts = wm8994->drc_texts;
  2496. ret = snd_soc_add_controls(wm8994->codec, controls,
  2497. ARRAY_SIZE(controls));
  2498. if (ret != 0)
  2499. dev_err(wm8994->codec->dev,
  2500. "Failed to add DRC mode controls: %d\n", ret);
  2501. for (i = 0; i < WM8994_NUM_DRC; i++)
  2502. wm8994_set_drc(codec, i);
  2503. }
  2504. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2505. pdata->num_retune_mobile_cfgs);
  2506. if (pdata->num_retune_mobile_cfgs)
  2507. wm8994_handle_retune_mobile_pdata(wm8994);
  2508. else
  2509. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2510. ARRAY_SIZE(wm8994_eq_controls));
  2511. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2512. if (pdata->micbias[i]) {
  2513. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2514. pdata->micbias[i] & 0xffff);
  2515. }
  2516. }
  2517. }
  2518. /**
  2519. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2520. *
  2521. * @codec: WM8994 codec
  2522. * @jack: jack to report detection events on
  2523. * @micbias: microphone bias to detect on
  2524. * @det: value to report for presence detection
  2525. * @shrt: value to report for short detection
  2526. *
  2527. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2528. * being used to bring out signals to the processor then only platform
  2529. * data configuration is needed for WM8994 and processor GPIOs should
  2530. * be configured using snd_soc_jack_add_gpios() instead.
  2531. *
  2532. * Configuration of detection levels is available via the micbias1_lvl
  2533. * and micbias2_lvl platform data members.
  2534. */
  2535. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2536. int micbias, int det, int shrt)
  2537. {
  2538. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2539. struct wm8994_micdet *micdet;
  2540. struct wm8994 *control = wm8994->wm8994;
  2541. int reg;
  2542. if (control->type != WM8994)
  2543. return -EINVAL;
  2544. switch (micbias) {
  2545. case 1:
  2546. micdet = &wm8994->micdet[0];
  2547. break;
  2548. case 2:
  2549. micdet = &wm8994->micdet[1];
  2550. break;
  2551. default:
  2552. return -EINVAL;
  2553. }
  2554. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2555. micbias, det, shrt);
  2556. /* Store the configuration */
  2557. micdet->jack = jack;
  2558. micdet->det = det;
  2559. micdet->shrt = shrt;
  2560. /* If either of the jacks is set up then enable detection */
  2561. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2562. reg = WM8994_MICD_ENA;
  2563. else
  2564. reg = 0;
  2565. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2566. return 0;
  2567. }
  2568. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2569. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2570. {
  2571. struct wm8994_priv *priv = data;
  2572. struct snd_soc_codec *codec = priv->codec;
  2573. int reg;
  2574. int report;
  2575. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2576. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2577. #endif
  2578. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2579. if (reg < 0) {
  2580. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2581. reg);
  2582. return IRQ_HANDLED;
  2583. }
  2584. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2585. report = 0;
  2586. if (reg & WM8994_MIC1_DET_STS)
  2587. report |= priv->micdet[0].det;
  2588. if (reg & WM8994_MIC1_SHRT_STS)
  2589. report |= priv->micdet[0].shrt;
  2590. snd_soc_jack_report(priv->micdet[0].jack, report,
  2591. priv->micdet[0].det | priv->micdet[0].shrt);
  2592. report = 0;
  2593. if (reg & WM8994_MIC2_DET_STS)
  2594. report |= priv->micdet[1].det;
  2595. if (reg & WM8994_MIC2_SHRT_STS)
  2596. report |= priv->micdet[1].shrt;
  2597. snd_soc_jack_report(priv->micdet[1].jack, report,
  2598. priv->micdet[1].det | priv->micdet[1].shrt);
  2599. return IRQ_HANDLED;
  2600. }
  2601. /* Default microphone detection handler for WM8958 - the user can
  2602. * override this if they wish.
  2603. */
  2604. static void wm8958_default_micdet(u16 status, void *data)
  2605. {
  2606. struct snd_soc_codec *codec = data;
  2607. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2608. int report;
  2609. dev_dbg(codec->dev, "MICDET %x\n", status);
  2610. /* Either nothing present or just starting detection */
  2611. if (!(status & WM8958_MICD_STS)) {
  2612. if (!wm8994->jackdet) {
  2613. /* If nothing present then clear our statuses */
  2614. dev_dbg(codec->dev, "Detected open circuit\n");
  2615. wm8994->jack_mic = false;
  2616. wm8994->mic_detecting = true;
  2617. wm8958_micd_set_rate(codec);
  2618. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2619. wm8994->btn_mask |
  2620. SND_JACK_HEADSET);
  2621. }
  2622. return;
  2623. }
  2624. /* If the measurement is showing a high impedence we've got a
  2625. * microphone.
  2626. */
  2627. if (wm8994->mic_detecting && (status & 0x600)) {
  2628. dev_dbg(codec->dev, "Detected microphone\n");
  2629. wm8994->mic_detecting = false;
  2630. wm8994->jack_mic = true;
  2631. wm8958_micd_set_rate(codec);
  2632. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2633. SND_JACK_HEADSET);
  2634. }
  2635. if (wm8994->mic_detecting && status & 0x4) {
  2636. dev_dbg(codec->dev, "Detected headphone\n");
  2637. wm8994->mic_detecting = false;
  2638. wm8958_micd_set_rate(codec);
  2639. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2640. SND_JACK_HEADSET);
  2641. /* If we have jackdet that will detect removal */
  2642. if (wm8994->jackdet) {
  2643. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2644. WM8958_MICD_ENA, 0);
  2645. wm1811_jackdet_set_mode(codec,
  2646. WM1811_JACKDET_MODE_JACK);
  2647. }
  2648. }
  2649. /* Report short circuit as a button */
  2650. if (wm8994->jack_mic) {
  2651. report = 0;
  2652. if (status & 0x4)
  2653. report |= SND_JACK_BTN_0;
  2654. if (status & 0x8)
  2655. report |= SND_JACK_BTN_1;
  2656. if (status & 0x10)
  2657. report |= SND_JACK_BTN_2;
  2658. if (status & 0x20)
  2659. report |= SND_JACK_BTN_3;
  2660. if (status & 0x40)
  2661. report |= SND_JACK_BTN_4;
  2662. if (status & 0x80)
  2663. report |= SND_JACK_BTN_5;
  2664. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2665. wm8994->btn_mask);
  2666. }
  2667. }
  2668. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2669. {
  2670. struct wm8994_priv *wm8994 = data;
  2671. struct snd_soc_codec *codec = wm8994->codec;
  2672. int reg;
  2673. mutex_lock(&wm8994->accdet_lock);
  2674. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2675. if (reg < 0) {
  2676. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2677. mutex_unlock(&wm8994->accdet_lock);
  2678. return IRQ_NONE;
  2679. }
  2680. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2681. if (reg & WM1811_JACKDET_LVL) {
  2682. dev_dbg(codec->dev, "Jack detected\n");
  2683. snd_soc_jack_report(wm8994->micdet[0].jack,
  2684. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2685. /*
  2686. * Start off measument of microphone impedence to find
  2687. * out what's actually there.
  2688. */
  2689. wm8994->mic_detecting = true;
  2690. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2691. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2692. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2693. } else {
  2694. dev_dbg(codec->dev, "Jack not detected\n");
  2695. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2696. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2697. wm8994->btn_mask);
  2698. wm8994->mic_detecting = false;
  2699. wm8994->jack_mic = false;
  2700. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2701. WM8958_MICD_ENA, 0);
  2702. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2703. }
  2704. mutex_unlock(&wm8994->accdet_lock);
  2705. return IRQ_HANDLED;
  2706. }
  2707. /**
  2708. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2709. *
  2710. * @codec: WM8958 codec
  2711. * @jack: jack to report detection events on
  2712. *
  2713. * Enable microphone detection functionality for the WM8958. By
  2714. * default simple detection which supports the detection of up to 6
  2715. * buttons plus video and microphone functionality is supported.
  2716. *
  2717. * The WM8958 has an advanced jack detection facility which is able to
  2718. * support complex accessory detection, especially when used in
  2719. * conjunction with external circuitry. In order to provide maximum
  2720. * flexiblity a callback is provided which allows a completely custom
  2721. * detection algorithm.
  2722. */
  2723. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2724. wm8958_micdet_cb cb, void *cb_data)
  2725. {
  2726. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2727. struct wm8994 *control = wm8994->wm8994;
  2728. u16 micd_lvl_sel;
  2729. switch (control->type) {
  2730. case WM1811:
  2731. case WM8958:
  2732. break;
  2733. default:
  2734. return -EINVAL;
  2735. }
  2736. if (jack) {
  2737. if (!cb) {
  2738. dev_dbg(codec->dev, "Using default micdet callback\n");
  2739. cb = wm8958_default_micdet;
  2740. cb_data = codec;
  2741. }
  2742. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2743. wm8994->micdet[0].jack = jack;
  2744. wm8994->jack_cb = cb;
  2745. wm8994->jack_cb_data = cb_data;
  2746. wm8994->mic_detecting = true;
  2747. wm8994->jack_mic = false;
  2748. wm8958_micd_set_rate(codec);
  2749. /* Detect microphones and short circuits by default */
  2750. if (wm8994->pdata->micd_lvl_sel)
  2751. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2752. else
  2753. micd_lvl_sel = 0x41;
  2754. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2755. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2756. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2757. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2758. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2759. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2760. /*
  2761. * If we can use jack detection start off with that,
  2762. * otherwise jump straight to microphone detection.
  2763. */
  2764. if (wm8994->jackdet) {
  2765. snd_soc_update_bits(codec, WM8994_LDO_1,
  2766. WM8994_LDO1_DISCH, 0);
  2767. wm1811_jackdet_set_mode(codec,
  2768. WM1811_JACKDET_MODE_JACK);
  2769. } else {
  2770. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2771. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2772. }
  2773. } else {
  2774. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2775. WM8958_MICD_ENA, 0);
  2776. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2777. }
  2778. return 0;
  2779. }
  2780. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2781. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2782. {
  2783. struct wm8994_priv *wm8994 = data;
  2784. struct snd_soc_codec *codec = wm8994->codec;
  2785. int reg, count;
  2786. mutex_lock(&wm8994->accdet_lock);
  2787. /*
  2788. * Jack detection may have detected a removal simulataneously
  2789. * with an update of the MICDET status; if so it will have
  2790. * stopped detection and we can ignore this interrupt.
  2791. */
  2792. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2793. mutex_unlock(&wm8994->accdet_lock);
  2794. return IRQ_HANDLED;
  2795. }
  2796. /* We may occasionally read a detection without an impedence
  2797. * range being provided - if that happens loop again.
  2798. */
  2799. count = 10;
  2800. do {
  2801. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2802. if (reg < 0) {
  2803. mutex_unlock(&wm8994->accdet_lock);
  2804. dev_err(codec->dev,
  2805. "Failed to read mic detect status: %d\n",
  2806. reg);
  2807. return IRQ_NONE;
  2808. }
  2809. if (!(reg & WM8958_MICD_VALID)) {
  2810. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2811. goto out;
  2812. }
  2813. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2814. break;
  2815. msleep(1);
  2816. } while (count--);
  2817. if (count == 0)
  2818. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2819. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2820. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2821. #endif
  2822. if (wm8994->jack_cb)
  2823. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2824. else
  2825. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2826. out:
  2827. mutex_unlock(&wm8994->accdet_lock);
  2828. return IRQ_HANDLED;
  2829. }
  2830. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2831. {
  2832. struct snd_soc_codec *codec = data;
  2833. dev_err(codec->dev, "FIFO error\n");
  2834. return IRQ_HANDLED;
  2835. }
  2836. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2837. {
  2838. struct snd_soc_codec *codec = data;
  2839. dev_err(codec->dev, "Thermal warning\n");
  2840. return IRQ_HANDLED;
  2841. }
  2842. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2843. {
  2844. struct snd_soc_codec *codec = data;
  2845. dev_crit(codec->dev, "Thermal shutdown\n");
  2846. return IRQ_HANDLED;
  2847. }
  2848. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2849. {
  2850. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2851. struct wm8994_priv *wm8994;
  2852. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2853. unsigned int reg;
  2854. int ret, i;
  2855. codec->control_data = control->regmap;
  2856. wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
  2857. GFP_KERNEL);
  2858. if (wm8994 == NULL)
  2859. return -ENOMEM;
  2860. snd_soc_codec_set_drvdata(codec, wm8994);
  2861. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2862. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2863. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2864. wm8994->codec = codec;
  2865. mutex_init(&wm8994->accdet_lock);
  2866. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2867. init_completion(&wm8994->fll_locked[i]);
  2868. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2869. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2870. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2871. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2872. WM8994_IRQ_MIC1_DET;
  2873. pm_runtime_enable(codec->dev);
  2874. pm_runtime_resume(codec->dev);
  2875. /* Read our current status back from the chip - we don't want to
  2876. * reset as this may interfere with the GPIO or LDO operation. */
  2877. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2878. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2879. continue;
  2880. ret = regmap_read(control->regmap, i, &reg);
  2881. if (ret <= 0)
  2882. continue;
  2883. ret = snd_soc_cache_write(codec, i, reg);
  2884. if (ret != 0) {
  2885. dev_err(codec->dev,
  2886. "Failed to initialise cache for 0x%x: %d\n",
  2887. i, ret);
  2888. goto err;
  2889. }
  2890. }
  2891. /* Set revision-specific configuration */
  2892. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2893. switch (control->type) {
  2894. case WM8994:
  2895. switch (wm8994->revision) {
  2896. case 2:
  2897. case 3:
  2898. wm8994->hubs.dcs_codes_l = -5;
  2899. wm8994->hubs.dcs_codes_r = -5;
  2900. wm8994->hubs.hp_startup_mode = 1;
  2901. wm8994->hubs.dcs_readback_mode = 1;
  2902. wm8994->hubs.series_startup = 1;
  2903. break;
  2904. default:
  2905. wm8994->hubs.dcs_readback_mode = 2;
  2906. break;
  2907. }
  2908. break;
  2909. case WM8958:
  2910. wm8994->hubs.dcs_readback_mode = 1;
  2911. break;
  2912. case WM1811:
  2913. wm8994->hubs.dcs_readback_mode = 2;
  2914. wm8994->hubs.no_series_update = 1;
  2915. switch (wm8994->revision) {
  2916. case 0:
  2917. case 1:
  2918. case 2:
  2919. case 3:
  2920. wm8994->hubs.dcs_codes_l = -9;
  2921. wm8994->hubs.dcs_codes_r = -5;
  2922. break;
  2923. default:
  2924. break;
  2925. }
  2926. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2927. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2928. break;
  2929. default:
  2930. break;
  2931. }
  2932. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2933. wm8994_fifo_error, "FIFO error", codec);
  2934. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2935. wm8994_temp_warn, "Thermal warning", codec);
  2936. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2937. wm8994_temp_shut, "Thermal shutdown", codec);
  2938. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2939. wm_hubs_dcs_done, "DC servo done",
  2940. &wm8994->hubs);
  2941. if (ret == 0)
  2942. wm8994->hubs.dcs_done_irq = true;
  2943. switch (control->type) {
  2944. case WM8994:
  2945. if (wm8994->micdet_irq) {
  2946. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2947. wm8994_mic_irq,
  2948. IRQF_TRIGGER_RISING,
  2949. "Mic1 detect",
  2950. wm8994);
  2951. if (ret != 0)
  2952. dev_warn(codec->dev,
  2953. "Failed to request Mic1 detect IRQ: %d\n",
  2954. ret);
  2955. }
  2956. ret = wm8994_request_irq(wm8994->wm8994,
  2957. WM8994_IRQ_MIC1_SHRT,
  2958. wm8994_mic_irq, "Mic 1 short",
  2959. wm8994);
  2960. if (ret != 0)
  2961. dev_warn(codec->dev,
  2962. "Failed to request Mic1 short IRQ: %d\n",
  2963. ret);
  2964. ret = wm8994_request_irq(wm8994->wm8994,
  2965. WM8994_IRQ_MIC2_DET,
  2966. wm8994_mic_irq, "Mic 2 detect",
  2967. wm8994);
  2968. if (ret != 0)
  2969. dev_warn(codec->dev,
  2970. "Failed to request Mic2 detect IRQ: %d\n",
  2971. ret);
  2972. ret = wm8994_request_irq(wm8994->wm8994,
  2973. WM8994_IRQ_MIC2_SHRT,
  2974. wm8994_mic_irq, "Mic 2 short",
  2975. wm8994);
  2976. if (ret != 0)
  2977. dev_warn(codec->dev,
  2978. "Failed to request Mic2 short IRQ: %d\n",
  2979. ret);
  2980. break;
  2981. case WM8958:
  2982. case WM1811:
  2983. if (wm8994->micdet_irq) {
  2984. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2985. wm8958_mic_irq,
  2986. IRQF_TRIGGER_RISING,
  2987. "Mic detect",
  2988. wm8994);
  2989. if (ret != 0)
  2990. dev_warn(codec->dev,
  2991. "Failed to request Mic detect IRQ: %d\n",
  2992. ret);
  2993. }
  2994. }
  2995. switch (control->type) {
  2996. case WM1811:
  2997. if (wm8994->revision > 1) {
  2998. ret = wm8994_request_irq(wm8994->wm8994,
  2999. WM8994_IRQ_GPIO(6),
  3000. wm1811_jackdet_irq, "JACKDET",
  3001. wm8994);
  3002. if (ret == 0)
  3003. wm8994->jackdet = true;
  3004. }
  3005. break;
  3006. default:
  3007. break;
  3008. }
  3009. wm8994->fll_locked_irq = true;
  3010. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3011. ret = wm8994_request_irq(wm8994->wm8994,
  3012. WM8994_IRQ_FLL1_LOCK + i,
  3013. wm8994_fll_locked_irq, "FLL lock",
  3014. &wm8994->fll_locked[i]);
  3015. if (ret != 0)
  3016. wm8994->fll_locked_irq = false;
  3017. }
  3018. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3019. * configured on init - if a system wants to do this dynamically
  3020. * at runtime we can deal with that then.
  3021. */
  3022. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3023. if (ret < 0) {
  3024. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3025. goto err_irq;
  3026. }
  3027. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3028. wm8994->lrclk_shared[0] = 1;
  3029. wm8994_dai[0].symmetric_rates = 1;
  3030. } else {
  3031. wm8994->lrclk_shared[0] = 0;
  3032. }
  3033. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3034. if (ret < 0) {
  3035. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3036. goto err_irq;
  3037. }
  3038. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3039. wm8994->lrclk_shared[1] = 1;
  3040. wm8994_dai[1].symmetric_rates = 1;
  3041. } else {
  3042. wm8994->lrclk_shared[1] = 0;
  3043. }
  3044. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  3045. /* Latch volume updates (right only; we always do left then right). */
  3046. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3047. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3048. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3049. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3050. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3051. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3052. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3053. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3054. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3055. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3056. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3057. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3058. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3059. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3060. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3061. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3062. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3063. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3064. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3065. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3066. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3067. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3068. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3069. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3070. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3071. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3072. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3073. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3074. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3075. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3076. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3077. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3078. /* Set the low bit of the 3D stereo depth so TLV matches */
  3079. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3080. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3081. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3082. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3083. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3084. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3085. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3086. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3087. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3088. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3089. * use this; it only affects behaviour on idle TDM clock
  3090. * cycles. */
  3091. switch (control->type) {
  3092. case WM8994:
  3093. case WM8958:
  3094. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3095. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3096. break;
  3097. default:
  3098. break;
  3099. }
  3100. /* Put MICBIAS into bypass mode by default on newer devices */
  3101. switch (control->type) {
  3102. case WM8958:
  3103. case WM1811:
  3104. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3105. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3106. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3107. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3108. break;
  3109. default:
  3110. break;
  3111. }
  3112. wm8994_update_class_w(codec);
  3113. wm8994_handle_pdata(wm8994);
  3114. wm_hubs_add_analogue_controls(codec);
  3115. snd_soc_add_controls(codec, wm8994_snd_controls,
  3116. ARRAY_SIZE(wm8994_snd_controls));
  3117. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3118. ARRAY_SIZE(wm8994_dapm_widgets));
  3119. switch (control->type) {
  3120. case WM8994:
  3121. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3122. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3123. if (wm8994->revision < 4) {
  3124. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3125. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3126. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3127. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3128. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3129. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3130. } else {
  3131. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3132. ARRAY_SIZE(wm8994_lateclk_widgets));
  3133. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3134. ARRAY_SIZE(wm8994_adc_widgets));
  3135. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3136. ARRAY_SIZE(wm8994_dac_widgets));
  3137. }
  3138. break;
  3139. case WM8958:
  3140. snd_soc_add_controls(codec, wm8958_snd_controls,
  3141. ARRAY_SIZE(wm8958_snd_controls));
  3142. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3143. ARRAY_SIZE(wm8958_dapm_widgets));
  3144. if (wm8994->revision < 1) {
  3145. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3146. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3147. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3148. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3149. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3150. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3151. } else {
  3152. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3153. ARRAY_SIZE(wm8994_lateclk_widgets));
  3154. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3155. ARRAY_SIZE(wm8994_adc_widgets));
  3156. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3157. ARRAY_SIZE(wm8994_dac_widgets));
  3158. }
  3159. break;
  3160. case WM1811:
  3161. snd_soc_add_controls(codec, wm8958_snd_controls,
  3162. ARRAY_SIZE(wm8958_snd_controls));
  3163. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3164. ARRAY_SIZE(wm8958_dapm_widgets));
  3165. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3166. ARRAY_SIZE(wm8994_lateclk_widgets));
  3167. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3168. ARRAY_SIZE(wm8994_adc_widgets));
  3169. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3170. ARRAY_SIZE(wm8994_dac_widgets));
  3171. break;
  3172. }
  3173. wm_hubs_add_analogue_routes(codec, 0, 0);
  3174. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3175. switch (control->type) {
  3176. case WM8994:
  3177. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3178. ARRAY_SIZE(wm8994_intercon));
  3179. if (wm8994->revision < 4) {
  3180. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3181. ARRAY_SIZE(wm8994_revd_intercon));
  3182. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3183. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3184. } else {
  3185. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3186. ARRAY_SIZE(wm8994_lateclk_intercon));
  3187. }
  3188. break;
  3189. case WM8958:
  3190. if (wm8994->revision < 1) {
  3191. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3192. ARRAY_SIZE(wm8994_revd_intercon));
  3193. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3194. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3195. } else {
  3196. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3197. ARRAY_SIZE(wm8994_lateclk_intercon));
  3198. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3199. ARRAY_SIZE(wm8958_intercon));
  3200. }
  3201. wm8958_dsp2_init(codec);
  3202. break;
  3203. case WM1811:
  3204. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3205. ARRAY_SIZE(wm8994_lateclk_intercon));
  3206. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3207. ARRAY_SIZE(wm8958_intercon));
  3208. break;
  3209. }
  3210. return 0;
  3211. err_irq:
  3212. if (wm8994->jackdet)
  3213. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3214. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3215. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3216. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3217. if (wm8994->micdet_irq)
  3218. free_irq(wm8994->micdet_irq, wm8994);
  3219. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3220. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3221. &wm8994->fll_locked[i]);
  3222. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3223. &wm8994->hubs);
  3224. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3225. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3226. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3227. err:
  3228. return ret;
  3229. }
  3230. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3231. {
  3232. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3233. struct wm8994 *control = wm8994->wm8994;
  3234. int i;
  3235. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3236. pm_runtime_disable(codec->dev);
  3237. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3238. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3239. &wm8994->fll_locked[i]);
  3240. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3241. &wm8994->hubs);
  3242. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3243. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3244. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3245. if (wm8994->jackdet)
  3246. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3247. switch (control->type) {
  3248. case WM8994:
  3249. if (wm8994->micdet_irq)
  3250. free_irq(wm8994->micdet_irq, wm8994);
  3251. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3252. wm8994);
  3253. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3254. wm8994);
  3255. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3256. wm8994);
  3257. break;
  3258. case WM1811:
  3259. case WM8958:
  3260. if (wm8994->micdet_irq)
  3261. free_irq(wm8994->micdet_irq, wm8994);
  3262. break;
  3263. }
  3264. if (wm8994->mbc)
  3265. release_firmware(wm8994->mbc);
  3266. if (wm8994->mbc_vss)
  3267. release_firmware(wm8994->mbc_vss);
  3268. if (wm8994->enh_eq)
  3269. release_firmware(wm8994->enh_eq);
  3270. kfree(wm8994->retune_mobile_texts);
  3271. return 0;
  3272. }
  3273. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3274. .probe = wm8994_codec_probe,
  3275. .remove = wm8994_codec_remove,
  3276. .suspend = wm8994_suspend,
  3277. .resume = wm8994_resume,
  3278. .readable_register = wm8994_readable,
  3279. .volatile_register = wm8994_volatile,
  3280. .set_bias_level = wm8994_set_bias_level,
  3281. .reg_cache_size = WM8994_CACHE_SIZE,
  3282. .reg_cache_default = wm8994_reg_defaults,
  3283. .reg_word_size = 2,
  3284. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  3285. };
  3286. static int __devinit wm8994_probe(struct platform_device *pdev)
  3287. {
  3288. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3289. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3290. }
  3291. static int __devexit wm8994_remove(struct platform_device *pdev)
  3292. {
  3293. snd_soc_unregister_codec(&pdev->dev);
  3294. return 0;
  3295. }
  3296. static struct platform_driver wm8994_codec_driver = {
  3297. .driver = {
  3298. .name = "wm8994-codec",
  3299. .owner = THIS_MODULE,
  3300. },
  3301. .probe = wm8994_probe,
  3302. .remove = __devexit_p(wm8994_remove),
  3303. };
  3304. module_platform_driver(wm8994_codec_driver);
  3305. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3306. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3307. MODULE_LICENSE("GPL");
  3308. MODULE_ALIAS("platform:wm8994-codec");