8250_pci.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/8250_pci.h>
  22. #include <linux/bitops.h>
  23. #include <asm/byteorder.h>
  24. #include <asm/io.h>
  25. #include "8250.h"
  26. #undef SERIAL_DEBUG_PCI
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*init)(struct pci_dev *dev);
  39. int (*setup)(struct serial_private *,
  40. const struct pciserial_board *,
  41. struct uart_port *, int);
  42. void (*exit)(struct pci_dev *dev);
  43. };
  44. #define PCI_NUM_BAR_RESOURCES 6
  45. struct serial_private {
  46. struct pci_dev *dev;
  47. unsigned int nr;
  48. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  49. struct pci_serial_quirk *quirk;
  50. int line[0];
  51. };
  52. static void moan_device(const char *str, struct pci_dev *dev)
  53. {
  54. printk(KERN_WARNING
  55. "%s: %s\n"
  56. "Please send the output of lspci -vv, this\n"
  57. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  58. "manufacturer and name of serial board or\n"
  59. "modem board to rmk+serial@arm.linux.org.uk.\n",
  60. pci_name(dev), str, dev->vendor, dev->device,
  61. dev->subsystem_vendor, dev->subsystem_device);
  62. }
  63. static int
  64. setup_port(struct serial_private *priv, struct uart_port *port,
  65. int bar, int offset, int regshift)
  66. {
  67. struct pci_dev *dev = priv->dev;
  68. unsigned long base, len;
  69. if (bar >= PCI_NUM_BAR_RESOURCES)
  70. return -EINVAL;
  71. base = pci_resource_start(dev, bar);
  72. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  73. len = pci_resource_len(dev, bar);
  74. if (!priv->remapped_bar[bar])
  75. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  76. if (!priv->remapped_bar[bar])
  77. return -ENOMEM;
  78. port->iotype = UPIO_MEM;
  79. port->iobase = 0;
  80. port->mapbase = base + offset;
  81. port->membase = priv->remapped_bar[bar] + offset;
  82. port->regshift = regshift;
  83. } else {
  84. port->iotype = UPIO_PORT;
  85. port->iobase = base + offset;
  86. port->mapbase = 0;
  87. port->membase = NULL;
  88. port->regshift = 0;
  89. }
  90. return 0;
  91. }
  92. /*
  93. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  94. */
  95. static int addidata_apci7800_setup(struct serial_private *priv,
  96. const struct pciserial_board *board,
  97. struct uart_port *port, int idx)
  98. {
  99. unsigned int bar = 0, offset = board->first_offset;
  100. bar = FL_GET_BASE(board->flags);
  101. if (idx < 2) {
  102. offset += idx * board->uart_offset;
  103. } else if ((idx >= 2) && (idx < 4)) {
  104. bar += 1;
  105. offset += ((idx - 2) * board->uart_offset);
  106. } else if ((idx >= 4) && (idx < 6)) {
  107. bar += 2;
  108. offset += ((idx - 4) * board->uart_offset);
  109. } else if (idx >= 6) {
  110. bar += 3;
  111. offset += ((idx - 6) * board->uart_offset);
  112. }
  113. return setup_port(priv, port, bar, offset, board->reg_shift);
  114. }
  115. /*
  116. * AFAVLAB uses a different mixture of BARs and offsets
  117. * Not that ugly ;) -- HW
  118. */
  119. static int
  120. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  121. struct uart_port *port, int idx)
  122. {
  123. unsigned int bar, offset = board->first_offset;
  124. bar = FL_GET_BASE(board->flags);
  125. if (idx < 4)
  126. bar += idx;
  127. else {
  128. bar = 4;
  129. offset += (idx - 4) * board->uart_offset;
  130. }
  131. return setup_port(priv, port, bar, offset, board->reg_shift);
  132. }
  133. /*
  134. * HP's Remote Management Console. The Diva chip came in several
  135. * different versions. N-class, L2000 and A500 have two Diva chips, each
  136. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  137. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  138. * one Diva chip, but it has been expanded to 5 UARTs.
  139. */
  140. static int pci_hp_diva_init(struct pci_dev *dev)
  141. {
  142. int rc = 0;
  143. switch (dev->subsystem_device) {
  144. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  145. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  146. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  147. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  148. rc = 3;
  149. break;
  150. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  151. rc = 2;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  154. rc = 4;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  157. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  158. rc = 1;
  159. break;
  160. }
  161. return rc;
  162. }
  163. /*
  164. * HP's Diva chip puts the 4th/5th serial port further out, and
  165. * some serial ports are supposed to be hidden on certain models.
  166. */
  167. static int
  168. pci_hp_diva_setup(struct serial_private *priv,
  169. const struct pciserial_board *board,
  170. struct uart_port *port, int idx)
  171. {
  172. unsigned int offset = board->first_offset;
  173. unsigned int bar = FL_GET_BASE(board->flags);
  174. switch (priv->dev->subsystem_device) {
  175. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  176. if (idx == 3)
  177. idx++;
  178. break;
  179. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  180. if (idx > 0)
  181. idx++;
  182. if (idx > 2)
  183. idx++;
  184. break;
  185. }
  186. if (idx > 2)
  187. offset = 0x18;
  188. offset += idx * board->uart_offset;
  189. return setup_port(priv, port, bar, offset, board->reg_shift);
  190. }
  191. /*
  192. * Added for EKF Intel i960 serial boards
  193. */
  194. static int pci_inteli960ni_init(struct pci_dev *dev)
  195. {
  196. unsigned long oldval;
  197. if (!(dev->subsystem_device & 0x1000))
  198. return -ENODEV;
  199. /* is firmware started? */
  200. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  201. if (oldval == 0x00001000L) { /* RESET value */
  202. printk(KERN_DEBUG "Local i960 firmware missing");
  203. return -ENODEV;
  204. }
  205. return 0;
  206. }
  207. /*
  208. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  209. * that the card interrupt be explicitly enabled or disabled. This
  210. * seems to be mainly needed on card using the PLX which also use I/O
  211. * mapped memory.
  212. */
  213. static int pci_plx9050_init(struct pci_dev *dev)
  214. {
  215. u8 irq_config;
  216. void __iomem *p;
  217. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  218. moan_device("no memory in bar 0", dev);
  219. return 0;
  220. }
  221. irq_config = 0x41;
  222. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  223. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  224. irq_config = 0x43;
  225. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  226. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  227. /*
  228. * As the megawolf cards have the int pins active
  229. * high, and have 2 UART chips, both ints must be
  230. * enabled on the 9050. Also, the UARTS are set in
  231. * 16450 mode by default, so we have to enable the
  232. * 16C950 'enhanced' mode so that we can use the
  233. * deep FIFOs
  234. */
  235. irq_config = 0x5b;
  236. /*
  237. * enable/disable interrupts
  238. */
  239. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  240. if (p == NULL)
  241. return -ENOMEM;
  242. writel(irq_config, p + 0x4c);
  243. /*
  244. * Read the register back to ensure that it took effect.
  245. */
  246. readl(p + 0x4c);
  247. iounmap(p);
  248. return 0;
  249. }
  250. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  251. {
  252. u8 __iomem *p;
  253. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  254. return;
  255. /*
  256. * disable interrupts
  257. */
  258. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  259. if (p != NULL) {
  260. writel(0, p + 0x4c);
  261. /*
  262. * Read the register back to ensure that it took effect.
  263. */
  264. readl(p + 0x4c);
  265. iounmap(p);
  266. }
  267. }
  268. #define NI8420_INT_ENABLE_REG 0x38
  269. #define NI8420_INT_ENABLE_BIT 0x2000
  270. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  271. {
  272. void __iomem *p;
  273. unsigned long base, len;
  274. unsigned int bar = 0;
  275. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  276. moan_device("no memory in bar", dev);
  277. return;
  278. }
  279. base = pci_resource_start(dev, bar);
  280. len = pci_resource_len(dev, bar);
  281. p = ioremap_nocache(base, len);
  282. if (p == NULL)
  283. return;
  284. /* Disable the CPU Interrupt */
  285. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  286. p + NI8420_INT_ENABLE_REG);
  287. iounmap(p);
  288. }
  289. /* MITE registers */
  290. #define MITE_IOWBSR1 0xc4
  291. #define MITE_IOWCR1 0xf4
  292. #define MITE_LCIMR1 0x08
  293. #define MITE_LCIMR2 0x10
  294. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  295. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  296. {
  297. void __iomem *p;
  298. unsigned long base, len;
  299. unsigned int bar = 0;
  300. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  301. moan_device("no memory in bar", dev);
  302. return;
  303. }
  304. base = pci_resource_start(dev, bar);
  305. len = pci_resource_len(dev, bar);
  306. p = ioremap_nocache(base, len);
  307. if (p == NULL)
  308. return;
  309. /* Disable the CPU Interrupt */
  310. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  311. iounmap(p);
  312. }
  313. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  314. static int
  315. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  316. struct uart_port *port, int idx)
  317. {
  318. unsigned int bar, offset = board->first_offset;
  319. bar = 0;
  320. if (idx < 4) {
  321. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  322. offset += idx * board->uart_offset;
  323. } else if (idx < 8) {
  324. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  325. offset += idx * board->uart_offset + 0xC00;
  326. } else /* we have only 8 ports on PMC-OCTALPRO */
  327. return 1;
  328. return setup_port(priv, port, bar, offset, board->reg_shift);
  329. }
  330. /*
  331. * This does initialization for PMC OCTALPRO cards:
  332. * maps the device memory, resets the UARTs (needed, bc
  333. * if the module is removed and inserted again, the card
  334. * is in the sleep mode) and enables global interrupt.
  335. */
  336. /* global control register offset for SBS PMC-OctalPro */
  337. #define OCT_REG_CR_OFF 0x500
  338. static int sbs_init(struct pci_dev *dev)
  339. {
  340. u8 __iomem *p;
  341. p = pci_ioremap_bar(dev, 0);
  342. if (p == NULL)
  343. return -ENOMEM;
  344. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  345. writeb(0x10, p + OCT_REG_CR_OFF);
  346. udelay(50);
  347. writeb(0x0, p + OCT_REG_CR_OFF);
  348. /* Set bit-2 (INTENABLE) of Control Register */
  349. writeb(0x4, p + OCT_REG_CR_OFF);
  350. iounmap(p);
  351. return 0;
  352. }
  353. /*
  354. * Disables the global interrupt of PMC-OctalPro
  355. */
  356. static void __devexit sbs_exit(struct pci_dev *dev)
  357. {
  358. u8 __iomem *p;
  359. p = pci_ioremap_bar(dev, 0);
  360. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  361. if (p != NULL)
  362. writeb(0, p + OCT_REG_CR_OFF);
  363. iounmap(p);
  364. }
  365. /*
  366. * SIIG serial cards have an PCI interface chip which also controls
  367. * the UART clocking frequency. Each UART can be clocked independently
  368. * (except cards equipped with 4 UARTs) and initial clocking settings
  369. * are stored in the EEPROM chip. It can cause problems because this
  370. * version of serial driver doesn't support differently clocked UART's
  371. * on single PCI card. To prevent this, initialization functions set
  372. * high frequency clocking for all UART's on given card. It is safe (I
  373. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  374. * with other OSes (like M$ DOS).
  375. *
  376. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  377. *
  378. * There is two family of SIIG serial cards with different PCI
  379. * interface chip and different configuration methods:
  380. * - 10x cards have control registers in IO and/or memory space;
  381. * - 20x cards have control registers in standard PCI configuration space.
  382. *
  383. * Note: all 10x cards have PCI device ids 0x10..
  384. * all 20x cards have PCI device ids 0x20..
  385. *
  386. * There are also Quartet Serial cards which use Oxford Semiconductor
  387. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  388. *
  389. * Note: some SIIG cards are probed by the parport_serial object.
  390. */
  391. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  392. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  393. static int pci_siig10x_init(struct pci_dev *dev)
  394. {
  395. u16 data;
  396. void __iomem *p;
  397. switch (dev->device & 0xfff8) {
  398. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  399. data = 0xffdf;
  400. break;
  401. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  402. data = 0xf7ff;
  403. break;
  404. default: /* 1S1P, 4S */
  405. data = 0xfffb;
  406. break;
  407. }
  408. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  409. if (p == NULL)
  410. return -ENOMEM;
  411. writew(readw(p + 0x28) & data, p + 0x28);
  412. readw(p + 0x28);
  413. iounmap(p);
  414. return 0;
  415. }
  416. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  417. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  418. static int pci_siig20x_init(struct pci_dev *dev)
  419. {
  420. u8 data;
  421. /* Change clock frequency for the first UART. */
  422. pci_read_config_byte(dev, 0x6f, &data);
  423. pci_write_config_byte(dev, 0x6f, data & 0xef);
  424. /* If this card has 2 UART, we have to do the same with second UART. */
  425. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  426. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  427. pci_read_config_byte(dev, 0x73, &data);
  428. pci_write_config_byte(dev, 0x73, data & 0xef);
  429. }
  430. return 0;
  431. }
  432. static int pci_siig_init(struct pci_dev *dev)
  433. {
  434. unsigned int type = dev->device & 0xff00;
  435. if (type == 0x1000)
  436. return pci_siig10x_init(dev);
  437. else if (type == 0x2000)
  438. return pci_siig20x_init(dev);
  439. moan_device("Unknown SIIG card", dev);
  440. return -ENODEV;
  441. }
  442. static int pci_siig_setup(struct serial_private *priv,
  443. const struct pciserial_board *board,
  444. struct uart_port *port, int idx)
  445. {
  446. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  447. if (idx > 3) {
  448. bar = 4;
  449. offset = (idx - 4) * 8;
  450. }
  451. return setup_port(priv, port, bar, offset, 0);
  452. }
  453. /*
  454. * Timedia has an explosion of boards, and to avoid the PCI table from
  455. * growing *huge*, we use this function to collapse some 70 entries
  456. * in the PCI table into one, for sanity's and compactness's sake.
  457. */
  458. static const unsigned short timedia_single_port[] = {
  459. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  460. };
  461. static const unsigned short timedia_dual_port[] = {
  462. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  463. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  464. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  465. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  466. 0xD079, 0
  467. };
  468. static const unsigned short timedia_quad_port[] = {
  469. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  470. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  471. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  472. 0xB157, 0
  473. };
  474. static const unsigned short timedia_eight_port[] = {
  475. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  476. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  477. };
  478. static const struct timedia_struct {
  479. int num;
  480. const unsigned short *ids;
  481. } timedia_data[] = {
  482. { 1, timedia_single_port },
  483. { 2, timedia_dual_port },
  484. { 4, timedia_quad_port },
  485. { 8, timedia_eight_port }
  486. };
  487. static int pci_timedia_init(struct pci_dev *dev)
  488. {
  489. const unsigned short *ids;
  490. int i, j;
  491. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  492. ids = timedia_data[i].ids;
  493. for (j = 0; ids[j]; j++)
  494. if (dev->subsystem_device == ids[j])
  495. return timedia_data[i].num;
  496. }
  497. return 0;
  498. }
  499. /*
  500. * Timedia/SUNIX uses a mixture of BARs and offsets
  501. * Ugh, this is ugly as all hell --- TYT
  502. */
  503. static int
  504. pci_timedia_setup(struct serial_private *priv,
  505. const struct pciserial_board *board,
  506. struct uart_port *port, int idx)
  507. {
  508. unsigned int bar = 0, offset = board->first_offset;
  509. switch (idx) {
  510. case 0:
  511. bar = 0;
  512. break;
  513. case 1:
  514. offset = board->uart_offset;
  515. bar = 0;
  516. break;
  517. case 2:
  518. bar = 1;
  519. break;
  520. case 3:
  521. offset = board->uart_offset;
  522. /* FALLTHROUGH */
  523. case 4: /* BAR 2 */
  524. case 5: /* BAR 3 */
  525. case 6: /* BAR 4 */
  526. case 7: /* BAR 5 */
  527. bar = idx - 2;
  528. }
  529. return setup_port(priv, port, bar, offset, board->reg_shift);
  530. }
  531. /*
  532. * Some Titan cards are also a little weird
  533. */
  534. static int
  535. titan_400l_800l_setup(struct serial_private *priv,
  536. const struct pciserial_board *board,
  537. struct uart_port *port, int idx)
  538. {
  539. unsigned int bar, offset = board->first_offset;
  540. switch (idx) {
  541. case 0:
  542. bar = 1;
  543. break;
  544. case 1:
  545. bar = 2;
  546. break;
  547. default:
  548. bar = 4;
  549. offset = (idx - 2) * board->uart_offset;
  550. }
  551. return setup_port(priv, port, bar, offset, board->reg_shift);
  552. }
  553. static int pci_xircom_init(struct pci_dev *dev)
  554. {
  555. msleep(100);
  556. return 0;
  557. }
  558. static int pci_ni8420_init(struct pci_dev *dev)
  559. {
  560. void __iomem *p;
  561. unsigned long base, len;
  562. unsigned int bar = 0;
  563. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  564. moan_device("no memory in bar", dev);
  565. return 0;
  566. }
  567. base = pci_resource_start(dev, bar);
  568. len = pci_resource_len(dev, bar);
  569. p = ioremap_nocache(base, len);
  570. if (p == NULL)
  571. return -ENOMEM;
  572. /* Enable CPU Interrupt */
  573. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  574. p + NI8420_INT_ENABLE_REG);
  575. iounmap(p);
  576. return 0;
  577. }
  578. #define MITE_IOWBSR1_WSIZE 0xa
  579. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  580. #define MITE_IOWBSR1_WENAB (1 << 7)
  581. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  582. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  583. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  584. static int pci_ni8430_init(struct pci_dev *dev)
  585. {
  586. void __iomem *p;
  587. unsigned long base, len;
  588. u32 device_window;
  589. unsigned int bar = 0;
  590. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  591. moan_device("no memory in bar", dev);
  592. return 0;
  593. }
  594. base = pci_resource_start(dev, bar);
  595. len = pci_resource_len(dev, bar);
  596. p = ioremap_nocache(base, len);
  597. if (p == NULL)
  598. return -ENOMEM;
  599. /* Set device window address and size in BAR0 */
  600. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  601. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  602. writel(device_window, p + MITE_IOWBSR1);
  603. /* Set window access to go to RAMSEL IO address space */
  604. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  605. p + MITE_IOWCR1);
  606. /* Enable IO Bus Interrupt 0 */
  607. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  608. /* Enable CPU Interrupt */
  609. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  610. iounmap(p);
  611. return 0;
  612. }
  613. /* UART Port Control Register */
  614. #define NI8430_PORTCON 0x0f
  615. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  616. static int
  617. pci_ni8430_setup(struct serial_private *priv,
  618. const struct pciserial_board *board,
  619. struct uart_port *port, int idx)
  620. {
  621. void __iomem *p;
  622. unsigned long base, len;
  623. unsigned int bar, offset = board->first_offset;
  624. if (idx >= board->num_ports)
  625. return 1;
  626. bar = FL_GET_BASE(board->flags);
  627. offset += idx * board->uart_offset;
  628. base = pci_resource_start(priv->dev, bar);
  629. len = pci_resource_len(priv->dev, bar);
  630. p = ioremap_nocache(base, len);
  631. /* enable the transciever */
  632. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  633. p + offset + NI8430_PORTCON);
  634. iounmap(p);
  635. return setup_port(priv, port, bar, offset, board->reg_shift);
  636. }
  637. static int pci_netmos_init(struct pci_dev *dev)
  638. {
  639. /* subdevice 0x00PS means <P> parallel, <S> serial */
  640. unsigned int num_serial = dev->subsystem_device & 0xf;
  641. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  642. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  643. return 0;
  644. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  645. dev->subsystem_device == 0x0299)
  646. return 0;
  647. if (num_serial == 0)
  648. return -ENODEV;
  649. return num_serial;
  650. }
  651. /*
  652. * These chips are available with optionally one parallel port and up to
  653. * two serial ports. Unfortunately they all have the same product id.
  654. *
  655. * Basic configuration is done over a region of 32 I/O ports. The base
  656. * ioport is called INTA or INTC, depending on docs/other drivers.
  657. *
  658. * The region of the 32 I/O ports is configured in POSIO0R...
  659. */
  660. /* registers */
  661. #define ITE_887x_MISCR 0x9c
  662. #define ITE_887x_INTCBAR 0x78
  663. #define ITE_887x_UARTBAR 0x7c
  664. #define ITE_887x_PS0BAR 0x10
  665. #define ITE_887x_POSIO0 0x60
  666. /* I/O space size */
  667. #define ITE_887x_IOSIZE 32
  668. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  669. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  670. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  671. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  672. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  673. #define ITE_887x_POSIO_SPEED (3 << 29)
  674. /* enable IO_Space bit */
  675. #define ITE_887x_POSIO_ENABLE (1 << 31)
  676. static int pci_ite887x_init(struct pci_dev *dev)
  677. {
  678. /* inta_addr are the configuration addresses of the ITE */
  679. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  680. 0x200, 0x280, 0 };
  681. int ret, i, type;
  682. struct resource *iobase = NULL;
  683. u32 miscr, uartbar, ioport;
  684. /* search for the base-ioport */
  685. i = 0;
  686. while (inta_addr[i] && iobase == NULL) {
  687. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  688. "ite887x");
  689. if (iobase != NULL) {
  690. /* write POSIO0R - speed | size | ioport */
  691. pci_write_config_dword(dev, ITE_887x_POSIO0,
  692. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  693. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  694. /* write INTCBAR - ioport */
  695. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  696. inta_addr[i]);
  697. ret = inb(inta_addr[i]);
  698. if (ret != 0xff) {
  699. /* ioport connected */
  700. break;
  701. }
  702. release_region(iobase->start, ITE_887x_IOSIZE);
  703. iobase = NULL;
  704. }
  705. i++;
  706. }
  707. if (!inta_addr[i]) {
  708. printk(KERN_ERR "ite887x: could not find iobase\n");
  709. return -ENODEV;
  710. }
  711. /* start of undocumented type checking (see parport_pc.c) */
  712. type = inb(iobase->start + 0x18) & 0x0f;
  713. switch (type) {
  714. case 0x2: /* ITE8871 (1P) */
  715. case 0xa: /* ITE8875 (1P) */
  716. ret = 0;
  717. break;
  718. case 0xe: /* ITE8872 (2S1P) */
  719. ret = 2;
  720. break;
  721. case 0x6: /* ITE8873 (1S) */
  722. ret = 1;
  723. break;
  724. case 0x8: /* ITE8874 (2S) */
  725. ret = 2;
  726. break;
  727. default:
  728. moan_device("Unknown ITE887x", dev);
  729. ret = -ENODEV;
  730. }
  731. /* configure all serial ports */
  732. for (i = 0; i < ret; i++) {
  733. /* read the I/O port from the device */
  734. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  735. &ioport);
  736. ioport &= 0x0000FF00; /* the actual base address */
  737. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  738. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  739. ITE_887x_POSIO_IOSIZE_8 | ioport);
  740. /* write the ioport to the UARTBAR */
  741. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  742. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  743. uartbar |= (ioport << (16 * i)); /* set the ioport */
  744. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  745. /* get current config */
  746. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  747. /* disable interrupts (UARTx_Routing[3:0]) */
  748. miscr &= ~(0xf << (12 - 4 * i));
  749. /* activate the UART (UARTx_En) */
  750. miscr |= 1 << (23 - i);
  751. /* write new config with activated UART */
  752. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  753. }
  754. if (ret <= 0) {
  755. /* the device has no UARTs if we get here */
  756. release_region(iobase->start, ITE_887x_IOSIZE);
  757. }
  758. return ret;
  759. }
  760. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  761. {
  762. u32 ioport;
  763. /* the ioport is bit 0-15 in POSIO0R */
  764. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  765. ioport &= 0xffff;
  766. release_region(ioport, ITE_887x_IOSIZE);
  767. }
  768. /*
  769. * Oxford Semiconductor Inc.
  770. * Check that device is part of the Tornado range of devices, then determine
  771. * the number of ports available on the device.
  772. */
  773. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  774. {
  775. u8 __iomem *p;
  776. unsigned long deviceID;
  777. unsigned int number_uarts = 0;
  778. /* OxSemi Tornado devices are all 0xCxxx */
  779. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  780. (dev->device & 0xF000) != 0xC000)
  781. return 0;
  782. p = pci_iomap(dev, 0, 5);
  783. if (p == NULL)
  784. return -ENOMEM;
  785. deviceID = ioread32(p);
  786. /* Tornado device */
  787. if (deviceID == 0x07000200) {
  788. number_uarts = ioread8(p + 4);
  789. printk(KERN_DEBUG
  790. "%d ports detected on Oxford PCI Express device\n",
  791. number_uarts);
  792. }
  793. pci_iounmap(dev, p);
  794. return number_uarts;
  795. }
  796. static int
  797. pci_default_setup(struct serial_private *priv,
  798. const struct pciserial_board *board,
  799. struct uart_port *port, int idx)
  800. {
  801. unsigned int bar, offset = board->first_offset, maxnr;
  802. bar = FL_GET_BASE(board->flags);
  803. if (board->flags & FL_BASE_BARS)
  804. bar += idx;
  805. else
  806. offset += idx * board->uart_offset;
  807. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  808. (board->reg_shift + 3);
  809. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  810. return 1;
  811. return setup_port(priv, port, bar, offset, board->reg_shift);
  812. }
  813. static int
  814. ce4100_serial_setup(struct serial_private *priv,
  815. const struct pciserial_board *board,
  816. struct uart_port *port, int idx)
  817. {
  818. int ret;
  819. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  820. port->iotype = UPIO_MEM32;
  821. port->type = PORT_XSCALE;
  822. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  823. port->regshift = 2;
  824. return ret;
  825. }
  826. static int
  827. pci_omegapci_setup(struct serial_private *priv,
  828. struct pciserial_board *board,
  829. struct uart_port *port, int idx)
  830. {
  831. return setup_port(priv, port, 2, idx * 8, 0);
  832. }
  833. static int skip_tx_en_setup(struct serial_private *priv,
  834. const struct pciserial_board *board,
  835. struct uart_port *port, int idx)
  836. {
  837. port->flags |= UPF_NO_TXEN_TEST;
  838. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  839. "[%04x:%04x] subsystem [%04x:%04x]\n",
  840. priv->dev->vendor,
  841. priv->dev->device,
  842. priv->dev->subsystem_vendor,
  843. priv->dev->subsystem_device);
  844. return pci_default_setup(priv, board, port, idx);
  845. }
  846. /* This should be in linux/pci_ids.h */
  847. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  848. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  849. #define PCI_DEVICE_ID_OCTPRO 0x0001
  850. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  851. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  852. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  853. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  854. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  855. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  856. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  857. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  858. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  859. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  860. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  861. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  862. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  863. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  864. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  865. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  866. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  867. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  868. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  869. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  870. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  871. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  872. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  873. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  874. /*
  875. * Master list of serial port init/setup/exit quirks.
  876. * This does not describe the general nature of the port.
  877. * (ie, baud base, number and location of ports, etc)
  878. *
  879. * This list is ordered alphabetically by vendor then device.
  880. * Specific entries must come before more generic entries.
  881. */
  882. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  883. /*
  884. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  885. */
  886. {
  887. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  888. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  889. .subvendor = PCI_ANY_ID,
  890. .subdevice = PCI_ANY_ID,
  891. .setup = addidata_apci7800_setup,
  892. },
  893. /*
  894. * AFAVLAB cards - these may be called via parport_serial
  895. * It is not clear whether this applies to all products.
  896. */
  897. {
  898. .vendor = PCI_VENDOR_ID_AFAVLAB,
  899. .device = PCI_ANY_ID,
  900. .subvendor = PCI_ANY_ID,
  901. .subdevice = PCI_ANY_ID,
  902. .setup = afavlab_setup,
  903. },
  904. /*
  905. * HP Diva
  906. */
  907. {
  908. .vendor = PCI_VENDOR_ID_HP,
  909. .device = PCI_DEVICE_ID_HP_DIVA,
  910. .subvendor = PCI_ANY_ID,
  911. .subdevice = PCI_ANY_ID,
  912. .init = pci_hp_diva_init,
  913. .setup = pci_hp_diva_setup,
  914. },
  915. /*
  916. * Intel
  917. */
  918. {
  919. .vendor = PCI_VENDOR_ID_INTEL,
  920. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  921. .subvendor = 0xe4bf,
  922. .subdevice = PCI_ANY_ID,
  923. .init = pci_inteli960ni_init,
  924. .setup = pci_default_setup,
  925. },
  926. {
  927. .vendor = PCI_VENDOR_ID_INTEL,
  928. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  929. .subvendor = PCI_ANY_ID,
  930. .subdevice = PCI_ANY_ID,
  931. .setup = skip_tx_en_setup,
  932. },
  933. {
  934. .vendor = PCI_VENDOR_ID_INTEL,
  935. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  936. .subvendor = PCI_ANY_ID,
  937. .subdevice = PCI_ANY_ID,
  938. .setup = skip_tx_en_setup,
  939. },
  940. {
  941. .vendor = PCI_VENDOR_ID_INTEL,
  942. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  943. .subvendor = PCI_ANY_ID,
  944. .subdevice = PCI_ANY_ID,
  945. .setup = skip_tx_en_setup,
  946. },
  947. {
  948. .vendor = PCI_VENDOR_ID_INTEL,
  949. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  950. .subvendor = PCI_ANY_ID,
  951. .subdevice = PCI_ANY_ID,
  952. .setup = ce4100_serial_setup,
  953. },
  954. /*
  955. * ITE
  956. */
  957. {
  958. .vendor = PCI_VENDOR_ID_ITE,
  959. .device = PCI_DEVICE_ID_ITE_8872,
  960. .subvendor = PCI_ANY_ID,
  961. .subdevice = PCI_ANY_ID,
  962. .init = pci_ite887x_init,
  963. .setup = pci_default_setup,
  964. .exit = __devexit_p(pci_ite887x_exit),
  965. },
  966. /*
  967. * National Instruments
  968. */
  969. {
  970. .vendor = PCI_VENDOR_ID_NI,
  971. .device = PCI_DEVICE_ID_NI_PCI23216,
  972. .subvendor = PCI_ANY_ID,
  973. .subdevice = PCI_ANY_ID,
  974. .init = pci_ni8420_init,
  975. .setup = pci_default_setup,
  976. .exit = __devexit_p(pci_ni8420_exit),
  977. },
  978. {
  979. .vendor = PCI_VENDOR_ID_NI,
  980. .device = PCI_DEVICE_ID_NI_PCI2328,
  981. .subvendor = PCI_ANY_ID,
  982. .subdevice = PCI_ANY_ID,
  983. .init = pci_ni8420_init,
  984. .setup = pci_default_setup,
  985. .exit = __devexit_p(pci_ni8420_exit),
  986. },
  987. {
  988. .vendor = PCI_VENDOR_ID_NI,
  989. .device = PCI_DEVICE_ID_NI_PCI2324,
  990. .subvendor = PCI_ANY_ID,
  991. .subdevice = PCI_ANY_ID,
  992. .init = pci_ni8420_init,
  993. .setup = pci_default_setup,
  994. .exit = __devexit_p(pci_ni8420_exit),
  995. },
  996. {
  997. .vendor = PCI_VENDOR_ID_NI,
  998. .device = PCI_DEVICE_ID_NI_PCI2322,
  999. .subvendor = PCI_ANY_ID,
  1000. .subdevice = PCI_ANY_ID,
  1001. .init = pci_ni8420_init,
  1002. .setup = pci_default_setup,
  1003. .exit = __devexit_p(pci_ni8420_exit),
  1004. },
  1005. {
  1006. .vendor = PCI_VENDOR_ID_NI,
  1007. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1008. .subvendor = PCI_ANY_ID,
  1009. .subdevice = PCI_ANY_ID,
  1010. .init = pci_ni8420_init,
  1011. .setup = pci_default_setup,
  1012. .exit = __devexit_p(pci_ni8420_exit),
  1013. },
  1014. {
  1015. .vendor = PCI_VENDOR_ID_NI,
  1016. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1017. .subvendor = PCI_ANY_ID,
  1018. .subdevice = PCI_ANY_ID,
  1019. .init = pci_ni8420_init,
  1020. .setup = pci_default_setup,
  1021. .exit = __devexit_p(pci_ni8420_exit),
  1022. },
  1023. {
  1024. .vendor = PCI_VENDOR_ID_NI,
  1025. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1026. .subvendor = PCI_ANY_ID,
  1027. .subdevice = PCI_ANY_ID,
  1028. .init = pci_ni8420_init,
  1029. .setup = pci_default_setup,
  1030. .exit = __devexit_p(pci_ni8420_exit),
  1031. },
  1032. {
  1033. .vendor = PCI_VENDOR_ID_NI,
  1034. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1035. .subvendor = PCI_ANY_ID,
  1036. .subdevice = PCI_ANY_ID,
  1037. .init = pci_ni8420_init,
  1038. .setup = pci_default_setup,
  1039. .exit = __devexit_p(pci_ni8420_exit),
  1040. },
  1041. {
  1042. .vendor = PCI_VENDOR_ID_NI,
  1043. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1044. .subvendor = PCI_ANY_ID,
  1045. .subdevice = PCI_ANY_ID,
  1046. .init = pci_ni8420_init,
  1047. .setup = pci_default_setup,
  1048. .exit = __devexit_p(pci_ni8420_exit),
  1049. },
  1050. {
  1051. .vendor = PCI_VENDOR_ID_NI,
  1052. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1053. .subvendor = PCI_ANY_ID,
  1054. .subdevice = PCI_ANY_ID,
  1055. .init = pci_ni8420_init,
  1056. .setup = pci_default_setup,
  1057. .exit = __devexit_p(pci_ni8420_exit),
  1058. },
  1059. {
  1060. .vendor = PCI_VENDOR_ID_NI,
  1061. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1062. .subvendor = PCI_ANY_ID,
  1063. .subdevice = PCI_ANY_ID,
  1064. .init = pci_ni8420_init,
  1065. .setup = pci_default_setup,
  1066. .exit = __devexit_p(pci_ni8420_exit),
  1067. },
  1068. {
  1069. .vendor = PCI_VENDOR_ID_NI,
  1070. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1071. .subvendor = PCI_ANY_ID,
  1072. .subdevice = PCI_ANY_ID,
  1073. .init = pci_ni8420_init,
  1074. .setup = pci_default_setup,
  1075. .exit = __devexit_p(pci_ni8420_exit),
  1076. },
  1077. {
  1078. .vendor = PCI_VENDOR_ID_NI,
  1079. .device = PCI_ANY_ID,
  1080. .subvendor = PCI_ANY_ID,
  1081. .subdevice = PCI_ANY_ID,
  1082. .init = pci_ni8430_init,
  1083. .setup = pci_ni8430_setup,
  1084. .exit = __devexit_p(pci_ni8430_exit),
  1085. },
  1086. /*
  1087. * Panacom
  1088. */
  1089. {
  1090. .vendor = PCI_VENDOR_ID_PANACOM,
  1091. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1092. .subvendor = PCI_ANY_ID,
  1093. .subdevice = PCI_ANY_ID,
  1094. .init = pci_plx9050_init,
  1095. .setup = pci_default_setup,
  1096. .exit = __devexit_p(pci_plx9050_exit),
  1097. },
  1098. {
  1099. .vendor = PCI_VENDOR_ID_PANACOM,
  1100. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1101. .subvendor = PCI_ANY_ID,
  1102. .subdevice = PCI_ANY_ID,
  1103. .init = pci_plx9050_init,
  1104. .setup = pci_default_setup,
  1105. .exit = __devexit_p(pci_plx9050_exit),
  1106. },
  1107. /*
  1108. * PLX
  1109. */
  1110. {
  1111. .vendor = PCI_VENDOR_ID_PLX,
  1112. .device = PCI_DEVICE_ID_PLX_9030,
  1113. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1114. .subdevice = PCI_ANY_ID,
  1115. .setup = pci_default_setup,
  1116. },
  1117. {
  1118. .vendor = PCI_VENDOR_ID_PLX,
  1119. .device = PCI_DEVICE_ID_PLX_9050,
  1120. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1121. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1122. .init = pci_plx9050_init,
  1123. .setup = pci_default_setup,
  1124. .exit = __devexit_p(pci_plx9050_exit),
  1125. },
  1126. {
  1127. .vendor = PCI_VENDOR_ID_PLX,
  1128. .device = PCI_DEVICE_ID_PLX_9050,
  1129. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1130. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1131. .init = pci_plx9050_init,
  1132. .setup = pci_default_setup,
  1133. .exit = __devexit_p(pci_plx9050_exit),
  1134. },
  1135. {
  1136. .vendor = PCI_VENDOR_ID_PLX,
  1137. .device = PCI_DEVICE_ID_PLX_9050,
  1138. .subvendor = PCI_VENDOR_ID_PLX,
  1139. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1140. .init = pci_plx9050_init,
  1141. .setup = pci_default_setup,
  1142. .exit = __devexit_p(pci_plx9050_exit),
  1143. },
  1144. {
  1145. .vendor = PCI_VENDOR_ID_PLX,
  1146. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1147. .subvendor = PCI_VENDOR_ID_PLX,
  1148. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1149. .init = pci_plx9050_init,
  1150. .setup = pci_default_setup,
  1151. .exit = __devexit_p(pci_plx9050_exit),
  1152. },
  1153. /*
  1154. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1155. */
  1156. {
  1157. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1158. .device = PCI_DEVICE_ID_OCTPRO,
  1159. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1160. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1161. .init = sbs_init,
  1162. .setup = sbs_setup,
  1163. .exit = __devexit_p(sbs_exit),
  1164. },
  1165. /*
  1166. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1167. */
  1168. {
  1169. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1170. .device = PCI_DEVICE_ID_OCTPRO,
  1171. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1172. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1173. .init = sbs_init,
  1174. .setup = sbs_setup,
  1175. .exit = __devexit_p(sbs_exit),
  1176. },
  1177. /*
  1178. * SBS Technologies, Inc., P-Octal 232
  1179. */
  1180. {
  1181. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1182. .device = PCI_DEVICE_ID_OCTPRO,
  1183. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1184. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1185. .init = sbs_init,
  1186. .setup = sbs_setup,
  1187. .exit = __devexit_p(sbs_exit),
  1188. },
  1189. /*
  1190. * SBS Technologies, Inc., P-Octal 422
  1191. */
  1192. {
  1193. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1194. .device = PCI_DEVICE_ID_OCTPRO,
  1195. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1196. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1197. .init = sbs_init,
  1198. .setup = sbs_setup,
  1199. .exit = __devexit_p(sbs_exit),
  1200. },
  1201. /*
  1202. * SIIG cards - these may be called via parport_serial
  1203. */
  1204. {
  1205. .vendor = PCI_VENDOR_ID_SIIG,
  1206. .device = PCI_ANY_ID,
  1207. .subvendor = PCI_ANY_ID,
  1208. .subdevice = PCI_ANY_ID,
  1209. .init = pci_siig_init,
  1210. .setup = pci_siig_setup,
  1211. },
  1212. /*
  1213. * Titan cards
  1214. */
  1215. {
  1216. .vendor = PCI_VENDOR_ID_TITAN,
  1217. .device = PCI_DEVICE_ID_TITAN_400L,
  1218. .subvendor = PCI_ANY_ID,
  1219. .subdevice = PCI_ANY_ID,
  1220. .setup = titan_400l_800l_setup,
  1221. },
  1222. {
  1223. .vendor = PCI_VENDOR_ID_TITAN,
  1224. .device = PCI_DEVICE_ID_TITAN_800L,
  1225. .subvendor = PCI_ANY_ID,
  1226. .subdevice = PCI_ANY_ID,
  1227. .setup = titan_400l_800l_setup,
  1228. },
  1229. /*
  1230. * Timedia cards
  1231. */
  1232. {
  1233. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1234. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1235. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1236. .subdevice = PCI_ANY_ID,
  1237. .init = pci_timedia_init,
  1238. .setup = pci_timedia_setup,
  1239. },
  1240. {
  1241. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1242. .device = PCI_ANY_ID,
  1243. .subvendor = PCI_ANY_ID,
  1244. .subdevice = PCI_ANY_ID,
  1245. .setup = pci_timedia_setup,
  1246. },
  1247. /*
  1248. * Xircom cards
  1249. */
  1250. {
  1251. .vendor = PCI_VENDOR_ID_XIRCOM,
  1252. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1253. .subvendor = PCI_ANY_ID,
  1254. .subdevice = PCI_ANY_ID,
  1255. .init = pci_xircom_init,
  1256. .setup = pci_default_setup,
  1257. },
  1258. /*
  1259. * Netmos cards - these may be called via parport_serial
  1260. */
  1261. {
  1262. .vendor = PCI_VENDOR_ID_NETMOS,
  1263. .device = PCI_ANY_ID,
  1264. .subvendor = PCI_ANY_ID,
  1265. .subdevice = PCI_ANY_ID,
  1266. .init = pci_netmos_init,
  1267. .setup = pci_default_setup,
  1268. },
  1269. /*
  1270. * For Oxford Semiconductor Tornado based devices
  1271. */
  1272. {
  1273. .vendor = PCI_VENDOR_ID_OXSEMI,
  1274. .device = PCI_ANY_ID,
  1275. .subvendor = PCI_ANY_ID,
  1276. .subdevice = PCI_ANY_ID,
  1277. .init = pci_oxsemi_tornado_init,
  1278. .setup = pci_default_setup,
  1279. },
  1280. {
  1281. .vendor = PCI_VENDOR_ID_MAINPINE,
  1282. .device = PCI_ANY_ID,
  1283. .subvendor = PCI_ANY_ID,
  1284. .subdevice = PCI_ANY_ID,
  1285. .init = pci_oxsemi_tornado_init,
  1286. .setup = pci_default_setup,
  1287. },
  1288. {
  1289. .vendor = PCI_VENDOR_ID_DIGI,
  1290. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1291. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1292. .subdevice = PCI_ANY_ID,
  1293. .init = pci_oxsemi_tornado_init,
  1294. .setup = pci_default_setup,
  1295. },
  1296. /*
  1297. * Cronyx Omega PCI (PLX-chip based)
  1298. */
  1299. {
  1300. .vendor = PCI_VENDOR_ID_PLX,
  1301. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1302. .subvendor = PCI_ANY_ID,
  1303. .subdevice = PCI_ANY_ID,
  1304. .setup = pci_omegapci_setup,
  1305. },
  1306. /*
  1307. * Default "match everything" terminator entry
  1308. */
  1309. {
  1310. .vendor = PCI_ANY_ID,
  1311. .device = PCI_ANY_ID,
  1312. .subvendor = PCI_ANY_ID,
  1313. .subdevice = PCI_ANY_ID,
  1314. .setup = pci_default_setup,
  1315. }
  1316. };
  1317. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1318. {
  1319. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1320. }
  1321. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1322. {
  1323. struct pci_serial_quirk *quirk;
  1324. for (quirk = pci_serial_quirks; ; quirk++)
  1325. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1326. quirk_id_matches(quirk->device, dev->device) &&
  1327. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1328. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1329. break;
  1330. return quirk;
  1331. }
  1332. static inline int get_pci_irq(struct pci_dev *dev,
  1333. const struct pciserial_board *board)
  1334. {
  1335. if (board->flags & FL_NOIRQ)
  1336. return 0;
  1337. else
  1338. return dev->irq;
  1339. }
  1340. /*
  1341. * This is the configuration table for all of the PCI serial boards
  1342. * which we support. It is directly indexed by the pci_board_num_t enum
  1343. * value, which is encoded in the pci_device_id PCI probe table's
  1344. * driver_data member.
  1345. *
  1346. * The makeup of these names are:
  1347. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1348. *
  1349. * bn = PCI BAR number
  1350. * bt = Index using PCI BARs
  1351. * n = number of serial ports
  1352. * baud = baud rate
  1353. * offsetinhex = offset for each sequential port (in hex)
  1354. *
  1355. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1356. *
  1357. * Please note: in theory if n = 1, _bt infix should make no difference.
  1358. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1359. */
  1360. enum pci_board_num_t {
  1361. pbn_default = 0,
  1362. pbn_b0_1_115200,
  1363. pbn_b0_2_115200,
  1364. pbn_b0_4_115200,
  1365. pbn_b0_5_115200,
  1366. pbn_b0_8_115200,
  1367. pbn_b0_1_921600,
  1368. pbn_b0_2_921600,
  1369. pbn_b0_4_921600,
  1370. pbn_b0_2_1130000,
  1371. pbn_b0_4_1152000,
  1372. pbn_b0_2_1843200,
  1373. pbn_b0_4_1843200,
  1374. pbn_b0_2_1843200_200,
  1375. pbn_b0_4_1843200_200,
  1376. pbn_b0_8_1843200_200,
  1377. pbn_b0_1_4000000,
  1378. pbn_b0_bt_1_115200,
  1379. pbn_b0_bt_2_115200,
  1380. pbn_b0_bt_4_115200,
  1381. pbn_b0_bt_8_115200,
  1382. pbn_b0_bt_1_460800,
  1383. pbn_b0_bt_2_460800,
  1384. pbn_b0_bt_4_460800,
  1385. pbn_b0_bt_1_921600,
  1386. pbn_b0_bt_2_921600,
  1387. pbn_b0_bt_4_921600,
  1388. pbn_b0_bt_8_921600,
  1389. pbn_b1_1_115200,
  1390. pbn_b1_2_115200,
  1391. pbn_b1_4_115200,
  1392. pbn_b1_8_115200,
  1393. pbn_b1_16_115200,
  1394. pbn_b1_1_921600,
  1395. pbn_b1_2_921600,
  1396. pbn_b1_4_921600,
  1397. pbn_b1_8_921600,
  1398. pbn_b1_2_1250000,
  1399. pbn_b1_bt_1_115200,
  1400. pbn_b1_bt_2_115200,
  1401. pbn_b1_bt_4_115200,
  1402. pbn_b1_bt_2_921600,
  1403. pbn_b1_1_1382400,
  1404. pbn_b1_2_1382400,
  1405. pbn_b1_4_1382400,
  1406. pbn_b1_8_1382400,
  1407. pbn_b2_1_115200,
  1408. pbn_b2_2_115200,
  1409. pbn_b2_4_115200,
  1410. pbn_b2_8_115200,
  1411. pbn_b2_1_460800,
  1412. pbn_b2_4_460800,
  1413. pbn_b2_8_460800,
  1414. pbn_b2_16_460800,
  1415. pbn_b2_1_921600,
  1416. pbn_b2_4_921600,
  1417. pbn_b2_8_921600,
  1418. pbn_b2_8_1152000,
  1419. pbn_b2_bt_1_115200,
  1420. pbn_b2_bt_2_115200,
  1421. pbn_b2_bt_4_115200,
  1422. pbn_b2_bt_2_921600,
  1423. pbn_b2_bt_4_921600,
  1424. pbn_b3_2_115200,
  1425. pbn_b3_4_115200,
  1426. pbn_b3_8_115200,
  1427. pbn_b4_bt_2_921600,
  1428. pbn_b4_bt_4_921600,
  1429. pbn_b4_bt_8_921600,
  1430. /*
  1431. * Board-specific versions.
  1432. */
  1433. pbn_panacom,
  1434. pbn_panacom2,
  1435. pbn_panacom4,
  1436. pbn_exsys_4055,
  1437. pbn_plx_romulus,
  1438. pbn_oxsemi,
  1439. pbn_oxsemi_1_4000000,
  1440. pbn_oxsemi_2_4000000,
  1441. pbn_oxsemi_4_4000000,
  1442. pbn_oxsemi_8_4000000,
  1443. pbn_intel_i960,
  1444. pbn_sgi_ioc3,
  1445. pbn_computone_4,
  1446. pbn_computone_6,
  1447. pbn_computone_8,
  1448. pbn_sbsxrsio,
  1449. pbn_exar_XR17C152,
  1450. pbn_exar_XR17C154,
  1451. pbn_exar_XR17C158,
  1452. pbn_exar_ibm_saturn,
  1453. pbn_pasemi_1682M,
  1454. pbn_ni8430_2,
  1455. pbn_ni8430_4,
  1456. pbn_ni8430_8,
  1457. pbn_ni8430_16,
  1458. pbn_ADDIDATA_PCIe_1_3906250,
  1459. pbn_ADDIDATA_PCIe_2_3906250,
  1460. pbn_ADDIDATA_PCIe_4_3906250,
  1461. pbn_ADDIDATA_PCIe_8_3906250,
  1462. pbn_ce4100_1_115200,
  1463. pbn_omegapci,
  1464. };
  1465. /*
  1466. * uart_offset - the space between channels
  1467. * reg_shift - describes how the UART registers are mapped
  1468. * to PCI memory by the card.
  1469. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1470. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1471. * in include/linux/serial_reg.h,
  1472. * see first lines of serial_in() and serial_out() in 8250.c
  1473. */
  1474. static struct pciserial_board pci_boards[] __devinitdata = {
  1475. [pbn_default] = {
  1476. .flags = FL_BASE0,
  1477. .num_ports = 1,
  1478. .base_baud = 115200,
  1479. .uart_offset = 8,
  1480. },
  1481. [pbn_b0_1_115200] = {
  1482. .flags = FL_BASE0,
  1483. .num_ports = 1,
  1484. .base_baud = 115200,
  1485. .uart_offset = 8,
  1486. },
  1487. [pbn_b0_2_115200] = {
  1488. .flags = FL_BASE0,
  1489. .num_ports = 2,
  1490. .base_baud = 115200,
  1491. .uart_offset = 8,
  1492. },
  1493. [pbn_b0_4_115200] = {
  1494. .flags = FL_BASE0,
  1495. .num_ports = 4,
  1496. .base_baud = 115200,
  1497. .uart_offset = 8,
  1498. },
  1499. [pbn_b0_5_115200] = {
  1500. .flags = FL_BASE0,
  1501. .num_ports = 5,
  1502. .base_baud = 115200,
  1503. .uart_offset = 8,
  1504. },
  1505. [pbn_b0_8_115200] = {
  1506. .flags = FL_BASE0,
  1507. .num_ports = 8,
  1508. .base_baud = 115200,
  1509. .uart_offset = 8,
  1510. },
  1511. [pbn_b0_1_921600] = {
  1512. .flags = FL_BASE0,
  1513. .num_ports = 1,
  1514. .base_baud = 921600,
  1515. .uart_offset = 8,
  1516. },
  1517. [pbn_b0_2_921600] = {
  1518. .flags = FL_BASE0,
  1519. .num_ports = 2,
  1520. .base_baud = 921600,
  1521. .uart_offset = 8,
  1522. },
  1523. [pbn_b0_4_921600] = {
  1524. .flags = FL_BASE0,
  1525. .num_ports = 4,
  1526. .base_baud = 921600,
  1527. .uart_offset = 8,
  1528. },
  1529. [pbn_b0_2_1130000] = {
  1530. .flags = FL_BASE0,
  1531. .num_ports = 2,
  1532. .base_baud = 1130000,
  1533. .uart_offset = 8,
  1534. },
  1535. [pbn_b0_4_1152000] = {
  1536. .flags = FL_BASE0,
  1537. .num_ports = 4,
  1538. .base_baud = 1152000,
  1539. .uart_offset = 8,
  1540. },
  1541. [pbn_b0_2_1843200] = {
  1542. .flags = FL_BASE0,
  1543. .num_ports = 2,
  1544. .base_baud = 1843200,
  1545. .uart_offset = 8,
  1546. },
  1547. [pbn_b0_4_1843200] = {
  1548. .flags = FL_BASE0,
  1549. .num_ports = 4,
  1550. .base_baud = 1843200,
  1551. .uart_offset = 8,
  1552. },
  1553. [pbn_b0_2_1843200_200] = {
  1554. .flags = FL_BASE0,
  1555. .num_ports = 2,
  1556. .base_baud = 1843200,
  1557. .uart_offset = 0x200,
  1558. },
  1559. [pbn_b0_4_1843200_200] = {
  1560. .flags = FL_BASE0,
  1561. .num_ports = 4,
  1562. .base_baud = 1843200,
  1563. .uart_offset = 0x200,
  1564. },
  1565. [pbn_b0_8_1843200_200] = {
  1566. .flags = FL_BASE0,
  1567. .num_ports = 8,
  1568. .base_baud = 1843200,
  1569. .uart_offset = 0x200,
  1570. },
  1571. [pbn_b0_1_4000000] = {
  1572. .flags = FL_BASE0,
  1573. .num_ports = 1,
  1574. .base_baud = 4000000,
  1575. .uart_offset = 8,
  1576. },
  1577. [pbn_b0_bt_1_115200] = {
  1578. .flags = FL_BASE0|FL_BASE_BARS,
  1579. .num_ports = 1,
  1580. .base_baud = 115200,
  1581. .uart_offset = 8,
  1582. },
  1583. [pbn_b0_bt_2_115200] = {
  1584. .flags = FL_BASE0|FL_BASE_BARS,
  1585. .num_ports = 2,
  1586. .base_baud = 115200,
  1587. .uart_offset = 8,
  1588. },
  1589. [pbn_b0_bt_4_115200] = {
  1590. .flags = FL_BASE0|FL_BASE_BARS,
  1591. .num_ports = 4,
  1592. .base_baud = 115200,
  1593. .uart_offset = 8,
  1594. },
  1595. [pbn_b0_bt_8_115200] = {
  1596. .flags = FL_BASE0|FL_BASE_BARS,
  1597. .num_ports = 8,
  1598. .base_baud = 115200,
  1599. .uart_offset = 8,
  1600. },
  1601. [pbn_b0_bt_1_460800] = {
  1602. .flags = FL_BASE0|FL_BASE_BARS,
  1603. .num_ports = 1,
  1604. .base_baud = 460800,
  1605. .uart_offset = 8,
  1606. },
  1607. [pbn_b0_bt_2_460800] = {
  1608. .flags = FL_BASE0|FL_BASE_BARS,
  1609. .num_ports = 2,
  1610. .base_baud = 460800,
  1611. .uart_offset = 8,
  1612. },
  1613. [pbn_b0_bt_4_460800] = {
  1614. .flags = FL_BASE0|FL_BASE_BARS,
  1615. .num_ports = 4,
  1616. .base_baud = 460800,
  1617. .uart_offset = 8,
  1618. },
  1619. [pbn_b0_bt_1_921600] = {
  1620. .flags = FL_BASE0|FL_BASE_BARS,
  1621. .num_ports = 1,
  1622. .base_baud = 921600,
  1623. .uart_offset = 8,
  1624. },
  1625. [pbn_b0_bt_2_921600] = {
  1626. .flags = FL_BASE0|FL_BASE_BARS,
  1627. .num_ports = 2,
  1628. .base_baud = 921600,
  1629. .uart_offset = 8,
  1630. },
  1631. [pbn_b0_bt_4_921600] = {
  1632. .flags = FL_BASE0|FL_BASE_BARS,
  1633. .num_ports = 4,
  1634. .base_baud = 921600,
  1635. .uart_offset = 8,
  1636. },
  1637. [pbn_b0_bt_8_921600] = {
  1638. .flags = FL_BASE0|FL_BASE_BARS,
  1639. .num_ports = 8,
  1640. .base_baud = 921600,
  1641. .uart_offset = 8,
  1642. },
  1643. [pbn_b1_1_115200] = {
  1644. .flags = FL_BASE1,
  1645. .num_ports = 1,
  1646. .base_baud = 115200,
  1647. .uart_offset = 8,
  1648. },
  1649. [pbn_b1_2_115200] = {
  1650. .flags = FL_BASE1,
  1651. .num_ports = 2,
  1652. .base_baud = 115200,
  1653. .uart_offset = 8,
  1654. },
  1655. [pbn_b1_4_115200] = {
  1656. .flags = FL_BASE1,
  1657. .num_ports = 4,
  1658. .base_baud = 115200,
  1659. .uart_offset = 8,
  1660. },
  1661. [pbn_b1_8_115200] = {
  1662. .flags = FL_BASE1,
  1663. .num_ports = 8,
  1664. .base_baud = 115200,
  1665. .uart_offset = 8,
  1666. },
  1667. [pbn_b1_16_115200] = {
  1668. .flags = FL_BASE1,
  1669. .num_ports = 16,
  1670. .base_baud = 115200,
  1671. .uart_offset = 8,
  1672. },
  1673. [pbn_b1_1_921600] = {
  1674. .flags = FL_BASE1,
  1675. .num_ports = 1,
  1676. .base_baud = 921600,
  1677. .uart_offset = 8,
  1678. },
  1679. [pbn_b1_2_921600] = {
  1680. .flags = FL_BASE1,
  1681. .num_ports = 2,
  1682. .base_baud = 921600,
  1683. .uart_offset = 8,
  1684. },
  1685. [pbn_b1_4_921600] = {
  1686. .flags = FL_BASE1,
  1687. .num_ports = 4,
  1688. .base_baud = 921600,
  1689. .uart_offset = 8,
  1690. },
  1691. [pbn_b1_8_921600] = {
  1692. .flags = FL_BASE1,
  1693. .num_ports = 8,
  1694. .base_baud = 921600,
  1695. .uart_offset = 8,
  1696. },
  1697. [pbn_b1_2_1250000] = {
  1698. .flags = FL_BASE1,
  1699. .num_ports = 2,
  1700. .base_baud = 1250000,
  1701. .uart_offset = 8,
  1702. },
  1703. [pbn_b1_bt_1_115200] = {
  1704. .flags = FL_BASE1|FL_BASE_BARS,
  1705. .num_ports = 1,
  1706. .base_baud = 115200,
  1707. .uart_offset = 8,
  1708. },
  1709. [pbn_b1_bt_2_115200] = {
  1710. .flags = FL_BASE1|FL_BASE_BARS,
  1711. .num_ports = 2,
  1712. .base_baud = 115200,
  1713. .uart_offset = 8,
  1714. },
  1715. [pbn_b1_bt_4_115200] = {
  1716. .flags = FL_BASE1|FL_BASE_BARS,
  1717. .num_ports = 4,
  1718. .base_baud = 115200,
  1719. .uart_offset = 8,
  1720. },
  1721. [pbn_b1_bt_2_921600] = {
  1722. .flags = FL_BASE1|FL_BASE_BARS,
  1723. .num_ports = 2,
  1724. .base_baud = 921600,
  1725. .uart_offset = 8,
  1726. },
  1727. [pbn_b1_1_1382400] = {
  1728. .flags = FL_BASE1,
  1729. .num_ports = 1,
  1730. .base_baud = 1382400,
  1731. .uart_offset = 8,
  1732. },
  1733. [pbn_b1_2_1382400] = {
  1734. .flags = FL_BASE1,
  1735. .num_ports = 2,
  1736. .base_baud = 1382400,
  1737. .uart_offset = 8,
  1738. },
  1739. [pbn_b1_4_1382400] = {
  1740. .flags = FL_BASE1,
  1741. .num_ports = 4,
  1742. .base_baud = 1382400,
  1743. .uart_offset = 8,
  1744. },
  1745. [pbn_b1_8_1382400] = {
  1746. .flags = FL_BASE1,
  1747. .num_ports = 8,
  1748. .base_baud = 1382400,
  1749. .uart_offset = 8,
  1750. },
  1751. [pbn_b2_1_115200] = {
  1752. .flags = FL_BASE2,
  1753. .num_ports = 1,
  1754. .base_baud = 115200,
  1755. .uart_offset = 8,
  1756. },
  1757. [pbn_b2_2_115200] = {
  1758. .flags = FL_BASE2,
  1759. .num_ports = 2,
  1760. .base_baud = 115200,
  1761. .uart_offset = 8,
  1762. },
  1763. [pbn_b2_4_115200] = {
  1764. .flags = FL_BASE2,
  1765. .num_ports = 4,
  1766. .base_baud = 115200,
  1767. .uart_offset = 8,
  1768. },
  1769. [pbn_b2_8_115200] = {
  1770. .flags = FL_BASE2,
  1771. .num_ports = 8,
  1772. .base_baud = 115200,
  1773. .uart_offset = 8,
  1774. },
  1775. [pbn_b2_1_460800] = {
  1776. .flags = FL_BASE2,
  1777. .num_ports = 1,
  1778. .base_baud = 460800,
  1779. .uart_offset = 8,
  1780. },
  1781. [pbn_b2_4_460800] = {
  1782. .flags = FL_BASE2,
  1783. .num_ports = 4,
  1784. .base_baud = 460800,
  1785. .uart_offset = 8,
  1786. },
  1787. [pbn_b2_8_460800] = {
  1788. .flags = FL_BASE2,
  1789. .num_ports = 8,
  1790. .base_baud = 460800,
  1791. .uart_offset = 8,
  1792. },
  1793. [pbn_b2_16_460800] = {
  1794. .flags = FL_BASE2,
  1795. .num_ports = 16,
  1796. .base_baud = 460800,
  1797. .uart_offset = 8,
  1798. },
  1799. [pbn_b2_1_921600] = {
  1800. .flags = FL_BASE2,
  1801. .num_ports = 1,
  1802. .base_baud = 921600,
  1803. .uart_offset = 8,
  1804. },
  1805. [pbn_b2_4_921600] = {
  1806. .flags = FL_BASE2,
  1807. .num_ports = 4,
  1808. .base_baud = 921600,
  1809. .uart_offset = 8,
  1810. },
  1811. [pbn_b2_8_921600] = {
  1812. .flags = FL_BASE2,
  1813. .num_ports = 8,
  1814. .base_baud = 921600,
  1815. .uart_offset = 8,
  1816. },
  1817. [pbn_b2_8_1152000] = {
  1818. .flags = FL_BASE2,
  1819. .num_ports = 8,
  1820. .base_baud = 1152000,
  1821. .uart_offset = 8,
  1822. },
  1823. [pbn_b2_bt_1_115200] = {
  1824. .flags = FL_BASE2|FL_BASE_BARS,
  1825. .num_ports = 1,
  1826. .base_baud = 115200,
  1827. .uart_offset = 8,
  1828. },
  1829. [pbn_b2_bt_2_115200] = {
  1830. .flags = FL_BASE2|FL_BASE_BARS,
  1831. .num_ports = 2,
  1832. .base_baud = 115200,
  1833. .uart_offset = 8,
  1834. },
  1835. [pbn_b2_bt_4_115200] = {
  1836. .flags = FL_BASE2|FL_BASE_BARS,
  1837. .num_ports = 4,
  1838. .base_baud = 115200,
  1839. .uart_offset = 8,
  1840. },
  1841. [pbn_b2_bt_2_921600] = {
  1842. .flags = FL_BASE2|FL_BASE_BARS,
  1843. .num_ports = 2,
  1844. .base_baud = 921600,
  1845. .uart_offset = 8,
  1846. },
  1847. [pbn_b2_bt_4_921600] = {
  1848. .flags = FL_BASE2|FL_BASE_BARS,
  1849. .num_ports = 4,
  1850. .base_baud = 921600,
  1851. .uart_offset = 8,
  1852. },
  1853. [pbn_b3_2_115200] = {
  1854. .flags = FL_BASE3,
  1855. .num_ports = 2,
  1856. .base_baud = 115200,
  1857. .uart_offset = 8,
  1858. },
  1859. [pbn_b3_4_115200] = {
  1860. .flags = FL_BASE3,
  1861. .num_ports = 4,
  1862. .base_baud = 115200,
  1863. .uart_offset = 8,
  1864. },
  1865. [pbn_b3_8_115200] = {
  1866. .flags = FL_BASE3,
  1867. .num_ports = 8,
  1868. .base_baud = 115200,
  1869. .uart_offset = 8,
  1870. },
  1871. [pbn_b4_bt_2_921600] = {
  1872. .flags = FL_BASE4,
  1873. .num_ports = 2,
  1874. .base_baud = 921600,
  1875. .uart_offset = 8,
  1876. },
  1877. [pbn_b4_bt_4_921600] = {
  1878. .flags = FL_BASE4,
  1879. .num_ports = 4,
  1880. .base_baud = 921600,
  1881. .uart_offset = 8,
  1882. },
  1883. [pbn_b4_bt_8_921600] = {
  1884. .flags = FL_BASE4,
  1885. .num_ports = 8,
  1886. .base_baud = 921600,
  1887. .uart_offset = 8,
  1888. },
  1889. /*
  1890. * Entries following this are board-specific.
  1891. */
  1892. /*
  1893. * Panacom - IOMEM
  1894. */
  1895. [pbn_panacom] = {
  1896. .flags = FL_BASE2,
  1897. .num_ports = 2,
  1898. .base_baud = 921600,
  1899. .uart_offset = 0x400,
  1900. .reg_shift = 7,
  1901. },
  1902. [pbn_panacom2] = {
  1903. .flags = FL_BASE2|FL_BASE_BARS,
  1904. .num_ports = 2,
  1905. .base_baud = 921600,
  1906. .uart_offset = 0x400,
  1907. .reg_shift = 7,
  1908. },
  1909. [pbn_panacom4] = {
  1910. .flags = FL_BASE2|FL_BASE_BARS,
  1911. .num_ports = 4,
  1912. .base_baud = 921600,
  1913. .uart_offset = 0x400,
  1914. .reg_shift = 7,
  1915. },
  1916. [pbn_exsys_4055] = {
  1917. .flags = FL_BASE2,
  1918. .num_ports = 4,
  1919. .base_baud = 115200,
  1920. .uart_offset = 8,
  1921. },
  1922. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1923. [pbn_plx_romulus] = {
  1924. .flags = FL_BASE2,
  1925. .num_ports = 4,
  1926. .base_baud = 921600,
  1927. .uart_offset = 8 << 2,
  1928. .reg_shift = 2,
  1929. .first_offset = 0x03,
  1930. },
  1931. /*
  1932. * This board uses the size of PCI Base region 0 to
  1933. * signal now many ports are available
  1934. */
  1935. [pbn_oxsemi] = {
  1936. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1937. .num_ports = 32,
  1938. .base_baud = 115200,
  1939. .uart_offset = 8,
  1940. },
  1941. [pbn_oxsemi_1_4000000] = {
  1942. .flags = FL_BASE0,
  1943. .num_ports = 1,
  1944. .base_baud = 4000000,
  1945. .uart_offset = 0x200,
  1946. .first_offset = 0x1000,
  1947. },
  1948. [pbn_oxsemi_2_4000000] = {
  1949. .flags = FL_BASE0,
  1950. .num_ports = 2,
  1951. .base_baud = 4000000,
  1952. .uart_offset = 0x200,
  1953. .first_offset = 0x1000,
  1954. },
  1955. [pbn_oxsemi_4_4000000] = {
  1956. .flags = FL_BASE0,
  1957. .num_ports = 4,
  1958. .base_baud = 4000000,
  1959. .uart_offset = 0x200,
  1960. .first_offset = 0x1000,
  1961. },
  1962. [pbn_oxsemi_8_4000000] = {
  1963. .flags = FL_BASE0,
  1964. .num_ports = 8,
  1965. .base_baud = 4000000,
  1966. .uart_offset = 0x200,
  1967. .first_offset = 0x1000,
  1968. },
  1969. /*
  1970. * EKF addition for i960 Boards form EKF with serial port.
  1971. * Max 256 ports.
  1972. */
  1973. [pbn_intel_i960] = {
  1974. .flags = FL_BASE0,
  1975. .num_ports = 32,
  1976. .base_baud = 921600,
  1977. .uart_offset = 8 << 2,
  1978. .reg_shift = 2,
  1979. .first_offset = 0x10000,
  1980. },
  1981. [pbn_sgi_ioc3] = {
  1982. .flags = FL_BASE0|FL_NOIRQ,
  1983. .num_ports = 1,
  1984. .base_baud = 458333,
  1985. .uart_offset = 8,
  1986. .reg_shift = 0,
  1987. .first_offset = 0x20178,
  1988. },
  1989. /*
  1990. * Computone - uses IOMEM.
  1991. */
  1992. [pbn_computone_4] = {
  1993. .flags = FL_BASE0,
  1994. .num_ports = 4,
  1995. .base_baud = 921600,
  1996. .uart_offset = 0x40,
  1997. .reg_shift = 2,
  1998. .first_offset = 0x200,
  1999. },
  2000. [pbn_computone_6] = {
  2001. .flags = FL_BASE0,
  2002. .num_ports = 6,
  2003. .base_baud = 921600,
  2004. .uart_offset = 0x40,
  2005. .reg_shift = 2,
  2006. .first_offset = 0x200,
  2007. },
  2008. [pbn_computone_8] = {
  2009. .flags = FL_BASE0,
  2010. .num_ports = 8,
  2011. .base_baud = 921600,
  2012. .uart_offset = 0x40,
  2013. .reg_shift = 2,
  2014. .first_offset = 0x200,
  2015. },
  2016. [pbn_sbsxrsio] = {
  2017. .flags = FL_BASE0,
  2018. .num_ports = 8,
  2019. .base_baud = 460800,
  2020. .uart_offset = 256,
  2021. .reg_shift = 4,
  2022. },
  2023. /*
  2024. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2025. * Only basic 16550A support.
  2026. * XR17C15[24] are not tested, but they should work.
  2027. */
  2028. [pbn_exar_XR17C152] = {
  2029. .flags = FL_BASE0,
  2030. .num_ports = 2,
  2031. .base_baud = 921600,
  2032. .uart_offset = 0x200,
  2033. },
  2034. [pbn_exar_XR17C154] = {
  2035. .flags = FL_BASE0,
  2036. .num_ports = 4,
  2037. .base_baud = 921600,
  2038. .uart_offset = 0x200,
  2039. },
  2040. [pbn_exar_XR17C158] = {
  2041. .flags = FL_BASE0,
  2042. .num_ports = 8,
  2043. .base_baud = 921600,
  2044. .uart_offset = 0x200,
  2045. },
  2046. [pbn_exar_ibm_saturn] = {
  2047. .flags = FL_BASE0,
  2048. .num_ports = 1,
  2049. .base_baud = 921600,
  2050. .uart_offset = 0x200,
  2051. },
  2052. /*
  2053. * PA Semi PWRficient PA6T-1682M on-chip UART
  2054. */
  2055. [pbn_pasemi_1682M] = {
  2056. .flags = FL_BASE0,
  2057. .num_ports = 1,
  2058. .base_baud = 8333333,
  2059. },
  2060. /*
  2061. * National Instruments 843x
  2062. */
  2063. [pbn_ni8430_16] = {
  2064. .flags = FL_BASE0,
  2065. .num_ports = 16,
  2066. .base_baud = 3686400,
  2067. .uart_offset = 0x10,
  2068. .first_offset = 0x800,
  2069. },
  2070. [pbn_ni8430_8] = {
  2071. .flags = FL_BASE0,
  2072. .num_ports = 8,
  2073. .base_baud = 3686400,
  2074. .uart_offset = 0x10,
  2075. .first_offset = 0x800,
  2076. },
  2077. [pbn_ni8430_4] = {
  2078. .flags = FL_BASE0,
  2079. .num_ports = 4,
  2080. .base_baud = 3686400,
  2081. .uart_offset = 0x10,
  2082. .first_offset = 0x800,
  2083. },
  2084. [pbn_ni8430_2] = {
  2085. .flags = FL_BASE0,
  2086. .num_ports = 2,
  2087. .base_baud = 3686400,
  2088. .uart_offset = 0x10,
  2089. .first_offset = 0x800,
  2090. },
  2091. /*
  2092. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2093. */
  2094. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2095. .flags = FL_BASE0,
  2096. .num_ports = 1,
  2097. .base_baud = 3906250,
  2098. .uart_offset = 0x200,
  2099. .first_offset = 0x1000,
  2100. },
  2101. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2102. .flags = FL_BASE0,
  2103. .num_ports = 2,
  2104. .base_baud = 3906250,
  2105. .uart_offset = 0x200,
  2106. .first_offset = 0x1000,
  2107. },
  2108. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2109. .flags = FL_BASE0,
  2110. .num_ports = 4,
  2111. .base_baud = 3906250,
  2112. .uart_offset = 0x200,
  2113. .first_offset = 0x1000,
  2114. },
  2115. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2116. .flags = FL_BASE0,
  2117. .num_ports = 8,
  2118. .base_baud = 3906250,
  2119. .uart_offset = 0x200,
  2120. .first_offset = 0x1000,
  2121. },
  2122. [pbn_ce4100_1_115200] = {
  2123. .flags = FL_BASE0,
  2124. .num_ports = 1,
  2125. .base_baud = 921600,
  2126. .reg_shift = 2,
  2127. },
  2128. [pbn_omegapci] = {
  2129. .flags = FL_BASE0,
  2130. .num_ports = 8,
  2131. .base_baud = 115200,
  2132. .uart_offset = 0x200,
  2133. },
  2134. };
  2135. static const struct pci_device_id softmodem_blacklist[] = {
  2136. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2137. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2138. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2139. };
  2140. /*
  2141. * Given a complete unknown PCI device, try to use some heuristics to
  2142. * guess what the configuration might be, based on the pitiful PCI
  2143. * serial specs. Returns 0 on success, 1 on failure.
  2144. */
  2145. static int __devinit
  2146. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2147. {
  2148. const struct pci_device_id *blacklist;
  2149. int num_iomem, num_port, first_port = -1, i;
  2150. /*
  2151. * If it is not a communications device or the programming
  2152. * interface is greater than 6, give up.
  2153. *
  2154. * (Should we try to make guesses for multiport serial devices
  2155. * later?)
  2156. */
  2157. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2158. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2159. (dev->class & 0xff) > 6)
  2160. return -ENODEV;
  2161. /*
  2162. * Do not access blacklisted devices that are known not to
  2163. * feature serial ports.
  2164. */
  2165. for (blacklist = softmodem_blacklist;
  2166. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2167. blacklist++) {
  2168. if (dev->vendor == blacklist->vendor &&
  2169. dev->device == blacklist->device)
  2170. return -ENODEV;
  2171. }
  2172. num_iomem = num_port = 0;
  2173. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2174. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2175. num_port++;
  2176. if (first_port == -1)
  2177. first_port = i;
  2178. }
  2179. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2180. num_iomem++;
  2181. }
  2182. /*
  2183. * If there is 1 or 0 iomem regions, and exactly one port,
  2184. * use it. We guess the number of ports based on the IO
  2185. * region size.
  2186. */
  2187. if (num_iomem <= 1 && num_port == 1) {
  2188. board->flags = first_port;
  2189. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2190. return 0;
  2191. }
  2192. /*
  2193. * Now guess if we've got a board which indexes by BARs.
  2194. * Each IO BAR should be 8 bytes, and they should follow
  2195. * consecutively.
  2196. */
  2197. first_port = -1;
  2198. num_port = 0;
  2199. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2200. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2201. pci_resource_len(dev, i) == 8 &&
  2202. (first_port == -1 || (first_port + num_port) == i)) {
  2203. num_port++;
  2204. if (first_port == -1)
  2205. first_port = i;
  2206. }
  2207. }
  2208. if (num_port > 1) {
  2209. board->flags = first_port | FL_BASE_BARS;
  2210. board->num_ports = num_port;
  2211. return 0;
  2212. }
  2213. return -ENODEV;
  2214. }
  2215. static inline int
  2216. serial_pci_matches(const struct pciserial_board *board,
  2217. const struct pciserial_board *guessed)
  2218. {
  2219. return
  2220. board->num_ports == guessed->num_ports &&
  2221. board->base_baud == guessed->base_baud &&
  2222. board->uart_offset == guessed->uart_offset &&
  2223. board->reg_shift == guessed->reg_shift &&
  2224. board->first_offset == guessed->first_offset;
  2225. }
  2226. struct serial_private *
  2227. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2228. {
  2229. struct uart_port serial_port;
  2230. struct serial_private *priv;
  2231. struct pci_serial_quirk *quirk;
  2232. int rc, nr_ports, i;
  2233. nr_ports = board->num_ports;
  2234. /*
  2235. * Find an init and setup quirks.
  2236. */
  2237. quirk = find_quirk(dev);
  2238. /*
  2239. * Run the new-style initialization function.
  2240. * The initialization function returns:
  2241. * <0 - error
  2242. * 0 - use board->num_ports
  2243. * >0 - number of ports
  2244. */
  2245. if (quirk->init) {
  2246. rc = quirk->init(dev);
  2247. if (rc < 0) {
  2248. priv = ERR_PTR(rc);
  2249. goto err_out;
  2250. }
  2251. if (rc)
  2252. nr_ports = rc;
  2253. }
  2254. priv = kzalloc(sizeof(struct serial_private) +
  2255. sizeof(unsigned int) * nr_ports,
  2256. GFP_KERNEL);
  2257. if (!priv) {
  2258. priv = ERR_PTR(-ENOMEM);
  2259. goto err_deinit;
  2260. }
  2261. priv->dev = dev;
  2262. priv->quirk = quirk;
  2263. memset(&serial_port, 0, sizeof(struct uart_port));
  2264. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2265. serial_port.uartclk = board->base_baud * 16;
  2266. serial_port.irq = get_pci_irq(dev, board);
  2267. serial_port.dev = &dev->dev;
  2268. for (i = 0; i < nr_ports; i++) {
  2269. if (quirk->setup(priv, board, &serial_port, i))
  2270. break;
  2271. #ifdef SERIAL_DEBUG_PCI
  2272. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2273. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2274. #endif
  2275. priv->line[i] = serial8250_register_port(&serial_port);
  2276. if (priv->line[i] < 0) {
  2277. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2278. break;
  2279. }
  2280. }
  2281. priv->nr = i;
  2282. return priv;
  2283. err_deinit:
  2284. if (quirk->exit)
  2285. quirk->exit(dev);
  2286. err_out:
  2287. return priv;
  2288. }
  2289. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2290. void pciserial_remove_ports(struct serial_private *priv)
  2291. {
  2292. struct pci_serial_quirk *quirk;
  2293. int i;
  2294. for (i = 0; i < priv->nr; i++)
  2295. serial8250_unregister_port(priv->line[i]);
  2296. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2297. if (priv->remapped_bar[i])
  2298. iounmap(priv->remapped_bar[i]);
  2299. priv->remapped_bar[i] = NULL;
  2300. }
  2301. /*
  2302. * Find the exit quirks.
  2303. */
  2304. quirk = find_quirk(priv->dev);
  2305. if (quirk->exit)
  2306. quirk->exit(priv->dev);
  2307. kfree(priv);
  2308. }
  2309. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2310. void pciserial_suspend_ports(struct serial_private *priv)
  2311. {
  2312. int i;
  2313. for (i = 0; i < priv->nr; i++)
  2314. if (priv->line[i] >= 0)
  2315. serial8250_suspend_port(priv->line[i]);
  2316. }
  2317. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2318. void pciserial_resume_ports(struct serial_private *priv)
  2319. {
  2320. int i;
  2321. /*
  2322. * Ensure that the board is correctly configured.
  2323. */
  2324. if (priv->quirk->init)
  2325. priv->quirk->init(priv->dev);
  2326. for (i = 0; i < priv->nr; i++)
  2327. if (priv->line[i] >= 0)
  2328. serial8250_resume_port(priv->line[i]);
  2329. }
  2330. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2331. /*
  2332. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2333. * to the arrangement of serial ports on a PCI card.
  2334. */
  2335. static int __devinit
  2336. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2337. {
  2338. struct serial_private *priv;
  2339. const struct pciserial_board *board;
  2340. struct pciserial_board tmp;
  2341. int rc;
  2342. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2343. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2344. ent->driver_data);
  2345. return -EINVAL;
  2346. }
  2347. board = &pci_boards[ent->driver_data];
  2348. rc = pci_enable_device(dev);
  2349. if (rc)
  2350. return rc;
  2351. if (ent->driver_data == pbn_default) {
  2352. /*
  2353. * Use a copy of the pci_board entry for this;
  2354. * avoid changing entries in the table.
  2355. */
  2356. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2357. board = &tmp;
  2358. /*
  2359. * We matched one of our class entries. Try to
  2360. * determine the parameters of this board.
  2361. */
  2362. rc = serial_pci_guess_board(dev, &tmp);
  2363. if (rc)
  2364. goto disable;
  2365. } else {
  2366. /*
  2367. * We matched an explicit entry. If we are able to
  2368. * detect this boards settings with our heuristic,
  2369. * then we no longer need this entry.
  2370. */
  2371. memcpy(&tmp, &pci_boards[pbn_default],
  2372. sizeof(struct pciserial_board));
  2373. rc = serial_pci_guess_board(dev, &tmp);
  2374. if (rc == 0 && serial_pci_matches(board, &tmp))
  2375. moan_device("Redundant entry in serial pci_table.",
  2376. dev);
  2377. }
  2378. priv = pciserial_init_ports(dev, board);
  2379. if (!IS_ERR(priv)) {
  2380. pci_set_drvdata(dev, priv);
  2381. return 0;
  2382. }
  2383. rc = PTR_ERR(priv);
  2384. disable:
  2385. pci_disable_device(dev);
  2386. return rc;
  2387. }
  2388. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2389. {
  2390. struct serial_private *priv = pci_get_drvdata(dev);
  2391. pci_set_drvdata(dev, NULL);
  2392. pciserial_remove_ports(priv);
  2393. pci_disable_device(dev);
  2394. }
  2395. #ifdef CONFIG_PM
  2396. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2397. {
  2398. struct serial_private *priv = pci_get_drvdata(dev);
  2399. if (priv)
  2400. pciserial_suspend_ports(priv);
  2401. pci_save_state(dev);
  2402. pci_set_power_state(dev, pci_choose_state(dev, state));
  2403. return 0;
  2404. }
  2405. static int pciserial_resume_one(struct pci_dev *dev)
  2406. {
  2407. int err;
  2408. struct serial_private *priv = pci_get_drvdata(dev);
  2409. pci_set_power_state(dev, PCI_D0);
  2410. pci_restore_state(dev);
  2411. if (priv) {
  2412. /*
  2413. * The device may have been disabled. Re-enable it.
  2414. */
  2415. err = pci_enable_device(dev);
  2416. /* FIXME: We cannot simply error out here */
  2417. if (err)
  2418. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2419. pciserial_resume_ports(priv);
  2420. }
  2421. return 0;
  2422. }
  2423. #endif
  2424. static struct pci_device_id serial_pci_tbl[] = {
  2425. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2426. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2427. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2428. pbn_b2_8_921600 },
  2429. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2430. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2431. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2432. pbn_b1_8_1382400 },
  2433. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2434. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2435. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2436. pbn_b1_4_1382400 },
  2437. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2438. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2439. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2440. pbn_b1_2_1382400 },
  2441. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2442. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2443. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2444. pbn_b1_8_1382400 },
  2445. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2446. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2447. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2448. pbn_b1_4_1382400 },
  2449. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2450. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2451. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2452. pbn_b1_2_1382400 },
  2453. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2454. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2455. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2456. pbn_b1_8_921600 },
  2457. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2458. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2459. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2460. pbn_b1_8_921600 },
  2461. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2462. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2463. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2464. pbn_b1_4_921600 },
  2465. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2466. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2467. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2468. pbn_b1_4_921600 },
  2469. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2470. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2471. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2472. pbn_b1_2_921600 },
  2473. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2474. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2475. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2476. pbn_b1_8_921600 },
  2477. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2478. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2479. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2480. pbn_b1_8_921600 },
  2481. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2482. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2483. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2484. pbn_b1_4_921600 },
  2485. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2486. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2487. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2488. pbn_b1_2_1250000 },
  2489. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2490. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2491. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2492. pbn_b0_2_1843200 },
  2493. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2494. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2495. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2496. pbn_b0_4_1843200 },
  2497. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2498. PCI_VENDOR_ID_AFAVLAB,
  2499. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2500. pbn_b0_4_1152000 },
  2501. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2502. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2503. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2504. pbn_b0_2_1843200_200 },
  2505. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2506. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2507. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2508. pbn_b0_4_1843200_200 },
  2509. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2510. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2511. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2512. pbn_b0_8_1843200_200 },
  2513. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2514. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2515. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2516. pbn_b0_2_1843200_200 },
  2517. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2518. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2519. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2520. pbn_b0_4_1843200_200 },
  2521. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2522. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2523. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2524. pbn_b0_8_1843200_200 },
  2525. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2526. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2527. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2528. pbn_b0_2_1843200_200 },
  2529. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2530. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2531. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2532. pbn_b0_4_1843200_200 },
  2533. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2534. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2535. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2536. pbn_b0_8_1843200_200 },
  2537. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2538. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2539. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2540. pbn_b0_2_1843200_200 },
  2541. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2542. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2543. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2544. pbn_b0_4_1843200_200 },
  2545. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2546. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2547. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2548. pbn_b0_8_1843200_200 },
  2549. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2550. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2551. 0, 0, pbn_exar_ibm_saturn },
  2552. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2553. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2554. pbn_b2_bt_1_115200 },
  2555. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2556. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2557. pbn_b2_bt_2_115200 },
  2558. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2559. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2560. pbn_b2_bt_4_115200 },
  2561. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2562. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2563. pbn_b2_bt_2_115200 },
  2564. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2565. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2566. pbn_b2_bt_4_115200 },
  2567. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2568. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2569. pbn_b2_8_115200 },
  2570. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2571. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2572. pbn_b2_8_460800 },
  2573. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2574. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2575. pbn_b2_8_115200 },
  2576. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2577. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2578. pbn_b2_bt_2_115200 },
  2579. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2580. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2581. pbn_b2_bt_2_921600 },
  2582. /*
  2583. * VScom SPCOM800, from sl@s.pl
  2584. */
  2585. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2586. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2587. pbn_b2_8_921600 },
  2588. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2589. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2590. pbn_b2_4_921600 },
  2591. /* Unknown card - subdevice 0x1584 */
  2592. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2593. PCI_VENDOR_ID_PLX,
  2594. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2595. pbn_b0_4_115200 },
  2596. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2597. PCI_SUBVENDOR_ID_KEYSPAN,
  2598. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2599. pbn_panacom },
  2600. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2601. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2602. pbn_panacom4 },
  2603. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2604. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2605. pbn_panacom2 },
  2606. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2607. PCI_VENDOR_ID_ESDGMBH,
  2608. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2609. pbn_b2_4_115200 },
  2610. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2611. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2612. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2613. pbn_b2_4_460800 },
  2614. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2615. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2616. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2617. pbn_b2_8_460800 },
  2618. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2619. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2620. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2621. pbn_b2_16_460800 },
  2622. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2623. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2624. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2625. pbn_b2_16_460800 },
  2626. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2627. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2628. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2629. pbn_b2_4_460800 },
  2630. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2631. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2632. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2633. pbn_b2_8_460800 },
  2634. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2635. PCI_SUBVENDOR_ID_EXSYS,
  2636. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2637. pbn_exsys_4055 },
  2638. /*
  2639. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2640. * (Exoray@isys.ca)
  2641. */
  2642. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2643. 0x10b5, 0x106a, 0, 0,
  2644. pbn_plx_romulus },
  2645. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2647. pbn_b1_4_115200 },
  2648. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2649. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2650. pbn_b1_2_115200 },
  2651. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2652. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2653. pbn_b1_8_115200 },
  2654. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2655. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2656. pbn_b1_8_115200 },
  2657. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2658. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2659. 0, 0,
  2660. pbn_b0_4_921600 },
  2661. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2662. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2663. 0, 0,
  2664. pbn_b0_4_1152000 },
  2665. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2666. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2667. pbn_b0_bt_2_921600 },
  2668. /*
  2669. * The below card is a little controversial since it is the
  2670. * subject of a PCI vendor/device ID clash. (See
  2671. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2672. * For now just used the hex ID 0x950a.
  2673. */
  2674. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2675. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2676. pbn_b0_2_115200 },
  2677. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2678. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2679. pbn_b0_2_1130000 },
  2680. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2681. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2682. pbn_b0_1_921600 },
  2683. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2684. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2685. pbn_b0_4_115200 },
  2686. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2687. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2688. pbn_b0_bt_2_921600 },
  2689. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2690. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2691. pbn_b2_8_1152000 },
  2692. /*
  2693. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2694. */
  2695. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2696. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2697. pbn_b0_1_4000000 },
  2698. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2699. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2700. pbn_b0_1_4000000 },
  2701. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2702. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2703. pbn_oxsemi_1_4000000 },
  2704. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2705. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2706. pbn_oxsemi_1_4000000 },
  2707. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2708. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2709. pbn_b0_1_4000000 },
  2710. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2711. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2712. pbn_b0_1_4000000 },
  2713. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2714. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2715. pbn_oxsemi_1_4000000 },
  2716. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2717. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2718. pbn_oxsemi_1_4000000 },
  2719. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2721. pbn_b0_1_4000000 },
  2722. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2723. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2724. pbn_b0_1_4000000 },
  2725. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2726. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2727. pbn_b0_1_4000000 },
  2728. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2730. pbn_b0_1_4000000 },
  2731. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2732. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2733. pbn_oxsemi_2_4000000 },
  2734. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2735. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2736. pbn_oxsemi_2_4000000 },
  2737. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2739. pbn_oxsemi_4_4000000 },
  2740. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2741. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2742. pbn_oxsemi_4_4000000 },
  2743. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2744. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2745. pbn_oxsemi_8_4000000 },
  2746. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2748. pbn_oxsemi_8_4000000 },
  2749. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2750. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2751. pbn_oxsemi_1_4000000 },
  2752. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2753. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2754. pbn_oxsemi_1_4000000 },
  2755. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2756. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2757. pbn_oxsemi_1_4000000 },
  2758. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2760. pbn_oxsemi_1_4000000 },
  2761. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2763. pbn_oxsemi_1_4000000 },
  2764. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2765. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2766. pbn_oxsemi_1_4000000 },
  2767. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2768. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2769. pbn_oxsemi_1_4000000 },
  2770. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2771. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2772. pbn_oxsemi_1_4000000 },
  2773. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2774. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2775. pbn_oxsemi_1_4000000 },
  2776. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2777. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2778. pbn_oxsemi_1_4000000 },
  2779. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2780. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2781. pbn_oxsemi_1_4000000 },
  2782. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2783. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2784. pbn_oxsemi_1_4000000 },
  2785. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2786. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2787. pbn_oxsemi_1_4000000 },
  2788. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2789. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2790. pbn_oxsemi_1_4000000 },
  2791. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2792. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2793. pbn_oxsemi_1_4000000 },
  2794. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2795. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2796. pbn_oxsemi_1_4000000 },
  2797. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2798. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2799. pbn_oxsemi_1_4000000 },
  2800. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2801. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2802. pbn_oxsemi_1_4000000 },
  2803. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2805. pbn_oxsemi_1_4000000 },
  2806. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2808. pbn_oxsemi_1_4000000 },
  2809. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2810. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2811. pbn_oxsemi_1_4000000 },
  2812. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2814. pbn_oxsemi_1_4000000 },
  2815. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2817. pbn_oxsemi_1_4000000 },
  2818. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2820. pbn_oxsemi_1_4000000 },
  2821. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2823. pbn_oxsemi_1_4000000 },
  2824. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2826. pbn_oxsemi_1_4000000 },
  2827. /*
  2828. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2829. */
  2830. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2831. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2832. pbn_oxsemi_1_4000000 },
  2833. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2834. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2835. pbn_oxsemi_2_4000000 },
  2836. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2837. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2838. pbn_oxsemi_4_4000000 },
  2839. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2840. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2841. pbn_oxsemi_8_4000000 },
  2842. /*
  2843. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  2844. */
  2845. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2846. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  2847. pbn_oxsemi_2_4000000 },
  2848. /*
  2849. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2850. * from skokodyn@yahoo.com
  2851. */
  2852. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2853. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2854. pbn_sbsxrsio },
  2855. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2856. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2857. pbn_sbsxrsio },
  2858. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2859. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2860. pbn_sbsxrsio },
  2861. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2862. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2863. pbn_sbsxrsio },
  2864. /*
  2865. * Digitan DS560-558, from jimd@esoft.com
  2866. */
  2867. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2869. pbn_b1_1_115200 },
  2870. /*
  2871. * Titan Electronic cards
  2872. * The 400L and 800L have a custom setup quirk.
  2873. */
  2874. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2876. pbn_b0_1_921600 },
  2877. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2879. pbn_b0_2_921600 },
  2880. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2882. pbn_b0_4_921600 },
  2883. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2885. pbn_b0_4_921600 },
  2886. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2888. pbn_b1_1_921600 },
  2889. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2891. pbn_b1_bt_2_921600 },
  2892. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2894. pbn_b0_bt_4_921600 },
  2895. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2897. pbn_b0_bt_8_921600 },
  2898. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  2899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2900. pbn_b4_bt_2_921600 },
  2901. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  2902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2903. pbn_b4_bt_4_921600 },
  2904. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  2905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2906. pbn_b4_bt_8_921600 },
  2907. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  2908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2909. pbn_b0_4_921600 },
  2910. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  2911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2912. pbn_b0_4_921600 },
  2913. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  2914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2915. pbn_b0_4_921600 },
  2916. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  2917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2918. pbn_oxsemi_1_4000000 },
  2919. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  2920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2921. pbn_oxsemi_2_4000000 },
  2922. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  2923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2924. pbn_oxsemi_4_4000000 },
  2925. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  2926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2927. pbn_oxsemi_8_4000000 },
  2928. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  2929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2930. pbn_oxsemi_2_4000000 },
  2931. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  2932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2933. pbn_oxsemi_2_4000000 },
  2934. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2936. pbn_b2_1_460800 },
  2937. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2939. pbn_b2_1_460800 },
  2940. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2941. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2942. pbn_b2_1_460800 },
  2943. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2945. pbn_b2_bt_2_921600 },
  2946. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2948. pbn_b2_bt_2_921600 },
  2949. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2951. pbn_b2_bt_2_921600 },
  2952. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2954. pbn_b2_bt_4_921600 },
  2955. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2957. pbn_b2_bt_4_921600 },
  2958. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2960. pbn_b2_bt_4_921600 },
  2961. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2963. pbn_b0_1_921600 },
  2964. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2966. pbn_b0_1_921600 },
  2967. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2969. pbn_b0_1_921600 },
  2970. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2972. pbn_b0_bt_2_921600 },
  2973. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2975. pbn_b0_bt_2_921600 },
  2976. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2978. pbn_b0_bt_2_921600 },
  2979. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2980. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2981. pbn_b0_bt_4_921600 },
  2982. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2983. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2984. pbn_b0_bt_4_921600 },
  2985. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2986. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2987. pbn_b0_bt_4_921600 },
  2988. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2989. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2990. pbn_b0_bt_8_921600 },
  2991. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2993. pbn_b0_bt_8_921600 },
  2994. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2995. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2996. pbn_b0_bt_8_921600 },
  2997. /*
  2998. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2999. */
  3000. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3001. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3002. 0, 0, pbn_computone_4 },
  3003. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3004. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3005. 0, 0, pbn_computone_8 },
  3006. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3007. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3008. 0, 0, pbn_computone_6 },
  3009. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3011. pbn_oxsemi },
  3012. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3013. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3014. pbn_b0_bt_1_921600 },
  3015. /*
  3016. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3017. */
  3018. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3019. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3020. pbn_b0_bt_8_115200 },
  3021. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3022. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3023. pbn_b0_bt_8_115200 },
  3024. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3026. pbn_b0_bt_2_115200 },
  3027. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3028. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3029. pbn_b0_bt_2_115200 },
  3030. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3032. pbn_b0_bt_2_115200 },
  3033. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3035. pbn_b0_bt_2_115200 },
  3036. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3038. pbn_b0_bt_2_115200 },
  3039. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3041. pbn_b0_bt_4_460800 },
  3042. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3044. pbn_b0_bt_4_460800 },
  3045. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3047. pbn_b0_bt_2_460800 },
  3048. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3050. pbn_b0_bt_2_460800 },
  3051. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3052. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3053. pbn_b0_bt_2_460800 },
  3054. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3055. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3056. pbn_b0_bt_1_115200 },
  3057. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3058. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3059. pbn_b0_bt_1_460800 },
  3060. /*
  3061. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3062. * Cards are identified by their subsystem vendor IDs, which
  3063. * (in hex) match the model number.
  3064. *
  3065. * Note that JC140x are RS422/485 cards which require ox950
  3066. * ACR = 0x10, and as such are not currently fully supported.
  3067. */
  3068. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3069. 0x1204, 0x0004, 0, 0,
  3070. pbn_b0_4_921600 },
  3071. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3072. 0x1208, 0x0004, 0, 0,
  3073. pbn_b0_4_921600 },
  3074. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3075. 0x1402, 0x0002, 0, 0,
  3076. pbn_b0_2_921600 }, */
  3077. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3078. 0x1404, 0x0004, 0, 0,
  3079. pbn_b0_4_921600 }, */
  3080. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3081. 0x1208, 0x0004, 0, 0,
  3082. pbn_b0_4_921600 },
  3083. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3084. 0x1204, 0x0004, 0, 0,
  3085. pbn_b0_4_921600 },
  3086. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3087. 0x1208, 0x0004, 0, 0,
  3088. pbn_b0_4_921600 },
  3089. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3090. 0x1208, 0x0004, 0, 0,
  3091. pbn_b0_4_921600 },
  3092. /*
  3093. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3094. */
  3095. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3096. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3097. pbn_b1_1_1382400 },
  3098. /*
  3099. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3100. */
  3101. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3102. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3103. pbn_b1_1_1382400 },
  3104. /*
  3105. * RAStel 2 port modem, gerg@moreton.com.au
  3106. */
  3107. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3109. pbn_b2_bt_2_115200 },
  3110. /*
  3111. * EKF addition for i960 Boards form EKF with serial port
  3112. */
  3113. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3114. 0xE4BF, PCI_ANY_ID, 0, 0,
  3115. pbn_intel_i960 },
  3116. /*
  3117. * Xircom Cardbus/Ethernet combos
  3118. */
  3119. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3120. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3121. pbn_b0_1_115200 },
  3122. /*
  3123. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3124. */
  3125. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3126. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3127. pbn_b0_1_115200 },
  3128. /*
  3129. * Untested PCI modems, sent in from various folks...
  3130. */
  3131. /*
  3132. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3133. */
  3134. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3135. 0x1048, 0x1500, 0, 0,
  3136. pbn_b1_1_115200 },
  3137. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3138. 0xFF00, 0, 0, 0,
  3139. pbn_sgi_ioc3 },
  3140. /*
  3141. * HP Diva card
  3142. */
  3143. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3144. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3145. pbn_b1_1_115200 },
  3146. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3147. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3148. pbn_b0_5_115200 },
  3149. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3150. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3151. pbn_b2_1_115200 },
  3152. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3153. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3154. pbn_b3_2_115200 },
  3155. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3156. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3157. pbn_b3_4_115200 },
  3158. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3159. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3160. pbn_b3_8_115200 },
  3161. /*
  3162. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3163. */
  3164. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3165. PCI_ANY_ID, PCI_ANY_ID,
  3166. 0,
  3167. 0, pbn_exar_XR17C152 },
  3168. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3169. PCI_ANY_ID, PCI_ANY_ID,
  3170. 0,
  3171. 0, pbn_exar_XR17C154 },
  3172. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3173. PCI_ANY_ID, PCI_ANY_ID,
  3174. 0,
  3175. 0, pbn_exar_XR17C158 },
  3176. /*
  3177. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3178. */
  3179. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3180. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3181. pbn_b0_1_115200 },
  3182. /*
  3183. * ITE
  3184. */
  3185. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3186. PCI_ANY_ID, PCI_ANY_ID,
  3187. 0, 0,
  3188. pbn_b1_bt_1_115200 },
  3189. /*
  3190. * IntaShield IS-200
  3191. */
  3192. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3194. pbn_b2_2_115200 },
  3195. /*
  3196. * IntaShield IS-400
  3197. */
  3198. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3200. pbn_b2_4_115200 },
  3201. /*
  3202. * Perle PCI-RAS cards
  3203. */
  3204. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3205. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3206. 0, 0, pbn_b2_4_921600 },
  3207. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3208. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3209. 0, 0, pbn_b2_8_921600 },
  3210. /*
  3211. * Mainpine series cards: Fairly standard layout but fools
  3212. * parts of the autodetect in some cases and uses otherwise
  3213. * unmatched communications subclasses in the PCI Express case
  3214. */
  3215. { /* RockForceDUO */
  3216. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3217. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3218. 0, 0, pbn_b0_2_115200 },
  3219. { /* RockForceQUATRO */
  3220. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3221. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3222. 0, 0, pbn_b0_4_115200 },
  3223. { /* RockForceDUO+ */
  3224. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3225. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3226. 0, 0, pbn_b0_2_115200 },
  3227. { /* RockForceQUATRO+ */
  3228. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3229. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3230. 0, 0, pbn_b0_4_115200 },
  3231. { /* RockForce+ */
  3232. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3233. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3234. 0, 0, pbn_b0_2_115200 },
  3235. { /* RockForce+ */
  3236. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3237. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3238. 0, 0, pbn_b0_4_115200 },
  3239. { /* RockForceOCTO+ */
  3240. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3241. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3242. 0, 0, pbn_b0_8_115200 },
  3243. { /* RockForceDUO+ */
  3244. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3245. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3246. 0, 0, pbn_b0_2_115200 },
  3247. { /* RockForceQUARTRO+ */
  3248. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3249. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3250. 0, 0, pbn_b0_4_115200 },
  3251. { /* RockForceOCTO+ */
  3252. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3253. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3254. 0, 0, pbn_b0_8_115200 },
  3255. { /* RockForceD1 */
  3256. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3257. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3258. 0, 0, pbn_b0_1_115200 },
  3259. { /* RockForceF1 */
  3260. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3261. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3262. 0, 0, pbn_b0_1_115200 },
  3263. { /* RockForceD2 */
  3264. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3265. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3266. 0, 0, pbn_b0_2_115200 },
  3267. { /* RockForceF2 */
  3268. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3269. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3270. 0, 0, pbn_b0_2_115200 },
  3271. { /* RockForceD4 */
  3272. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3273. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3274. 0, 0, pbn_b0_4_115200 },
  3275. { /* RockForceF4 */
  3276. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3277. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3278. 0, 0, pbn_b0_4_115200 },
  3279. { /* RockForceD8 */
  3280. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3281. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3282. 0, 0, pbn_b0_8_115200 },
  3283. { /* RockForceF8 */
  3284. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3285. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3286. 0, 0, pbn_b0_8_115200 },
  3287. { /* IQ Express D1 */
  3288. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3289. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3290. 0, 0, pbn_b0_1_115200 },
  3291. { /* IQ Express F1 */
  3292. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3293. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3294. 0, 0, pbn_b0_1_115200 },
  3295. { /* IQ Express D2 */
  3296. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3297. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3298. 0, 0, pbn_b0_2_115200 },
  3299. { /* IQ Express F2 */
  3300. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3301. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3302. 0, 0, pbn_b0_2_115200 },
  3303. { /* IQ Express D4 */
  3304. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3305. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3306. 0, 0, pbn_b0_4_115200 },
  3307. { /* IQ Express F4 */
  3308. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3309. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3310. 0, 0, pbn_b0_4_115200 },
  3311. { /* IQ Express D8 */
  3312. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3313. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3314. 0, 0, pbn_b0_8_115200 },
  3315. { /* IQ Express F8 */
  3316. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3317. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3318. 0, 0, pbn_b0_8_115200 },
  3319. /*
  3320. * PA Semi PA6T-1682M on-chip UART
  3321. */
  3322. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3323. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3324. pbn_pasemi_1682M },
  3325. /*
  3326. * National Instruments
  3327. */
  3328. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3329. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3330. pbn_b1_16_115200 },
  3331. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3332. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3333. pbn_b1_8_115200 },
  3334. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3335. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3336. pbn_b1_bt_4_115200 },
  3337. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3338. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3339. pbn_b1_bt_2_115200 },
  3340. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3341. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3342. pbn_b1_bt_4_115200 },
  3343. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3344. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3345. pbn_b1_bt_2_115200 },
  3346. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3347. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3348. pbn_b1_16_115200 },
  3349. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3350. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3351. pbn_b1_8_115200 },
  3352. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3353. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3354. pbn_b1_bt_4_115200 },
  3355. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3356. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3357. pbn_b1_bt_2_115200 },
  3358. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3359. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3360. pbn_b1_bt_4_115200 },
  3361. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3362. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3363. pbn_b1_bt_2_115200 },
  3364. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3365. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3366. pbn_ni8430_2 },
  3367. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3368. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3369. pbn_ni8430_2 },
  3370. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3371. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3372. pbn_ni8430_4 },
  3373. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3374. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3375. pbn_ni8430_4 },
  3376. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3377. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3378. pbn_ni8430_8 },
  3379. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3380. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3381. pbn_ni8430_8 },
  3382. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3383. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3384. pbn_ni8430_16 },
  3385. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3386. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3387. pbn_ni8430_16 },
  3388. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3389. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3390. pbn_ni8430_2 },
  3391. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3392. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3393. pbn_ni8430_2 },
  3394. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3395. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3396. pbn_ni8430_4 },
  3397. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3398. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3399. pbn_ni8430_4 },
  3400. /*
  3401. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3402. */
  3403. { PCI_VENDOR_ID_ADDIDATA,
  3404. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3405. PCI_ANY_ID,
  3406. PCI_ANY_ID,
  3407. 0,
  3408. 0,
  3409. pbn_b0_4_115200 },
  3410. { PCI_VENDOR_ID_ADDIDATA,
  3411. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3412. PCI_ANY_ID,
  3413. PCI_ANY_ID,
  3414. 0,
  3415. 0,
  3416. pbn_b0_2_115200 },
  3417. { PCI_VENDOR_ID_ADDIDATA,
  3418. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3419. PCI_ANY_ID,
  3420. PCI_ANY_ID,
  3421. 0,
  3422. 0,
  3423. pbn_b0_1_115200 },
  3424. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3425. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3426. PCI_ANY_ID,
  3427. PCI_ANY_ID,
  3428. 0,
  3429. 0,
  3430. pbn_b1_8_115200 },
  3431. { PCI_VENDOR_ID_ADDIDATA,
  3432. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3433. PCI_ANY_ID,
  3434. PCI_ANY_ID,
  3435. 0,
  3436. 0,
  3437. pbn_b0_4_115200 },
  3438. { PCI_VENDOR_ID_ADDIDATA,
  3439. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3440. PCI_ANY_ID,
  3441. PCI_ANY_ID,
  3442. 0,
  3443. 0,
  3444. pbn_b0_2_115200 },
  3445. { PCI_VENDOR_ID_ADDIDATA,
  3446. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3447. PCI_ANY_ID,
  3448. PCI_ANY_ID,
  3449. 0,
  3450. 0,
  3451. pbn_b0_1_115200 },
  3452. { PCI_VENDOR_ID_ADDIDATA,
  3453. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3454. PCI_ANY_ID,
  3455. PCI_ANY_ID,
  3456. 0,
  3457. 0,
  3458. pbn_b0_4_115200 },
  3459. { PCI_VENDOR_ID_ADDIDATA,
  3460. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3461. PCI_ANY_ID,
  3462. PCI_ANY_ID,
  3463. 0,
  3464. 0,
  3465. pbn_b0_2_115200 },
  3466. { PCI_VENDOR_ID_ADDIDATA,
  3467. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3468. PCI_ANY_ID,
  3469. PCI_ANY_ID,
  3470. 0,
  3471. 0,
  3472. pbn_b0_1_115200 },
  3473. { PCI_VENDOR_ID_ADDIDATA,
  3474. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3475. PCI_ANY_ID,
  3476. PCI_ANY_ID,
  3477. 0,
  3478. 0,
  3479. pbn_b0_8_115200 },
  3480. { PCI_VENDOR_ID_ADDIDATA,
  3481. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3482. PCI_ANY_ID,
  3483. PCI_ANY_ID,
  3484. 0,
  3485. 0,
  3486. pbn_ADDIDATA_PCIe_4_3906250 },
  3487. { PCI_VENDOR_ID_ADDIDATA,
  3488. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3489. PCI_ANY_ID,
  3490. PCI_ANY_ID,
  3491. 0,
  3492. 0,
  3493. pbn_ADDIDATA_PCIe_2_3906250 },
  3494. { PCI_VENDOR_ID_ADDIDATA,
  3495. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3496. PCI_ANY_ID,
  3497. PCI_ANY_ID,
  3498. 0,
  3499. 0,
  3500. pbn_ADDIDATA_PCIe_1_3906250 },
  3501. { PCI_VENDOR_ID_ADDIDATA,
  3502. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3503. PCI_ANY_ID,
  3504. PCI_ANY_ID,
  3505. 0,
  3506. 0,
  3507. pbn_ADDIDATA_PCIe_8_3906250 },
  3508. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3509. PCI_VENDOR_ID_IBM, 0x0299,
  3510. 0, 0, pbn_b0_bt_2_115200 },
  3511. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3512. 0xA000, 0x1000,
  3513. 0, 0, pbn_b0_1_115200 },
  3514. /*
  3515. * Best Connectivity PCI Multi I/O cards
  3516. */
  3517. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3518. 0xA000, 0x1000,
  3519. 0, 0, pbn_b0_1_115200 },
  3520. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3521. 0xA000, 0x3004,
  3522. 0, 0, pbn_b0_bt_4_115200 },
  3523. /* Intel CE4100 */
  3524. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3525. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3526. pbn_ce4100_1_115200 },
  3527. /*
  3528. * Cronyx Omega PCI
  3529. */
  3530. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3531. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3532. pbn_omegapci },
  3533. /*
  3534. * These entries match devices with class COMMUNICATION_SERIAL,
  3535. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3536. */
  3537. { PCI_ANY_ID, PCI_ANY_ID,
  3538. PCI_ANY_ID, PCI_ANY_ID,
  3539. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3540. 0xffff00, pbn_default },
  3541. { PCI_ANY_ID, PCI_ANY_ID,
  3542. PCI_ANY_ID, PCI_ANY_ID,
  3543. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3544. 0xffff00, pbn_default },
  3545. { PCI_ANY_ID, PCI_ANY_ID,
  3546. PCI_ANY_ID, PCI_ANY_ID,
  3547. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3548. 0xffff00, pbn_default },
  3549. { 0, }
  3550. };
  3551. static struct pci_driver serial_pci_driver = {
  3552. .name = "serial",
  3553. .probe = pciserial_init_one,
  3554. .remove = __devexit_p(pciserial_remove_one),
  3555. #ifdef CONFIG_PM
  3556. .suspend = pciserial_suspend_one,
  3557. .resume = pciserial_resume_one,
  3558. #endif
  3559. .id_table = serial_pci_tbl,
  3560. };
  3561. static int __init serial8250_pci_init(void)
  3562. {
  3563. return pci_register_driver(&serial_pci_driver);
  3564. }
  3565. static void __exit serial8250_pci_exit(void)
  3566. {
  3567. pci_unregister_driver(&serial_pci_driver);
  3568. }
  3569. module_init(serial8250_pci_init);
  3570. module_exit(serial8250_pci_exit);
  3571. MODULE_LICENSE("GPL");
  3572. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3573. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);