mcbsp.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <mach/dma.h>
  26. #include <mach/mcbsp.h>
  27. struct omap_mcbsp **mcbsp_ptr;
  28. int omap_mcbsp_count;
  29. void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
  30. {
  31. if (cpu_class_is_omap1() || cpu_is_omap2420())
  32. __raw_writew((u16)val, io_base + reg);
  33. else
  34. __raw_writel(val, io_base + reg);
  35. }
  36. int omap_mcbsp_read(void __iomem *io_base, u16 reg)
  37. {
  38. if (cpu_class_is_omap1() || cpu_is_omap2420())
  39. return __raw_readw(io_base + reg);
  40. else
  41. return __raw_readl(io_base + reg);
  42. }
  43. #define OMAP_MCBSP_READ(base, reg) \
  44. omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
  45. #define OMAP_MCBSP_WRITE(base, reg, val) \
  46. omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)
  47. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  48. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  49. static void omap_mcbsp_dump_reg(u8 id)
  50. {
  51. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  52. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  53. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  54. OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
  55. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  56. OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
  57. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  58. OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
  59. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  60. OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
  61. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  62. OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
  63. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  64. OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
  65. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  66. OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
  67. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  68. OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
  69. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  70. OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
  71. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  72. OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
  73. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  74. OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
  75. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  76. OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
  77. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  78. OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
  79. dev_dbg(mcbsp->dev, "***********************\n");
  80. }
  81. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  82. {
  83. struct omap_mcbsp *mcbsp_tx = dev_id;
  84. u16 irqst_spcr2;
  85. irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
  86. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  87. if (irqst_spcr2 & XSYNC_ERR) {
  88. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  89. irqst_spcr2);
  90. /* Writing zero to XSYNC_ERR clears the IRQ */
  91. OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
  92. irqst_spcr2 & ~(XSYNC_ERR));
  93. } else {
  94. complete(&mcbsp_tx->tx_irq_completion);
  95. }
  96. return IRQ_HANDLED;
  97. }
  98. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  99. {
  100. struct omap_mcbsp *mcbsp_rx = dev_id;
  101. u16 irqst_spcr1;
  102. irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
  103. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  104. if (irqst_spcr1 & RSYNC_ERR) {
  105. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  106. irqst_spcr1);
  107. /* Writing zero to RSYNC_ERR clears the IRQ */
  108. OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
  109. irqst_spcr1 & ~(RSYNC_ERR));
  110. } else {
  111. complete(&mcbsp_rx->tx_irq_completion);
  112. }
  113. return IRQ_HANDLED;
  114. }
  115. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  116. {
  117. struct omap_mcbsp *mcbsp_dma_tx = data;
  118. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  119. OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
  120. /* We can free the channels */
  121. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  122. mcbsp_dma_tx->dma_tx_lch = -1;
  123. complete(&mcbsp_dma_tx->tx_dma_completion);
  124. }
  125. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  126. {
  127. struct omap_mcbsp *mcbsp_dma_rx = data;
  128. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  129. OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
  130. /* We can free the channels */
  131. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  132. mcbsp_dma_rx->dma_rx_lch = -1;
  133. complete(&mcbsp_dma_rx->rx_dma_completion);
  134. }
  135. /*
  136. * omap_mcbsp_config simply write a config to the
  137. * appropriate McBSP.
  138. * You either call this function or set the McBSP registers
  139. * by yourself before calling omap_mcbsp_start().
  140. */
  141. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  142. {
  143. struct omap_mcbsp *mcbsp;
  144. void __iomem *io_base;
  145. if (!omap_mcbsp_check_valid_id(id)) {
  146. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  147. return;
  148. }
  149. mcbsp = id_to_mcbsp_ptr(id);
  150. io_base = mcbsp->io_base;
  151. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  152. mcbsp->id, mcbsp->phys_base);
  153. /* We write the given config */
  154. OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
  155. OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
  156. OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
  157. OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
  158. OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
  159. OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
  160. OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
  161. OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
  162. OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
  163. OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
  164. OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
  165. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  166. OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
  167. OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
  168. }
  169. }
  170. EXPORT_SYMBOL(omap_mcbsp_config);
  171. #ifdef CONFIG_ARCH_OMAP34XX
  172. /*
  173. * omap_mcbsp_set_tx_threshold configures how to deal
  174. * with transmit threshold. the threshold value and handler can be
  175. * configure in here.
  176. */
  177. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  178. {
  179. struct omap_mcbsp *mcbsp;
  180. void __iomem *io_base;
  181. if (!cpu_is_omap34xx())
  182. return;
  183. if (!omap_mcbsp_check_valid_id(id)) {
  184. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  185. return;
  186. }
  187. mcbsp = id_to_mcbsp_ptr(id);
  188. io_base = mcbsp->io_base;
  189. OMAP_MCBSP_WRITE(io_base, THRSH2, threshold);
  190. }
  191. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  192. /*
  193. * omap_mcbsp_set_rx_threshold configures how to deal
  194. * with receive threshold. the threshold value and handler can be
  195. * configure in here.
  196. */
  197. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  198. {
  199. struct omap_mcbsp *mcbsp;
  200. void __iomem *io_base;
  201. if (!cpu_is_omap34xx())
  202. return;
  203. if (!omap_mcbsp_check_valid_id(id)) {
  204. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  205. return;
  206. }
  207. mcbsp = id_to_mcbsp_ptr(id);
  208. io_base = mcbsp->io_base;
  209. OMAP_MCBSP_WRITE(io_base, THRSH1, threshold);
  210. }
  211. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  212. /*
  213. * omap_mcbsp_get_max_tx_thres just return the current configured
  214. * maximum threshold for transmission
  215. */
  216. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  217. {
  218. struct omap_mcbsp *mcbsp;
  219. if (!omap_mcbsp_check_valid_id(id)) {
  220. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  221. return -ENODEV;
  222. }
  223. mcbsp = id_to_mcbsp_ptr(id);
  224. return mcbsp->max_tx_thres;
  225. }
  226. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  227. /*
  228. * omap_mcbsp_get_max_rx_thres just return the current configured
  229. * maximum threshold for reception
  230. */
  231. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  232. {
  233. struct omap_mcbsp *mcbsp;
  234. if (!omap_mcbsp_check_valid_id(id)) {
  235. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  236. return -ENODEV;
  237. }
  238. mcbsp = id_to_mcbsp_ptr(id);
  239. return mcbsp->max_rx_thres;
  240. }
  241. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  242. /*
  243. * omap_mcbsp_get_dma_op_mode just return the current configured
  244. * operating mode for the mcbsp channel
  245. */
  246. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  247. {
  248. struct omap_mcbsp *mcbsp;
  249. int dma_op_mode;
  250. if (!omap_mcbsp_check_valid_id(id)) {
  251. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  252. return -ENODEV;
  253. }
  254. mcbsp = id_to_mcbsp_ptr(id);
  255. spin_lock_irq(&mcbsp->lock);
  256. dma_op_mode = mcbsp->dma_op_mode;
  257. spin_unlock_irq(&mcbsp->lock);
  258. return dma_op_mode;
  259. }
  260. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  261. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  262. {
  263. /*
  264. * Enable wakup behavior, smart idle and all wakeups
  265. * REVISIT: some wakeups may be unnecessary
  266. */
  267. if (cpu_is_omap34xx()) {
  268. u16 syscon;
  269. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  270. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  271. spin_lock_irq(&mcbsp->lock);
  272. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
  273. syscon |= SIDLEMODE(0x02);
  274. else
  275. syscon |= SIDLEMODE(0x01);
  276. spin_unlock_irq(&mcbsp->lock);
  277. syscon |= (ENAWAKEUP | CLOCKACTIVITY(0x02));
  278. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  279. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, XRDYEN | RRDYEN);
  280. }
  281. }
  282. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  283. {
  284. /*
  285. * Disable wakup behavior, smart idle and all wakeups
  286. */
  287. if (cpu_is_omap34xx()) {
  288. u16 syscon;
  289. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  290. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  291. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  292. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, 0);
  293. }
  294. }
  295. #else
  296. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  297. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  298. #endif
  299. /*
  300. * We can choose between IRQ based or polled IO.
  301. * This needs to be called before omap_mcbsp_request().
  302. */
  303. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  304. {
  305. struct omap_mcbsp *mcbsp;
  306. if (!omap_mcbsp_check_valid_id(id)) {
  307. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  308. return -ENODEV;
  309. }
  310. mcbsp = id_to_mcbsp_ptr(id);
  311. spin_lock(&mcbsp->lock);
  312. if (!mcbsp->free) {
  313. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  314. mcbsp->id);
  315. spin_unlock(&mcbsp->lock);
  316. return -EINVAL;
  317. }
  318. mcbsp->io_type = io_type;
  319. spin_unlock(&mcbsp->lock);
  320. return 0;
  321. }
  322. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  323. int omap_mcbsp_request(unsigned int id)
  324. {
  325. struct omap_mcbsp *mcbsp;
  326. int err;
  327. if (!omap_mcbsp_check_valid_id(id)) {
  328. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  329. return -ENODEV;
  330. }
  331. mcbsp = id_to_mcbsp_ptr(id);
  332. spin_lock(&mcbsp->lock);
  333. if (!mcbsp->free) {
  334. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  335. mcbsp->id);
  336. spin_unlock(&mcbsp->lock);
  337. return -EBUSY;
  338. }
  339. mcbsp->free = 0;
  340. spin_unlock(&mcbsp->lock);
  341. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  342. mcbsp->pdata->ops->request(id);
  343. clk_enable(mcbsp->iclk);
  344. clk_enable(mcbsp->fclk);
  345. /* Do procedure specific to omap34xx arch, if applicable */
  346. omap34xx_mcbsp_request(mcbsp);
  347. /*
  348. * Make sure that transmitter, receiver and sample-rate generator are
  349. * not running before activating IRQs.
  350. */
  351. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
  352. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);
  353. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  354. /* We need to get IRQs here */
  355. init_completion(&mcbsp->tx_irq_completion);
  356. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  357. 0, "McBSP", (void *)mcbsp);
  358. if (err != 0) {
  359. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  360. "for McBSP%d\n", mcbsp->tx_irq,
  361. mcbsp->id);
  362. return err;
  363. }
  364. init_completion(&mcbsp->rx_irq_completion);
  365. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  366. 0, "McBSP", (void *)mcbsp);
  367. if (err != 0) {
  368. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  369. "for McBSP%d\n", mcbsp->rx_irq,
  370. mcbsp->id);
  371. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  372. return err;
  373. }
  374. }
  375. return 0;
  376. }
  377. EXPORT_SYMBOL(omap_mcbsp_request);
  378. void omap_mcbsp_free(unsigned int id)
  379. {
  380. struct omap_mcbsp *mcbsp;
  381. if (!omap_mcbsp_check_valid_id(id)) {
  382. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  383. return;
  384. }
  385. mcbsp = id_to_mcbsp_ptr(id);
  386. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  387. mcbsp->pdata->ops->free(id);
  388. /* Do procedure specific to omap34xx arch, if applicable */
  389. omap34xx_mcbsp_free(mcbsp);
  390. clk_disable(mcbsp->fclk);
  391. clk_disable(mcbsp->iclk);
  392. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  393. /* Free IRQs */
  394. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  395. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  396. }
  397. spin_lock(&mcbsp->lock);
  398. if (mcbsp->free) {
  399. dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
  400. mcbsp->id);
  401. spin_unlock(&mcbsp->lock);
  402. return;
  403. }
  404. mcbsp->free = 1;
  405. spin_unlock(&mcbsp->lock);
  406. }
  407. EXPORT_SYMBOL(omap_mcbsp_free);
  408. /*
  409. * Here we start the McBSP, by enabling transmitter, receiver or both.
  410. * If no transmitter or receiver is active prior calling, then sample-rate
  411. * generator and frame sync are started.
  412. */
  413. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  414. {
  415. struct omap_mcbsp *mcbsp;
  416. void __iomem *io_base;
  417. int idle;
  418. u16 w;
  419. if (!omap_mcbsp_check_valid_id(id)) {
  420. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  421. return;
  422. }
  423. mcbsp = id_to_mcbsp_ptr(id);
  424. io_base = mcbsp->io_base;
  425. mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
  426. mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
  427. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  428. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  429. if (idle) {
  430. /* Start the sample generator */
  431. w = OMAP_MCBSP_READ(io_base, SPCR2);
  432. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
  433. }
  434. /* Enable transmitter and receiver */
  435. w = OMAP_MCBSP_READ(io_base, SPCR2);
  436. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (tx & 1));
  437. w = OMAP_MCBSP_READ(io_base, SPCR1);
  438. OMAP_MCBSP_WRITE(io_base, SPCR1, w | (rx & 1));
  439. /*
  440. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  441. * REVISIT: 100us may give enough time for two CLKSRG, however
  442. * due to some unknown PM related, clock gating etc. reason it
  443. * is now at 500us.
  444. */
  445. udelay(500);
  446. if (idle) {
  447. /* Start frame sync */
  448. w = OMAP_MCBSP_READ(io_base, SPCR2);
  449. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
  450. }
  451. /* Dump McBSP Regs */
  452. omap_mcbsp_dump_reg(id);
  453. }
  454. EXPORT_SYMBOL(omap_mcbsp_start);
  455. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  456. {
  457. struct omap_mcbsp *mcbsp;
  458. void __iomem *io_base;
  459. int idle;
  460. u16 w;
  461. if (!omap_mcbsp_check_valid_id(id)) {
  462. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  463. return;
  464. }
  465. mcbsp = id_to_mcbsp_ptr(id);
  466. io_base = mcbsp->io_base;
  467. /* Reset transmitter */
  468. w = OMAP_MCBSP_READ(io_base, SPCR2);
  469. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(tx & 1));
  470. /* Reset receiver */
  471. w = OMAP_MCBSP_READ(io_base, SPCR1);
  472. OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~(rx & 1));
  473. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  474. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  475. if (idle) {
  476. /* Reset the sample rate generator */
  477. w = OMAP_MCBSP_READ(io_base, SPCR2);
  478. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
  479. }
  480. }
  481. EXPORT_SYMBOL(omap_mcbsp_stop);
  482. void omap_mcbsp_xmit_enable(unsigned int id, u8 enable)
  483. {
  484. struct omap_mcbsp *mcbsp;
  485. void __iomem *io_base;
  486. u16 w;
  487. if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
  488. return;
  489. if (!omap_mcbsp_check_valid_id(id)) {
  490. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  491. return;
  492. }
  493. mcbsp = id_to_mcbsp_ptr(id);
  494. io_base = mcbsp->io_base;
  495. w = OMAP_MCBSP_READ(io_base, XCCR);
  496. if (enable)
  497. OMAP_MCBSP_WRITE(io_base, XCCR, w & ~(XDISABLE));
  498. else
  499. OMAP_MCBSP_WRITE(io_base, XCCR, w | XDISABLE);
  500. }
  501. EXPORT_SYMBOL(omap_mcbsp_xmit_enable);
  502. void omap_mcbsp_recv_enable(unsigned int id, u8 enable)
  503. {
  504. struct omap_mcbsp *mcbsp;
  505. void __iomem *io_base;
  506. u16 w;
  507. if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
  508. return;
  509. if (!omap_mcbsp_check_valid_id(id)) {
  510. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  511. return;
  512. }
  513. mcbsp = id_to_mcbsp_ptr(id);
  514. io_base = mcbsp->io_base;
  515. w = OMAP_MCBSP_READ(io_base, RCCR);
  516. if (enable)
  517. OMAP_MCBSP_WRITE(io_base, RCCR, w & ~(RDISABLE));
  518. else
  519. OMAP_MCBSP_WRITE(io_base, RCCR, w | RDISABLE);
  520. }
  521. EXPORT_SYMBOL(omap_mcbsp_recv_enable);
  522. /* polled mcbsp i/o operations */
  523. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  524. {
  525. struct omap_mcbsp *mcbsp;
  526. void __iomem *base;
  527. if (!omap_mcbsp_check_valid_id(id)) {
  528. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  529. return -ENODEV;
  530. }
  531. mcbsp = id_to_mcbsp_ptr(id);
  532. base = mcbsp->io_base;
  533. writew(buf, base + OMAP_MCBSP_REG_DXR1);
  534. /* if frame sync error - clear the error */
  535. if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
  536. /* clear error */
  537. writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
  538. base + OMAP_MCBSP_REG_SPCR2);
  539. /* resend */
  540. return -1;
  541. } else {
  542. /* wait for transmit confirmation */
  543. int attemps = 0;
  544. while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
  545. if (attemps++ > 1000) {
  546. writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
  547. (~XRST),
  548. base + OMAP_MCBSP_REG_SPCR2);
  549. udelay(10);
  550. writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
  551. (XRST),
  552. base + OMAP_MCBSP_REG_SPCR2);
  553. udelay(10);
  554. dev_err(mcbsp->dev, "Could not write to"
  555. " McBSP%d Register\n", mcbsp->id);
  556. return -2;
  557. }
  558. }
  559. }
  560. return 0;
  561. }
  562. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  563. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  564. {
  565. struct omap_mcbsp *mcbsp;
  566. void __iomem *base;
  567. if (!omap_mcbsp_check_valid_id(id)) {
  568. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  569. return -ENODEV;
  570. }
  571. mcbsp = id_to_mcbsp_ptr(id);
  572. base = mcbsp->io_base;
  573. /* if frame sync error - clear the error */
  574. if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
  575. /* clear error */
  576. writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
  577. base + OMAP_MCBSP_REG_SPCR1);
  578. /* resend */
  579. return -1;
  580. } else {
  581. /* wait for recieve confirmation */
  582. int attemps = 0;
  583. while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
  584. if (attemps++ > 1000) {
  585. writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
  586. (~RRST),
  587. base + OMAP_MCBSP_REG_SPCR1);
  588. udelay(10);
  589. writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
  590. (RRST),
  591. base + OMAP_MCBSP_REG_SPCR1);
  592. udelay(10);
  593. dev_err(mcbsp->dev, "Could not read from"
  594. " McBSP%d Register\n", mcbsp->id);
  595. return -2;
  596. }
  597. }
  598. }
  599. *buf = readw(base + OMAP_MCBSP_REG_DRR1);
  600. return 0;
  601. }
  602. EXPORT_SYMBOL(omap_mcbsp_pollread);
  603. /*
  604. * IRQ based word transmission.
  605. */
  606. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  607. {
  608. struct omap_mcbsp *mcbsp;
  609. void __iomem *io_base;
  610. omap_mcbsp_word_length word_length;
  611. if (!omap_mcbsp_check_valid_id(id)) {
  612. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  613. return;
  614. }
  615. mcbsp = id_to_mcbsp_ptr(id);
  616. io_base = mcbsp->io_base;
  617. word_length = mcbsp->tx_word_length;
  618. wait_for_completion(&mcbsp->tx_irq_completion);
  619. if (word_length > OMAP_MCBSP_WORD_16)
  620. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  621. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  622. }
  623. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  624. u32 omap_mcbsp_recv_word(unsigned int id)
  625. {
  626. struct omap_mcbsp *mcbsp;
  627. void __iomem *io_base;
  628. u16 word_lsb, word_msb = 0;
  629. omap_mcbsp_word_length word_length;
  630. if (!omap_mcbsp_check_valid_id(id)) {
  631. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  632. return -ENODEV;
  633. }
  634. mcbsp = id_to_mcbsp_ptr(id);
  635. word_length = mcbsp->rx_word_length;
  636. io_base = mcbsp->io_base;
  637. wait_for_completion(&mcbsp->rx_irq_completion);
  638. if (word_length > OMAP_MCBSP_WORD_16)
  639. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  640. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  641. return (word_lsb | (word_msb << 16));
  642. }
  643. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  644. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  645. {
  646. struct omap_mcbsp *mcbsp;
  647. void __iomem *io_base;
  648. omap_mcbsp_word_length tx_word_length;
  649. omap_mcbsp_word_length rx_word_length;
  650. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  651. if (!omap_mcbsp_check_valid_id(id)) {
  652. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  653. return -ENODEV;
  654. }
  655. mcbsp = id_to_mcbsp_ptr(id);
  656. io_base = mcbsp->io_base;
  657. tx_word_length = mcbsp->tx_word_length;
  658. rx_word_length = mcbsp->rx_word_length;
  659. if (tx_word_length != rx_word_length)
  660. return -EINVAL;
  661. /* First we wait for the transmitter to be ready */
  662. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  663. while (!(spcr2 & XRDY)) {
  664. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  665. if (attempts++ > 1000) {
  666. /* We must reset the transmitter */
  667. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  668. udelay(10);
  669. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  670. udelay(10);
  671. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  672. "ready\n", mcbsp->id);
  673. return -EAGAIN;
  674. }
  675. }
  676. /* Now we can push the data */
  677. if (tx_word_length > OMAP_MCBSP_WORD_16)
  678. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  679. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  680. /* We wait for the receiver to be ready */
  681. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  682. while (!(spcr1 & RRDY)) {
  683. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  684. if (attempts++ > 1000) {
  685. /* We must reset the receiver */
  686. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  687. udelay(10);
  688. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  689. udelay(10);
  690. dev_err(mcbsp->dev, "McBSP%d receiver not "
  691. "ready\n", mcbsp->id);
  692. return -EAGAIN;
  693. }
  694. }
  695. /* Receiver is ready, let's read the dummy data */
  696. if (rx_word_length > OMAP_MCBSP_WORD_16)
  697. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  698. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  699. return 0;
  700. }
  701. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  702. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  703. {
  704. struct omap_mcbsp *mcbsp;
  705. u32 clock_word = 0;
  706. void __iomem *io_base;
  707. omap_mcbsp_word_length tx_word_length;
  708. omap_mcbsp_word_length rx_word_length;
  709. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  710. if (!omap_mcbsp_check_valid_id(id)) {
  711. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  712. return -ENODEV;
  713. }
  714. mcbsp = id_to_mcbsp_ptr(id);
  715. io_base = mcbsp->io_base;
  716. tx_word_length = mcbsp->tx_word_length;
  717. rx_word_length = mcbsp->rx_word_length;
  718. if (tx_word_length != rx_word_length)
  719. return -EINVAL;
  720. /* First we wait for the transmitter to be ready */
  721. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  722. while (!(spcr2 & XRDY)) {
  723. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  724. if (attempts++ > 1000) {
  725. /* We must reset the transmitter */
  726. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  727. udelay(10);
  728. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  729. udelay(10);
  730. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  731. "ready\n", mcbsp->id);
  732. return -EAGAIN;
  733. }
  734. }
  735. /* We first need to enable the bus clock */
  736. if (tx_word_length > OMAP_MCBSP_WORD_16)
  737. OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
  738. OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);
  739. /* We wait for the receiver to be ready */
  740. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  741. while (!(spcr1 & RRDY)) {
  742. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  743. if (attempts++ > 1000) {
  744. /* We must reset the receiver */
  745. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  746. udelay(10);
  747. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  748. udelay(10);
  749. dev_err(mcbsp->dev, "McBSP%d receiver not "
  750. "ready\n", mcbsp->id);
  751. return -EAGAIN;
  752. }
  753. }
  754. /* Receiver is ready, there is something for us */
  755. if (rx_word_length > OMAP_MCBSP_WORD_16)
  756. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  757. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  758. word[0] = (word_lsb | (word_msb << 16));
  759. return 0;
  760. }
  761. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  762. /*
  763. * Simple DMA based buffer rx/tx routines.
  764. * Nothing fancy, just a single buffer tx/rx through DMA.
  765. * The DMA resources are released once the transfer is done.
  766. * For anything fancier, you should use your own customized DMA
  767. * routines and callbacks.
  768. */
  769. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  770. unsigned int length)
  771. {
  772. struct omap_mcbsp *mcbsp;
  773. int dma_tx_ch;
  774. int src_port = 0;
  775. int dest_port = 0;
  776. int sync_dev = 0;
  777. if (!omap_mcbsp_check_valid_id(id)) {
  778. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  779. return -ENODEV;
  780. }
  781. mcbsp = id_to_mcbsp_ptr(id);
  782. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  783. omap_mcbsp_tx_dma_callback,
  784. mcbsp,
  785. &dma_tx_ch)) {
  786. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  787. "McBSP%d TX. Trying IRQ based TX\n",
  788. mcbsp->id);
  789. return -EAGAIN;
  790. }
  791. mcbsp->dma_tx_lch = dma_tx_ch;
  792. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  793. dma_tx_ch);
  794. init_completion(&mcbsp->tx_dma_completion);
  795. if (cpu_class_is_omap1()) {
  796. src_port = OMAP_DMA_PORT_TIPB;
  797. dest_port = OMAP_DMA_PORT_EMIFF;
  798. }
  799. if (cpu_class_is_omap2())
  800. sync_dev = mcbsp->dma_tx_sync;
  801. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  802. OMAP_DMA_DATA_TYPE_S16,
  803. length >> 1, 1,
  804. OMAP_DMA_SYNC_ELEMENT,
  805. sync_dev, 0);
  806. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  807. src_port,
  808. OMAP_DMA_AMODE_CONSTANT,
  809. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  810. 0, 0);
  811. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  812. dest_port,
  813. OMAP_DMA_AMODE_POST_INC,
  814. buffer,
  815. 0, 0);
  816. omap_start_dma(mcbsp->dma_tx_lch);
  817. wait_for_completion(&mcbsp->tx_dma_completion);
  818. return 0;
  819. }
  820. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  821. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  822. unsigned int length)
  823. {
  824. struct omap_mcbsp *mcbsp;
  825. int dma_rx_ch;
  826. int src_port = 0;
  827. int dest_port = 0;
  828. int sync_dev = 0;
  829. if (!omap_mcbsp_check_valid_id(id)) {
  830. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  831. return -ENODEV;
  832. }
  833. mcbsp = id_to_mcbsp_ptr(id);
  834. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  835. omap_mcbsp_rx_dma_callback,
  836. mcbsp,
  837. &dma_rx_ch)) {
  838. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  839. "McBSP%d RX. Trying IRQ based RX\n",
  840. mcbsp->id);
  841. return -EAGAIN;
  842. }
  843. mcbsp->dma_rx_lch = dma_rx_ch;
  844. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  845. dma_rx_ch);
  846. init_completion(&mcbsp->rx_dma_completion);
  847. if (cpu_class_is_omap1()) {
  848. src_port = OMAP_DMA_PORT_TIPB;
  849. dest_port = OMAP_DMA_PORT_EMIFF;
  850. }
  851. if (cpu_class_is_omap2())
  852. sync_dev = mcbsp->dma_rx_sync;
  853. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  854. OMAP_DMA_DATA_TYPE_S16,
  855. length >> 1, 1,
  856. OMAP_DMA_SYNC_ELEMENT,
  857. sync_dev, 0);
  858. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  859. src_port,
  860. OMAP_DMA_AMODE_CONSTANT,
  861. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  862. 0, 0);
  863. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  864. dest_port,
  865. OMAP_DMA_AMODE_POST_INC,
  866. buffer,
  867. 0, 0);
  868. omap_start_dma(mcbsp->dma_rx_lch);
  869. wait_for_completion(&mcbsp->rx_dma_completion);
  870. return 0;
  871. }
  872. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  873. /*
  874. * SPI wrapper.
  875. * Since SPI setup is much simpler than the generic McBSP one,
  876. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  877. * Once this is done, you can call omap_mcbsp_start().
  878. */
  879. void omap_mcbsp_set_spi_mode(unsigned int id,
  880. const struct omap_mcbsp_spi_cfg *spi_cfg)
  881. {
  882. struct omap_mcbsp *mcbsp;
  883. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  884. if (!omap_mcbsp_check_valid_id(id)) {
  885. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  886. return;
  887. }
  888. mcbsp = id_to_mcbsp_ptr(id);
  889. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  890. /* SPI has only one frame */
  891. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  892. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  893. /* Clock stop mode */
  894. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  895. mcbsp_cfg.spcr1 |= (1 << 12);
  896. else
  897. mcbsp_cfg.spcr1 |= (3 << 11);
  898. /* Set clock parities */
  899. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  900. mcbsp_cfg.pcr0 |= CLKRP;
  901. else
  902. mcbsp_cfg.pcr0 &= ~CLKRP;
  903. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  904. mcbsp_cfg.pcr0 &= ~CLKXP;
  905. else
  906. mcbsp_cfg.pcr0 |= CLKXP;
  907. /* Set SCLKME to 0 and CLKSM to 1 */
  908. mcbsp_cfg.pcr0 &= ~SCLKME;
  909. mcbsp_cfg.srgr2 |= CLKSM;
  910. /* Set FSXP */
  911. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  912. mcbsp_cfg.pcr0 &= ~FSXP;
  913. else
  914. mcbsp_cfg.pcr0 |= FSXP;
  915. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  916. mcbsp_cfg.pcr0 |= CLKXM;
  917. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  918. mcbsp_cfg.pcr0 |= FSXM;
  919. mcbsp_cfg.srgr2 &= ~FSGM;
  920. mcbsp_cfg.xcr2 |= XDATDLY(1);
  921. mcbsp_cfg.rcr2 |= RDATDLY(1);
  922. } else {
  923. mcbsp_cfg.pcr0 &= ~CLKXM;
  924. mcbsp_cfg.srgr1 |= CLKGDV(1);
  925. mcbsp_cfg.pcr0 &= ~FSXM;
  926. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  927. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  928. }
  929. mcbsp_cfg.xcr2 &= ~XPHASE;
  930. mcbsp_cfg.rcr2 &= ~RPHASE;
  931. omap_mcbsp_config(id, &mcbsp_cfg);
  932. }
  933. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  934. #ifdef CONFIG_ARCH_OMAP34XX
  935. #define max_thres(m) (mcbsp->pdata->buffer_size)
  936. #define valid_threshold(m, val) ((val) <= max_thres(m))
  937. #define THRESHOLD_PROP_BUILDER(prop) \
  938. static ssize_t prop##_show(struct device *dev, \
  939. struct device_attribute *attr, char *buf) \
  940. { \
  941. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  942. \
  943. return sprintf(buf, "%u\n", mcbsp->prop); \
  944. } \
  945. \
  946. static ssize_t prop##_store(struct device *dev, \
  947. struct device_attribute *attr, \
  948. const char *buf, size_t size) \
  949. { \
  950. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  951. unsigned long val; \
  952. int status; \
  953. \
  954. status = strict_strtoul(buf, 0, &val); \
  955. if (status) \
  956. return status; \
  957. \
  958. if (!valid_threshold(mcbsp, val)) \
  959. return -EDOM; \
  960. \
  961. mcbsp->prop = val; \
  962. return size; \
  963. } \
  964. \
  965. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  966. THRESHOLD_PROP_BUILDER(max_tx_thres);
  967. THRESHOLD_PROP_BUILDER(max_rx_thres);
  968. static ssize_t dma_op_mode_show(struct device *dev,
  969. struct device_attribute *attr, char *buf)
  970. {
  971. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  972. int dma_op_mode;
  973. spin_lock_irq(&mcbsp->lock);
  974. dma_op_mode = mcbsp->dma_op_mode;
  975. spin_unlock_irq(&mcbsp->lock);
  976. return sprintf(buf, "current mode: %d\n"
  977. "possible mode values are:\n"
  978. "%d - %s\n"
  979. "%d - %s\n"
  980. "%d - %s\n",
  981. dma_op_mode,
  982. MCBSP_DMA_MODE_ELEMENT, "element mode",
  983. MCBSP_DMA_MODE_THRESHOLD, "threshold mode",
  984. MCBSP_DMA_MODE_FRAME, "frame mode");
  985. }
  986. static ssize_t dma_op_mode_store(struct device *dev,
  987. struct device_attribute *attr,
  988. const char *buf, size_t size)
  989. {
  990. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  991. unsigned long val;
  992. int status;
  993. status = strict_strtoul(buf, 0, &val);
  994. if (status)
  995. return status;
  996. spin_lock_irq(&mcbsp->lock);
  997. if (!mcbsp->free) {
  998. size = -EBUSY;
  999. goto unlock;
  1000. }
  1001. if (val > MCBSP_DMA_MODE_FRAME || val < MCBSP_DMA_MODE_ELEMENT) {
  1002. size = -EINVAL;
  1003. goto unlock;
  1004. }
  1005. mcbsp->dma_op_mode = val;
  1006. unlock:
  1007. spin_unlock_irq(&mcbsp->lock);
  1008. return size;
  1009. }
  1010. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1011. static const struct attribute *additional_attrs[] = {
  1012. &dev_attr_max_tx_thres.attr,
  1013. &dev_attr_max_rx_thres.attr,
  1014. &dev_attr_dma_op_mode.attr,
  1015. NULL,
  1016. };
  1017. static const struct attribute_group additional_attr_group = {
  1018. .attrs = (struct attribute **)additional_attrs,
  1019. };
  1020. static inline int __devinit omap_additional_add(struct device *dev)
  1021. {
  1022. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1023. }
  1024. static inline void __devexit omap_additional_remove(struct device *dev)
  1025. {
  1026. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1027. }
  1028. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1029. {
  1030. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1031. if (cpu_is_omap34xx()) {
  1032. mcbsp->max_tx_thres = max_thres(mcbsp);
  1033. mcbsp->max_rx_thres = max_thres(mcbsp);
  1034. /*
  1035. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1036. * for mcbsp2 instances.
  1037. */
  1038. if (omap_additional_add(mcbsp->dev))
  1039. dev_warn(mcbsp->dev,
  1040. "Unable to create additional controls\n");
  1041. } else {
  1042. mcbsp->max_tx_thres = -EINVAL;
  1043. mcbsp->max_rx_thres = -EINVAL;
  1044. }
  1045. }
  1046. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1047. {
  1048. if (cpu_is_omap34xx())
  1049. omap_additional_remove(mcbsp->dev);
  1050. }
  1051. #else
  1052. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1053. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1054. #endif /* CONFIG_ARCH_OMAP34XX */
  1055. /*
  1056. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1057. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1058. */
  1059. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1060. {
  1061. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1062. struct omap_mcbsp *mcbsp;
  1063. int id = pdev->id - 1;
  1064. int ret = 0;
  1065. if (!pdata) {
  1066. dev_err(&pdev->dev, "McBSP device initialized without"
  1067. "platform data\n");
  1068. ret = -EINVAL;
  1069. goto exit;
  1070. }
  1071. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1072. if (id >= omap_mcbsp_count) {
  1073. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1074. ret = -EINVAL;
  1075. goto exit;
  1076. }
  1077. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1078. if (!mcbsp) {
  1079. ret = -ENOMEM;
  1080. goto exit;
  1081. }
  1082. spin_lock_init(&mcbsp->lock);
  1083. mcbsp->id = id + 1;
  1084. mcbsp->free = 1;
  1085. mcbsp->dma_tx_lch = -1;
  1086. mcbsp->dma_rx_lch = -1;
  1087. mcbsp->phys_base = pdata->phys_base;
  1088. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1089. if (!mcbsp->io_base) {
  1090. ret = -ENOMEM;
  1091. goto err_ioremap;
  1092. }
  1093. /* Default I/O is IRQ based */
  1094. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1095. mcbsp->tx_irq = pdata->tx_irq;
  1096. mcbsp->rx_irq = pdata->rx_irq;
  1097. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1098. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1099. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1100. if (IS_ERR(mcbsp->iclk)) {
  1101. ret = PTR_ERR(mcbsp->iclk);
  1102. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1103. goto err_iclk;
  1104. }
  1105. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1106. if (IS_ERR(mcbsp->fclk)) {
  1107. ret = PTR_ERR(mcbsp->fclk);
  1108. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1109. goto err_fclk;
  1110. }
  1111. mcbsp->pdata = pdata;
  1112. mcbsp->dev = &pdev->dev;
  1113. mcbsp_ptr[id] = mcbsp;
  1114. platform_set_drvdata(pdev, mcbsp);
  1115. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1116. omap34xx_device_init(mcbsp);
  1117. return 0;
  1118. err_fclk:
  1119. clk_put(mcbsp->iclk);
  1120. err_iclk:
  1121. iounmap(mcbsp->io_base);
  1122. err_ioremap:
  1123. kfree(mcbsp);
  1124. exit:
  1125. return ret;
  1126. }
  1127. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1128. {
  1129. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1130. platform_set_drvdata(pdev, NULL);
  1131. if (mcbsp) {
  1132. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1133. mcbsp->pdata->ops->free)
  1134. mcbsp->pdata->ops->free(mcbsp->id);
  1135. omap34xx_device_exit(mcbsp);
  1136. clk_disable(mcbsp->fclk);
  1137. clk_disable(mcbsp->iclk);
  1138. clk_put(mcbsp->fclk);
  1139. clk_put(mcbsp->iclk);
  1140. iounmap(mcbsp->io_base);
  1141. mcbsp->fclk = NULL;
  1142. mcbsp->iclk = NULL;
  1143. mcbsp->free = 0;
  1144. mcbsp->dev = NULL;
  1145. }
  1146. return 0;
  1147. }
  1148. static struct platform_driver omap_mcbsp_driver = {
  1149. .probe = omap_mcbsp_probe,
  1150. .remove = __devexit_p(omap_mcbsp_remove),
  1151. .driver = {
  1152. .name = "omap-mcbsp",
  1153. },
  1154. };
  1155. int __init omap_mcbsp_init(void)
  1156. {
  1157. /* Register the McBSP driver */
  1158. return platform_driver_register(&omap_mcbsp_driver);
  1159. }