lgdt3305.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * Support for LG Electronics LGDT3304 and LGDT3305 - VSB/QAM
  3. *
  4. * Copyright (C) 2008, 2009 Michael Krufky <mkrufky@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. *
  20. */
  21. #include <asm/div64.h>
  22. #include <linux/dvb/frontend.h>
  23. #include <linux/slab.h>
  24. #include "dvb_math.h"
  25. #include "lgdt3305.h"
  26. static int debug;
  27. module_param(debug, int, 0644);
  28. MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
  29. #define DBG_INFO 1
  30. #define DBG_REG 2
  31. #define lg_printk(kern, fmt, arg...) \
  32. printk(kern "%s: " fmt, __func__, ##arg)
  33. #define lg_info(fmt, arg...) printk(KERN_INFO "lgdt3305: " fmt, ##arg)
  34. #define lg_warn(fmt, arg...) lg_printk(KERN_WARNING, fmt, ##arg)
  35. #define lg_err(fmt, arg...) lg_printk(KERN_ERR, fmt, ##arg)
  36. #define lg_dbg(fmt, arg...) if (debug & DBG_INFO) \
  37. lg_printk(KERN_DEBUG, fmt, ##arg)
  38. #define lg_reg(fmt, arg...) if (debug & DBG_REG) \
  39. lg_printk(KERN_DEBUG, fmt, ##arg)
  40. #define lg_fail(ret) \
  41. ({ \
  42. int __ret; \
  43. __ret = (ret < 0); \
  44. if (__ret) \
  45. lg_err("error %d on line %d\n", ret, __LINE__); \
  46. __ret; \
  47. })
  48. struct lgdt3305_state {
  49. struct i2c_adapter *i2c_adap;
  50. const struct lgdt3305_config *cfg;
  51. struct dvb_frontend frontend;
  52. fe_modulation_t current_modulation;
  53. u32 current_frequency;
  54. u32 snr;
  55. };
  56. /* ------------------------------------------------------------------------ */
  57. #define LGDT3305_GEN_CTRL_1 0x0000
  58. #define LGDT3305_GEN_CTRL_2 0x0001
  59. #define LGDT3305_GEN_CTRL_3 0x0002
  60. #define LGDT3305_GEN_STATUS 0x0003
  61. #define LGDT3305_GEN_CONTROL 0x0007
  62. #define LGDT3305_GEN_CTRL_4 0x000a
  63. #define LGDT3305_DGTL_AGC_REF_1 0x0012
  64. #define LGDT3305_DGTL_AGC_REF_2 0x0013
  65. #define LGDT3305_CR_CTR_FREQ_1 0x0106
  66. #define LGDT3305_CR_CTR_FREQ_2 0x0107
  67. #define LGDT3305_CR_CTR_FREQ_3 0x0108
  68. #define LGDT3305_CR_CTR_FREQ_4 0x0109
  69. #define LGDT3305_CR_MSE_1 0x011b
  70. #define LGDT3305_CR_MSE_2 0x011c
  71. #define LGDT3305_CR_LOCK_STATUS 0x011d
  72. #define LGDT3305_CR_CTRL_7 0x0126
  73. #define LGDT3305_AGC_POWER_REF_1 0x0300
  74. #define LGDT3305_AGC_POWER_REF_2 0x0301
  75. #define LGDT3305_AGC_DELAY_PT_1 0x0302
  76. #define LGDT3305_AGC_DELAY_PT_2 0x0303
  77. #define LGDT3305_RFAGC_LOOP_FLTR_BW_1 0x0306
  78. #define LGDT3305_RFAGC_LOOP_FLTR_BW_2 0x0307
  79. #define LGDT3305_IFBW_1 0x0308
  80. #define LGDT3305_IFBW_2 0x0309
  81. #define LGDT3305_AGC_CTRL_1 0x030c
  82. #define LGDT3305_AGC_CTRL_4 0x0314
  83. #define LGDT3305_EQ_MSE_1 0x0413
  84. #define LGDT3305_EQ_MSE_2 0x0414
  85. #define LGDT3305_EQ_MSE_3 0x0415
  86. #define LGDT3305_PT_MSE_1 0x0417
  87. #define LGDT3305_PT_MSE_2 0x0418
  88. #define LGDT3305_PT_MSE_3 0x0419
  89. #define LGDT3305_FEC_BLOCK_CTRL 0x0504
  90. #define LGDT3305_FEC_LOCK_STATUS 0x050a
  91. #define LGDT3305_FEC_PKT_ERR_1 0x050c
  92. #define LGDT3305_FEC_PKT_ERR_2 0x050d
  93. #define LGDT3305_TP_CTRL_1 0x050e
  94. #define LGDT3305_BERT_PERIOD 0x0801
  95. #define LGDT3305_BERT_ERROR_COUNT_1 0x080a
  96. #define LGDT3305_BERT_ERROR_COUNT_2 0x080b
  97. #define LGDT3305_BERT_ERROR_COUNT_3 0x080c
  98. #define LGDT3305_BERT_ERROR_COUNT_4 0x080d
  99. static int lgdt3305_write_reg(struct lgdt3305_state *state, u16 reg, u8 val)
  100. {
  101. int ret;
  102. u8 buf[] = { reg >> 8, reg & 0xff, val };
  103. struct i2c_msg msg = {
  104. .addr = state->cfg->i2c_addr, .flags = 0,
  105. .buf = buf, .len = 3,
  106. };
  107. lg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
  108. ret = i2c_transfer(state->i2c_adap, &msg, 1);
  109. if (ret != 1) {
  110. lg_err("error (addr %02x %02x <- %02x, err = %i)\n",
  111. msg.buf[0], msg.buf[1], msg.buf[2], ret);
  112. if (ret < 0)
  113. return ret;
  114. else
  115. return -EREMOTEIO;
  116. }
  117. return 0;
  118. }
  119. static int lgdt3305_read_reg(struct lgdt3305_state *state, u16 reg, u8 *val)
  120. {
  121. int ret;
  122. u8 reg_buf[] = { reg >> 8, reg & 0xff };
  123. struct i2c_msg msg[] = {
  124. { .addr = state->cfg->i2c_addr,
  125. .flags = 0, .buf = reg_buf, .len = 2 },
  126. { .addr = state->cfg->i2c_addr,
  127. .flags = I2C_M_RD, .buf = val, .len = 1 },
  128. };
  129. lg_reg("reg: 0x%04x\n", reg);
  130. ret = i2c_transfer(state->i2c_adap, msg, 2);
  131. if (ret != 2) {
  132. lg_err("error (addr %02x reg %04x error (ret == %i)\n",
  133. state->cfg->i2c_addr, reg, ret);
  134. if (ret < 0)
  135. return ret;
  136. else
  137. return -EREMOTEIO;
  138. }
  139. return 0;
  140. }
  141. #define read_reg(state, reg) \
  142. ({ \
  143. u8 __val; \
  144. int ret = lgdt3305_read_reg(state, reg, &__val); \
  145. if (lg_fail(ret)) \
  146. __val = 0; \
  147. __val; \
  148. })
  149. static int lgdt3305_set_reg_bit(struct lgdt3305_state *state,
  150. u16 reg, int bit, int onoff)
  151. {
  152. u8 val;
  153. int ret;
  154. lg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
  155. ret = lgdt3305_read_reg(state, reg, &val);
  156. if (lg_fail(ret))
  157. goto fail;
  158. val &= ~(1 << bit);
  159. val |= (onoff & 1) << bit;
  160. ret = lgdt3305_write_reg(state, reg, val);
  161. fail:
  162. return ret;
  163. }
  164. struct lgdt3305_reg {
  165. u16 reg;
  166. u8 val;
  167. };
  168. static int lgdt3305_write_regs(struct lgdt3305_state *state,
  169. struct lgdt3305_reg *regs, int len)
  170. {
  171. int i, ret;
  172. lg_reg("writing %d registers...\n", len);
  173. for (i = 0; i < len - 1; i++) {
  174. ret = lgdt3305_write_reg(state, regs[i].reg, regs[i].val);
  175. if (lg_fail(ret))
  176. return ret;
  177. }
  178. return 0;
  179. }
  180. /* ------------------------------------------------------------------------ */
  181. static int lgdt3305_soft_reset(struct lgdt3305_state *state)
  182. {
  183. int ret;
  184. lg_dbg("\n");
  185. ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 0);
  186. if (lg_fail(ret))
  187. goto fail;
  188. msleep(20);
  189. ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 1);
  190. fail:
  191. return ret;
  192. }
  193. static inline int lgdt3305_mpeg_mode(struct lgdt3305_state *state,
  194. enum lgdt3305_mpeg_mode mode)
  195. {
  196. lg_dbg("(%d)\n", mode);
  197. return lgdt3305_set_reg_bit(state, LGDT3305_TP_CTRL_1, 5, mode);
  198. }
  199. static int lgdt3305_mpeg_mode_polarity(struct lgdt3305_state *state,
  200. enum lgdt3305_tp_clock_edge edge,
  201. enum lgdt3305_tp_valid_polarity valid)
  202. {
  203. u8 val;
  204. int ret;
  205. lg_dbg("edge = %d, valid = %d\n", edge, valid);
  206. ret = lgdt3305_read_reg(state, LGDT3305_TP_CTRL_1, &val);
  207. if (lg_fail(ret))
  208. goto fail;
  209. val &= ~0x09;
  210. if (edge)
  211. val |= 0x08;
  212. if (valid)
  213. val |= 0x01;
  214. ret = lgdt3305_write_reg(state, LGDT3305_TP_CTRL_1, val);
  215. if (lg_fail(ret))
  216. goto fail;
  217. ret = lgdt3305_soft_reset(state);
  218. fail:
  219. return ret;
  220. }
  221. static int lgdt3305_set_modulation(struct lgdt3305_state *state,
  222. struct dvb_frontend_parameters *param)
  223. {
  224. u8 opermode;
  225. int ret;
  226. lg_dbg("\n");
  227. ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_1, &opermode);
  228. if (lg_fail(ret))
  229. goto fail;
  230. opermode &= ~0x03;
  231. switch (param->u.vsb.modulation) {
  232. case VSB_8:
  233. opermode |= 0x03;
  234. break;
  235. case QAM_64:
  236. opermode |= 0x00;
  237. break;
  238. case QAM_256:
  239. opermode |= 0x01;
  240. break;
  241. default:
  242. return -EINVAL;
  243. }
  244. ret = lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_1, opermode);
  245. fail:
  246. return ret;
  247. }
  248. static int lgdt3305_set_filter_extension(struct lgdt3305_state *state,
  249. struct dvb_frontend_parameters *param)
  250. {
  251. int val;
  252. switch (param->u.vsb.modulation) {
  253. case VSB_8:
  254. val = 0;
  255. break;
  256. case QAM_64:
  257. case QAM_256:
  258. val = 1;
  259. break;
  260. default:
  261. return -EINVAL;
  262. }
  263. lg_dbg("val = %d\n", val);
  264. return lgdt3305_set_reg_bit(state, 0x043f, 2, val);
  265. }
  266. /* ------------------------------------------------------------------------ */
  267. static int lgdt3305_passband_digital_agc(struct lgdt3305_state *state,
  268. struct dvb_frontend_parameters *param)
  269. {
  270. u16 agc_ref;
  271. switch (param->u.vsb.modulation) {
  272. case VSB_8:
  273. agc_ref = 0x32c4;
  274. break;
  275. case QAM_64:
  276. agc_ref = 0x2a00;
  277. break;
  278. case QAM_256:
  279. agc_ref = 0x2a80;
  280. break;
  281. default:
  282. return -EINVAL;
  283. }
  284. lg_dbg("agc ref: 0x%04x\n", agc_ref);
  285. lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_1, agc_ref >> 8);
  286. lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_2, agc_ref & 0xff);
  287. return 0;
  288. }
  289. static int lgdt3305_rfagc_loop(struct lgdt3305_state *state,
  290. struct dvb_frontend_parameters *param)
  291. {
  292. u16 ifbw, rfbw, agcdelay;
  293. switch (param->u.vsb.modulation) {
  294. case VSB_8:
  295. agcdelay = 0x04c0;
  296. rfbw = 0x8000;
  297. ifbw = 0x8000;
  298. break;
  299. case QAM_64:
  300. case QAM_256:
  301. agcdelay = 0x046b;
  302. rfbw = 0x8889;
  303. /* FIXME: investigate optimal ifbw & rfbw values for the
  304. * DT3304 and re-write this switch..case block */
  305. if (state->cfg->demod_chip == LGDT3304)
  306. ifbw = 0x6666;
  307. else /* (state->cfg->demod_chip == LGDT3305) */
  308. ifbw = 0x8888;
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. if (state->cfg->rf_agc_loop) {
  314. lg_dbg("agcdelay: 0x%04x, rfbw: 0x%04x\n", agcdelay, rfbw);
  315. /* rf agc loop filter bandwidth */
  316. lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_1,
  317. agcdelay >> 8);
  318. lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_2,
  319. agcdelay & 0xff);
  320. lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_1,
  321. rfbw >> 8);
  322. lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_2,
  323. rfbw & 0xff);
  324. } else {
  325. lg_dbg("ifbw: 0x%04x\n", ifbw);
  326. /* if agc loop filter bandwidth */
  327. lgdt3305_write_reg(state, LGDT3305_IFBW_1, ifbw >> 8);
  328. lgdt3305_write_reg(state, LGDT3305_IFBW_2, ifbw & 0xff);
  329. }
  330. return 0;
  331. }
  332. static int lgdt3305_agc_setup(struct lgdt3305_state *state,
  333. struct dvb_frontend_parameters *param)
  334. {
  335. int lockdten, acqen;
  336. switch (param->u.vsb.modulation) {
  337. case VSB_8:
  338. lockdten = 0;
  339. acqen = 0;
  340. break;
  341. case QAM_64:
  342. case QAM_256:
  343. lockdten = 1;
  344. acqen = 1;
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. lg_dbg("lockdten = %d, acqen = %d\n", lockdten, acqen);
  350. /* control agc function */
  351. switch (state->cfg->demod_chip) {
  352. case LGDT3304:
  353. lgdt3305_write_reg(state, 0x0314, 0xe1 | lockdten << 1);
  354. lgdt3305_set_reg_bit(state, 0x030e, 2, acqen);
  355. break;
  356. case LGDT3305:
  357. lgdt3305_write_reg(state, LGDT3305_AGC_CTRL_4, 0xe1 | lockdten << 1);
  358. lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 2, acqen);
  359. break;
  360. default:
  361. return -EINVAL;
  362. }
  363. return lgdt3305_rfagc_loop(state, param);
  364. }
  365. static int lgdt3305_set_agc_power_ref(struct lgdt3305_state *state,
  366. struct dvb_frontend_parameters *param)
  367. {
  368. u16 usref = 0;
  369. switch (param->u.vsb.modulation) {
  370. case VSB_8:
  371. if (state->cfg->usref_8vsb)
  372. usref = state->cfg->usref_8vsb;
  373. break;
  374. case QAM_64:
  375. if (state->cfg->usref_qam64)
  376. usref = state->cfg->usref_qam64;
  377. break;
  378. case QAM_256:
  379. if (state->cfg->usref_qam256)
  380. usref = state->cfg->usref_qam256;
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. if (usref) {
  386. lg_dbg("set manual mode: 0x%04x\n", usref);
  387. lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 3, 1);
  388. lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_1,
  389. 0xff & (usref >> 8));
  390. lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_2,
  391. 0xff & (usref >> 0));
  392. }
  393. return 0;
  394. }
  395. /* ------------------------------------------------------------------------ */
  396. static int lgdt3305_spectral_inversion(struct lgdt3305_state *state,
  397. struct dvb_frontend_parameters *param,
  398. int inversion)
  399. {
  400. int ret;
  401. lg_dbg("(%d)\n", inversion);
  402. switch (param->u.vsb.modulation) {
  403. case VSB_8:
  404. ret = lgdt3305_write_reg(state, LGDT3305_CR_CTRL_7,
  405. inversion ? 0xf9 : 0x79);
  406. break;
  407. case QAM_64:
  408. case QAM_256:
  409. ret = lgdt3305_write_reg(state, LGDT3305_FEC_BLOCK_CTRL,
  410. inversion ? 0xfd : 0xff);
  411. break;
  412. default:
  413. ret = -EINVAL;
  414. }
  415. return ret;
  416. }
  417. static int lgdt3305_set_if(struct lgdt3305_state *state,
  418. struct dvb_frontend_parameters *param)
  419. {
  420. u16 if_freq_khz;
  421. u8 nco1, nco2, nco3, nco4;
  422. u64 nco;
  423. switch (param->u.vsb.modulation) {
  424. case VSB_8:
  425. if_freq_khz = state->cfg->vsb_if_khz;
  426. break;
  427. case QAM_64:
  428. case QAM_256:
  429. if_freq_khz = state->cfg->qam_if_khz;
  430. break;
  431. default:
  432. return -EINVAL;
  433. }
  434. nco = if_freq_khz / 10;
  435. switch (param->u.vsb.modulation) {
  436. case VSB_8:
  437. nco <<= 24;
  438. do_div(nco, 625);
  439. break;
  440. case QAM_64:
  441. case QAM_256:
  442. nco <<= 28;
  443. do_div(nco, 625);
  444. break;
  445. default:
  446. return -EINVAL;
  447. }
  448. nco1 = (nco >> 24) & 0x3f;
  449. nco1 |= 0x40;
  450. nco2 = (nco >> 16) & 0xff;
  451. nco3 = (nco >> 8) & 0xff;
  452. nco4 = nco & 0xff;
  453. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, nco1);
  454. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, nco2);
  455. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, nco3);
  456. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, nco4);
  457. lg_dbg("%d KHz -> [%02x%02x%02x%02x]\n",
  458. if_freq_khz, nco1, nco2, nco3, nco4);
  459. return 0;
  460. }
  461. /* ------------------------------------------------------------------------ */
  462. static int lgdt3305_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  463. {
  464. struct lgdt3305_state *state = fe->demodulator_priv;
  465. if (state->cfg->deny_i2c_rptr)
  466. return 0;
  467. lg_dbg("(%d)\n", enable);
  468. return lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_2, 5,
  469. enable ? 0 : 1);
  470. }
  471. static int lgdt3305_sleep(struct dvb_frontend *fe)
  472. {
  473. struct lgdt3305_state *state = fe->demodulator_priv;
  474. u8 gen_ctrl_3, gen_ctrl_4;
  475. lg_dbg("\n");
  476. gen_ctrl_3 = read_reg(state, LGDT3305_GEN_CTRL_3);
  477. gen_ctrl_4 = read_reg(state, LGDT3305_GEN_CTRL_4);
  478. /* hold in software reset while sleeping */
  479. gen_ctrl_3 &= ~0x01;
  480. /* tristate the IF-AGC pin */
  481. gen_ctrl_3 |= 0x02;
  482. /* tristate the RF-AGC pin */
  483. gen_ctrl_3 |= 0x04;
  484. /* disable vsb/qam module */
  485. gen_ctrl_4 &= ~0x01;
  486. /* disable adc module */
  487. gen_ctrl_4 &= ~0x02;
  488. lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_3, gen_ctrl_3);
  489. lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_4, gen_ctrl_4);
  490. return 0;
  491. }
  492. static int lgdt3305_init(struct dvb_frontend *fe)
  493. {
  494. struct lgdt3305_state *state = fe->demodulator_priv;
  495. int ret;
  496. static struct lgdt3305_reg lgdt3304_init_data[] = {
  497. { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
  498. { .reg = 0x000d, .val = 0x02, },
  499. { .reg = 0x000e, .val = 0x02, },
  500. { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
  501. { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
  502. { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
  503. { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
  504. { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
  505. { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
  506. { .reg = LGDT3305_CR_CTRL_7, .val = 0xf9, },
  507. { .reg = 0x0112, .val = 0x17, },
  508. { .reg = 0x0113, .val = 0x15, },
  509. { .reg = 0x0114, .val = 0x18, },
  510. { .reg = 0x0115, .val = 0xff, },
  511. { .reg = 0x0116, .val = 0x3c, },
  512. { .reg = 0x0214, .val = 0x67, },
  513. { .reg = 0x0424, .val = 0x8d, },
  514. { .reg = 0x0427, .val = 0x12, },
  515. { .reg = 0x0428, .val = 0x4f, },
  516. { .reg = LGDT3305_IFBW_1, .val = 0x80, },
  517. { .reg = LGDT3305_IFBW_2, .val = 0x00, },
  518. { .reg = 0x030a, .val = 0x08, },
  519. { .reg = 0x030b, .val = 0x9b, },
  520. { .reg = 0x030d, .val = 0x00, },
  521. { .reg = 0x030e, .val = 0x1c, },
  522. { .reg = 0x0314, .val = 0xe1, },
  523. { .reg = 0x000d, .val = 0x82, },
  524. { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
  525. { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
  526. };
  527. static struct lgdt3305_reg lgdt3305_init_data[] = {
  528. { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
  529. { .reg = LGDT3305_GEN_CTRL_2, .val = 0xb0, },
  530. { .reg = LGDT3305_GEN_CTRL_3, .val = 0x01, },
  531. { .reg = LGDT3305_GEN_CONTROL, .val = 0x6f, },
  532. { .reg = LGDT3305_GEN_CTRL_4, .val = 0x03, },
  533. { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
  534. { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
  535. { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
  536. { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
  537. { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
  538. { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
  539. { .reg = LGDT3305_CR_CTRL_7, .val = 0x79, },
  540. { .reg = LGDT3305_AGC_POWER_REF_1, .val = 0x32, },
  541. { .reg = LGDT3305_AGC_POWER_REF_2, .val = 0xc4, },
  542. { .reg = LGDT3305_AGC_DELAY_PT_1, .val = 0x0d, },
  543. { .reg = LGDT3305_AGC_DELAY_PT_2, .val = 0x30, },
  544. { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_1, .val = 0x80, },
  545. { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_2, .val = 0x00, },
  546. { .reg = LGDT3305_IFBW_1, .val = 0x80, },
  547. { .reg = LGDT3305_IFBW_2, .val = 0x00, },
  548. { .reg = LGDT3305_AGC_CTRL_1, .val = 0x30, },
  549. { .reg = LGDT3305_AGC_CTRL_4, .val = 0x61, },
  550. { .reg = LGDT3305_FEC_BLOCK_CTRL, .val = 0xff, },
  551. { .reg = LGDT3305_TP_CTRL_1, .val = 0x1b, },
  552. };
  553. lg_dbg("\n");
  554. switch (state->cfg->demod_chip) {
  555. case LGDT3304:
  556. ret = lgdt3305_write_regs(state, lgdt3304_init_data,
  557. ARRAY_SIZE(lgdt3304_init_data));
  558. break;
  559. case LGDT3305:
  560. ret = lgdt3305_write_regs(state, lgdt3305_init_data,
  561. ARRAY_SIZE(lgdt3305_init_data));
  562. break;
  563. default:
  564. ret = -EINVAL;
  565. }
  566. if (lg_fail(ret))
  567. goto fail;
  568. ret = lgdt3305_soft_reset(state);
  569. fail:
  570. return ret;
  571. }
  572. static int lgdt3304_set_parameters(struct dvb_frontend *fe,
  573. struct dvb_frontend_parameters *param)
  574. {
  575. struct lgdt3305_state *state = fe->demodulator_priv;
  576. int ret;
  577. lg_dbg("(%d, %d)\n", param->frequency, param->u.vsb.modulation);
  578. if (fe->ops.tuner_ops.set_params) {
  579. ret = fe->ops.tuner_ops.set_params(fe, param);
  580. if (fe->ops.i2c_gate_ctrl)
  581. fe->ops.i2c_gate_ctrl(fe, 0);
  582. if (lg_fail(ret))
  583. goto fail;
  584. state->current_frequency = param->frequency;
  585. }
  586. ret = lgdt3305_set_modulation(state, param);
  587. if (lg_fail(ret))
  588. goto fail;
  589. ret = lgdt3305_passband_digital_agc(state, param);
  590. if (lg_fail(ret))
  591. goto fail;
  592. ret = lgdt3305_agc_setup(state, param);
  593. if (lg_fail(ret))
  594. goto fail;
  595. /* reg 0x030d is 3304-only... seen in vsb and qam usbsnoops... */
  596. switch (param->u.vsb.modulation) {
  597. case VSB_8:
  598. lgdt3305_write_reg(state, 0x030d, 0x00);
  599. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, 0x4f);
  600. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, 0x0c);
  601. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, 0xac);
  602. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, 0xba);
  603. break;
  604. case QAM_64:
  605. case QAM_256:
  606. lgdt3305_write_reg(state, 0x030d, 0x14);
  607. ret = lgdt3305_set_if(state, param);
  608. if (lg_fail(ret))
  609. goto fail;
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. ret = lgdt3305_spectral_inversion(state, param,
  615. state->cfg->spectral_inversion
  616. ? 1 : 0);
  617. if (lg_fail(ret))
  618. goto fail;
  619. state->current_modulation = param->u.vsb.modulation;
  620. ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
  621. if (lg_fail(ret))
  622. goto fail;
  623. /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
  624. ret = lgdt3305_mpeg_mode_polarity(state,
  625. state->cfg->tpclk_edge,
  626. state->cfg->tpvalid_polarity);
  627. fail:
  628. return ret;
  629. }
  630. static int lgdt3305_set_parameters(struct dvb_frontend *fe,
  631. struct dvb_frontend_parameters *param)
  632. {
  633. struct lgdt3305_state *state = fe->demodulator_priv;
  634. int ret;
  635. lg_dbg("(%d, %d)\n", param->frequency, param->u.vsb.modulation);
  636. if (fe->ops.tuner_ops.set_params) {
  637. ret = fe->ops.tuner_ops.set_params(fe, param);
  638. if (fe->ops.i2c_gate_ctrl)
  639. fe->ops.i2c_gate_ctrl(fe, 0);
  640. if (lg_fail(ret))
  641. goto fail;
  642. state->current_frequency = param->frequency;
  643. }
  644. ret = lgdt3305_set_modulation(state, param);
  645. if (lg_fail(ret))
  646. goto fail;
  647. ret = lgdt3305_passband_digital_agc(state, param);
  648. if (lg_fail(ret))
  649. goto fail;
  650. ret = lgdt3305_set_agc_power_ref(state, param);
  651. if (lg_fail(ret))
  652. goto fail;
  653. ret = lgdt3305_agc_setup(state, param);
  654. if (lg_fail(ret))
  655. goto fail;
  656. /* low if */
  657. ret = lgdt3305_write_reg(state, LGDT3305_GEN_CONTROL, 0x2f);
  658. if (lg_fail(ret))
  659. goto fail;
  660. ret = lgdt3305_set_reg_bit(state, LGDT3305_CR_CTR_FREQ_1, 6, 1);
  661. if (lg_fail(ret))
  662. goto fail;
  663. ret = lgdt3305_set_if(state, param);
  664. if (lg_fail(ret))
  665. goto fail;
  666. ret = lgdt3305_spectral_inversion(state, param,
  667. state->cfg->spectral_inversion
  668. ? 1 : 0);
  669. if (lg_fail(ret))
  670. goto fail;
  671. ret = lgdt3305_set_filter_extension(state, param);
  672. if (lg_fail(ret))
  673. goto fail;
  674. state->current_modulation = param->u.vsb.modulation;
  675. ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
  676. if (lg_fail(ret))
  677. goto fail;
  678. /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
  679. ret = lgdt3305_mpeg_mode_polarity(state,
  680. state->cfg->tpclk_edge,
  681. state->cfg->tpvalid_polarity);
  682. fail:
  683. return ret;
  684. }
  685. static int lgdt3305_get_frontend(struct dvb_frontend *fe,
  686. struct dvb_frontend_parameters *param)
  687. {
  688. struct lgdt3305_state *state = fe->demodulator_priv;
  689. lg_dbg("\n");
  690. param->u.vsb.modulation = state->current_modulation;
  691. param->frequency = state->current_frequency;
  692. return 0;
  693. }
  694. /* ------------------------------------------------------------------------ */
  695. static int lgdt3305_read_cr_lock_status(struct lgdt3305_state *state,
  696. int *locked)
  697. {
  698. u8 val;
  699. int ret;
  700. char *cr_lock_state = "";
  701. *locked = 0;
  702. ret = lgdt3305_read_reg(state, LGDT3305_CR_LOCK_STATUS, &val);
  703. if (lg_fail(ret))
  704. goto fail;
  705. switch (state->current_modulation) {
  706. case QAM_256:
  707. case QAM_64:
  708. if (val & (1 << 1))
  709. *locked = 1;
  710. switch (val & 0x07) {
  711. case 0:
  712. cr_lock_state = "QAM UNLOCK";
  713. break;
  714. case 4:
  715. cr_lock_state = "QAM 1stLock";
  716. break;
  717. case 6:
  718. cr_lock_state = "QAM 2ndLock";
  719. break;
  720. case 7:
  721. cr_lock_state = "QAM FinalLock";
  722. break;
  723. default:
  724. cr_lock_state = "CLOCKQAM-INVALID!";
  725. break;
  726. }
  727. break;
  728. case VSB_8:
  729. if (val & (1 << 7)) {
  730. *locked = 1;
  731. cr_lock_state = "CLOCKVSB";
  732. }
  733. break;
  734. default:
  735. ret = -EINVAL;
  736. }
  737. lg_dbg("(%d) %s\n", *locked, cr_lock_state);
  738. fail:
  739. return ret;
  740. }
  741. static int lgdt3305_read_fec_lock_status(struct lgdt3305_state *state,
  742. int *locked)
  743. {
  744. u8 val;
  745. int ret, mpeg_lock, fec_lock, viterbi_lock;
  746. *locked = 0;
  747. switch (state->current_modulation) {
  748. case QAM_256:
  749. case QAM_64:
  750. ret = lgdt3305_read_reg(state,
  751. LGDT3305_FEC_LOCK_STATUS, &val);
  752. if (lg_fail(ret))
  753. goto fail;
  754. mpeg_lock = (val & (1 << 0)) ? 1 : 0;
  755. fec_lock = (val & (1 << 2)) ? 1 : 0;
  756. viterbi_lock = (val & (1 << 3)) ? 1 : 0;
  757. *locked = mpeg_lock && fec_lock && viterbi_lock;
  758. lg_dbg("(%d) %s%s%s\n", *locked,
  759. mpeg_lock ? "mpeg lock " : "",
  760. fec_lock ? "fec lock " : "",
  761. viterbi_lock ? "viterbi lock" : "");
  762. break;
  763. case VSB_8:
  764. default:
  765. ret = -EINVAL;
  766. }
  767. fail:
  768. return ret;
  769. }
  770. static int lgdt3305_read_status(struct dvb_frontend *fe, fe_status_t *status)
  771. {
  772. struct lgdt3305_state *state = fe->demodulator_priv;
  773. u8 val;
  774. int ret, signal, inlock, nofecerr, snrgood,
  775. cr_lock, fec_lock, sync_lock;
  776. *status = 0;
  777. ret = lgdt3305_read_reg(state, LGDT3305_GEN_STATUS, &val);
  778. if (lg_fail(ret))
  779. goto fail;
  780. signal = (val & (1 << 4)) ? 1 : 0;
  781. inlock = (val & (1 << 3)) ? 0 : 1;
  782. sync_lock = (val & (1 << 2)) ? 1 : 0;
  783. nofecerr = (val & (1 << 1)) ? 1 : 0;
  784. snrgood = (val & (1 << 0)) ? 1 : 0;
  785. lg_dbg("%s%s%s%s%s\n",
  786. signal ? "SIGNALEXIST " : "",
  787. inlock ? "INLOCK " : "",
  788. sync_lock ? "SYNCLOCK " : "",
  789. nofecerr ? "NOFECERR " : "",
  790. snrgood ? "SNRGOOD " : "");
  791. ret = lgdt3305_read_cr_lock_status(state, &cr_lock);
  792. if (lg_fail(ret))
  793. goto fail;
  794. if (signal)
  795. *status |= FE_HAS_SIGNAL;
  796. if (cr_lock)
  797. *status |= FE_HAS_CARRIER;
  798. if (nofecerr)
  799. *status |= FE_HAS_VITERBI;
  800. if (sync_lock)
  801. *status |= FE_HAS_SYNC;
  802. switch (state->current_modulation) {
  803. case QAM_256:
  804. case QAM_64:
  805. ret = lgdt3305_read_fec_lock_status(state, &fec_lock);
  806. if (lg_fail(ret))
  807. goto fail;
  808. if (fec_lock)
  809. *status |= FE_HAS_LOCK;
  810. break;
  811. case VSB_8:
  812. if (inlock)
  813. *status |= FE_HAS_LOCK;
  814. break;
  815. default:
  816. ret = -EINVAL;
  817. }
  818. fail:
  819. return ret;
  820. }
  821. /* ------------------------------------------------------------------------ */
  822. /* borrowed from lgdt330x.c */
  823. static u32 calculate_snr(u32 mse, u32 c)
  824. {
  825. if (mse == 0) /* no signal */
  826. return 0;
  827. mse = intlog10(mse);
  828. if (mse > c) {
  829. /* Negative SNR, which is possible, but realisticly the
  830. demod will lose lock before the signal gets this bad. The
  831. API only allows for unsigned values, so just return 0 */
  832. return 0;
  833. }
  834. return 10*(c - mse);
  835. }
  836. static int lgdt3305_read_snr(struct dvb_frontend *fe, u16 *snr)
  837. {
  838. struct lgdt3305_state *state = fe->demodulator_priv;
  839. u32 noise; /* noise value */
  840. u32 c; /* per-modulation SNR calculation constant */
  841. switch (state->current_modulation) {
  842. case VSB_8:
  843. #ifdef USE_PTMSE
  844. /* Use Phase Tracker Mean-Square Error Register */
  845. /* SNR for ranges from -13.11 to +44.08 */
  846. noise = ((read_reg(state, LGDT3305_PT_MSE_1) & 0x07) << 16) |
  847. (read_reg(state, LGDT3305_PT_MSE_2) << 8) |
  848. (read_reg(state, LGDT3305_PT_MSE_3) & 0xff);
  849. c = 73957994; /* log10(25*32^2)*2^24 */
  850. #else
  851. /* Use Equalizer Mean-Square Error Register */
  852. /* SNR for ranges from -16.12 to +44.08 */
  853. noise = ((read_reg(state, LGDT3305_EQ_MSE_1) & 0x0f) << 16) |
  854. (read_reg(state, LGDT3305_EQ_MSE_2) << 8) |
  855. (read_reg(state, LGDT3305_EQ_MSE_3) & 0xff);
  856. c = 73957994; /* log10(25*32^2)*2^24 */
  857. #endif
  858. break;
  859. case QAM_64:
  860. case QAM_256:
  861. noise = (read_reg(state, LGDT3305_CR_MSE_1) << 8) |
  862. (read_reg(state, LGDT3305_CR_MSE_2) & 0xff);
  863. c = (state->current_modulation == QAM_64) ?
  864. 97939837 : 98026066;
  865. /* log10(688128)*2^24 and log10(696320)*2^24 */
  866. break;
  867. default:
  868. return -EINVAL;
  869. }
  870. state->snr = calculate_snr(noise, c);
  871. /* report SNR in dB * 10 */
  872. *snr = (state->snr / ((1 << 24) / 10));
  873. lg_dbg("noise = 0x%08x, snr = %d.%02d dB\n", noise,
  874. state->snr >> 24, (((state->snr >> 8) & 0xffff) * 100) >> 16);
  875. return 0;
  876. }
  877. static int lgdt3305_read_signal_strength(struct dvb_frontend *fe,
  878. u16 *strength)
  879. {
  880. /* borrowed from lgdt330x.c
  881. *
  882. * Calculate strength from SNR up to 35dB
  883. * Even though the SNR can go higher than 35dB,
  884. * there is some comfort factor in having a range of
  885. * strong signals that can show at 100%
  886. */
  887. struct lgdt3305_state *state = fe->demodulator_priv;
  888. u16 snr;
  889. int ret;
  890. *strength = 0;
  891. ret = fe->ops.read_snr(fe, &snr);
  892. if (lg_fail(ret))
  893. goto fail;
  894. /* Rather than use the 8.8 value snr, use state->snr which is 8.24 */
  895. /* scale the range 0 - 35*2^24 into 0 - 65535 */
  896. if (state->snr >= 8960 * 0x10000)
  897. *strength = 0xffff;
  898. else
  899. *strength = state->snr / 8960;
  900. fail:
  901. return ret;
  902. }
  903. /* ------------------------------------------------------------------------ */
  904. static int lgdt3305_read_ber(struct dvb_frontend *fe, u32 *ber)
  905. {
  906. *ber = 0;
  907. return 0;
  908. }
  909. static int lgdt3305_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  910. {
  911. struct lgdt3305_state *state = fe->demodulator_priv;
  912. *ucblocks =
  913. (read_reg(state, LGDT3305_FEC_PKT_ERR_1) << 8) |
  914. (read_reg(state, LGDT3305_FEC_PKT_ERR_2) & 0xff);
  915. return 0;
  916. }
  917. static int lgdt3305_get_tune_settings(struct dvb_frontend *fe,
  918. struct dvb_frontend_tune_settings
  919. *fe_tune_settings)
  920. {
  921. fe_tune_settings->min_delay_ms = 500;
  922. lg_dbg("\n");
  923. return 0;
  924. }
  925. static void lgdt3305_release(struct dvb_frontend *fe)
  926. {
  927. struct lgdt3305_state *state = fe->demodulator_priv;
  928. lg_dbg("\n");
  929. kfree(state);
  930. }
  931. static struct dvb_frontend_ops lgdt3304_ops;
  932. static struct dvb_frontend_ops lgdt3305_ops;
  933. struct dvb_frontend *lgdt3305_attach(const struct lgdt3305_config *config,
  934. struct i2c_adapter *i2c_adap)
  935. {
  936. struct lgdt3305_state *state = NULL;
  937. int ret;
  938. u8 val;
  939. lg_dbg("(%d-%04x)\n",
  940. i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
  941. config ? config->i2c_addr : 0);
  942. state = kzalloc(sizeof(struct lgdt3305_state), GFP_KERNEL);
  943. if (state == NULL)
  944. goto fail;
  945. state->cfg = config;
  946. state->i2c_adap = i2c_adap;
  947. switch (config->demod_chip) {
  948. case LGDT3304:
  949. memcpy(&state->frontend.ops, &lgdt3304_ops,
  950. sizeof(struct dvb_frontend_ops));
  951. break;
  952. case LGDT3305:
  953. memcpy(&state->frontend.ops, &lgdt3305_ops,
  954. sizeof(struct dvb_frontend_ops));
  955. break;
  956. default:
  957. goto fail;
  958. }
  959. state->frontend.demodulator_priv = state;
  960. /* verify that we're talking to a lg dt3304/5 */
  961. ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_2, &val);
  962. if ((lg_fail(ret)) | (val == 0))
  963. goto fail;
  964. ret = lgdt3305_write_reg(state, 0x0808, 0x80);
  965. if (lg_fail(ret))
  966. goto fail;
  967. ret = lgdt3305_read_reg(state, 0x0808, &val);
  968. if ((lg_fail(ret)) | (val != 0x80))
  969. goto fail;
  970. ret = lgdt3305_write_reg(state, 0x0808, 0x00);
  971. if (lg_fail(ret))
  972. goto fail;
  973. state->current_frequency = -1;
  974. state->current_modulation = -1;
  975. return &state->frontend;
  976. fail:
  977. lg_warn("unable to detect %s hardware\n",
  978. config->demod_chip ? "LGDT3304" : "LGDT3305");
  979. kfree(state);
  980. return NULL;
  981. }
  982. EXPORT_SYMBOL(lgdt3305_attach);
  983. static struct dvb_frontend_ops lgdt3304_ops = {
  984. .info = {
  985. .name = "LG Electronics LGDT3304 VSB/QAM Frontend",
  986. .type = FE_ATSC,
  987. .frequency_min = 54000000,
  988. .frequency_max = 858000000,
  989. .frequency_stepsize = 62500,
  990. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  991. },
  992. .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
  993. .init = lgdt3305_init,
  994. .set_frontend = lgdt3304_set_parameters,
  995. .get_frontend = lgdt3305_get_frontend,
  996. .get_tune_settings = lgdt3305_get_tune_settings,
  997. .read_status = lgdt3305_read_status,
  998. .read_ber = lgdt3305_read_ber,
  999. .read_signal_strength = lgdt3305_read_signal_strength,
  1000. .read_snr = lgdt3305_read_snr,
  1001. .read_ucblocks = lgdt3305_read_ucblocks,
  1002. .release = lgdt3305_release,
  1003. };
  1004. static struct dvb_frontend_ops lgdt3305_ops = {
  1005. .info = {
  1006. .name = "LG Electronics LGDT3305 VSB/QAM Frontend",
  1007. .type = FE_ATSC,
  1008. .frequency_min = 54000000,
  1009. .frequency_max = 858000000,
  1010. .frequency_stepsize = 62500,
  1011. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  1012. },
  1013. .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
  1014. .init = lgdt3305_init,
  1015. .sleep = lgdt3305_sleep,
  1016. .set_frontend = lgdt3305_set_parameters,
  1017. .get_frontend = lgdt3305_get_frontend,
  1018. .get_tune_settings = lgdt3305_get_tune_settings,
  1019. .read_status = lgdt3305_read_status,
  1020. .read_ber = lgdt3305_read_ber,
  1021. .read_signal_strength = lgdt3305_read_signal_strength,
  1022. .read_snr = lgdt3305_read_snr,
  1023. .read_ucblocks = lgdt3305_read_ucblocks,
  1024. .release = lgdt3305_release,
  1025. };
  1026. MODULE_DESCRIPTION("LG Electronics LGDT3304/5 ATSC/QAM-B Demodulator Driver");
  1027. MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
  1028. MODULE_LICENSE("GPL");
  1029. MODULE_VERSION("0.1");
  1030. /*
  1031. * Local variables:
  1032. * c-basic-offset: 8
  1033. * End:
  1034. */