device.h 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/cpu_rmap.h>
  38. #include <linux/atomic.h>
  39. #define MAX_MSIX_P_PORT 17
  40. #define MAX_MSIX 64
  41. #define MSIX_LEGACY_SZ 4
  42. #define MIN_MSIX_P_PORT 5
  43. enum {
  44. MLX4_FLAG_MSI_X = 1 << 0,
  45. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  46. MLX4_FLAG_MASTER = 1 << 2,
  47. MLX4_FLAG_SLAVE = 1 << 3,
  48. MLX4_FLAG_SRIOV = 1 << 4,
  49. };
  50. enum {
  51. MLX4_PORT_CAP_IS_SM = 1 << 1,
  52. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  53. };
  54. enum {
  55. MLX4_MAX_PORTS = 2,
  56. MLX4_MAX_PORT_PKEYS = 128
  57. };
  58. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  59. * These qkeys must not be allowed for general use. This is a 64k range,
  60. * and to test for violation, we use the mask (protect against future chg).
  61. */
  62. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  63. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  64. enum {
  65. MLX4_BOARD_ID_LEN = 64
  66. };
  67. enum {
  68. MLX4_MAX_NUM_PF = 16,
  69. MLX4_MAX_NUM_VF = 64,
  70. MLX4_MFUNC_MAX = 80,
  71. MLX4_MAX_EQ_NUM = 1024,
  72. MLX4_MFUNC_EQ_NUM = 4,
  73. MLX4_MFUNC_MAX_EQES = 8,
  74. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  75. };
  76. /* Driver supports 3 diffrent device methods to manage traffic steering:
  77. * -device managed - High level API for ib and eth flow steering. FW is
  78. * managing flow steering tables.
  79. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  80. * - A0 steering mode - Limited low level API for eth. In case of IB,
  81. * B0 mode is in use.
  82. */
  83. enum {
  84. MLX4_STEERING_MODE_A0,
  85. MLX4_STEERING_MODE_B0,
  86. MLX4_STEERING_MODE_DEVICE_MANAGED
  87. };
  88. static inline const char *mlx4_steering_mode_str(int steering_mode)
  89. {
  90. switch (steering_mode) {
  91. case MLX4_STEERING_MODE_A0:
  92. return "A0 steering";
  93. case MLX4_STEERING_MODE_B0:
  94. return "B0 steering";
  95. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  96. return "Device managed flow steering";
  97. default:
  98. return "Unrecognize steering mode";
  99. }
  100. }
  101. enum {
  102. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  103. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  104. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  105. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  106. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  107. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  108. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  109. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  110. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  111. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  112. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  113. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  114. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  115. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  116. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  117. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  118. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  119. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  120. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  121. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  122. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  123. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  124. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  125. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  126. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  127. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  128. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  129. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  130. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  131. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  132. };
  133. enum {
  134. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  135. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  136. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  137. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  138. MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
  139. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5
  140. };
  141. enum {
  142. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  143. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
  144. };
  145. enum {
  146. MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
  147. };
  148. enum {
  149. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
  150. };
  151. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  152. enum {
  153. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  154. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  155. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  156. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  157. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  158. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  159. };
  160. enum mlx4_event {
  161. MLX4_EVENT_TYPE_COMP = 0x00,
  162. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  163. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  164. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  165. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  166. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  167. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  168. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  169. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  170. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  171. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  172. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  173. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  174. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  175. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  176. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  177. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  178. MLX4_EVENT_TYPE_CMD = 0x0a,
  179. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  180. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  181. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  182. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  183. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  184. MLX4_EVENT_TYPE_NONE = 0xff,
  185. };
  186. enum {
  187. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  188. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  189. };
  190. enum {
  191. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  192. };
  193. enum slave_port_state {
  194. SLAVE_PORT_DOWN = 0,
  195. SLAVE_PENDING_UP,
  196. SLAVE_PORT_UP,
  197. };
  198. enum slave_port_gen_event {
  199. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  200. SLAVE_PORT_GEN_EVENT_UP,
  201. SLAVE_PORT_GEN_EVENT_NONE,
  202. };
  203. enum slave_port_state_event {
  204. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  205. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  206. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  207. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  208. };
  209. enum {
  210. MLX4_PERM_LOCAL_READ = 1 << 10,
  211. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  212. MLX4_PERM_REMOTE_READ = 1 << 12,
  213. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  214. MLX4_PERM_ATOMIC = 1 << 14,
  215. MLX4_PERM_BIND_MW = 1 << 15,
  216. };
  217. enum {
  218. MLX4_OPCODE_NOP = 0x00,
  219. MLX4_OPCODE_SEND_INVAL = 0x01,
  220. MLX4_OPCODE_RDMA_WRITE = 0x08,
  221. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  222. MLX4_OPCODE_SEND = 0x0a,
  223. MLX4_OPCODE_SEND_IMM = 0x0b,
  224. MLX4_OPCODE_LSO = 0x0e,
  225. MLX4_OPCODE_RDMA_READ = 0x10,
  226. MLX4_OPCODE_ATOMIC_CS = 0x11,
  227. MLX4_OPCODE_ATOMIC_FA = 0x12,
  228. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  229. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  230. MLX4_OPCODE_BIND_MW = 0x18,
  231. MLX4_OPCODE_FMR = 0x19,
  232. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  233. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  234. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  235. MLX4_RECV_OPCODE_SEND = 0x01,
  236. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  237. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  238. MLX4_CQE_OPCODE_ERROR = 0x1e,
  239. MLX4_CQE_OPCODE_RESIZE = 0x16,
  240. };
  241. enum {
  242. MLX4_STAT_RATE_OFFSET = 5
  243. };
  244. enum mlx4_protocol {
  245. MLX4_PROT_IB_IPV6 = 0,
  246. MLX4_PROT_ETH,
  247. MLX4_PROT_IB_IPV4,
  248. MLX4_PROT_FCOE
  249. };
  250. enum {
  251. MLX4_MTT_FLAG_PRESENT = 1
  252. };
  253. enum mlx4_qp_region {
  254. MLX4_QP_REGION_FW = 0,
  255. MLX4_QP_REGION_ETH_ADDR,
  256. MLX4_QP_REGION_FC_ADDR,
  257. MLX4_QP_REGION_FC_EXCH,
  258. MLX4_NUM_QP_REGION
  259. };
  260. enum mlx4_port_type {
  261. MLX4_PORT_TYPE_NONE = 0,
  262. MLX4_PORT_TYPE_IB = 1,
  263. MLX4_PORT_TYPE_ETH = 2,
  264. MLX4_PORT_TYPE_AUTO = 3
  265. };
  266. enum mlx4_special_vlan_idx {
  267. MLX4_NO_VLAN_IDX = 0,
  268. MLX4_VLAN_MISS_IDX,
  269. MLX4_VLAN_REGULAR
  270. };
  271. enum mlx4_steer_type {
  272. MLX4_MC_STEER = 0,
  273. MLX4_UC_STEER,
  274. MLX4_NUM_STEERS
  275. };
  276. enum {
  277. MLX4_NUM_FEXCH = 64 * 1024,
  278. };
  279. enum {
  280. MLX4_MAX_FAST_REG_PAGES = 511,
  281. };
  282. enum {
  283. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  284. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  285. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  286. };
  287. /* Port mgmt change event handling */
  288. enum {
  289. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  290. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  291. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  292. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  293. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  294. };
  295. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  296. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  297. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  298. {
  299. return (major << 32) | (minor << 16) | subminor;
  300. }
  301. struct mlx4_phys_caps {
  302. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  303. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  304. u32 num_phys_eqs;
  305. u32 base_sqpn;
  306. u32 base_proxy_sqpn;
  307. u32 base_tunnel_sqpn;
  308. };
  309. struct mlx4_caps {
  310. u64 fw_ver;
  311. u32 function;
  312. int num_ports;
  313. int vl_cap[MLX4_MAX_PORTS + 1];
  314. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  315. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  316. u64 def_mac[MLX4_MAX_PORTS + 1];
  317. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  318. int gid_table_len[MLX4_MAX_PORTS + 1];
  319. int pkey_table_len[MLX4_MAX_PORTS + 1];
  320. int trans_type[MLX4_MAX_PORTS + 1];
  321. int vendor_oui[MLX4_MAX_PORTS + 1];
  322. int wavelength[MLX4_MAX_PORTS + 1];
  323. u64 trans_code[MLX4_MAX_PORTS + 1];
  324. int local_ca_ack_delay;
  325. int num_uars;
  326. u32 uar_page_size;
  327. int bf_reg_size;
  328. int bf_regs_per_page;
  329. int max_sq_sg;
  330. int max_rq_sg;
  331. int num_qps;
  332. int max_wqes;
  333. int max_sq_desc_sz;
  334. int max_rq_desc_sz;
  335. int max_qp_init_rdma;
  336. int max_qp_dest_rdma;
  337. u32 *qp0_proxy;
  338. u32 *qp1_proxy;
  339. u32 *qp0_tunnel;
  340. u32 *qp1_tunnel;
  341. int num_srqs;
  342. int max_srq_wqes;
  343. int max_srq_sge;
  344. int reserved_srqs;
  345. int num_cqs;
  346. int max_cqes;
  347. int reserved_cqs;
  348. int num_eqs;
  349. int reserved_eqs;
  350. int num_comp_vectors;
  351. int comp_pool;
  352. int num_mpts;
  353. int max_fmr_maps;
  354. int num_mtts;
  355. int fmr_reserved_mtts;
  356. int reserved_mtts;
  357. int reserved_mrws;
  358. int reserved_uars;
  359. int num_mgms;
  360. int num_amgms;
  361. int reserved_mcgs;
  362. int num_qp_per_mgm;
  363. int steering_mode;
  364. int fs_log_max_ucast_qp_range_size;
  365. int num_pds;
  366. int reserved_pds;
  367. int max_xrcds;
  368. int reserved_xrcds;
  369. int mtt_entry_sz;
  370. u32 max_msg_sz;
  371. u32 page_size_cap;
  372. u64 flags;
  373. u64 flags2;
  374. u32 bmme_flags;
  375. u32 reserved_lkey;
  376. u16 stat_rate_support;
  377. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  378. int max_gso_sz;
  379. int max_rss_tbl_sz;
  380. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  381. int reserved_qps;
  382. int reserved_qps_base[MLX4_NUM_QP_REGION];
  383. int log_num_macs;
  384. int log_num_vlans;
  385. int log_num_prios;
  386. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  387. u8 supported_type[MLX4_MAX_PORTS + 1];
  388. u8 suggested_type[MLX4_MAX_PORTS + 1];
  389. u8 default_sense[MLX4_MAX_PORTS + 1];
  390. u32 port_mask[MLX4_MAX_PORTS + 1];
  391. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  392. u32 max_counters;
  393. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  394. u16 sqp_demux;
  395. u32 eqe_size;
  396. u32 cqe_size;
  397. u8 eqe_factor;
  398. u32 userspace_caps; /* userspace must be aware of these */
  399. u32 function_caps; /* VFs must be aware of these */
  400. };
  401. struct mlx4_buf_list {
  402. void *buf;
  403. dma_addr_t map;
  404. };
  405. struct mlx4_buf {
  406. struct mlx4_buf_list direct;
  407. struct mlx4_buf_list *page_list;
  408. int nbufs;
  409. int npages;
  410. int page_shift;
  411. };
  412. struct mlx4_mtt {
  413. u32 offset;
  414. int order;
  415. int page_shift;
  416. };
  417. enum {
  418. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  419. };
  420. struct mlx4_db_pgdir {
  421. struct list_head list;
  422. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  423. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  424. unsigned long *bits[2];
  425. __be32 *db_page;
  426. dma_addr_t db_dma;
  427. };
  428. struct mlx4_ib_user_db_page;
  429. struct mlx4_db {
  430. __be32 *db;
  431. union {
  432. struct mlx4_db_pgdir *pgdir;
  433. struct mlx4_ib_user_db_page *user_page;
  434. } u;
  435. dma_addr_t dma;
  436. int index;
  437. int order;
  438. };
  439. struct mlx4_hwq_resources {
  440. struct mlx4_db db;
  441. struct mlx4_mtt mtt;
  442. struct mlx4_buf buf;
  443. };
  444. struct mlx4_mr {
  445. struct mlx4_mtt mtt;
  446. u64 iova;
  447. u64 size;
  448. u32 key;
  449. u32 pd;
  450. u32 access;
  451. int enabled;
  452. };
  453. enum mlx4_mw_type {
  454. MLX4_MW_TYPE_1 = 1,
  455. MLX4_MW_TYPE_2 = 2,
  456. };
  457. struct mlx4_mw {
  458. u32 key;
  459. u32 pd;
  460. enum mlx4_mw_type type;
  461. int enabled;
  462. };
  463. struct mlx4_fmr {
  464. struct mlx4_mr mr;
  465. struct mlx4_mpt_entry *mpt;
  466. __be64 *mtts;
  467. dma_addr_t dma_handle;
  468. int max_pages;
  469. int max_maps;
  470. int maps;
  471. u8 page_shift;
  472. };
  473. struct mlx4_uar {
  474. unsigned long pfn;
  475. int index;
  476. struct list_head bf_list;
  477. unsigned free_bf_bmap;
  478. void __iomem *map;
  479. void __iomem *bf_map;
  480. };
  481. struct mlx4_bf {
  482. unsigned long offset;
  483. int buf_size;
  484. struct mlx4_uar *uar;
  485. void __iomem *reg;
  486. };
  487. struct mlx4_cq {
  488. void (*comp) (struct mlx4_cq *);
  489. void (*event) (struct mlx4_cq *, enum mlx4_event);
  490. struct mlx4_uar *uar;
  491. u32 cons_index;
  492. __be32 *set_ci_db;
  493. __be32 *arm_db;
  494. int arm_sn;
  495. int cqn;
  496. unsigned vector;
  497. atomic_t refcount;
  498. struct completion free;
  499. };
  500. struct mlx4_qp {
  501. void (*event) (struct mlx4_qp *, enum mlx4_event);
  502. int qpn;
  503. atomic_t refcount;
  504. struct completion free;
  505. };
  506. struct mlx4_srq {
  507. void (*event) (struct mlx4_srq *, enum mlx4_event);
  508. int srqn;
  509. int max;
  510. int max_gs;
  511. int wqe_shift;
  512. atomic_t refcount;
  513. struct completion free;
  514. };
  515. struct mlx4_av {
  516. __be32 port_pd;
  517. u8 reserved1;
  518. u8 g_slid;
  519. __be16 dlid;
  520. u8 reserved2;
  521. u8 gid_index;
  522. u8 stat_rate;
  523. u8 hop_limit;
  524. __be32 sl_tclass_flowlabel;
  525. u8 dgid[16];
  526. };
  527. struct mlx4_eth_av {
  528. __be32 port_pd;
  529. u8 reserved1;
  530. u8 smac_idx;
  531. u16 reserved2;
  532. u8 reserved3;
  533. u8 gid_index;
  534. u8 stat_rate;
  535. u8 hop_limit;
  536. __be32 sl_tclass_flowlabel;
  537. u8 dgid[16];
  538. u32 reserved4[2];
  539. __be16 vlan;
  540. u8 mac[6];
  541. };
  542. union mlx4_ext_av {
  543. struct mlx4_av ib;
  544. struct mlx4_eth_av eth;
  545. };
  546. struct mlx4_counter {
  547. u8 reserved1[3];
  548. u8 counter_mode;
  549. __be32 num_ifc;
  550. u32 reserved2[2];
  551. __be64 rx_frames;
  552. __be64 rx_bytes;
  553. __be64 tx_frames;
  554. __be64 tx_bytes;
  555. };
  556. struct mlx4_dev {
  557. struct pci_dev *pdev;
  558. unsigned long flags;
  559. unsigned long num_slaves;
  560. struct mlx4_caps caps;
  561. struct mlx4_phys_caps phys_caps;
  562. struct radix_tree_root qp_table_tree;
  563. u8 rev_id;
  564. char board_id[MLX4_BOARD_ID_LEN];
  565. int num_vfs;
  566. int oper_log_mgm_entry_size;
  567. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  568. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  569. };
  570. struct mlx4_eqe {
  571. u8 reserved1;
  572. u8 type;
  573. u8 reserved2;
  574. u8 subtype;
  575. union {
  576. u32 raw[6];
  577. struct {
  578. __be32 cqn;
  579. } __packed comp;
  580. struct {
  581. u16 reserved1;
  582. __be16 token;
  583. u32 reserved2;
  584. u8 reserved3[3];
  585. u8 status;
  586. __be64 out_param;
  587. } __packed cmd;
  588. struct {
  589. __be32 qpn;
  590. } __packed qp;
  591. struct {
  592. __be32 srqn;
  593. } __packed srq;
  594. struct {
  595. __be32 cqn;
  596. u32 reserved1;
  597. u8 reserved2[3];
  598. u8 syndrome;
  599. } __packed cq_err;
  600. struct {
  601. u32 reserved1[2];
  602. __be32 port;
  603. } __packed port_change;
  604. struct {
  605. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  606. u32 reserved;
  607. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  608. } __packed comm_channel_arm;
  609. struct {
  610. u8 port;
  611. u8 reserved[3];
  612. __be64 mac;
  613. } __packed mac_update;
  614. struct {
  615. __be32 slave_id;
  616. } __packed flr_event;
  617. struct {
  618. __be16 current_temperature;
  619. __be16 warning_threshold;
  620. } __packed warming;
  621. struct {
  622. u8 reserved[3];
  623. u8 port;
  624. union {
  625. struct {
  626. __be16 mstr_sm_lid;
  627. __be16 port_lid;
  628. __be32 changed_attr;
  629. u8 reserved[3];
  630. u8 mstr_sm_sl;
  631. __be64 gid_prefix;
  632. } __packed port_info;
  633. struct {
  634. __be32 block_ptr;
  635. __be32 tbl_entries_mask;
  636. } __packed tbl_change_info;
  637. } params;
  638. } __packed port_mgmt_change;
  639. } event;
  640. u8 slave_id;
  641. u8 reserved3[2];
  642. u8 owner;
  643. } __packed;
  644. struct mlx4_init_port_param {
  645. int set_guid0;
  646. int set_node_guid;
  647. int set_si_guid;
  648. u16 mtu;
  649. int port_width_cap;
  650. u16 vl_cap;
  651. u16 max_gid;
  652. u16 max_pkey;
  653. u64 guid0;
  654. u64 node_guid;
  655. u64 si_guid;
  656. };
  657. #define mlx4_foreach_port(port, dev, type) \
  658. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  659. if ((type) == (dev)->caps.port_mask[(port)])
  660. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  661. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  662. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  663. #define mlx4_foreach_ib_transport_port(port, dev) \
  664. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  665. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  666. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  667. #define MLX4_INVALID_SLAVE_ID 0xFF
  668. void handle_port_mgmt_change_event(struct work_struct *work);
  669. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  670. {
  671. return dev->caps.function;
  672. }
  673. static inline int mlx4_is_master(struct mlx4_dev *dev)
  674. {
  675. return dev->flags & MLX4_FLAG_MASTER;
  676. }
  677. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  678. {
  679. return (qpn < dev->phys_caps.base_sqpn + 8 +
  680. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  681. }
  682. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  683. {
  684. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  685. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  686. return 1;
  687. return 0;
  688. }
  689. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  690. {
  691. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  692. }
  693. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  694. {
  695. return dev->flags & MLX4_FLAG_SLAVE;
  696. }
  697. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  698. struct mlx4_buf *buf);
  699. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  700. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  701. {
  702. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  703. return buf->direct.buf + offset;
  704. else
  705. return buf->page_list[offset >> PAGE_SHIFT].buf +
  706. (offset & (PAGE_SIZE - 1));
  707. }
  708. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  709. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  710. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  711. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  712. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  713. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  714. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  715. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  716. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  717. struct mlx4_mtt *mtt);
  718. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  719. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  720. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  721. int npages, int page_shift, struct mlx4_mr *mr);
  722. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  723. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  724. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  725. struct mlx4_mw *mw);
  726. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  727. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  728. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  729. int start_index, int npages, u64 *page_list);
  730. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  731. struct mlx4_buf *buf);
  732. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  733. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  734. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  735. int size, int max_direct);
  736. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  737. int size);
  738. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  739. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  740. unsigned vector, int collapsed);
  741. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  742. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  743. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  744. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  745. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  746. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  747. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  748. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  749. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  750. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  751. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  752. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  753. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  754. int block_mcast_loopback, enum mlx4_protocol prot);
  755. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  756. enum mlx4_protocol prot);
  757. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  758. u8 port, int block_mcast_loopback,
  759. enum mlx4_protocol protocol, u64 *reg_id);
  760. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  761. enum mlx4_protocol protocol, u64 reg_id);
  762. enum {
  763. MLX4_DOMAIN_UVERBS = 0x1000,
  764. MLX4_DOMAIN_ETHTOOL = 0x2000,
  765. MLX4_DOMAIN_RFS = 0x3000,
  766. MLX4_DOMAIN_NIC = 0x5000,
  767. };
  768. enum mlx4_net_trans_rule_id {
  769. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  770. MLX4_NET_TRANS_RULE_ID_IB,
  771. MLX4_NET_TRANS_RULE_ID_IPV6,
  772. MLX4_NET_TRANS_RULE_ID_IPV4,
  773. MLX4_NET_TRANS_RULE_ID_TCP,
  774. MLX4_NET_TRANS_RULE_ID_UDP,
  775. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  776. };
  777. extern const u16 __sw_id_hw[];
  778. static inline int map_hw_to_sw_id(u16 header_id)
  779. {
  780. int i;
  781. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  782. if (header_id == __sw_id_hw[i])
  783. return i;
  784. }
  785. return -EINVAL;
  786. }
  787. enum mlx4_net_trans_promisc_mode {
  788. MLX4_FS_PROMISC_NONE = 0,
  789. MLX4_FS_PROMISC_UPLINK,
  790. /* For future use. Not implemented yet */
  791. MLX4_FS_PROMISC_FUNCTION_PORT,
  792. MLX4_FS_PROMISC_ALL_MULTI,
  793. };
  794. struct mlx4_spec_eth {
  795. u8 dst_mac[6];
  796. u8 dst_mac_msk[6];
  797. u8 src_mac[6];
  798. u8 src_mac_msk[6];
  799. u8 ether_type_enable;
  800. __be16 ether_type;
  801. __be16 vlan_id_msk;
  802. __be16 vlan_id;
  803. };
  804. struct mlx4_spec_tcp_udp {
  805. __be16 dst_port;
  806. __be16 dst_port_msk;
  807. __be16 src_port;
  808. __be16 src_port_msk;
  809. };
  810. struct mlx4_spec_ipv4 {
  811. __be32 dst_ip;
  812. __be32 dst_ip_msk;
  813. __be32 src_ip;
  814. __be32 src_ip_msk;
  815. };
  816. struct mlx4_spec_ib {
  817. __be32 r_qpn;
  818. __be32 qpn_msk;
  819. u8 dst_gid[16];
  820. u8 dst_gid_msk[16];
  821. };
  822. struct mlx4_spec_list {
  823. struct list_head list;
  824. enum mlx4_net_trans_rule_id id;
  825. union {
  826. struct mlx4_spec_eth eth;
  827. struct mlx4_spec_ib ib;
  828. struct mlx4_spec_ipv4 ipv4;
  829. struct mlx4_spec_tcp_udp tcp_udp;
  830. };
  831. };
  832. enum mlx4_net_trans_hw_rule_queue {
  833. MLX4_NET_TRANS_Q_FIFO,
  834. MLX4_NET_TRANS_Q_LIFO,
  835. };
  836. struct mlx4_net_trans_rule {
  837. struct list_head list;
  838. enum mlx4_net_trans_hw_rule_queue queue_mode;
  839. bool exclusive;
  840. bool allow_loopback;
  841. enum mlx4_net_trans_promisc_mode promisc_mode;
  842. u8 port;
  843. u16 priority;
  844. u32 qpn;
  845. };
  846. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  847. enum mlx4_net_trans_promisc_mode mode);
  848. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  849. enum mlx4_net_trans_promisc_mode mode);
  850. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  851. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  852. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  853. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  854. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  855. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  856. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  857. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  858. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  859. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  860. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  861. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  862. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  863. u8 promisc);
  864. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  865. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  866. u8 *pg, u16 *ratelimit);
  867. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  868. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  869. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  870. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  871. int npages, u64 iova, u32 *lkey, u32 *rkey);
  872. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  873. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  874. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  875. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  876. u32 *lkey, u32 *rkey);
  877. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  878. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  879. int mlx4_test_interrupts(struct mlx4_dev *dev);
  880. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  881. int *vector);
  882. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  883. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  884. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  885. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  886. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  887. int mlx4_flow_attach(struct mlx4_dev *dev,
  888. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  889. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  890. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  891. int i, int val);
  892. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  893. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  894. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  895. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  896. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  897. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  898. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  899. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  900. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  901. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  902. #endif /* MLX4_DEVICE_H */