intel_ringbuffer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static void
  35. render_ring_flush(struct drm_device *dev,
  36. struct intel_ring_buffer *ring,
  37. u32 invalidate_domains,
  38. u32 flush_domains)
  39. {
  40. #if WATCH_EXEC
  41. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  42. invalidate_domains, flush_domains);
  43. #endif
  44. u32 cmd;
  45. trace_i915_gem_request_flush(dev, ring->next_seqno,
  46. invalidate_domains, flush_domains);
  47. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  48. /*
  49. * read/write caches:
  50. *
  51. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  52. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  53. * also flushed at 2d versus 3d pipeline switches.
  54. *
  55. * read-only caches:
  56. *
  57. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  58. * MI_READ_FLUSH is set, and is always flushed on 965.
  59. *
  60. * I915_GEM_DOMAIN_COMMAND may not exist?
  61. *
  62. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  63. * invalidated when MI_EXE_FLUSH is set.
  64. *
  65. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  66. * invalidated with every MI_FLUSH.
  67. *
  68. * TLBs:
  69. *
  70. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  71. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  72. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  73. * are flushed at any MI_FLUSH.
  74. */
  75. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  76. if ((invalidate_domains|flush_domains) &
  77. I915_GEM_DOMAIN_RENDER)
  78. cmd &= ~MI_NO_WRITE_FLUSH;
  79. if (!IS_I965G(dev)) {
  80. /*
  81. * On the 965, the sampler cache always gets flushed
  82. * and this bit is reserved.
  83. */
  84. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  85. cmd |= MI_READ_FLUSH;
  86. }
  87. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  88. cmd |= MI_EXE_FLUSH;
  89. #if WATCH_EXEC
  90. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  91. #endif
  92. intel_ring_begin(dev, ring, 2);
  93. intel_ring_emit(dev, ring, cmd);
  94. intel_ring_emit(dev, ring, MI_NOOP);
  95. intel_ring_advance(dev, ring);
  96. }
  97. }
  98. static unsigned int render_ring_get_head(struct drm_device *dev,
  99. struct intel_ring_buffer *ring)
  100. {
  101. drm_i915_private_t *dev_priv = dev->dev_private;
  102. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  103. }
  104. static unsigned int render_ring_get_tail(struct drm_device *dev,
  105. struct intel_ring_buffer *ring)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  109. }
  110. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  111. struct intel_ring_buffer *ring)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  115. return I915_READ(acthd_reg);
  116. }
  117. static void render_ring_advance_ring(struct drm_device *dev,
  118. struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = dev->dev_private;
  121. I915_WRITE(PRB0_TAIL, ring->tail);
  122. }
  123. static int init_ring_common(struct drm_device *dev,
  124. struct intel_ring_buffer *ring)
  125. {
  126. u32 head;
  127. drm_i915_private_t *dev_priv = dev->dev_private;
  128. struct drm_i915_gem_object *obj_priv;
  129. obj_priv = to_intel_bo(ring->gem_object);
  130. /* Stop the ring if it's running. */
  131. I915_WRITE(ring->regs.ctl, 0);
  132. I915_WRITE(ring->regs.head, 0);
  133. I915_WRITE(ring->regs.tail, 0);
  134. /* Initialize the ring. */
  135. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  136. head = ring->get_head(dev, ring);
  137. /* G45 ring initialization fails to reset head to zero */
  138. if (head != 0) {
  139. DRM_ERROR("%s head not reset to zero "
  140. "ctl %08x head %08x tail %08x start %08x\n",
  141. ring->name,
  142. I915_READ(ring->regs.ctl),
  143. I915_READ(ring->regs.head),
  144. I915_READ(ring->regs.tail),
  145. I915_READ(ring->regs.start));
  146. I915_WRITE(ring->regs.head, 0);
  147. DRM_ERROR("%s head forced to zero "
  148. "ctl %08x head %08x tail %08x start %08x\n",
  149. ring->name,
  150. I915_READ(ring->regs.ctl),
  151. I915_READ(ring->regs.head),
  152. I915_READ(ring->regs.tail),
  153. I915_READ(ring->regs.start));
  154. }
  155. I915_WRITE(ring->regs.ctl,
  156. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  157. | RING_NO_REPORT | RING_VALID);
  158. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  159. /* If the head is still not zero, the ring is dead */
  160. if (head != 0) {
  161. DRM_ERROR("%s initialization failed "
  162. "ctl %08x head %08x tail %08x start %08x\n",
  163. ring->name,
  164. I915_READ(ring->regs.ctl),
  165. I915_READ(ring->regs.head),
  166. I915_READ(ring->regs.tail),
  167. I915_READ(ring->regs.start));
  168. return -EIO;
  169. }
  170. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  171. i915_kernel_lost_context(dev);
  172. else {
  173. ring->head = ring->get_head(dev, ring);
  174. ring->tail = ring->get_tail(dev, ring);
  175. ring->space = ring->head - (ring->tail + 8);
  176. if (ring->space < 0)
  177. ring->space += ring->size;
  178. }
  179. return 0;
  180. }
  181. static int init_render_ring(struct drm_device *dev,
  182. struct intel_ring_buffer *ring)
  183. {
  184. drm_i915_private_t *dev_priv = dev->dev_private;
  185. int ret = init_ring_common(dev, ring);
  186. if (IS_I9XX(dev) && !IS_GEN3(dev)) {
  187. I915_WRITE(MI_MODE,
  188. (VS_TIMER_DISPATCH) << 16 | VS_TIMER_DISPATCH);
  189. }
  190. return ret;
  191. }
  192. #define PIPE_CONTROL_FLUSH(addr) \
  193. do { \
  194. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  195. PIPE_CONTROL_DEPTH_STALL | 2); \
  196. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  197. OUT_RING(0); \
  198. OUT_RING(0); \
  199. } while (0)
  200. /**
  201. * Creates a new sequence number, emitting a write of it to the status page
  202. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  203. *
  204. * Must be called with struct_lock held.
  205. *
  206. * Returned sequence numbers are nonzero on success.
  207. */
  208. static u32
  209. render_ring_add_request(struct drm_device *dev,
  210. struct intel_ring_buffer *ring,
  211. struct drm_file *file_priv,
  212. u32 flush_domains)
  213. {
  214. u32 seqno;
  215. drm_i915_private_t *dev_priv = dev->dev_private;
  216. seqno = intel_ring_get_seqno(dev, ring);
  217. if (IS_GEN6(dev)) {
  218. BEGIN_LP_RING(6);
  219. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  220. OUT_RING(PIPE_CONTROL_QW_WRITE |
  221. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  222. PIPE_CONTROL_NOTIFY);
  223. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  224. OUT_RING(seqno);
  225. OUT_RING(0);
  226. OUT_RING(0);
  227. ADVANCE_LP_RING();
  228. } else if (HAS_PIPE_CONTROL(dev)) {
  229. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  230. /*
  231. * Workaround qword write incoherence by flushing the
  232. * PIPE_NOTIFY buffers out to memory before requesting
  233. * an interrupt.
  234. */
  235. BEGIN_LP_RING(32);
  236. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  237. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  238. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  239. OUT_RING(seqno);
  240. OUT_RING(0);
  241. PIPE_CONTROL_FLUSH(scratch_addr);
  242. scratch_addr += 128; /* write to separate cachelines */
  243. PIPE_CONTROL_FLUSH(scratch_addr);
  244. scratch_addr += 128;
  245. PIPE_CONTROL_FLUSH(scratch_addr);
  246. scratch_addr += 128;
  247. PIPE_CONTROL_FLUSH(scratch_addr);
  248. scratch_addr += 128;
  249. PIPE_CONTROL_FLUSH(scratch_addr);
  250. scratch_addr += 128;
  251. PIPE_CONTROL_FLUSH(scratch_addr);
  252. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  253. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  254. PIPE_CONTROL_NOTIFY);
  255. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  256. OUT_RING(seqno);
  257. OUT_RING(0);
  258. ADVANCE_LP_RING();
  259. } else {
  260. BEGIN_LP_RING(4);
  261. OUT_RING(MI_STORE_DWORD_INDEX);
  262. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  263. OUT_RING(seqno);
  264. OUT_RING(MI_USER_INTERRUPT);
  265. ADVANCE_LP_RING();
  266. }
  267. return seqno;
  268. }
  269. static u32
  270. render_ring_get_gem_seqno(struct drm_device *dev,
  271. struct intel_ring_buffer *ring)
  272. {
  273. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  274. if (HAS_PIPE_CONTROL(dev))
  275. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  276. else
  277. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  278. }
  279. static void
  280. render_ring_get_user_irq(struct drm_device *dev,
  281. struct intel_ring_buffer *ring)
  282. {
  283. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  284. unsigned long irqflags;
  285. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  286. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  287. if (HAS_PCH_SPLIT(dev))
  288. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  289. else
  290. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  291. }
  292. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  293. }
  294. static void
  295. render_ring_put_user_irq(struct drm_device *dev,
  296. struct intel_ring_buffer *ring)
  297. {
  298. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  299. unsigned long irqflags;
  300. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  301. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  302. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  303. if (HAS_PCH_SPLIT(dev))
  304. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  305. else
  306. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  307. }
  308. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  309. }
  310. static void render_setup_status_page(struct drm_device *dev,
  311. struct intel_ring_buffer *ring)
  312. {
  313. drm_i915_private_t *dev_priv = dev->dev_private;
  314. if (IS_GEN6(dev)) {
  315. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  316. I915_READ(HWS_PGA_GEN6); /* posting read */
  317. } else {
  318. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  319. I915_READ(HWS_PGA); /* posting read */
  320. }
  321. }
  322. void
  323. bsd_ring_flush(struct drm_device *dev,
  324. struct intel_ring_buffer *ring,
  325. u32 invalidate_domains,
  326. u32 flush_domains)
  327. {
  328. intel_ring_begin(dev, ring, 2);
  329. intel_ring_emit(dev, ring, MI_FLUSH);
  330. intel_ring_emit(dev, ring, MI_NOOP);
  331. intel_ring_advance(dev, ring);
  332. }
  333. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  334. struct intel_ring_buffer *ring)
  335. {
  336. drm_i915_private_t *dev_priv = dev->dev_private;
  337. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  338. }
  339. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  340. struct intel_ring_buffer *ring)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  344. }
  345. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  346. struct intel_ring_buffer *ring)
  347. {
  348. drm_i915_private_t *dev_priv = dev->dev_private;
  349. return I915_READ(BSD_RING_ACTHD);
  350. }
  351. static inline void bsd_ring_advance_ring(struct drm_device *dev,
  352. struct intel_ring_buffer *ring)
  353. {
  354. drm_i915_private_t *dev_priv = dev->dev_private;
  355. I915_WRITE(BSD_RING_TAIL, ring->tail);
  356. }
  357. static int init_bsd_ring(struct drm_device *dev,
  358. struct intel_ring_buffer *ring)
  359. {
  360. return init_ring_common(dev, ring);
  361. }
  362. static u32
  363. bsd_ring_add_request(struct drm_device *dev,
  364. struct intel_ring_buffer *ring,
  365. struct drm_file *file_priv,
  366. u32 flush_domains)
  367. {
  368. u32 seqno;
  369. seqno = intel_ring_get_seqno(dev, ring);
  370. intel_ring_begin(dev, ring, 4);
  371. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  372. intel_ring_emit(dev, ring,
  373. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  374. intel_ring_emit(dev, ring, seqno);
  375. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  376. intel_ring_advance(dev, ring);
  377. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  378. return seqno;
  379. }
  380. static void bsd_setup_status_page(struct drm_device *dev,
  381. struct intel_ring_buffer *ring)
  382. {
  383. drm_i915_private_t *dev_priv = dev->dev_private;
  384. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  385. I915_READ(BSD_HWS_PGA);
  386. }
  387. static void
  388. bsd_ring_get_user_irq(struct drm_device *dev,
  389. struct intel_ring_buffer *ring)
  390. {
  391. /* do nothing */
  392. }
  393. static void
  394. bsd_ring_put_user_irq(struct drm_device *dev,
  395. struct intel_ring_buffer *ring)
  396. {
  397. /* do nothing */
  398. }
  399. static u32
  400. bsd_ring_get_gem_seqno(struct drm_device *dev,
  401. struct intel_ring_buffer *ring)
  402. {
  403. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  404. }
  405. static int
  406. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  407. struct intel_ring_buffer *ring,
  408. struct drm_i915_gem_execbuffer2 *exec,
  409. struct drm_clip_rect *cliprects,
  410. uint64_t exec_offset)
  411. {
  412. uint32_t exec_start;
  413. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  414. intel_ring_begin(dev, ring, 2);
  415. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  416. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  417. intel_ring_emit(dev, ring, exec_start);
  418. intel_ring_advance(dev, ring);
  419. return 0;
  420. }
  421. static int
  422. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  423. struct intel_ring_buffer *ring,
  424. struct drm_i915_gem_execbuffer2 *exec,
  425. struct drm_clip_rect *cliprects,
  426. uint64_t exec_offset)
  427. {
  428. drm_i915_private_t *dev_priv = dev->dev_private;
  429. int nbox = exec->num_cliprects;
  430. int i = 0, count;
  431. uint32_t exec_start, exec_len;
  432. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  433. exec_len = (uint32_t) exec->batch_len;
  434. trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1);
  435. count = nbox ? nbox : 1;
  436. for (i = 0; i < count; i++) {
  437. if (i < nbox) {
  438. int ret = i915_emit_box(dev, cliprects, i,
  439. exec->DR1, exec->DR4);
  440. if (ret)
  441. return ret;
  442. }
  443. if (IS_I830(dev) || IS_845G(dev)) {
  444. intel_ring_begin(dev, ring, 4);
  445. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  446. intel_ring_emit(dev, ring,
  447. exec_start | MI_BATCH_NON_SECURE);
  448. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  449. intel_ring_emit(dev, ring, 0);
  450. } else {
  451. intel_ring_begin(dev, ring, 4);
  452. if (IS_I965G(dev)) {
  453. intel_ring_emit(dev, ring,
  454. MI_BATCH_BUFFER_START | (2 << 6)
  455. | MI_BATCH_NON_SECURE_I965);
  456. intel_ring_emit(dev, ring, exec_start);
  457. } else {
  458. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  459. | (2 << 6));
  460. intel_ring_emit(dev, ring, exec_start |
  461. MI_BATCH_NON_SECURE);
  462. }
  463. }
  464. intel_ring_advance(dev, ring);
  465. }
  466. /* XXX breadcrumb */
  467. return 0;
  468. }
  469. static void cleanup_status_page(struct drm_device *dev,
  470. struct intel_ring_buffer *ring)
  471. {
  472. drm_i915_private_t *dev_priv = dev->dev_private;
  473. struct drm_gem_object *obj;
  474. struct drm_i915_gem_object *obj_priv;
  475. obj = ring->status_page.obj;
  476. if (obj == NULL)
  477. return;
  478. obj_priv = to_intel_bo(obj);
  479. kunmap(obj_priv->pages[0]);
  480. i915_gem_object_unpin(obj);
  481. drm_gem_object_unreference(obj);
  482. ring->status_page.obj = NULL;
  483. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  484. }
  485. static int init_status_page(struct drm_device *dev,
  486. struct intel_ring_buffer *ring)
  487. {
  488. drm_i915_private_t *dev_priv = dev->dev_private;
  489. struct drm_gem_object *obj;
  490. struct drm_i915_gem_object *obj_priv;
  491. int ret;
  492. obj = i915_gem_alloc_object(dev, 4096);
  493. if (obj == NULL) {
  494. DRM_ERROR("Failed to allocate status page\n");
  495. ret = -ENOMEM;
  496. goto err;
  497. }
  498. obj_priv = to_intel_bo(obj);
  499. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  500. ret = i915_gem_object_pin(obj, 4096);
  501. if (ret != 0) {
  502. goto err_unref;
  503. }
  504. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  505. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  506. if (ring->status_page.page_addr == NULL) {
  507. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  508. goto err_unpin;
  509. }
  510. ring->status_page.obj = obj;
  511. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  512. ring->setup_status_page(dev, ring);
  513. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  514. ring->name, ring->status_page.gfx_addr);
  515. return 0;
  516. err_unpin:
  517. i915_gem_object_unpin(obj);
  518. err_unref:
  519. drm_gem_object_unreference(obj);
  520. err:
  521. return ret;
  522. }
  523. int intel_init_ring_buffer(struct drm_device *dev,
  524. struct intel_ring_buffer *ring)
  525. {
  526. int ret;
  527. struct drm_i915_gem_object *obj_priv;
  528. struct drm_gem_object *obj;
  529. ring->dev = dev;
  530. if (I915_NEED_GFX_HWS(dev)) {
  531. ret = init_status_page(dev, ring);
  532. if (ret)
  533. return ret;
  534. }
  535. obj = i915_gem_alloc_object(dev, ring->size);
  536. if (obj == NULL) {
  537. DRM_ERROR("Failed to allocate ringbuffer\n");
  538. ret = -ENOMEM;
  539. goto cleanup;
  540. }
  541. ring->gem_object = obj;
  542. ret = i915_gem_object_pin(obj, ring->alignment);
  543. if (ret != 0) {
  544. drm_gem_object_unreference(obj);
  545. goto cleanup;
  546. }
  547. obj_priv = to_intel_bo(obj);
  548. ring->map.size = ring->size;
  549. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  550. ring->map.type = 0;
  551. ring->map.flags = 0;
  552. ring->map.mtrr = 0;
  553. drm_core_ioremap_wc(&ring->map, dev);
  554. if (ring->map.handle == NULL) {
  555. DRM_ERROR("Failed to map ringbuffer.\n");
  556. i915_gem_object_unpin(obj);
  557. drm_gem_object_unreference(obj);
  558. ret = -EINVAL;
  559. goto cleanup;
  560. }
  561. ring->virtual_start = ring->map.handle;
  562. ret = ring->init(dev, ring);
  563. if (ret != 0) {
  564. intel_cleanup_ring_buffer(dev, ring);
  565. return ret;
  566. }
  567. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  568. i915_kernel_lost_context(dev);
  569. else {
  570. ring->head = ring->get_head(dev, ring);
  571. ring->tail = ring->get_tail(dev, ring);
  572. ring->space = ring->head - (ring->tail + 8);
  573. if (ring->space < 0)
  574. ring->space += ring->size;
  575. }
  576. INIT_LIST_HEAD(&ring->active_list);
  577. INIT_LIST_HEAD(&ring->request_list);
  578. return ret;
  579. cleanup:
  580. cleanup_status_page(dev, ring);
  581. return ret;
  582. }
  583. void intel_cleanup_ring_buffer(struct drm_device *dev,
  584. struct intel_ring_buffer *ring)
  585. {
  586. if (ring->gem_object == NULL)
  587. return;
  588. drm_core_ioremapfree(&ring->map, dev);
  589. i915_gem_object_unpin(ring->gem_object);
  590. drm_gem_object_unreference(ring->gem_object);
  591. ring->gem_object = NULL;
  592. cleanup_status_page(dev, ring);
  593. }
  594. int intel_wrap_ring_buffer(struct drm_device *dev,
  595. struct intel_ring_buffer *ring)
  596. {
  597. unsigned int *virt;
  598. int rem;
  599. rem = ring->size - ring->tail;
  600. if (ring->space < rem) {
  601. int ret = intel_wait_ring_buffer(dev, ring, rem);
  602. if (ret)
  603. return ret;
  604. }
  605. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  606. rem /= 8;
  607. while (rem--) {
  608. *virt++ = MI_NOOP;
  609. *virt++ = MI_NOOP;
  610. }
  611. ring->tail = 0;
  612. ring->space = ring->head - 8;
  613. return 0;
  614. }
  615. int intel_wait_ring_buffer(struct drm_device *dev,
  616. struct intel_ring_buffer *ring, int n)
  617. {
  618. unsigned long end;
  619. trace_i915_ring_wait_begin (dev);
  620. end = jiffies + 3 * HZ;
  621. do {
  622. ring->head = ring->get_head(dev, ring);
  623. ring->space = ring->head - (ring->tail + 8);
  624. if (ring->space < 0)
  625. ring->space += ring->size;
  626. if (ring->space >= n) {
  627. trace_i915_ring_wait_end (dev);
  628. return 0;
  629. }
  630. if (dev->primary->master) {
  631. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  632. if (master_priv->sarea_priv)
  633. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  634. }
  635. yield();
  636. } while (!time_after(jiffies, end));
  637. trace_i915_ring_wait_end (dev);
  638. return -EBUSY;
  639. }
  640. void intel_ring_begin(struct drm_device *dev,
  641. struct intel_ring_buffer *ring, int num_dwords)
  642. {
  643. int n = 4*num_dwords;
  644. if (unlikely(ring->tail + n > ring->size))
  645. intel_wrap_ring_buffer(dev, ring);
  646. if (unlikely(ring->space < n))
  647. intel_wait_ring_buffer(dev, ring, n);
  648. ring->space -= n;
  649. }
  650. void intel_ring_emit(struct drm_device *dev,
  651. struct intel_ring_buffer *ring, unsigned int data)
  652. {
  653. unsigned int *virt = ring->virtual_start + ring->tail;
  654. *virt = data;
  655. ring->tail += 4;
  656. }
  657. void intel_ring_advance(struct drm_device *dev,
  658. struct intel_ring_buffer *ring)
  659. {
  660. ring->tail &= ring->size - 1;
  661. ring->advance_ring(dev, ring);
  662. }
  663. void intel_fill_struct(struct drm_device *dev,
  664. struct intel_ring_buffer *ring,
  665. void *data,
  666. unsigned int len)
  667. {
  668. unsigned int *virt = ring->virtual_start + ring->tail;
  669. BUG_ON((len&~(4-1)) != 0);
  670. intel_ring_begin(dev, ring, len/4);
  671. memcpy(virt, data, len);
  672. ring->tail += len;
  673. ring->tail &= ring->size - 1;
  674. ring->space -= len;
  675. intel_ring_advance(dev, ring);
  676. }
  677. u32 intel_ring_get_seqno(struct drm_device *dev,
  678. struct intel_ring_buffer *ring)
  679. {
  680. u32 seqno;
  681. seqno = ring->next_seqno;
  682. /* reserve 0 for non-seqno */
  683. if (++ring->next_seqno == 0)
  684. ring->next_seqno = 1;
  685. return seqno;
  686. }
  687. struct intel_ring_buffer render_ring = {
  688. .name = "render ring",
  689. .regs = {
  690. .ctl = PRB0_CTL,
  691. .head = PRB0_HEAD,
  692. .tail = PRB0_TAIL,
  693. .start = PRB0_START
  694. },
  695. .ring_flag = I915_EXEC_RENDER,
  696. .size = 32 * PAGE_SIZE,
  697. .alignment = PAGE_SIZE,
  698. .virtual_start = NULL,
  699. .dev = NULL,
  700. .gem_object = NULL,
  701. .head = 0,
  702. .tail = 0,
  703. .space = 0,
  704. .next_seqno = 1,
  705. .user_irq_refcount = 0,
  706. .irq_gem_seqno = 0,
  707. .waiting_gem_seqno = 0,
  708. .setup_status_page = render_setup_status_page,
  709. .init = init_render_ring,
  710. .get_head = render_ring_get_head,
  711. .get_tail = render_ring_get_tail,
  712. .get_active_head = render_ring_get_active_head,
  713. .advance_ring = render_ring_advance_ring,
  714. .flush = render_ring_flush,
  715. .add_request = render_ring_add_request,
  716. .get_gem_seqno = render_ring_get_gem_seqno,
  717. .user_irq_get = render_ring_get_user_irq,
  718. .user_irq_put = render_ring_put_user_irq,
  719. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  720. .status_page = {NULL, 0, NULL},
  721. .map = {0,}
  722. };
  723. /* ring buffer for bit-stream decoder */
  724. struct intel_ring_buffer bsd_ring = {
  725. .name = "bsd ring",
  726. .regs = {
  727. .ctl = BSD_RING_CTL,
  728. .head = BSD_RING_HEAD,
  729. .tail = BSD_RING_TAIL,
  730. .start = BSD_RING_START
  731. },
  732. .ring_flag = I915_EXEC_BSD,
  733. .size = 32 * PAGE_SIZE,
  734. .alignment = PAGE_SIZE,
  735. .virtual_start = NULL,
  736. .dev = NULL,
  737. .gem_object = NULL,
  738. .head = 0,
  739. .tail = 0,
  740. .space = 0,
  741. .next_seqno = 1,
  742. .user_irq_refcount = 0,
  743. .irq_gem_seqno = 0,
  744. .waiting_gem_seqno = 0,
  745. .setup_status_page = bsd_setup_status_page,
  746. .init = init_bsd_ring,
  747. .get_head = bsd_ring_get_head,
  748. .get_tail = bsd_ring_get_tail,
  749. .get_active_head = bsd_ring_get_active_head,
  750. .advance_ring = bsd_ring_advance_ring,
  751. .flush = bsd_ring_flush,
  752. .add_request = bsd_ring_add_request,
  753. .get_gem_seqno = bsd_ring_get_gem_seqno,
  754. .user_irq_get = bsd_ring_get_user_irq,
  755. .user_irq_put = bsd_ring_put_user_irq,
  756. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  757. .status_page = {NULL, 0, NULL},
  758. .map = {0,}
  759. };