ata_piix.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  105. /* ICH6/7 use different scheme for map value */
  106. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  107. /* combined mode. if set, PATA is channel 0.
  108. * if clear, PATA is channel 1.
  109. */
  110. PIIX_PORT_ENABLED = (1 << 0),
  111. PIIX_PORT_PRESENT = (1 << 4),
  112. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  113. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  114. /* controller IDs */
  115. piix4_pata = 0,
  116. ich5_pata = 1,
  117. ich5_sata = 2,
  118. esb_sata = 3,
  119. ich6_sata = 4,
  120. ich6_sata_ahci = 5,
  121. ich6m_sata_ahci = 6,
  122. /* constants for mapping table */
  123. P0 = 0, /* port 0 */
  124. P1 = 1, /* port 1 */
  125. P2 = 2, /* port 2 */
  126. P3 = 3, /* port 3 */
  127. IDE = -1, /* IDE */
  128. NA = -2, /* not avaliable */
  129. RV = -3, /* reserved */
  130. PIIX_AHCI_DEVICE = 6,
  131. };
  132. struct piix_map_db {
  133. const u32 mask;
  134. const int map[][4];
  135. };
  136. struct piix_host_priv {
  137. const int *map;
  138. };
  139. static int piix_init_one (struct pci_dev *pdev,
  140. const struct pci_device_id *ent);
  141. static void piix_host_stop(struct ata_host_set *host_set);
  142. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  143. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  144. static void piix_pata_error_handler(struct ata_port *ap);
  145. static void piix_sata_error_handler(struct ata_port *ap);
  146. static unsigned int in_module_init = 1;
  147. static const struct pci_device_id piix_pci_tbl[] = {
  148. #ifdef ATA_ENABLE_PATA
  149. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  150. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  151. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  152. { 0x8086, 0x27df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  153. #endif
  154. /* NOTE: The following PCI ids must be kept in sync with the
  155. * list in drivers/pci/quirks.c.
  156. */
  157. /* 82801EB (ICH5) */
  158. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  159. /* 82801EB (ICH5) */
  160. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  161. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  162. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  163. /* 6300ESB pretending RAID */
  164. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  165. /* 82801FB/FW (ICH6/ICH6W) */
  166. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  167. /* 82801FR/FRW (ICH6R/ICH6RW) */
  168. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  169. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  170. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  171. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  172. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  173. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  174. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  175. /* Enterprise Southbridge 2 (where's the datasheet?) */
  176. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  177. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  178. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  179. /* SATA Controller 2 IDE (ICH8, ditto) */
  180. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  181. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  182. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  183. { } /* terminate list */
  184. };
  185. static struct pci_driver piix_pci_driver = {
  186. .name = DRV_NAME,
  187. .id_table = piix_pci_tbl,
  188. .probe = piix_init_one,
  189. .remove = ata_pci_remove_one,
  190. .suspend = ata_pci_device_suspend,
  191. .resume = ata_pci_device_resume,
  192. };
  193. static struct scsi_host_template piix_sht = {
  194. .module = THIS_MODULE,
  195. .name = DRV_NAME,
  196. .ioctl = ata_scsi_ioctl,
  197. .queuecommand = ata_scsi_queuecmd,
  198. .can_queue = ATA_DEF_QUEUE,
  199. .this_id = ATA_SHT_THIS_ID,
  200. .sg_tablesize = LIBATA_MAX_PRD,
  201. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  202. .emulated = ATA_SHT_EMULATED,
  203. .use_clustering = ATA_SHT_USE_CLUSTERING,
  204. .proc_name = DRV_NAME,
  205. .dma_boundary = ATA_DMA_BOUNDARY,
  206. .slave_configure = ata_scsi_slave_config,
  207. .slave_destroy = ata_scsi_slave_destroy,
  208. .bios_param = ata_std_bios_param,
  209. .resume = ata_scsi_device_resume,
  210. .suspend = ata_scsi_device_suspend,
  211. };
  212. static const struct ata_port_operations piix_pata_ops = {
  213. .port_disable = ata_port_disable,
  214. .set_piomode = piix_set_piomode,
  215. .set_dmamode = piix_set_dmamode,
  216. .mode_filter = ata_pci_default_filter,
  217. .tf_load = ata_tf_load,
  218. .tf_read = ata_tf_read,
  219. .check_status = ata_check_status,
  220. .exec_command = ata_exec_command,
  221. .dev_select = ata_std_dev_select,
  222. .bmdma_setup = ata_bmdma_setup,
  223. .bmdma_start = ata_bmdma_start,
  224. .bmdma_stop = ata_bmdma_stop,
  225. .bmdma_status = ata_bmdma_status,
  226. .qc_prep = ata_qc_prep,
  227. .qc_issue = ata_qc_issue_prot,
  228. .data_xfer = ata_pio_data_xfer,
  229. .freeze = ata_bmdma_freeze,
  230. .thaw = ata_bmdma_thaw,
  231. .error_handler = piix_pata_error_handler,
  232. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  233. .irq_handler = ata_interrupt,
  234. .irq_clear = ata_bmdma_irq_clear,
  235. .port_start = ata_port_start,
  236. .port_stop = ata_port_stop,
  237. .host_stop = piix_host_stop,
  238. };
  239. static const struct ata_port_operations piix_sata_ops = {
  240. .port_disable = ata_port_disable,
  241. .tf_load = ata_tf_load,
  242. .tf_read = ata_tf_read,
  243. .check_status = ata_check_status,
  244. .exec_command = ata_exec_command,
  245. .dev_select = ata_std_dev_select,
  246. .bmdma_setup = ata_bmdma_setup,
  247. .bmdma_start = ata_bmdma_start,
  248. .bmdma_stop = ata_bmdma_stop,
  249. .bmdma_status = ata_bmdma_status,
  250. .qc_prep = ata_qc_prep,
  251. .qc_issue = ata_qc_issue_prot,
  252. .data_xfer = ata_pio_data_xfer,
  253. .freeze = ata_bmdma_freeze,
  254. .thaw = ata_bmdma_thaw,
  255. .error_handler = piix_sata_error_handler,
  256. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  257. .irq_handler = ata_interrupt,
  258. .irq_clear = ata_bmdma_irq_clear,
  259. .port_start = ata_port_start,
  260. .port_stop = ata_port_stop,
  261. .host_stop = piix_host_stop,
  262. };
  263. static const struct piix_map_db ich5_map_db = {
  264. .mask = 0x7,
  265. .map = {
  266. /* PM PS SM SS MAP */
  267. { P0, NA, P1, NA }, /* 000b */
  268. { P1, NA, P0, NA }, /* 001b */
  269. { RV, RV, RV, RV },
  270. { RV, RV, RV, RV },
  271. { P0, P1, IDE, IDE }, /* 100b */
  272. { P1, P0, IDE, IDE }, /* 101b */
  273. { IDE, IDE, P0, P1 }, /* 110b */
  274. { IDE, IDE, P1, P0 }, /* 111b */
  275. },
  276. };
  277. static const struct piix_map_db ich6_map_db = {
  278. .mask = 0x3,
  279. .map = {
  280. /* PM PS SM SS MAP */
  281. { P0, P2, P1, P3 }, /* 00b */
  282. { IDE, IDE, P1, P3 }, /* 01b */
  283. { P0, P2, IDE, IDE }, /* 10b */
  284. { RV, RV, RV, RV },
  285. },
  286. };
  287. static const struct piix_map_db ich6m_map_db = {
  288. .mask = 0x3,
  289. .map = {
  290. /* PM PS SM SS MAP */
  291. { P0, P2, RV, RV }, /* 00b */
  292. { RV, RV, RV, RV },
  293. { P0, P2, IDE, IDE }, /* 10b */
  294. { RV, RV, RV, RV },
  295. },
  296. };
  297. static const struct piix_map_db *piix_map_db_table[] = {
  298. [ich5_sata] = &ich5_map_db,
  299. [esb_sata] = &ich5_map_db,
  300. [ich6_sata] = &ich6_map_db,
  301. [ich6_sata_ahci] = &ich6_map_db,
  302. [ich6m_sata_ahci] = &ich6m_map_db,
  303. };
  304. static struct ata_port_info piix_port_info[] = {
  305. /* piix4_pata */
  306. {
  307. .sht = &piix_sht,
  308. .host_flags = ATA_FLAG_SLAVE_POSS,
  309. .pio_mask = 0x1f, /* pio0-4 */
  310. #if 0
  311. .mwdma_mask = 0x06, /* mwdma1-2 */
  312. #else
  313. .mwdma_mask = 0x00, /* mwdma broken */
  314. #endif
  315. .udma_mask = ATA_UDMA_MASK_40C,
  316. .port_ops = &piix_pata_ops,
  317. },
  318. /* ich5_pata */
  319. {
  320. .sht = &piix_sht,
  321. .host_flags = ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  322. .pio_mask = 0x1f, /* pio0-4 */
  323. #if 0
  324. .mwdma_mask = 0x06, /* mwdma1-2 */
  325. #else
  326. .mwdma_mask = 0x00, /* mwdma broken */
  327. #endif
  328. .udma_mask = 0x3f, /* udma0-5 */
  329. .port_ops = &piix_pata_ops,
  330. },
  331. /* ich5_sata */
  332. {
  333. .sht = &piix_sht,
  334. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  335. PIIX_FLAG_CHECKINTR,
  336. .pio_mask = 0x1f, /* pio0-4 */
  337. .mwdma_mask = 0x07, /* mwdma0-2 */
  338. .udma_mask = 0x7f, /* udma0-6 */
  339. .port_ops = &piix_sata_ops,
  340. },
  341. /* i6300esb_sata */
  342. {
  343. .sht = &piix_sht,
  344. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  345. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  346. .pio_mask = 0x1f, /* pio0-4 */
  347. .mwdma_mask = 0x07, /* mwdma0-2 */
  348. .udma_mask = 0x7f, /* udma0-6 */
  349. .port_ops = &piix_sata_ops,
  350. },
  351. /* ich6_sata */
  352. {
  353. .sht = &piix_sht,
  354. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  355. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  356. .pio_mask = 0x1f, /* pio0-4 */
  357. .mwdma_mask = 0x07, /* mwdma0-2 */
  358. .udma_mask = 0x7f, /* udma0-6 */
  359. .port_ops = &piix_sata_ops,
  360. },
  361. /* ich6_sata_ahci */
  362. {
  363. .sht = &piix_sht,
  364. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  365. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  366. PIIX_FLAG_AHCI,
  367. .pio_mask = 0x1f, /* pio0-4 */
  368. .mwdma_mask = 0x07, /* mwdma0-2 */
  369. .udma_mask = 0x7f, /* udma0-6 */
  370. .port_ops = &piix_sata_ops,
  371. },
  372. /* ich6m_sata_ahci */
  373. {
  374. .sht = &piix_sht,
  375. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  376. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  377. PIIX_FLAG_AHCI,
  378. .pio_mask = 0x1f, /* pio0-4 */
  379. .mwdma_mask = 0x07, /* mwdma0-2 */
  380. .udma_mask = 0x7f, /* udma0-6 */
  381. .port_ops = &piix_sata_ops,
  382. },
  383. };
  384. static struct pci_bits piix_enable_bits[] = {
  385. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  386. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  387. };
  388. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  389. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  390. MODULE_LICENSE("GPL");
  391. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  392. MODULE_VERSION(DRV_VERSION);
  393. /**
  394. * piix_pata_cbl_detect - Probe host controller cable detect info
  395. * @ap: Port for which cable detect info is desired
  396. *
  397. * Read 80c cable indicator from ATA PCI device's PCI config
  398. * register. This register is normally set by firmware (BIOS).
  399. *
  400. * LOCKING:
  401. * None (inherited from caller).
  402. */
  403. static void piix_pata_cbl_detect(struct ata_port *ap)
  404. {
  405. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  406. u8 tmp, mask;
  407. /* no 80c support in host controller? */
  408. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  409. goto cbl40;
  410. /* check BIOS cable detect results */
  411. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  412. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  413. if ((tmp & mask) == 0)
  414. goto cbl40;
  415. ap->cbl = ATA_CBL_PATA80;
  416. return;
  417. cbl40:
  418. ap->cbl = ATA_CBL_PATA40;
  419. ap->udma_mask &= ATA_UDMA_MASK_40C;
  420. }
  421. /**
  422. * piix_pata_prereset - prereset for PATA host controller
  423. * @ap: Target port
  424. *
  425. * Prereset including cable detection.
  426. *
  427. * LOCKING:
  428. * None (inherited from caller).
  429. */
  430. static int piix_pata_prereset(struct ata_port *ap)
  431. {
  432. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  433. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  434. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  435. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  436. return 0;
  437. }
  438. piix_pata_cbl_detect(ap);
  439. return ata_std_prereset(ap);
  440. }
  441. static void piix_pata_error_handler(struct ata_port *ap)
  442. {
  443. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  444. ata_std_postreset);
  445. }
  446. /**
  447. * piix_sata_prereset - prereset for SATA host controller
  448. * @ap: Target port
  449. *
  450. * Reads and configures SATA PCI device's PCI config register
  451. * Port Configuration and Status (PCS) to determine port and
  452. * device availability. Return -ENODEV to skip reset if no
  453. * device is present.
  454. *
  455. * LOCKING:
  456. * None (inherited from caller).
  457. *
  458. * RETURNS:
  459. * 0 if device is present, -ENODEV otherwise.
  460. */
  461. static int piix_sata_prereset(struct ata_port *ap)
  462. {
  463. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  464. struct piix_host_priv *hpriv = ap->host_set->private_data;
  465. const unsigned int *map = hpriv->map;
  466. int base = 2 * ap->hard_port_no;
  467. unsigned int present_mask = 0;
  468. int port, i;
  469. u8 pcs;
  470. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  471. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  472. /* enable all ports on this ap and wait for them to settle */
  473. for (i = 0; i < 2; i++) {
  474. port = map[base + i];
  475. if (port >= 0)
  476. pcs |= 1 << port;
  477. }
  478. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  479. msleep(100);
  480. /* let's see which devices are present */
  481. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  482. for (i = 0; i < 2; i++) {
  483. port = map[base + i];
  484. if (port < 0)
  485. continue;
  486. if (ap->flags & PIIX_FLAG_IGNORE_PCS || pcs & 1 << (4 + port))
  487. present_mask |= 1 << i;
  488. else
  489. pcs &= ~(1 << port);
  490. }
  491. /* disable offline ports on non-AHCI controllers */
  492. if (!(ap->flags & PIIX_FLAG_AHCI))
  493. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  494. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  495. ap->id, pcs, present_mask);
  496. if (!present_mask) {
  497. ata_port_printk(ap, KERN_INFO, "SATA port has no device.\n");
  498. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  499. return 0;
  500. }
  501. return ata_std_prereset(ap);
  502. }
  503. static void piix_sata_error_handler(struct ata_port *ap)
  504. {
  505. ata_bmdma_drive_eh(ap, piix_sata_prereset, ata_std_softreset, NULL,
  506. ata_std_postreset);
  507. }
  508. /**
  509. * piix_set_piomode - Initialize host controller PATA PIO timings
  510. * @ap: Port whose timings we are configuring
  511. * @adev: um
  512. *
  513. * Set PIO mode for device, in host controller PCI config space.
  514. *
  515. * LOCKING:
  516. * None (inherited from caller).
  517. */
  518. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  519. {
  520. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  521. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  522. unsigned int is_slave = (adev->devno != 0);
  523. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  524. unsigned int slave_port = 0x44;
  525. u16 master_data;
  526. u8 slave_data;
  527. static const /* ISP RTC */
  528. u8 timings[][2] = { { 0, 0 },
  529. { 0, 0 },
  530. { 1, 0 },
  531. { 2, 1 },
  532. { 2, 3 }, };
  533. pci_read_config_word(dev, master_port, &master_data);
  534. if (is_slave) {
  535. master_data |= 0x4000;
  536. /* enable PPE, IE and TIME */
  537. master_data |= 0x0070;
  538. pci_read_config_byte(dev, slave_port, &slave_data);
  539. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  540. slave_data |=
  541. (timings[pio][0] << 2) |
  542. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  543. } else {
  544. master_data &= 0xccf8;
  545. /* enable PPE, IE and TIME */
  546. master_data |= 0x0007;
  547. master_data |=
  548. (timings[pio][0] << 12) |
  549. (timings[pio][1] << 8);
  550. }
  551. pci_write_config_word(dev, master_port, master_data);
  552. if (is_slave)
  553. pci_write_config_byte(dev, slave_port, slave_data);
  554. }
  555. /**
  556. * piix_set_dmamode - Initialize host controller PATA PIO timings
  557. * @ap: Port whose timings we are configuring
  558. * @adev: um
  559. * @udma: udma mode, 0 - 6
  560. *
  561. * Set UDMA mode for device, in host controller PCI config space.
  562. *
  563. * LOCKING:
  564. * None (inherited from caller).
  565. */
  566. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  567. {
  568. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  569. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  570. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  571. u8 speed = udma;
  572. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  573. int a_speed = 3 << (drive_dn * 4);
  574. int u_flag = 1 << drive_dn;
  575. int v_flag = 0x01 << drive_dn;
  576. int w_flag = 0x10 << drive_dn;
  577. int u_speed = 0;
  578. int sitre;
  579. u16 reg4042, reg4a;
  580. u8 reg48, reg54, reg55;
  581. pci_read_config_word(dev, maslave, &reg4042);
  582. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  583. sitre = (reg4042 & 0x4000) ? 1 : 0;
  584. pci_read_config_byte(dev, 0x48, &reg48);
  585. pci_read_config_word(dev, 0x4a, &reg4a);
  586. pci_read_config_byte(dev, 0x54, &reg54);
  587. pci_read_config_byte(dev, 0x55, &reg55);
  588. switch(speed) {
  589. case XFER_UDMA_4:
  590. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  591. case XFER_UDMA_6:
  592. case XFER_UDMA_5:
  593. case XFER_UDMA_3:
  594. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  595. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  596. case XFER_MW_DMA_2:
  597. case XFER_MW_DMA_1: break;
  598. default:
  599. BUG();
  600. return;
  601. }
  602. if (speed >= XFER_UDMA_0) {
  603. if (!(reg48 & u_flag))
  604. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  605. if (speed == XFER_UDMA_5) {
  606. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  607. } else {
  608. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  609. }
  610. if ((reg4a & a_speed) != u_speed)
  611. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  612. if (speed > XFER_UDMA_2) {
  613. if (!(reg54 & v_flag))
  614. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  615. } else
  616. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  617. } else {
  618. if (reg48 & u_flag)
  619. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  620. if (reg4a & a_speed)
  621. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  622. if (reg54 & v_flag)
  623. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  624. if (reg55 & w_flag)
  625. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  626. }
  627. }
  628. #define AHCI_PCI_BAR 5
  629. #define AHCI_GLOBAL_CTL 0x04
  630. #define AHCI_ENABLE (1 << 31)
  631. static int piix_disable_ahci(struct pci_dev *pdev)
  632. {
  633. void __iomem *mmio;
  634. u32 tmp;
  635. int rc = 0;
  636. /* BUG: pci_enable_device has not yet been called. This
  637. * works because this device is usually set up by BIOS.
  638. */
  639. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  640. !pci_resource_len(pdev, AHCI_PCI_BAR))
  641. return 0;
  642. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  643. if (!mmio)
  644. return -ENOMEM;
  645. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  646. if (tmp & AHCI_ENABLE) {
  647. tmp &= ~AHCI_ENABLE;
  648. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  649. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  650. if (tmp & AHCI_ENABLE)
  651. rc = -EIO;
  652. }
  653. pci_iounmap(pdev, mmio);
  654. return rc;
  655. }
  656. /**
  657. * piix_check_450nx_errata - Check for problem 450NX setup
  658. * @ata_dev: the PCI device to check
  659. *
  660. * Check for the present of 450NX errata #19 and errata #25. If
  661. * they are found return an error code so we can turn off DMA
  662. */
  663. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  664. {
  665. struct pci_dev *pdev = NULL;
  666. u16 cfg;
  667. u8 rev;
  668. int no_piix_dma = 0;
  669. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  670. {
  671. /* Look for 450NX PXB. Check for problem configurations
  672. A PCI quirk checks bit 6 already */
  673. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  674. pci_read_config_word(pdev, 0x41, &cfg);
  675. /* Only on the original revision: IDE DMA can hang */
  676. if (rev == 0x00)
  677. no_piix_dma = 1;
  678. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  679. else if (cfg & (1<<14) && rev < 5)
  680. no_piix_dma = 2;
  681. }
  682. if (no_piix_dma)
  683. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  684. if (no_piix_dma == 2)
  685. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  686. return no_piix_dma;
  687. }
  688. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  689. struct ata_port_info *pinfo,
  690. const struct piix_map_db *map_db)
  691. {
  692. struct piix_host_priv *hpriv = pinfo[0].private_data;
  693. const unsigned int *map;
  694. int i, invalid_map = 0;
  695. u8 map_value;
  696. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  697. map = map_db->map[map_value & map_db->mask];
  698. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  699. for (i = 0; i < 4; i++) {
  700. switch (map[i]) {
  701. case RV:
  702. invalid_map = 1;
  703. printk(" XX");
  704. break;
  705. case NA:
  706. printk(" --");
  707. break;
  708. case IDE:
  709. WARN_ON((i & 1) || map[i + 1] != IDE);
  710. pinfo[i / 2] = piix_port_info[ich5_pata];
  711. i++;
  712. printk(" IDE IDE");
  713. break;
  714. default:
  715. printk(" P%d", map[i]);
  716. if (i & 1)
  717. pinfo[i / 2].host_flags |= ATA_FLAG_SLAVE_POSS;
  718. break;
  719. }
  720. }
  721. printk(" ]\n");
  722. if (invalid_map)
  723. dev_printk(KERN_ERR, &pdev->dev,
  724. "invalid MAP value %u\n", map_value);
  725. hpriv->map = map;
  726. }
  727. /**
  728. * piix_init_one - Register PIIX ATA PCI device with kernel services
  729. * @pdev: PCI device to register
  730. * @ent: Entry in piix_pci_tbl matching with @pdev
  731. *
  732. * Called from kernel PCI layer. We probe for combined mode (sigh),
  733. * and then hand over control to libata, for it to do the rest.
  734. *
  735. * LOCKING:
  736. * Inherited from PCI layer (may sleep).
  737. *
  738. * RETURNS:
  739. * Zero on success, or -ERRNO value.
  740. */
  741. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  742. {
  743. static int printed_version;
  744. struct ata_port_info port_info[2];
  745. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  746. struct piix_host_priv *hpriv;
  747. unsigned long host_flags;
  748. if (!printed_version++)
  749. dev_printk(KERN_DEBUG, &pdev->dev,
  750. "version " DRV_VERSION "\n");
  751. /* no hotplugging support (FIXME) */
  752. if (!in_module_init)
  753. return -ENODEV;
  754. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  755. if (!hpriv)
  756. return -ENOMEM;
  757. port_info[0] = piix_port_info[ent->driver_data];
  758. port_info[1] = piix_port_info[ent->driver_data];
  759. port_info[0].private_data = hpriv;
  760. port_info[1].private_data = hpriv;
  761. host_flags = port_info[0].host_flags;
  762. if (host_flags & PIIX_FLAG_AHCI) {
  763. u8 tmp;
  764. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  765. if (tmp == PIIX_AHCI_DEVICE) {
  766. int rc = piix_disable_ahci(pdev);
  767. if (rc)
  768. return rc;
  769. }
  770. }
  771. /* Initialize SATA map */
  772. if (host_flags & ATA_FLAG_SATA)
  773. piix_init_sata_map(pdev, port_info,
  774. piix_map_db_table[ent->driver_data]);
  775. /* On ICH5, some BIOSen disable the interrupt using the
  776. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  777. * On ICH6, this bit has the same effect, but only when
  778. * MSI is disabled (and it is disabled, as we don't use
  779. * message-signalled interrupts currently).
  780. */
  781. if (host_flags & PIIX_FLAG_CHECKINTR)
  782. pci_intx(pdev, 1);
  783. if (piix_check_450nx_errata(pdev)) {
  784. /* This writes into the master table but it does not
  785. really matter for this errata as we will apply it to
  786. all the PIIX devices on the board */
  787. port_info[0].mwdma_mask = 0;
  788. port_info[0].udma_mask = 0;
  789. port_info[1].mwdma_mask = 0;
  790. port_info[1].udma_mask = 0;
  791. }
  792. return ata_pci_init_one(pdev, ppinfo, 2);
  793. }
  794. static void piix_host_stop(struct ata_host_set *host_set)
  795. {
  796. if (host_set->next == NULL)
  797. kfree(host_set->private_data);
  798. ata_host_stop(host_set);
  799. }
  800. static int __init piix_init(void)
  801. {
  802. int rc;
  803. DPRINTK("pci_module_init\n");
  804. rc = pci_module_init(&piix_pci_driver);
  805. if (rc)
  806. return rc;
  807. in_module_init = 0;
  808. DPRINTK("done\n");
  809. return 0;
  810. }
  811. static void __exit piix_exit(void)
  812. {
  813. pci_unregister_driver(&piix_pci_driver);
  814. }
  815. module_init(piix_init);
  816. module_exit(piix_exit);