pm8001_hwi.c 146 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
  53. pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
  54. pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
  55. pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
  56. pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
  57. pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
  58. pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
  59. pm8001_ha->main_cfg_tbl.inbound_queue_offset =
  60. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  61. pm8001_ha->main_cfg_tbl.outbound_queue_offset =
  62. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  63. pm8001_ha->main_cfg_tbl.hda_mode_flag =
  64. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  65. /* read analog Setting offset from the configuration table */
  66. pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
  67. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  68. /* read Error Dump Offset and Length */
  69. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
  70. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  71. pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
  72. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  73. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  75. pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  77. }
  78. /**
  79. * read_general_status_table - read the general status table and save it.
  80. * @pm8001_ha: our hba card information
  81. */
  82. static void __devinit
  83. read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  84. {
  85. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  86. pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
  87. pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
  88. pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
  89. pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
  90. pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
  91. pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
  92. pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
  93. pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
  94. pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
  95. pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
  96. pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
  97. pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
  98. pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
  99. pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
  100. pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
  101. pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
  102. pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
  103. pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
  104. pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
  105. pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
  106. pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
  107. pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
  108. pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
  109. pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
  110. pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
  111. }
  112. /**
  113. * read_inbnd_queue_table - read the inbound queue table and save it.
  114. * @pm8001_ha: our hba card information
  115. */
  116. static void __devinit
  117. read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  118. {
  119. int inbQ_num = 1;
  120. int i;
  121. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  122. for (i = 0; i < inbQ_num; i++) {
  123. u32 offset = i * 0x20;
  124. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  125. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  126. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  127. pm8001_mr32(address, (offset + 0x18));
  128. }
  129. }
  130. /**
  131. * read_outbnd_queue_table - read the outbound queue table and save it.
  132. * @pm8001_ha: our hba card information
  133. */
  134. static void __devinit
  135. read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  136. {
  137. int outbQ_num = 1;
  138. int i;
  139. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  140. for (i = 0; i < outbQ_num; i++) {
  141. u32 offset = i * 0x24;
  142. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  143. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  144. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  145. pm8001_mr32(address, (offset + 0x18));
  146. }
  147. }
  148. /**
  149. * init_default_table_values - init the default table.
  150. * @pm8001_ha: our hba card information
  151. */
  152. static void __devinit
  153. init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  154. {
  155. int qn = 1;
  156. int i;
  157. u32 offsetib, offsetob;
  158. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  159. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  160. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
  161. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
  162. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
  163. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
  164. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
  165. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
  166. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
  167. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  168. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  169. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  170. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  171. pm8001_ha->main_cfg_tbl.upper_event_log_addr =
  172. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  173. pm8001_ha->main_cfg_tbl.lower_event_log_addr =
  174. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  175. pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
  176. pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
  177. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
  178. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  179. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
  180. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  181. pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
  182. pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
  183. pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
  184. for (i = 0; i < qn; i++) {
  185. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  186. 0x00000100 | (0x00000040 << 16) | (0x00<<30);
  187. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  188. pm8001_ha->memoryMap.region[IB].phys_addr_hi;
  189. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  190. pm8001_ha->memoryMap.region[IB].phys_addr_lo;
  191. pm8001_ha->inbnd_q_tbl[i].base_virt =
  192. (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
  193. pm8001_ha->inbnd_q_tbl[i].total_length =
  194. pm8001_ha->memoryMap.region[IB].total_len;
  195. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  196. pm8001_ha->memoryMap.region[CI].phys_addr_hi;
  197. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  198. pm8001_ha->memoryMap.region[CI].phys_addr_lo;
  199. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  200. pm8001_ha->memoryMap.region[CI].virt_ptr;
  201. offsetib = i * 0x20;
  202. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  203. get_pci_bar_index(pm8001_mr32(addressib,
  204. (offsetib + 0x14)));
  205. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  206. pm8001_mr32(addressib, (offsetib + 0x18));
  207. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  208. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  209. }
  210. for (i = 0; i < qn; i++) {
  211. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  212. 256 | (64 << 16) | (1<<30);
  213. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  214. pm8001_ha->memoryMap.region[OB].phys_addr_hi;
  215. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  216. pm8001_ha->memoryMap.region[OB].phys_addr_lo;
  217. pm8001_ha->outbnd_q_tbl[i].base_virt =
  218. (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
  219. pm8001_ha->outbnd_q_tbl[i].total_length =
  220. pm8001_ha->memoryMap.region[OB].total_len;
  221. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  222. pm8001_ha->memoryMap.region[PI].phys_addr_hi;
  223. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  224. pm8001_ha->memoryMap.region[PI].phys_addr_lo;
  225. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  226. 0 | (10 << 16) | (0 << 24);
  227. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  228. pm8001_ha->memoryMap.region[PI].virt_ptr;
  229. offsetob = i * 0x24;
  230. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  231. get_pci_bar_index(pm8001_mr32(addressob,
  232. offsetob + 0x14));
  233. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  234. pm8001_mr32(addressob, (offsetob + 0x18));
  235. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  236. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  237. }
  238. }
  239. /**
  240. * update_main_config_table - update the main default table to the HBA.
  241. * @pm8001_ha: our hba card information
  242. */
  243. static void __devinit
  244. update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  245. {
  246. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  247. pm8001_mw32(address, 0x24,
  248. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
  249. pm8001_mw32(address, 0x28,
  250. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
  251. pm8001_mw32(address, 0x2C,
  252. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
  253. pm8001_mw32(address, 0x30,
  254. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
  255. pm8001_mw32(address, 0x34,
  256. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
  257. pm8001_mw32(address, 0x38,
  258. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
  259. pm8001_mw32(address, 0x3C,
  260. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
  261. pm8001_mw32(address, 0x40,
  262. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
  263. pm8001_mw32(address, 0x44,
  264. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
  265. pm8001_mw32(address, 0x48,
  266. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
  267. pm8001_mw32(address, 0x4C,
  268. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
  269. pm8001_mw32(address, 0x50,
  270. pm8001_ha->main_cfg_tbl.upper_event_log_addr);
  271. pm8001_mw32(address, 0x54,
  272. pm8001_ha->main_cfg_tbl.lower_event_log_addr);
  273. pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
  274. pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
  275. pm8001_mw32(address, 0x60,
  276. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
  277. pm8001_mw32(address, 0x64,
  278. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
  279. pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
  280. pm8001_mw32(address, 0x6C,
  281. pm8001_ha->main_cfg_tbl.iop_event_log_option);
  282. pm8001_mw32(address, 0x70,
  283. pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
  284. }
  285. /**
  286. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  287. * @pm8001_ha: our hba card information
  288. */
  289. static void __devinit
  290. update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  291. {
  292. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  293. u16 offset = number * 0x20;
  294. pm8001_mw32(address, offset + 0x00,
  295. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  296. pm8001_mw32(address, offset + 0x04,
  297. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  298. pm8001_mw32(address, offset + 0x08,
  299. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  300. pm8001_mw32(address, offset + 0x0C,
  301. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  302. pm8001_mw32(address, offset + 0x10,
  303. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  304. }
  305. /**
  306. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  307. * @pm8001_ha: our hba card information
  308. */
  309. static void __devinit
  310. update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  311. {
  312. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  313. u16 offset = number * 0x24;
  314. pm8001_mw32(address, offset + 0x00,
  315. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  316. pm8001_mw32(address, offset + 0x04,
  317. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  318. pm8001_mw32(address, offset + 0x08,
  319. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  320. pm8001_mw32(address, offset + 0x0C,
  321. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  322. pm8001_mw32(address, offset + 0x10,
  323. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  324. pm8001_mw32(address, offset + 0x1C,
  325. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  326. }
  327. /**
  328. * pm8001_bar4_shift - function is called to shift BAR base address
  329. * @pm8001_ha : our hba card infomation
  330. * @shiftValue : shifting value in memory bar.
  331. */
  332. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  333. {
  334. u32 regVal;
  335. unsigned long start;
  336. /* program the inbound AXI translation Lower Address */
  337. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  338. /* confirm the setting is written */
  339. start = jiffies + HZ; /* 1 sec */
  340. do {
  341. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  342. } while ((regVal != shiftValue) && time_before(jiffies, start));
  343. if (regVal != shiftValue) {
  344. PM8001_INIT_DBG(pm8001_ha,
  345. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  346. " = 0x%x\n", regVal));
  347. return -1;
  348. }
  349. return 0;
  350. }
  351. /**
  352. * mpi_set_phys_g3_with_ssc
  353. * @pm8001_ha: our hba card information
  354. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  355. */
  356. static void __devinit
  357. mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
  358. {
  359. u32 value, offset, i;
  360. unsigned long flags;
  361. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  362. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  363. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  364. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  365. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  366. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  367. #define SNW3_PHY_CAPABILITIES_PARITY 31
  368. /*
  369. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  370. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  371. */
  372. spin_lock_irqsave(&pm8001_ha->lock, flags);
  373. if (-1 == pm8001_bar4_shift(pm8001_ha,
  374. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  375. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  376. return;
  377. }
  378. for (i = 0; i < 4; i++) {
  379. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  380. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  381. }
  382. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  383. if (-1 == pm8001_bar4_shift(pm8001_ha,
  384. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  385. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  386. return;
  387. }
  388. for (i = 4; i < 8; i++) {
  389. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  390. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  391. }
  392. /*************************************************************
  393. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  394. Device MABC SMOD0 Controls
  395. Address: (via MEMBASE-III):
  396. Using shifted destination address 0x0_0000: with Offset 0xD8
  397. 31:28 R/W Reserved Do not change
  398. 27:24 R/W SAS_SMOD_SPRDUP 0000
  399. 23:20 R/W SAS_SMOD_SPRDDN 0000
  400. 19:0 R/W Reserved Do not change
  401. Upon power-up this register will read as 0x8990c016,
  402. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  403. so that the written value will be 0x8090c016.
  404. This will ensure only down-spreading SSC is enabled on the SPC.
  405. *************************************************************/
  406. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  407. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  408. /*set the shifted destination address to 0x0 to avoid error operation */
  409. pm8001_bar4_shift(pm8001_ha, 0x0);
  410. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  411. return;
  412. }
  413. /**
  414. * mpi_set_open_retry_interval_reg
  415. * @pm8001_ha: our hba card information
  416. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  417. */
  418. static void __devinit
  419. mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  420. u32 interval)
  421. {
  422. u32 offset;
  423. u32 value;
  424. u32 i;
  425. unsigned long flags;
  426. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  427. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  428. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  429. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  430. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  431. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  432. spin_lock_irqsave(&pm8001_ha->lock, flags);
  433. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  434. if (-1 == pm8001_bar4_shift(pm8001_ha,
  435. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  436. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  437. return;
  438. }
  439. for (i = 0; i < 4; i++) {
  440. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  441. pm8001_cw32(pm8001_ha, 2, offset, value);
  442. }
  443. if (-1 == pm8001_bar4_shift(pm8001_ha,
  444. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  445. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  446. return;
  447. }
  448. for (i = 4; i < 8; i++) {
  449. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  450. pm8001_cw32(pm8001_ha, 2, offset, value);
  451. }
  452. /*set the shifted destination address to 0x0 to avoid error operation */
  453. pm8001_bar4_shift(pm8001_ha, 0x0);
  454. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  455. return;
  456. }
  457. /**
  458. * mpi_init_check - check firmware initialization status.
  459. * @pm8001_ha: our hba card information
  460. */
  461. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  462. {
  463. u32 max_wait_count;
  464. u32 value;
  465. u32 gst_len_mpistate;
  466. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  467. table is updated */
  468. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  469. /* wait until Inbound DoorBell Clear Register toggled */
  470. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  471. do {
  472. udelay(1);
  473. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  474. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  475. } while ((value != 0) && (--max_wait_count));
  476. if (!max_wait_count)
  477. return -1;
  478. /* check the MPI-State for initialization */
  479. gst_len_mpistate =
  480. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  481. GST_GSTLEN_MPIS_OFFSET);
  482. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  483. return -1;
  484. /* check MPI Initialization error */
  485. gst_len_mpistate = gst_len_mpistate >> 16;
  486. if (0x0000 != gst_len_mpistate)
  487. return -1;
  488. return 0;
  489. }
  490. /**
  491. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  492. * @pm8001_ha: our hba card information
  493. */
  494. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  495. {
  496. u32 value, value1;
  497. u32 max_wait_count;
  498. /* check error state */
  499. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  500. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  501. /* check AAP error */
  502. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  503. /* error state */
  504. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  505. return -1;
  506. }
  507. /* check IOP error */
  508. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  509. /* error state */
  510. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  511. return -1;
  512. }
  513. /* bit 4-31 of scratch pad1 should be zeros if it is not
  514. in error state*/
  515. if (value & SCRATCH_PAD1_STATE_MASK) {
  516. /* error case */
  517. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  518. return -1;
  519. }
  520. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  521. in error state */
  522. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  523. /* error case */
  524. return -1;
  525. }
  526. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  527. /* wait until scratch pad 1 and 2 registers in ready state */
  528. do {
  529. udelay(1);
  530. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  531. & SCRATCH_PAD1_RDY;
  532. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  533. & SCRATCH_PAD2_RDY;
  534. if ((--max_wait_count) == 0)
  535. return -1;
  536. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  537. return 0;
  538. }
  539. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  540. {
  541. void __iomem *base_addr;
  542. u32 value;
  543. u32 offset;
  544. u32 pcibar;
  545. u32 pcilogic;
  546. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  547. offset = value & 0x03FFFFFF;
  548. PM8001_INIT_DBG(pm8001_ha,
  549. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  550. pcilogic = (value & 0xFC000000) >> 26;
  551. pcibar = get_pci_bar_index(pcilogic);
  552. PM8001_INIT_DBG(pm8001_ha,
  553. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  554. pm8001_ha->main_cfg_tbl_addr = base_addr =
  555. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  556. pm8001_ha->general_stat_tbl_addr =
  557. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  558. pm8001_ha->inbnd_q_tbl_addr =
  559. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  560. pm8001_ha->outbnd_q_tbl_addr =
  561. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  562. }
  563. /**
  564. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  565. * @pm8001_ha: our hba card information
  566. */
  567. static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  568. {
  569. /* check the firmware status */
  570. if (-1 == check_fw_ready(pm8001_ha)) {
  571. PM8001_FAIL_DBG(pm8001_ha,
  572. pm8001_printk("Firmware is not ready!\n"));
  573. return -EBUSY;
  574. }
  575. /* Initialize pci space address eg: mpi offset */
  576. init_pci_device_addresses(pm8001_ha);
  577. init_default_table_values(pm8001_ha);
  578. read_main_config_table(pm8001_ha);
  579. read_general_status_table(pm8001_ha);
  580. read_inbnd_queue_table(pm8001_ha);
  581. read_outbnd_queue_table(pm8001_ha);
  582. /* update main config table ,inbound table and outbound table */
  583. update_main_config_table(pm8001_ha);
  584. update_inbnd_queue_table(pm8001_ha, 0);
  585. update_outbnd_queue_table(pm8001_ha, 0);
  586. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  587. mpi_set_open_retry_interval_reg(pm8001_ha, 7);
  588. /* notify firmware update finished and check initialization status */
  589. if (0 == mpi_init_check(pm8001_ha)) {
  590. PM8001_INIT_DBG(pm8001_ha,
  591. pm8001_printk("MPI initialize successful!\n"));
  592. } else
  593. return -EBUSY;
  594. /*This register is a 16-bit timer with a resolution of 1us. This is the
  595. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  596. Zero is not a valid value. A value of 1 in the register will cause the
  597. interrupts to be normal. A value greater than 1 will cause coalescing
  598. delays.*/
  599. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  600. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  601. return 0;
  602. }
  603. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  604. {
  605. u32 max_wait_count;
  606. u32 value;
  607. u32 gst_len_mpistate;
  608. init_pci_device_addresses(pm8001_ha);
  609. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  610. table is stop */
  611. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  612. /* wait until Inbound DoorBell Clear Register toggled */
  613. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  614. do {
  615. udelay(1);
  616. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  617. value &= SPC_MSGU_CFG_TABLE_RESET;
  618. } while ((value != 0) && (--max_wait_count));
  619. if (!max_wait_count) {
  620. PM8001_FAIL_DBG(pm8001_ha,
  621. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  622. return -1;
  623. }
  624. /* check the MPI-State for termination in progress */
  625. /* wait until Inbound DoorBell Clear Register toggled */
  626. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  627. do {
  628. udelay(1);
  629. gst_len_mpistate =
  630. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  631. GST_GSTLEN_MPIS_OFFSET);
  632. if (GST_MPI_STATE_UNINIT ==
  633. (gst_len_mpistate & GST_MPI_STATE_MASK))
  634. break;
  635. } while (--max_wait_count);
  636. if (!max_wait_count) {
  637. PM8001_FAIL_DBG(pm8001_ha,
  638. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  639. gst_len_mpistate & GST_MPI_STATE_MASK));
  640. return -1;
  641. }
  642. return 0;
  643. }
  644. /**
  645. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  646. * @pm8001_ha: our hba card information
  647. */
  648. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  649. {
  650. u32 regVal, regVal1, regVal2;
  651. if (mpi_uninit_check(pm8001_ha) != 0) {
  652. PM8001_FAIL_DBG(pm8001_ha,
  653. pm8001_printk("MPI state is not ready\n"));
  654. return -1;
  655. }
  656. /* read the scratch pad 2 register bit 2 */
  657. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  658. & SCRATCH_PAD2_FWRDY_RST;
  659. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  660. PM8001_INIT_DBG(pm8001_ha,
  661. pm8001_printk("Firmware is ready for reset .\n"));
  662. } else {
  663. unsigned long flags;
  664. /* Trigger NMI twice via RB6 */
  665. spin_lock_irqsave(&pm8001_ha->lock, flags);
  666. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  667. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  668. PM8001_FAIL_DBG(pm8001_ha,
  669. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  670. RB6_ACCESS_REG));
  671. return -1;
  672. }
  673. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  674. RB6_MAGIC_NUMBER_RST);
  675. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  676. /* wait for 100 ms */
  677. mdelay(100);
  678. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  679. SCRATCH_PAD2_FWRDY_RST;
  680. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  681. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  682. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  683. PM8001_FAIL_DBG(pm8001_ha,
  684. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  685. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  686. regVal1, regVal2));
  687. PM8001_FAIL_DBG(pm8001_ha,
  688. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  689. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  690. PM8001_FAIL_DBG(pm8001_ha,
  691. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  692. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  693. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  694. return -1;
  695. }
  696. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  697. }
  698. return 0;
  699. }
  700. /**
  701. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  702. * the FW register status to the originated status.
  703. * @pm8001_ha: our hba card information
  704. * @signature: signature in host scratch pad0 register.
  705. */
  706. static int
  707. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  708. {
  709. u32 regVal, toggleVal;
  710. u32 max_wait_count;
  711. u32 regVal1, regVal2, regVal3;
  712. unsigned long flags;
  713. /* step1: Check FW is ready for soft reset */
  714. if (soft_reset_ready_check(pm8001_ha) != 0) {
  715. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  716. return -1;
  717. }
  718. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  719. value to clear */
  720. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  721. spin_lock_irqsave(&pm8001_ha->lock, flags);
  722. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  723. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  724. PM8001_FAIL_DBG(pm8001_ha,
  725. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  726. MBIC_AAP1_ADDR_BASE));
  727. return -1;
  728. }
  729. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  730. PM8001_INIT_DBG(pm8001_ha,
  731. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  732. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  733. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  734. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  735. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  736. PM8001_FAIL_DBG(pm8001_ha,
  737. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  738. MBIC_IOP_ADDR_BASE));
  739. return -1;
  740. }
  741. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  742. PM8001_INIT_DBG(pm8001_ha,
  743. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  744. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  745. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  746. PM8001_INIT_DBG(pm8001_ha,
  747. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  748. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  749. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  750. PM8001_INIT_DBG(pm8001_ha,
  751. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  752. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  753. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  754. PM8001_INIT_DBG(pm8001_ha,
  755. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  756. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  757. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  758. PM8001_INIT_DBG(pm8001_ha,
  759. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  760. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  761. /* read the scratch pad 1 register bit 2 */
  762. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  763. & SCRATCH_PAD1_RST;
  764. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  765. /* set signature in host scratch pad0 register to tell SPC that the
  766. host performs the soft reset */
  767. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  768. /* read required registers for confirmming */
  769. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  770. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  771. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  772. PM8001_FAIL_DBG(pm8001_ha,
  773. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  774. GSM_ADDR_BASE));
  775. return -1;
  776. }
  777. PM8001_INIT_DBG(pm8001_ha,
  778. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  779. " Reset = 0x%x\n",
  780. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  781. /* step 3: host read GSM Configuration and Reset register */
  782. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  783. /* Put those bits to low */
  784. /* GSM XCBI offset = 0x70 0000
  785. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  786. 0x00 Bit 12 QSSP_SW_RSTB 1
  787. 0x00 Bit 11 RAAE_SW_RSTB 1
  788. 0x00 Bit 9 RB_1_SW_RSTB 1
  789. 0x00 Bit 8 SM_SW_RSTB 1
  790. */
  791. regVal &= ~(0x00003b00);
  792. /* host write GSM Configuration and Reset register */
  793. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  794. PM8001_INIT_DBG(pm8001_ha,
  795. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  796. "Configuration and Reset is set to = 0x%x\n",
  797. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  798. /* step 4: */
  799. /* disable GSM - Read Address Parity Check */
  800. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  801. PM8001_INIT_DBG(pm8001_ha,
  802. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  803. "Enable = 0x%x\n", regVal1));
  804. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  805. PM8001_INIT_DBG(pm8001_ha,
  806. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  807. "is set to = 0x%x\n",
  808. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  809. /* disable GSM - Write Address Parity Check */
  810. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  811. PM8001_INIT_DBG(pm8001_ha,
  812. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  813. " Enable = 0x%x\n", regVal2));
  814. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  815. PM8001_INIT_DBG(pm8001_ha,
  816. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  817. "Enable is set to = 0x%x\n",
  818. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  819. /* disable GSM - Write Data Parity Check */
  820. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  821. PM8001_INIT_DBG(pm8001_ha,
  822. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  823. " Enable = 0x%x\n", regVal3));
  824. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  825. PM8001_INIT_DBG(pm8001_ha,
  826. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  827. "is set to = 0x%x\n",
  828. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  829. /* step 5: delay 10 usec */
  830. udelay(10);
  831. /* step 5-b: set GPIO-0 output control to tristate anyway */
  832. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  833. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  834. PM8001_INIT_DBG(pm8001_ha,
  835. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  836. GPIO_ADDR_BASE));
  837. return -1;
  838. }
  839. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  840. PM8001_INIT_DBG(pm8001_ha,
  841. pm8001_printk("GPIO Output Control Register:"
  842. " = 0x%x\n", regVal));
  843. /* set GPIO-0 output control to tri-state */
  844. regVal &= 0xFFFFFFFC;
  845. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  846. /* Step 6: Reset the IOP and AAP1 */
  847. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  848. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  849. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  850. PM8001_FAIL_DBG(pm8001_ha,
  851. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  852. SPC_TOP_LEVEL_ADDR_BASE));
  853. return -1;
  854. }
  855. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  856. PM8001_INIT_DBG(pm8001_ha,
  857. pm8001_printk("Top Register before resetting IOP/AAP1"
  858. ":= 0x%x\n", regVal));
  859. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  860. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  861. /* step 7: Reset the BDMA/OSSP */
  862. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  863. PM8001_INIT_DBG(pm8001_ha,
  864. pm8001_printk("Top Register before resetting BDMA/OSSP"
  865. ": = 0x%x\n", regVal));
  866. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  867. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  868. /* step 8: delay 10 usec */
  869. udelay(10);
  870. /* step 9: bring the BDMA and OSSP out of reset */
  871. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  872. PM8001_INIT_DBG(pm8001_ha,
  873. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  874. ":= 0x%x\n", regVal));
  875. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  876. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  877. /* step 10: delay 10 usec */
  878. udelay(10);
  879. /* step 11: reads and sets the GSM Configuration and Reset Register */
  880. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  881. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  882. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  883. PM8001_FAIL_DBG(pm8001_ha,
  884. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  885. GSM_ADDR_BASE));
  886. return -1;
  887. }
  888. PM8001_INIT_DBG(pm8001_ha,
  889. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  890. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  891. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  892. /* Put those bits to high */
  893. /* GSM XCBI offset = 0x70 0000
  894. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  895. 0x00 Bit 12 QSSP_SW_RSTB 1
  896. 0x00 Bit 11 RAAE_SW_RSTB 1
  897. 0x00 Bit 9 RB_1_SW_RSTB 1
  898. 0x00 Bit 8 SM_SW_RSTB 1
  899. */
  900. regVal |= (GSM_CONFIG_RESET_VALUE);
  901. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  902. PM8001_INIT_DBG(pm8001_ha,
  903. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  904. " Configuration and Reset is set to = 0x%x\n",
  905. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  906. /* step 12: Restore GSM - Read Address Parity Check */
  907. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  908. /* just for debugging */
  909. PM8001_INIT_DBG(pm8001_ha,
  910. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  911. " = 0x%x\n", regVal));
  912. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  913. PM8001_INIT_DBG(pm8001_ha,
  914. pm8001_printk("GSM 0x700038 - Read Address Parity"
  915. " Check Enable is set to = 0x%x\n",
  916. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  917. /* Restore GSM - Write Address Parity Check */
  918. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  919. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  920. PM8001_INIT_DBG(pm8001_ha,
  921. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  922. " Enable is set to = 0x%x\n",
  923. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  924. /* Restore GSM - Write Data Parity Check */
  925. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  926. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  927. PM8001_INIT_DBG(pm8001_ha,
  928. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  929. "is set to = 0x%x\n",
  930. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  931. /* step 13: bring the IOP and AAP1 out of reset */
  932. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  933. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  934. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  935. PM8001_FAIL_DBG(pm8001_ha,
  936. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  937. SPC_TOP_LEVEL_ADDR_BASE));
  938. return -1;
  939. }
  940. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  941. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  942. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  943. /* step 14: delay 10 usec - Normal Mode */
  944. udelay(10);
  945. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  946. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  947. /* step 15 (Normal Mode): wait until scratch pad1 register
  948. bit 2 toggled */
  949. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  950. do {
  951. udelay(1);
  952. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  953. SCRATCH_PAD1_RST;
  954. } while ((regVal != toggleVal) && (--max_wait_count));
  955. if (!max_wait_count) {
  956. regVal = pm8001_cr32(pm8001_ha, 0,
  957. MSGU_SCRATCH_PAD_1);
  958. PM8001_FAIL_DBG(pm8001_ha,
  959. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  960. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  961. toggleVal, regVal));
  962. PM8001_FAIL_DBG(pm8001_ha,
  963. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  964. pm8001_cr32(pm8001_ha, 0,
  965. MSGU_SCRATCH_PAD_0)));
  966. PM8001_FAIL_DBG(pm8001_ha,
  967. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  968. pm8001_cr32(pm8001_ha, 0,
  969. MSGU_SCRATCH_PAD_2)));
  970. PM8001_FAIL_DBG(pm8001_ha,
  971. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  972. pm8001_cr32(pm8001_ha, 0,
  973. MSGU_SCRATCH_PAD_3)));
  974. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  975. return -1;
  976. }
  977. /* step 16 (Normal) - Clear ODMR and ODCR */
  978. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  979. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  980. /* step 17 (Normal Mode): wait for the FW and IOP to get
  981. ready - 1 sec timeout */
  982. /* Wait for the SPC Configuration Table to be ready */
  983. if (check_fw_ready(pm8001_ha) == -1) {
  984. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  985. /* return error if MPI Configuration Table not ready */
  986. PM8001_INIT_DBG(pm8001_ha,
  987. pm8001_printk("FW not ready SCRATCH_PAD1"
  988. " = 0x%x\n", regVal));
  989. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  990. /* return error if MPI Configuration Table not ready */
  991. PM8001_INIT_DBG(pm8001_ha,
  992. pm8001_printk("FW not ready SCRATCH_PAD2"
  993. " = 0x%x\n", regVal));
  994. PM8001_INIT_DBG(pm8001_ha,
  995. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  996. pm8001_cr32(pm8001_ha, 0,
  997. MSGU_SCRATCH_PAD_0)));
  998. PM8001_INIT_DBG(pm8001_ha,
  999. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1000. pm8001_cr32(pm8001_ha, 0,
  1001. MSGU_SCRATCH_PAD_3)));
  1002. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1003. return -1;
  1004. }
  1005. }
  1006. pm8001_bar4_shift(pm8001_ha, 0);
  1007. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1008. PM8001_INIT_DBG(pm8001_ha,
  1009. pm8001_printk("SPC soft reset Complete\n"));
  1010. return 0;
  1011. }
  1012. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1013. {
  1014. u32 i;
  1015. u32 regVal;
  1016. PM8001_INIT_DBG(pm8001_ha,
  1017. pm8001_printk("chip reset start\n"));
  1018. /* do SPC chip reset. */
  1019. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1020. regVal &= ~(SPC_REG_RESET_DEVICE);
  1021. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1022. /* delay 10 usec */
  1023. udelay(10);
  1024. /* bring chip reset out of reset */
  1025. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1026. regVal |= SPC_REG_RESET_DEVICE;
  1027. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1028. /* delay 10 usec */
  1029. udelay(10);
  1030. /* wait for 20 msec until the firmware gets reloaded */
  1031. i = 20;
  1032. do {
  1033. mdelay(1);
  1034. } while ((--i) != 0);
  1035. PM8001_INIT_DBG(pm8001_ha,
  1036. pm8001_printk("chip reset finished\n"));
  1037. }
  1038. /**
  1039. * pm8001_chip_iounmap - which maped when initialized.
  1040. * @pm8001_ha: our hba card information
  1041. */
  1042. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1043. {
  1044. s8 bar, logical = 0;
  1045. for (bar = 0; bar < 6; bar++) {
  1046. /*
  1047. ** logical BARs for SPC:
  1048. ** bar 0 and 1 - logical BAR0
  1049. ** bar 2 and 3 - logical BAR1
  1050. ** bar4 - logical BAR2
  1051. ** bar5 - logical BAR3
  1052. ** Skip the appropriate assignments:
  1053. */
  1054. if ((bar == 1) || (bar == 3))
  1055. continue;
  1056. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1057. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1058. logical++;
  1059. }
  1060. }
  1061. }
  1062. /**
  1063. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1064. * @pm8001_ha: our hba card information
  1065. */
  1066. static void
  1067. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1068. {
  1069. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1070. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1071. }
  1072. /**
  1073. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1074. * @pm8001_ha: our hba card information
  1075. */
  1076. static void
  1077. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1078. {
  1079. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1080. }
  1081. /**
  1082. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1083. * @pm8001_ha: our hba card information
  1084. */
  1085. static void
  1086. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1087. u32 int_vec_idx)
  1088. {
  1089. u32 msi_index;
  1090. u32 value;
  1091. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1092. msi_index += MSIX_TABLE_BASE;
  1093. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1094. value = (1 << int_vec_idx);
  1095. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1096. }
  1097. /**
  1098. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1099. * @pm8001_ha: our hba card information
  1100. */
  1101. static void
  1102. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1103. u32 int_vec_idx)
  1104. {
  1105. u32 msi_index;
  1106. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1107. msi_index += MSIX_TABLE_BASE;
  1108. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1109. }
  1110. /**
  1111. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1112. * @pm8001_ha: our hba card information
  1113. */
  1114. static void
  1115. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1116. {
  1117. #ifdef PM8001_USE_MSIX
  1118. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1119. return;
  1120. #endif
  1121. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1122. }
  1123. /**
  1124. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1125. * @pm8001_ha: our hba card information
  1126. */
  1127. static void
  1128. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1129. {
  1130. #ifdef PM8001_USE_MSIX
  1131. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1132. return;
  1133. #endif
  1134. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1135. }
  1136. /**
  1137. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1138. * @circularQ: the inbound queue we want to transfer to HBA.
  1139. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1140. * @messagePtr: the pointer to message.
  1141. */
  1142. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1143. u16 messageSize, void **messagePtr)
  1144. {
  1145. u32 offset, consumer_index;
  1146. struct mpi_msg_hdr *msgHeader;
  1147. u8 bcCount = 1; /* only support single buffer */
  1148. /* Checks is the requested message size can be allocated in this queue*/
  1149. if (messageSize > 64) {
  1150. *messagePtr = NULL;
  1151. return -1;
  1152. }
  1153. /* Stores the new consumer index */
  1154. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1155. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1156. if (((circularQ->producer_idx + bcCount) % 256) ==
  1157. circularQ->consumer_index) {
  1158. *messagePtr = NULL;
  1159. return -1;
  1160. }
  1161. /* get memory IOMB buffer address */
  1162. offset = circularQ->producer_idx * 64;
  1163. /* increment to next bcCount element */
  1164. circularQ->producer_idx = (circularQ->producer_idx + bcCount) % 256;
  1165. /* Adds that distance to the base of the region virtual address plus
  1166. the message header size*/
  1167. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1168. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1169. return 0;
  1170. }
  1171. /**
  1172. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1173. * to tell the fw to get this message from IOMB.
  1174. * @pm8001_ha: our hba card information
  1175. * @circularQ: the inbound queue we want to transfer to HBA.
  1176. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1177. * @payload: the command payload of each operation command.
  1178. */
  1179. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1180. struct inbound_queue_table *circularQ,
  1181. u32 opCode, void *payload)
  1182. {
  1183. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1184. u32 responseQueue = 0;
  1185. void *pMessage;
  1186. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1187. PM8001_IO_DBG(pm8001_ha,
  1188. pm8001_printk("No free mpi buffer\n"));
  1189. return -1;
  1190. }
  1191. BUG_ON(!payload);
  1192. /*Copy to the payload*/
  1193. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1194. /*Build the header*/
  1195. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1196. | ((responseQueue & 0x3F) << 16)
  1197. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1198. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1199. /*Update the PI to the firmware*/
  1200. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1201. circularQ->pi_offset, circularQ->producer_idx);
  1202. PM8001_IO_DBG(pm8001_ha,
  1203. pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
  1204. circularQ->consumer_index));
  1205. return 0;
  1206. }
  1207. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1208. struct outbound_queue_table *circularQ, u8 bc)
  1209. {
  1210. u32 producer_index;
  1211. struct mpi_msg_hdr *msgHeader;
  1212. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1213. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1214. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1215. circularQ->consumer_idx * 64);
  1216. if (pOutBoundMsgHeader != msgHeader) {
  1217. PM8001_FAIL_DBG(pm8001_ha,
  1218. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1219. circularQ->consumer_idx, msgHeader));
  1220. /* Update the producer index from SPC */
  1221. producer_index = pm8001_read_32(circularQ->pi_virt);
  1222. circularQ->producer_index = cpu_to_le32(producer_index);
  1223. PM8001_FAIL_DBG(pm8001_ha,
  1224. pm8001_printk("consumer_idx = %d producer_index = %d"
  1225. "msgHeader = %p\n", circularQ->consumer_idx,
  1226. circularQ->producer_index, msgHeader));
  1227. return 0;
  1228. }
  1229. /* free the circular queue buffer elements associated with the message*/
  1230. circularQ->consumer_idx = (circularQ->consumer_idx + bc) % 256;
  1231. /* update the CI of outbound queue */
  1232. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1233. circularQ->consumer_idx);
  1234. /* Update the producer index from SPC*/
  1235. producer_index = pm8001_read_32(circularQ->pi_virt);
  1236. circularQ->producer_index = cpu_to_le32(producer_index);
  1237. PM8001_IO_DBG(pm8001_ha,
  1238. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1239. circularQ->producer_index));
  1240. return 0;
  1241. }
  1242. /**
  1243. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1244. * @pm8001_ha: our hba card information
  1245. * @circularQ: the outbound queue table.
  1246. * @messagePtr1: the message contents of this outbound message.
  1247. * @pBC: the message size.
  1248. */
  1249. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1250. struct outbound_queue_table *circularQ,
  1251. void **messagePtr1, u8 *pBC)
  1252. {
  1253. struct mpi_msg_hdr *msgHeader;
  1254. __le32 msgHeader_tmp;
  1255. u32 header_tmp;
  1256. do {
  1257. /* If there are not-yet-delivered messages ... */
  1258. if (circularQ->producer_index != circularQ->consumer_idx) {
  1259. /*Get the pointer to the circular queue buffer element*/
  1260. msgHeader = (struct mpi_msg_hdr *)
  1261. (circularQ->base_virt +
  1262. circularQ->consumer_idx * 64);
  1263. /* read header */
  1264. header_tmp = pm8001_read_32(msgHeader);
  1265. msgHeader_tmp = cpu_to_le32(header_tmp);
  1266. if (0 != (msgHeader_tmp & 0x80000000)) {
  1267. if (OPC_OUB_SKIP_ENTRY !=
  1268. (msgHeader_tmp & 0xfff)) {
  1269. *messagePtr1 =
  1270. ((u8 *)msgHeader) +
  1271. sizeof(struct mpi_msg_hdr);
  1272. *pBC = (u8)((msgHeader_tmp >> 24) &
  1273. 0x1f);
  1274. PM8001_IO_DBG(pm8001_ha,
  1275. pm8001_printk(": CI=%d PI=%d "
  1276. "msgHeader=%x\n",
  1277. circularQ->consumer_idx,
  1278. circularQ->producer_index,
  1279. msgHeader_tmp));
  1280. return MPI_IO_STATUS_SUCCESS;
  1281. } else {
  1282. circularQ->consumer_idx =
  1283. (circularQ->consumer_idx +
  1284. ((msgHeader_tmp >> 24) & 0x1f))
  1285. % 256;
  1286. msgHeader_tmp = 0;
  1287. pm8001_write_32(msgHeader, 0, 0);
  1288. /* update the CI of outbound queue */
  1289. pm8001_cw32(pm8001_ha,
  1290. circularQ->ci_pci_bar,
  1291. circularQ->ci_offset,
  1292. circularQ->consumer_idx);
  1293. }
  1294. } else {
  1295. circularQ->consumer_idx =
  1296. (circularQ->consumer_idx +
  1297. ((msgHeader_tmp >> 24) & 0x1f)) % 256;
  1298. msgHeader_tmp = 0;
  1299. pm8001_write_32(msgHeader, 0, 0);
  1300. /* update the CI of outbound queue */
  1301. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1302. circularQ->ci_offset,
  1303. circularQ->consumer_idx);
  1304. return MPI_IO_STATUS_FAIL;
  1305. }
  1306. } else {
  1307. u32 producer_index;
  1308. void *pi_virt = circularQ->pi_virt;
  1309. /* Update the producer index from SPC */
  1310. producer_index = pm8001_read_32(pi_virt);
  1311. circularQ->producer_index = cpu_to_le32(producer_index);
  1312. }
  1313. } while (circularQ->producer_index != circularQ->consumer_idx);
  1314. /* while we don't have any more not-yet-delivered message */
  1315. /* report empty */
  1316. return MPI_IO_STATUS_BUSY;
  1317. }
  1318. static void pm8001_work_fn(struct work_struct *work)
  1319. {
  1320. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1321. struct pm8001_device *pm8001_dev;
  1322. struct domain_device *dev;
  1323. switch (pw->handler) {
  1324. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1325. pm8001_dev = pw->data;
  1326. dev = pm8001_dev->sas_device;
  1327. pm8001_I_T_nexus_reset(dev);
  1328. break;
  1329. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1330. pm8001_dev = pw->data;
  1331. dev = pm8001_dev->sas_device;
  1332. pm8001_I_T_nexus_reset(dev);
  1333. break;
  1334. case IO_DS_IN_ERROR:
  1335. pm8001_dev = pw->data;
  1336. dev = pm8001_dev->sas_device;
  1337. pm8001_I_T_nexus_reset(dev);
  1338. break;
  1339. case IO_DS_NON_OPERATIONAL:
  1340. pm8001_dev = pw->data;
  1341. dev = pm8001_dev->sas_device;
  1342. pm8001_I_T_nexus_reset(dev);
  1343. break;
  1344. }
  1345. kfree(pw);
  1346. }
  1347. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1348. int handler)
  1349. {
  1350. struct pm8001_work *pw;
  1351. int ret = 0;
  1352. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1353. if (pw) {
  1354. pw->pm8001_ha = pm8001_ha;
  1355. pw->data = data;
  1356. pw->handler = handler;
  1357. INIT_WORK(&pw->work, pm8001_work_fn);
  1358. queue_work(pm8001_wq, &pw->work);
  1359. } else
  1360. ret = -ENOMEM;
  1361. return ret;
  1362. }
  1363. /**
  1364. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1365. * @pm8001_ha: our hba card information
  1366. * @piomb: the message contents of this outbound message.
  1367. *
  1368. * When FW has completed a ssp request for example a IO request, after it has
  1369. * filled the SG data with the data, it will trigger this event represent
  1370. * that he has finished the job,please check the coresponding buffer.
  1371. * So we will tell the caller who maybe waiting the result to tell upper layer
  1372. * that the task has been finished.
  1373. */
  1374. static void
  1375. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1376. {
  1377. struct sas_task *t;
  1378. struct pm8001_ccb_info *ccb;
  1379. unsigned long flags;
  1380. u32 status;
  1381. u32 param;
  1382. u32 tag;
  1383. struct ssp_completion_resp *psspPayload;
  1384. struct task_status_struct *ts;
  1385. struct ssp_response_iu *iu;
  1386. struct pm8001_device *pm8001_dev;
  1387. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1388. status = le32_to_cpu(psspPayload->status);
  1389. tag = le32_to_cpu(psspPayload->tag);
  1390. ccb = &pm8001_ha->ccb_info[tag];
  1391. pm8001_dev = ccb->device;
  1392. param = le32_to_cpu(psspPayload->param);
  1393. t = ccb->task;
  1394. if (status && status != IO_UNDERFLOW)
  1395. PM8001_FAIL_DBG(pm8001_ha,
  1396. pm8001_printk("sas IO status 0x%x\n", status));
  1397. if (unlikely(!t || !t->lldd_task || !t->dev))
  1398. return;
  1399. ts = &t->task_status;
  1400. switch (status) {
  1401. case IO_SUCCESS:
  1402. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1403. ",param = %d\n", param));
  1404. if (param == 0) {
  1405. ts->resp = SAS_TASK_COMPLETE;
  1406. ts->stat = SAM_STAT_GOOD;
  1407. } else {
  1408. ts->resp = SAS_TASK_COMPLETE;
  1409. ts->stat = SAS_PROTO_RESPONSE;
  1410. ts->residual = param;
  1411. iu = &psspPayload->ssp_resp_iu;
  1412. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1413. }
  1414. if (pm8001_dev)
  1415. pm8001_dev->running_req--;
  1416. break;
  1417. case IO_ABORTED:
  1418. PM8001_IO_DBG(pm8001_ha,
  1419. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1420. ts->resp = SAS_TASK_COMPLETE;
  1421. ts->stat = SAS_ABORTED_TASK;
  1422. break;
  1423. case IO_UNDERFLOW:
  1424. /* SSP Completion with error */
  1425. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1426. ",param = %d\n", param));
  1427. ts->resp = SAS_TASK_COMPLETE;
  1428. ts->stat = SAS_DATA_UNDERRUN;
  1429. ts->residual = param;
  1430. if (pm8001_dev)
  1431. pm8001_dev->running_req--;
  1432. break;
  1433. case IO_NO_DEVICE:
  1434. PM8001_IO_DBG(pm8001_ha,
  1435. pm8001_printk("IO_NO_DEVICE\n"));
  1436. ts->resp = SAS_TASK_UNDELIVERED;
  1437. ts->stat = SAS_PHY_DOWN;
  1438. break;
  1439. case IO_XFER_ERROR_BREAK:
  1440. PM8001_IO_DBG(pm8001_ha,
  1441. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1442. ts->resp = SAS_TASK_COMPLETE;
  1443. ts->stat = SAS_OPEN_REJECT;
  1444. break;
  1445. case IO_XFER_ERROR_PHY_NOT_READY:
  1446. PM8001_IO_DBG(pm8001_ha,
  1447. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1448. ts->resp = SAS_TASK_COMPLETE;
  1449. ts->stat = SAS_OPEN_REJECT;
  1450. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1451. break;
  1452. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1453. PM8001_IO_DBG(pm8001_ha,
  1454. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1455. ts->resp = SAS_TASK_COMPLETE;
  1456. ts->stat = SAS_OPEN_REJECT;
  1457. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1458. break;
  1459. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1460. PM8001_IO_DBG(pm8001_ha,
  1461. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1462. ts->resp = SAS_TASK_COMPLETE;
  1463. ts->stat = SAS_OPEN_REJECT;
  1464. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1465. break;
  1466. case IO_OPEN_CNX_ERROR_BREAK:
  1467. PM8001_IO_DBG(pm8001_ha,
  1468. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1469. ts->resp = SAS_TASK_COMPLETE;
  1470. ts->stat = SAS_OPEN_REJECT;
  1471. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1472. break;
  1473. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1474. PM8001_IO_DBG(pm8001_ha,
  1475. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1476. ts->resp = SAS_TASK_COMPLETE;
  1477. ts->stat = SAS_OPEN_REJECT;
  1478. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1479. if (!t->uldd_task)
  1480. pm8001_handle_event(pm8001_ha,
  1481. pm8001_dev,
  1482. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1483. break;
  1484. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1485. PM8001_IO_DBG(pm8001_ha,
  1486. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1487. ts->resp = SAS_TASK_COMPLETE;
  1488. ts->stat = SAS_OPEN_REJECT;
  1489. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1490. break;
  1491. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1492. PM8001_IO_DBG(pm8001_ha,
  1493. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1494. "NOT_SUPPORTED\n"));
  1495. ts->resp = SAS_TASK_COMPLETE;
  1496. ts->stat = SAS_OPEN_REJECT;
  1497. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1498. break;
  1499. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1500. PM8001_IO_DBG(pm8001_ha,
  1501. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1502. ts->resp = SAS_TASK_UNDELIVERED;
  1503. ts->stat = SAS_OPEN_REJECT;
  1504. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1505. break;
  1506. case IO_XFER_ERROR_NAK_RECEIVED:
  1507. PM8001_IO_DBG(pm8001_ha,
  1508. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1509. ts->resp = SAS_TASK_COMPLETE;
  1510. ts->stat = SAS_OPEN_REJECT;
  1511. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1512. break;
  1513. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1514. PM8001_IO_DBG(pm8001_ha,
  1515. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1516. ts->resp = SAS_TASK_COMPLETE;
  1517. ts->stat = SAS_NAK_R_ERR;
  1518. break;
  1519. case IO_XFER_ERROR_DMA:
  1520. PM8001_IO_DBG(pm8001_ha,
  1521. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1522. ts->resp = SAS_TASK_COMPLETE;
  1523. ts->stat = SAS_OPEN_REJECT;
  1524. break;
  1525. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1526. PM8001_IO_DBG(pm8001_ha,
  1527. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1528. ts->resp = SAS_TASK_COMPLETE;
  1529. ts->stat = SAS_OPEN_REJECT;
  1530. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1531. break;
  1532. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1533. PM8001_IO_DBG(pm8001_ha,
  1534. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1535. ts->resp = SAS_TASK_COMPLETE;
  1536. ts->stat = SAS_OPEN_REJECT;
  1537. break;
  1538. case IO_PORT_IN_RESET:
  1539. PM8001_IO_DBG(pm8001_ha,
  1540. pm8001_printk("IO_PORT_IN_RESET\n"));
  1541. ts->resp = SAS_TASK_COMPLETE;
  1542. ts->stat = SAS_OPEN_REJECT;
  1543. break;
  1544. case IO_DS_NON_OPERATIONAL:
  1545. PM8001_IO_DBG(pm8001_ha,
  1546. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1547. ts->resp = SAS_TASK_COMPLETE;
  1548. ts->stat = SAS_OPEN_REJECT;
  1549. if (!t->uldd_task)
  1550. pm8001_handle_event(pm8001_ha,
  1551. pm8001_dev,
  1552. IO_DS_NON_OPERATIONAL);
  1553. break;
  1554. case IO_DS_IN_RECOVERY:
  1555. PM8001_IO_DBG(pm8001_ha,
  1556. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1557. ts->resp = SAS_TASK_COMPLETE;
  1558. ts->stat = SAS_OPEN_REJECT;
  1559. break;
  1560. case IO_TM_TAG_NOT_FOUND:
  1561. PM8001_IO_DBG(pm8001_ha,
  1562. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1563. ts->resp = SAS_TASK_COMPLETE;
  1564. ts->stat = SAS_OPEN_REJECT;
  1565. break;
  1566. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1567. PM8001_IO_DBG(pm8001_ha,
  1568. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1569. ts->resp = SAS_TASK_COMPLETE;
  1570. ts->stat = SAS_OPEN_REJECT;
  1571. break;
  1572. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1573. PM8001_IO_DBG(pm8001_ha,
  1574. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1575. ts->resp = SAS_TASK_COMPLETE;
  1576. ts->stat = SAS_OPEN_REJECT;
  1577. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1578. break;
  1579. default:
  1580. PM8001_IO_DBG(pm8001_ha,
  1581. pm8001_printk("Unknown status 0x%x\n", status));
  1582. /* not allowed case. Therefore, return failed status */
  1583. ts->resp = SAS_TASK_COMPLETE;
  1584. ts->stat = SAS_OPEN_REJECT;
  1585. break;
  1586. }
  1587. PM8001_IO_DBG(pm8001_ha,
  1588. pm8001_printk("scsi_status = %x \n ",
  1589. psspPayload->ssp_resp_iu.status));
  1590. spin_lock_irqsave(&t->task_state_lock, flags);
  1591. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1592. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1593. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1594. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1595. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1596. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1597. " io_status 0x%x resp 0x%x "
  1598. "stat 0x%x but aborted by upper layer!\n",
  1599. t, status, ts->resp, ts->stat));
  1600. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1601. } else {
  1602. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1603. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1604. mb();/* in order to force CPU ordering */
  1605. t->task_done(t);
  1606. }
  1607. }
  1608. /*See the comments for mpi_ssp_completion */
  1609. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1610. {
  1611. struct sas_task *t;
  1612. unsigned long flags;
  1613. struct task_status_struct *ts;
  1614. struct pm8001_ccb_info *ccb;
  1615. struct pm8001_device *pm8001_dev;
  1616. struct ssp_event_resp *psspPayload =
  1617. (struct ssp_event_resp *)(piomb + 4);
  1618. u32 event = le32_to_cpu(psspPayload->event);
  1619. u32 tag = le32_to_cpu(psspPayload->tag);
  1620. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1621. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1622. ccb = &pm8001_ha->ccb_info[tag];
  1623. t = ccb->task;
  1624. pm8001_dev = ccb->device;
  1625. if (event)
  1626. PM8001_FAIL_DBG(pm8001_ha,
  1627. pm8001_printk("sas IO status 0x%x\n", event));
  1628. if (unlikely(!t || !t->lldd_task || !t->dev))
  1629. return;
  1630. ts = &t->task_status;
  1631. PM8001_IO_DBG(pm8001_ha,
  1632. pm8001_printk("port_id = %x,device_id = %x\n",
  1633. port_id, dev_id));
  1634. switch (event) {
  1635. case IO_OVERFLOW:
  1636. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1637. ts->resp = SAS_TASK_COMPLETE;
  1638. ts->stat = SAS_DATA_OVERRUN;
  1639. ts->residual = 0;
  1640. if (pm8001_dev)
  1641. pm8001_dev->running_req--;
  1642. break;
  1643. case IO_XFER_ERROR_BREAK:
  1644. PM8001_IO_DBG(pm8001_ha,
  1645. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1646. ts->resp = SAS_TASK_COMPLETE;
  1647. ts->stat = SAS_INTERRUPTED;
  1648. break;
  1649. case IO_XFER_ERROR_PHY_NOT_READY:
  1650. PM8001_IO_DBG(pm8001_ha,
  1651. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1652. ts->resp = SAS_TASK_COMPLETE;
  1653. ts->stat = SAS_OPEN_REJECT;
  1654. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1655. break;
  1656. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1657. PM8001_IO_DBG(pm8001_ha,
  1658. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1659. "_SUPPORTED\n"));
  1660. ts->resp = SAS_TASK_COMPLETE;
  1661. ts->stat = SAS_OPEN_REJECT;
  1662. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1663. break;
  1664. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1665. PM8001_IO_DBG(pm8001_ha,
  1666. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1667. ts->resp = SAS_TASK_COMPLETE;
  1668. ts->stat = SAS_OPEN_REJECT;
  1669. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1670. break;
  1671. case IO_OPEN_CNX_ERROR_BREAK:
  1672. PM8001_IO_DBG(pm8001_ha,
  1673. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1674. ts->resp = SAS_TASK_COMPLETE;
  1675. ts->stat = SAS_OPEN_REJECT;
  1676. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1677. break;
  1678. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1679. PM8001_IO_DBG(pm8001_ha,
  1680. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1681. ts->resp = SAS_TASK_COMPLETE;
  1682. ts->stat = SAS_OPEN_REJECT;
  1683. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1684. if (!t->uldd_task)
  1685. pm8001_handle_event(pm8001_ha,
  1686. pm8001_dev,
  1687. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1688. break;
  1689. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1690. PM8001_IO_DBG(pm8001_ha,
  1691. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1692. ts->resp = SAS_TASK_COMPLETE;
  1693. ts->stat = SAS_OPEN_REJECT;
  1694. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1695. break;
  1696. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1697. PM8001_IO_DBG(pm8001_ha,
  1698. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1699. "NOT_SUPPORTED\n"));
  1700. ts->resp = SAS_TASK_COMPLETE;
  1701. ts->stat = SAS_OPEN_REJECT;
  1702. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1703. break;
  1704. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1705. PM8001_IO_DBG(pm8001_ha,
  1706. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1707. ts->resp = SAS_TASK_COMPLETE;
  1708. ts->stat = SAS_OPEN_REJECT;
  1709. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1710. break;
  1711. case IO_XFER_ERROR_NAK_RECEIVED:
  1712. PM8001_IO_DBG(pm8001_ha,
  1713. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1714. ts->resp = SAS_TASK_COMPLETE;
  1715. ts->stat = SAS_OPEN_REJECT;
  1716. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1717. break;
  1718. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1719. PM8001_IO_DBG(pm8001_ha,
  1720. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1721. ts->resp = SAS_TASK_COMPLETE;
  1722. ts->stat = SAS_NAK_R_ERR;
  1723. break;
  1724. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1725. PM8001_IO_DBG(pm8001_ha,
  1726. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1727. ts->resp = SAS_TASK_COMPLETE;
  1728. ts->stat = SAS_OPEN_REJECT;
  1729. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1730. break;
  1731. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1732. PM8001_IO_DBG(pm8001_ha,
  1733. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1734. ts->resp = SAS_TASK_COMPLETE;
  1735. ts->stat = SAS_DATA_OVERRUN;
  1736. break;
  1737. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1738. PM8001_IO_DBG(pm8001_ha,
  1739. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1740. ts->resp = SAS_TASK_COMPLETE;
  1741. ts->stat = SAS_DATA_OVERRUN;
  1742. break;
  1743. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1744. PM8001_IO_DBG(pm8001_ha,
  1745. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1746. ts->resp = SAS_TASK_COMPLETE;
  1747. ts->stat = SAS_DATA_OVERRUN;
  1748. break;
  1749. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1750. PM8001_IO_DBG(pm8001_ha,
  1751. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1752. ts->resp = SAS_TASK_COMPLETE;
  1753. ts->stat = SAS_DATA_OVERRUN;
  1754. break;
  1755. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1756. PM8001_IO_DBG(pm8001_ha,
  1757. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1758. ts->resp = SAS_TASK_COMPLETE;
  1759. ts->stat = SAS_DATA_OVERRUN;
  1760. break;
  1761. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1762. PM8001_IO_DBG(pm8001_ha,
  1763. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1764. ts->resp = SAS_TASK_COMPLETE;
  1765. ts->stat = SAS_DATA_OVERRUN;
  1766. break;
  1767. case IO_XFER_CMD_FRAME_ISSUED:
  1768. PM8001_IO_DBG(pm8001_ha,
  1769. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1770. return;
  1771. default:
  1772. PM8001_IO_DBG(pm8001_ha,
  1773. pm8001_printk("Unknown status 0x%x\n", event));
  1774. /* not allowed case. Therefore, return failed status */
  1775. ts->resp = SAS_TASK_COMPLETE;
  1776. ts->stat = SAS_DATA_OVERRUN;
  1777. break;
  1778. }
  1779. spin_lock_irqsave(&t->task_state_lock, flags);
  1780. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1781. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1782. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1783. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1784. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1785. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1786. " event 0x%x resp 0x%x "
  1787. "stat 0x%x but aborted by upper layer!\n",
  1788. t, event, ts->resp, ts->stat));
  1789. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1790. } else {
  1791. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1792. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1793. mb();/* in order to force CPU ordering */
  1794. t->task_done(t);
  1795. }
  1796. }
  1797. /*See the comments for mpi_ssp_completion */
  1798. static void
  1799. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1800. {
  1801. struct sas_task *t;
  1802. struct pm8001_ccb_info *ccb;
  1803. unsigned long flags = 0;
  1804. u32 param;
  1805. u32 status;
  1806. u32 tag;
  1807. struct sata_completion_resp *psataPayload;
  1808. struct task_status_struct *ts;
  1809. struct ata_task_resp *resp ;
  1810. u32 *sata_resp;
  1811. struct pm8001_device *pm8001_dev;
  1812. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1813. status = le32_to_cpu(psataPayload->status);
  1814. tag = le32_to_cpu(psataPayload->tag);
  1815. ccb = &pm8001_ha->ccb_info[tag];
  1816. param = le32_to_cpu(psataPayload->param);
  1817. t = ccb->task;
  1818. ts = &t->task_status;
  1819. pm8001_dev = ccb->device;
  1820. if (status)
  1821. PM8001_FAIL_DBG(pm8001_ha,
  1822. pm8001_printk("sata IO status 0x%x\n", status));
  1823. if (unlikely(!t || !t->lldd_task || !t->dev))
  1824. return;
  1825. switch (status) {
  1826. case IO_SUCCESS:
  1827. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1828. if (param == 0) {
  1829. ts->resp = SAS_TASK_COMPLETE;
  1830. ts->stat = SAM_STAT_GOOD;
  1831. } else {
  1832. u8 len;
  1833. ts->resp = SAS_TASK_COMPLETE;
  1834. ts->stat = SAS_PROTO_RESPONSE;
  1835. ts->residual = param;
  1836. PM8001_IO_DBG(pm8001_ha,
  1837. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1838. param));
  1839. sata_resp = &psataPayload->sata_resp[0];
  1840. resp = (struct ata_task_resp *)ts->buf;
  1841. if (t->ata_task.dma_xfer == 0 &&
  1842. t->data_dir == PCI_DMA_FROMDEVICE) {
  1843. len = sizeof(struct pio_setup_fis);
  1844. PM8001_IO_DBG(pm8001_ha,
  1845. pm8001_printk("PIO read len = %d\n", len));
  1846. } else if (t->ata_task.use_ncq) {
  1847. len = sizeof(struct set_dev_bits_fis);
  1848. PM8001_IO_DBG(pm8001_ha,
  1849. pm8001_printk("FPDMA len = %d\n", len));
  1850. } else {
  1851. len = sizeof(struct dev_to_host_fis);
  1852. PM8001_IO_DBG(pm8001_ha,
  1853. pm8001_printk("other len = %d\n", len));
  1854. }
  1855. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  1856. resp->frame_len = len;
  1857. memcpy(&resp->ending_fis[0], sata_resp, len);
  1858. ts->buf_valid_size = sizeof(*resp);
  1859. } else
  1860. PM8001_IO_DBG(pm8001_ha,
  1861. pm8001_printk("response to large\n"));
  1862. }
  1863. if (pm8001_dev)
  1864. pm8001_dev->running_req--;
  1865. break;
  1866. case IO_ABORTED:
  1867. PM8001_IO_DBG(pm8001_ha,
  1868. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1869. ts->resp = SAS_TASK_COMPLETE;
  1870. ts->stat = SAS_ABORTED_TASK;
  1871. if (pm8001_dev)
  1872. pm8001_dev->running_req--;
  1873. break;
  1874. /* following cases are to do cases */
  1875. case IO_UNDERFLOW:
  1876. /* SATA Completion with error */
  1877. PM8001_IO_DBG(pm8001_ha,
  1878. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  1879. ts->resp = SAS_TASK_COMPLETE;
  1880. ts->stat = SAS_DATA_UNDERRUN;
  1881. ts->residual = param;
  1882. if (pm8001_dev)
  1883. pm8001_dev->running_req--;
  1884. break;
  1885. case IO_NO_DEVICE:
  1886. PM8001_IO_DBG(pm8001_ha,
  1887. pm8001_printk("IO_NO_DEVICE\n"));
  1888. ts->resp = SAS_TASK_UNDELIVERED;
  1889. ts->stat = SAS_PHY_DOWN;
  1890. break;
  1891. case IO_XFER_ERROR_BREAK:
  1892. PM8001_IO_DBG(pm8001_ha,
  1893. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1894. ts->resp = SAS_TASK_COMPLETE;
  1895. ts->stat = SAS_INTERRUPTED;
  1896. break;
  1897. case IO_XFER_ERROR_PHY_NOT_READY:
  1898. PM8001_IO_DBG(pm8001_ha,
  1899. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1900. ts->resp = SAS_TASK_COMPLETE;
  1901. ts->stat = SAS_OPEN_REJECT;
  1902. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1903. break;
  1904. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1905. PM8001_IO_DBG(pm8001_ha,
  1906. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1907. "_SUPPORTED\n"));
  1908. ts->resp = SAS_TASK_COMPLETE;
  1909. ts->stat = SAS_OPEN_REJECT;
  1910. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1911. break;
  1912. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1913. PM8001_IO_DBG(pm8001_ha,
  1914. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1915. ts->resp = SAS_TASK_COMPLETE;
  1916. ts->stat = SAS_OPEN_REJECT;
  1917. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1918. break;
  1919. case IO_OPEN_CNX_ERROR_BREAK:
  1920. PM8001_IO_DBG(pm8001_ha,
  1921. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1922. ts->resp = SAS_TASK_COMPLETE;
  1923. ts->stat = SAS_OPEN_REJECT;
  1924. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  1925. break;
  1926. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1927. PM8001_IO_DBG(pm8001_ha,
  1928. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1929. ts->resp = SAS_TASK_COMPLETE;
  1930. ts->stat = SAS_DEV_NO_RESPONSE;
  1931. if (!t->uldd_task) {
  1932. pm8001_handle_event(pm8001_ha,
  1933. pm8001_dev,
  1934. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1935. ts->resp = SAS_TASK_UNDELIVERED;
  1936. ts->stat = SAS_QUEUE_FULL;
  1937. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1938. mb();/*in order to force CPU ordering*/
  1939. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1940. t->task_done(t);
  1941. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1942. return;
  1943. }
  1944. break;
  1945. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1946. PM8001_IO_DBG(pm8001_ha,
  1947. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1948. ts->resp = SAS_TASK_UNDELIVERED;
  1949. ts->stat = SAS_OPEN_REJECT;
  1950. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1951. if (!t->uldd_task) {
  1952. pm8001_handle_event(pm8001_ha,
  1953. pm8001_dev,
  1954. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1955. ts->resp = SAS_TASK_UNDELIVERED;
  1956. ts->stat = SAS_QUEUE_FULL;
  1957. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1958. mb();/*ditto*/
  1959. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1960. t->task_done(t);
  1961. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1962. return;
  1963. }
  1964. break;
  1965. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1966. PM8001_IO_DBG(pm8001_ha,
  1967. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1968. "NOT_SUPPORTED\n"));
  1969. ts->resp = SAS_TASK_COMPLETE;
  1970. ts->stat = SAS_OPEN_REJECT;
  1971. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1972. break;
  1973. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1974. PM8001_IO_DBG(pm8001_ha,
  1975. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  1976. "_BUSY\n"));
  1977. ts->resp = SAS_TASK_COMPLETE;
  1978. ts->stat = SAS_DEV_NO_RESPONSE;
  1979. if (!t->uldd_task) {
  1980. pm8001_handle_event(pm8001_ha,
  1981. pm8001_dev,
  1982. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  1983. ts->resp = SAS_TASK_UNDELIVERED;
  1984. ts->stat = SAS_QUEUE_FULL;
  1985. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1986. mb();/* ditto*/
  1987. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1988. t->task_done(t);
  1989. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1990. return;
  1991. }
  1992. break;
  1993. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1994. PM8001_IO_DBG(pm8001_ha,
  1995. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1996. ts->resp = SAS_TASK_COMPLETE;
  1997. ts->stat = SAS_OPEN_REJECT;
  1998. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1999. break;
  2000. case IO_XFER_ERROR_NAK_RECEIVED:
  2001. PM8001_IO_DBG(pm8001_ha,
  2002. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2003. ts->resp = SAS_TASK_COMPLETE;
  2004. ts->stat = SAS_NAK_R_ERR;
  2005. break;
  2006. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2007. PM8001_IO_DBG(pm8001_ha,
  2008. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2009. ts->resp = SAS_TASK_COMPLETE;
  2010. ts->stat = SAS_NAK_R_ERR;
  2011. break;
  2012. case IO_XFER_ERROR_DMA:
  2013. PM8001_IO_DBG(pm8001_ha,
  2014. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2015. ts->resp = SAS_TASK_COMPLETE;
  2016. ts->stat = SAS_ABORTED_TASK;
  2017. break;
  2018. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2019. PM8001_IO_DBG(pm8001_ha,
  2020. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2021. ts->resp = SAS_TASK_UNDELIVERED;
  2022. ts->stat = SAS_DEV_NO_RESPONSE;
  2023. break;
  2024. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2025. PM8001_IO_DBG(pm8001_ha,
  2026. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2027. ts->resp = SAS_TASK_COMPLETE;
  2028. ts->stat = SAS_DATA_UNDERRUN;
  2029. break;
  2030. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2031. PM8001_IO_DBG(pm8001_ha,
  2032. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2033. ts->resp = SAS_TASK_COMPLETE;
  2034. ts->stat = SAS_OPEN_TO;
  2035. break;
  2036. case IO_PORT_IN_RESET:
  2037. PM8001_IO_DBG(pm8001_ha,
  2038. pm8001_printk("IO_PORT_IN_RESET\n"));
  2039. ts->resp = SAS_TASK_COMPLETE;
  2040. ts->stat = SAS_DEV_NO_RESPONSE;
  2041. break;
  2042. case IO_DS_NON_OPERATIONAL:
  2043. PM8001_IO_DBG(pm8001_ha,
  2044. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2045. ts->resp = SAS_TASK_COMPLETE;
  2046. ts->stat = SAS_DEV_NO_RESPONSE;
  2047. if (!t->uldd_task) {
  2048. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2049. IO_DS_NON_OPERATIONAL);
  2050. ts->resp = SAS_TASK_UNDELIVERED;
  2051. ts->stat = SAS_QUEUE_FULL;
  2052. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2053. mb();/*ditto*/
  2054. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2055. t->task_done(t);
  2056. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2057. return;
  2058. }
  2059. break;
  2060. case IO_DS_IN_RECOVERY:
  2061. PM8001_IO_DBG(pm8001_ha,
  2062. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2063. ts->resp = SAS_TASK_COMPLETE;
  2064. ts->stat = SAS_DEV_NO_RESPONSE;
  2065. break;
  2066. case IO_DS_IN_ERROR:
  2067. PM8001_IO_DBG(pm8001_ha,
  2068. pm8001_printk("IO_DS_IN_ERROR\n"));
  2069. ts->resp = SAS_TASK_COMPLETE;
  2070. ts->stat = SAS_DEV_NO_RESPONSE;
  2071. if (!t->uldd_task) {
  2072. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2073. IO_DS_IN_ERROR);
  2074. ts->resp = SAS_TASK_UNDELIVERED;
  2075. ts->stat = SAS_QUEUE_FULL;
  2076. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2077. mb();/*ditto*/
  2078. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2079. t->task_done(t);
  2080. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2081. return;
  2082. }
  2083. break;
  2084. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2085. PM8001_IO_DBG(pm8001_ha,
  2086. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2087. ts->resp = SAS_TASK_COMPLETE;
  2088. ts->stat = SAS_OPEN_REJECT;
  2089. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2090. default:
  2091. PM8001_IO_DBG(pm8001_ha,
  2092. pm8001_printk("Unknown status 0x%x\n", status));
  2093. /* not allowed case. Therefore, return failed status */
  2094. ts->resp = SAS_TASK_COMPLETE;
  2095. ts->stat = SAS_DEV_NO_RESPONSE;
  2096. break;
  2097. }
  2098. spin_lock_irqsave(&t->task_state_lock, flags);
  2099. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2100. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2101. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2102. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2103. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2104. PM8001_FAIL_DBG(pm8001_ha,
  2105. pm8001_printk("task 0x%p done with io_status 0x%x"
  2106. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2107. t, status, ts->resp, ts->stat));
  2108. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2109. } else if (t->uldd_task) {
  2110. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2111. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2112. mb();/* ditto */
  2113. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2114. t->task_done(t);
  2115. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2116. } else if (!t->uldd_task) {
  2117. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2118. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2119. mb();/*ditto*/
  2120. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2121. t->task_done(t);
  2122. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2123. }
  2124. }
  2125. /*See the comments for mpi_ssp_completion */
  2126. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2127. {
  2128. struct sas_task *t;
  2129. unsigned long flags = 0;
  2130. struct task_status_struct *ts;
  2131. struct pm8001_ccb_info *ccb;
  2132. struct pm8001_device *pm8001_dev;
  2133. struct sata_event_resp *psataPayload =
  2134. (struct sata_event_resp *)(piomb + 4);
  2135. u32 event = le32_to_cpu(psataPayload->event);
  2136. u32 tag = le32_to_cpu(psataPayload->tag);
  2137. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2138. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2139. ccb = &pm8001_ha->ccb_info[tag];
  2140. t = ccb->task;
  2141. pm8001_dev = ccb->device;
  2142. if (event)
  2143. PM8001_FAIL_DBG(pm8001_ha,
  2144. pm8001_printk("sata IO status 0x%x\n", event));
  2145. if (unlikely(!t || !t->lldd_task || !t->dev))
  2146. return;
  2147. ts = &t->task_status;
  2148. PM8001_IO_DBG(pm8001_ha,
  2149. pm8001_printk("port_id = %x,device_id = %x\n",
  2150. port_id, dev_id));
  2151. switch (event) {
  2152. case IO_OVERFLOW:
  2153. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2154. ts->resp = SAS_TASK_COMPLETE;
  2155. ts->stat = SAS_DATA_OVERRUN;
  2156. ts->residual = 0;
  2157. if (pm8001_dev)
  2158. pm8001_dev->running_req--;
  2159. break;
  2160. case IO_XFER_ERROR_BREAK:
  2161. PM8001_IO_DBG(pm8001_ha,
  2162. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2163. ts->resp = SAS_TASK_COMPLETE;
  2164. ts->stat = SAS_INTERRUPTED;
  2165. break;
  2166. case IO_XFER_ERROR_PHY_NOT_READY:
  2167. PM8001_IO_DBG(pm8001_ha,
  2168. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2169. ts->resp = SAS_TASK_COMPLETE;
  2170. ts->stat = SAS_OPEN_REJECT;
  2171. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2172. break;
  2173. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2174. PM8001_IO_DBG(pm8001_ha,
  2175. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2176. "_SUPPORTED\n"));
  2177. ts->resp = SAS_TASK_COMPLETE;
  2178. ts->stat = SAS_OPEN_REJECT;
  2179. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2180. break;
  2181. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2182. PM8001_IO_DBG(pm8001_ha,
  2183. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2184. ts->resp = SAS_TASK_COMPLETE;
  2185. ts->stat = SAS_OPEN_REJECT;
  2186. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2187. break;
  2188. case IO_OPEN_CNX_ERROR_BREAK:
  2189. PM8001_IO_DBG(pm8001_ha,
  2190. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2191. ts->resp = SAS_TASK_COMPLETE;
  2192. ts->stat = SAS_OPEN_REJECT;
  2193. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2194. break;
  2195. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2196. PM8001_IO_DBG(pm8001_ha,
  2197. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2198. ts->resp = SAS_TASK_UNDELIVERED;
  2199. ts->stat = SAS_DEV_NO_RESPONSE;
  2200. if (!t->uldd_task) {
  2201. pm8001_handle_event(pm8001_ha,
  2202. pm8001_dev,
  2203. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2204. ts->resp = SAS_TASK_COMPLETE;
  2205. ts->stat = SAS_QUEUE_FULL;
  2206. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2207. mb();/*ditto*/
  2208. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2209. t->task_done(t);
  2210. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2211. return;
  2212. }
  2213. break;
  2214. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2215. PM8001_IO_DBG(pm8001_ha,
  2216. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2217. ts->resp = SAS_TASK_UNDELIVERED;
  2218. ts->stat = SAS_OPEN_REJECT;
  2219. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2220. break;
  2221. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2222. PM8001_IO_DBG(pm8001_ha,
  2223. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2224. "NOT_SUPPORTED\n"));
  2225. ts->resp = SAS_TASK_COMPLETE;
  2226. ts->stat = SAS_OPEN_REJECT;
  2227. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2228. break;
  2229. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2230. PM8001_IO_DBG(pm8001_ha,
  2231. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2232. ts->resp = SAS_TASK_COMPLETE;
  2233. ts->stat = SAS_OPEN_REJECT;
  2234. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2235. break;
  2236. case IO_XFER_ERROR_NAK_RECEIVED:
  2237. PM8001_IO_DBG(pm8001_ha,
  2238. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2239. ts->resp = SAS_TASK_COMPLETE;
  2240. ts->stat = SAS_NAK_R_ERR;
  2241. break;
  2242. case IO_XFER_ERROR_PEER_ABORTED:
  2243. PM8001_IO_DBG(pm8001_ha,
  2244. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2245. ts->resp = SAS_TASK_COMPLETE;
  2246. ts->stat = SAS_NAK_R_ERR;
  2247. break;
  2248. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2249. PM8001_IO_DBG(pm8001_ha,
  2250. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2251. ts->resp = SAS_TASK_COMPLETE;
  2252. ts->stat = SAS_DATA_UNDERRUN;
  2253. break;
  2254. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2255. PM8001_IO_DBG(pm8001_ha,
  2256. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2257. ts->resp = SAS_TASK_COMPLETE;
  2258. ts->stat = SAS_OPEN_TO;
  2259. break;
  2260. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2261. PM8001_IO_DBG(pm8001_ha,
  2262. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2263. ts->resp = SAS_TASK_COMPLETE;
  2264. ts->stat = SAS_OPEN_TO;
  2265. break;
  2266. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2267. PM8001_IO_DBG(pm8001_ha,
  2268. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2269. ts->resp = SAS_TASK_COMPLETE;
  2270. ts->stat = SAS_OPEN_TO;
  2271. break;
  2272. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2273. PM8001_IO_DBG(pm8001_ha,
  2274. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2275. ts->resp = SAS_TASK_COMPLETE;
  2276. ts->stat = SAS_OPEN_TO;
  2277. break;
  2278. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2279. PM8001_IO_DBG(pm8001_ha,
  2280. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2281. ts->resp = SAS_TASK_COMPLETE;
  2282. ts->stat = SAS_OPEN_TO;
  2283. break;
  2284. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2285. PM8001_IO_DBG(pm8001_ha,
  2286. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2287. ts->resp = SAS_TASK_COMPLETE;
  2288. ts->stat = SAS_OPEN_TO;
  2289. break;
  2290. case IO_XFER_CMD_FRAME_ISSUED:
  2291. PM8001_IO_DBG(pm8001_ha,
  2292. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2293. break;
  2294. case IO_XFER_PIO_SETUP_ERROR:
  2295. PM8001_IO_DBG(pm8001_ha,
  2296. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2297. ts->resp = SAS_TASK_COMPLETE;
  2298. ts->stat = SAS_OPEN_TO;
  2299. break;
  2300. default:
  2301. PM8001_IO_DBG(pm8001_ha,
  2302. pm8001_printk("Unknown status 0x%x\n", event));
  2303. /* not allowed case. Therefore, return failed status */
  2304. ts->resp = SAS_TASK_COMPLETE;
  2305. ts->stat = SAS_OPEN_TO;
  2306. break;
  2307. }
  2308. spin_lock_irqsave(&t->task_state_lock, flags);
  2309. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2310. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2311. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2312. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2313. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2314. PM8001_FAIL_DBG(pm8001_ha,
  2315. pm8001_printk("task 0x%p done with io_status 0x%x"
  2316. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2317. t, event, ts->resp, ts->stat));
  2318. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2319. } else if (t->uldd_task) {
  2320. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2321. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2322. mb();/* ditto */
  2323. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2324. t->task_done(t);
  2325. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2326. } else if (!t->uldd_task) {
  2327. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2328. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2329. mb();/*ditto*/
  2330. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  2331. t->task_done(t);
  2332. spin_lock_irqsave(&pm8001_ha->lock, flags);
  2333. }
  2334. }
  2335. /*See the comments for mpi_ssp_completion */
  2336. static void
  2337. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2338. {
  2339. u32 param;
  2340. struct sas_task *t;
  2341. struct pm8001_ccb_info *ccb;
  2342. unsigned long flags;
  2343. u32 status;
  2344. u32 tag;
  2345. struct smp_completion_resp *psmpPayload;
  2346. struct task_status_struct *ts;
  2347. struct pm8001_device *pm8001_dev;
  2348. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2349. status = le32_to_cpu(psmpPayload->status);
  2350. tag = le32_to_cpu(psmpPayload->tag);
  2351. ccb = &pm8001_ha->ccb_info[tag];
  2352. param = le32_to_cpu(psmpPayload->param);
  2353. t = ccb->task;
  2354. ts = &t->task_status;
  2355. pm8001_dev = ccb->device;
  2356. if (status)
  2357. PM8001_FAIL_DBG(pm8001_ha,
  2358. pm8001_printk("smp IO status 0x%x\n", status));
  2359. if (unlikely(!t || !t->lldd_task || !t->dev))
  2360. return;
  2361. switch (status) {
  2362. case IO_SUCCESS:
  2363. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2364. ts->resp = SAS_TASK_COMPLETE;
  2365. ts->stat = SAM_STAT_GOOD;
  2366. if (pm8001_dev)
  2367. pm8001_dev->running_req--;
  2368. break;
  2369. case IO_ABORTED:
  2370. PM8001_IO_DBG(pm8001_ha,
  2371. pm8001_printk("IO_ABORTED IOMB\n"));
  2372. ts->resp = SAS_TASK_COMPLETE;
  2373. ts->stat = SAS_ABORTED_TASK;
  2374. if (pm8001_dev)
  2375. pm8001_dev->running_req--;
  2376. break;
  2377. case IO_OVERFLOW:
  2378. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2379. ts->resp = SAS_TASK_COMPLETE;
  2380. ts->stat = SAS_DATA_OVERRUN;
  2381. ts->residual = 0;
  2382. if (pm8001_dev)
  2383. pm8001_dev->running_req--;
  2384. break;
  2385. case IO_NO_DEVICE:
  2386. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2387. ts->resp = SAS_TASK_COMPLETE;
  2388. ts->stat = SAS_PHY_DOWN;
  2389. break;
  2390. case IO_ERROR_HW_TIMEOUT:
  2391. PM8001_IO_DBG(pm8001_ha,
  2392. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2393. ts->resp = SAS_TASK_COMPLETE;
  2394. ts->stat = SAM_STAT_BUSY;
  2395. break;
  2396. case IO_XFER_ERROR_BREAK:
  2397. PM8001_IO_DBG(pm8001_ha,
  2398. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2399. ts->resp = SAS_TASK_COMPLETE;
  2400. ts->stat = SAM_STAT_BUSY;
  2401. break;
  2402. case IO_XFER_ERROR_PHY_NOT_READY:
  2403. PM8001_IO_DBG(pm8001_ha,
  2404. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2405. ts->resp = SAS_TASK_COMPLETE;
  2406. ts->stat = SAM_STAT_BUSY;
  2407. break;
  2408. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2409. PM8001_IO_DBG(pm8001_ha,
  2410. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2411. ts->resp = SAS_TASK_COMPLETE;
  2412. ts->stat = SAS_OPEN_REJECT;
  2413. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2414. break;
  2415. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2416. PM8001_IO_DBG(pm8001_ha,
  2417. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2418. ts->resp = SAS_TASK_COMPLETE;
  2419. ts->stat = SAS_OPEN_REJECT;
  2420. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2421. break;
  2422. case IO_OPEN_CNX_ERROR_BREAK:
  2423. PM8001_IO_DBG(pm8001_ha,
  2424. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2425. ts->resp = SAS_TASK_COMPLETE;
  2426. ts->stat = SAS_OPEN_REJECT;
  2427. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2428. break;
  2429. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2430. PM8001_IO_DBG(pm8001_ha,
  2431. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2432. ts->resp = SAS_TASK_COMPLETE;
  2433. ts->stat = SAS_OPEN_REJECT;
  2434. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2435. pm8001_handle_event(pm8001_ha,
  2436. pm8001_dev,
  2437. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2438. break;
  2439. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2440. PM8001_IO_DBG(pm8001_ha,
  2441. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2442. ts->resp = SAS_TASK_COMPLETE;
  2443. ts->stat = SAS_OPEN_REJECT;
  2444. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2445. break;
  2446. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2447. PM8001_IO_DBG(pm8001_ha,
  2448. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2449. "NOT_SUPPORTED\n"));
  2450. ts->resp = SAS_TASK_COMPLETE;
  2451. ts->stat = SAS_OPEN_REJECT;
  2452. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2453. break;
  2454. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2455. PM8001_IO_DBG(pm8001_ha,
  2456. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2457. ts->resp = SAS_TASK_COMPLETE;
  2458. ts->stat = SAS_OPEN_REJECT;
  2459. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2460. break;
  2461. case IO_XFER_ERROR_RX_FRAME:
  2462. PM8001_IO_DBG(pm8001_ha,
  2463. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2464. ts->resp = SAS_TASK_COMPLETE;
  2465. ts->stat = SAS_DEV_NO_RESPONSE;
  2466. break;
  2467. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2468. PM8001_IO_DBG(pm8001_ha,
  2469. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2470. ts->resp = SAS_TASK_COMPLETE;
  2471. ts->stat = SAS_OPEN_REJECT;
  2472. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2473. break;
  2474. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2475. PM8001_IO_DBG(pm8001_ha,
  2476. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2477. ts->resp = SAS_TASK_COMPLETE;
  2478. ts->stat = SAS_QUEUE_FULL;
  2479. break;
  2480. case IO_PORT_IN_RESET:
  2481. PM8001_IO_DBG(pm8001_ha,
  2482. pm8001_printk("IO_PORT_IN_RESET\n"));
  2483. ts->resp = SAS_TASK_COMPLETE;
  2484. ts->stat = SAS_OPEN_REJECT;
  2485. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2486. break;
  2487. case IO_DS_NON_OPERATIONAL:
  2488. PM8001_IO_DBG(pm8001_ha,
  2489. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2490. ts->resp = SAS_TASK_COMPLETE;
  2491. ts->stat = SAS_DEV_NO_RESPONSE;
  2492. break;
  2493. case IO_DS_IN_RECOVERY:
  2494. PM8001_IO_DBG(pm8001_ha,
  2495. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2496. ts->resp = SAS_TASK_COMPLETE;
  2497. ts->stat = SAS_OPEN_REJECT;
  2498. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2499. break;
  2500. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2501. PM8001_IO_DBG(pm8001_ha,
  2502. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2503. ts->resp = SAS_TASK_COMPLETE;
  2504. ts->stat = SAS_OPEN_REJECT;
  2505. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2506. break;
  2507. default:
  2508. PM8001_IO_DBG(pm8001_ha,
  2509. pm8001_printk("Unknown status 0x%x\n", status));
  2510. ts->resp = SAS_TASK_COMPLETE;
  2511. ts->stat = SAS_DEV_NO_RESPONSE;
  2512. /* not allowed case. Therefore, return failed status */
  2513. break;
  2514. }
  2515. spin_lock_irqsave(&t->task_state_lock, flags);
  2516. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2517. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2518. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2519. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2520. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2521. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2522. " io_status 0x%x resp 0x%x "
  2523. "stat 0x%x but aborted by upper layer!\n",
  2524. t, status, ts->resp, ts->stat));
  2525. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2526. } else {
  2527. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2528. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2529. mb();/* in order to force CPU ordering */
  2530. t->task_done(t);
  2531. }
  2532. }
  2533. static void
  2534. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2535. {
  2536. struct set_dev_state_resp *pPayload =
  2537. (struct set_dev_state_resp *)(piomb + 4);
  2538. u32 tag = le32_to_cpu(pPayload->tag);
  2539. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2540. struct pm8001_device *pm8001_dev = ccb->device;
  2541. u32 status = le32_to_cpu(pPayload->status);
  2542. u32 device_id = le32_to_cpu(pPayload->device_id);
  2543. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2544. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2545. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2546. "from 0x%x to 0x%x status = 0x%x!\n",
  2547. device_id, pds, nds, status));
  2548. complete(pm8001_dev->setds_completion);
  2549. ccb->task = NULL;
  2550. ccb->ccb_tag = 0xFFFFFFFF;
  2551. pm8001_ccb_free(pm8001_ha, tag);
  2552. }
  2553. static void
  2554. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2555. {
  2556. struct get_nvm_data_resp *pPayload =
  2557. (struct get_nvm_data_resp *)(piomb + 4);
  2558. u32 tag = le32_to_cpu(pPayload->tag);
  2559. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2560. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2561. complete(pm8001_ha->nvmd_completion);
  2562. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2563. if ((dlen_status & NVMD_STAT) != 0) {
  2564. PM8001_FAIL_DBG(pm8001_ha,
  2565. pm8001_printk("Set nvm data error!\n"));
  2566. return;
  2567. }
  2568. ccb->task = NULL;
  2569. ccb->ccb_tag = 0xFFFFFFFF;
  2570. pm8001_ccb_free(pm8001_ha, tag);
  2571. }
  2572. static void
  2573. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2574. {
  2575. struct fw_control_ex *fw_control_context;
  2576. struct get_nvm_data_resp *pPayload =
  2577. (struct get_nvm_data_resp *)(piomb + 4);
  2578. u32 tag = le32_to_cpu(pPayload->tag);
  2579. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2580. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2581. u32 ir_tds_bn_dps_das_nvm =
  2582. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2583. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2584. fw_control_context = ccb->fw_control_context;
  2585. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2586. if ((dlen_status & NVMD_STAT) != 0) {
  2587. PM8001_FAIL_DBG(pm8001_ha,
  2588. pm8001_printk("Get nvm data error!\n"));
  2589. complete(pm8001_ha->nvmd_completion);
  2590. return;
  2591. }
  2592. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2593. /* indirect mode - IR bit set */
  2594. PM8001_MSG_DBG(pm8001_ha,
  2595. pm8001_printk("Get NVMD success, IR=1\n"));
  2596. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2597. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2598. memcpy(pm8001_ha->sas_addr,
  2599. ((u8 *)virt_addr + 4),
  2600. SAS_ADDR_SIZE);
  2601. PM8001_MSG_DBG(pm8001_ha,
  2602. pm8001_printk("Get SAS address"
  2603. " from VPD successfully!\n"));
  2604. }
  2605. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2606. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2607. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2608. ;
  2609. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2610. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2611. ;
  2612. } else {
  2613. /* Should not be happened*/
  2614. PM8001_MSG_DBG(pm8001_ha,
  2615. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2616. ir_tds_bn_dps_das_nvm));
  2617. }
  2618. } else /* direct mode */{
  2619. PM8001_MSG_DBG(pm8001_ha,
  2620. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2621. (dlen_status & NVMD_LEN) >> 24));
  2622. }
  2623. memcpy(fw_control_context->usrAddr,
  2624. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2625. fw_control_context->len);
  2626. complete(pm8001_ha->nvmd_completion);
  2627. ccb->task = NULL;
  2628. ccb->ccb_tag = 0xFFFFFFFF;
  2629. pm8001_ccb_free(pm8001_ha, tag);
  2630. }
  2631. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2632. {
  2633. struct local_phy_ctl_resp *pPayload =
  2634. (struct local_phy_ctl_resp *)(piomb + 4);
  2635. u32 status = le32_to_cpu(pPayload->status);
  2636. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2637. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2638. if (status != 0) {
  2639. PM8001_MSG_DBG(pm8001_ha,
  2640. pm8001_printk("%x phy execute %x phy op failed!\n",
  2641. phy_id, phy_op));
  2642. } else
  2643. PM8001_MSG_DBG(pm8001_ha,
  2644. pm8001_printk("%x phy execute %x phy op success!\n",
  2645. phy_id, phy_op));
  2646. return 0;
  2647. }
  2648. /**
  2649. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2650. * @pm8001_ha: our hba card information
  2651. * @i: which phy that received the event.
  2652. *
  2653. * when HBA driver received the identify done event or initiate FIS received
  2654. * event(for SATA), it will invoke this function to notify the sas layer that
  2655. * the sas toplogy has formed, please discover the the whole sas domain,
  2656. * while receive a broadcast(change) primitive just tell the sas
  2657. * layer to discover the changed domain rather than the whole domain.
  2658. */
  2659. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2660. {
  2661. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2662. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2663. struct sas_ha_struct *sas_ha;
  2664. if (!phy->phy_attached)
  2665. return;
  2666. sas_ha = pm8001_ha->sas;
  2667. if (sas_phy->phy) {
  2668. struct sas_phy *sphy = sas_phy->phy;
  2669. sphy->negotiated_linkrate = sas_phy->linkrate;
  2670. sphy->minimum_linkrate = phy->minimum_linkrate;
  2671. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2672. sphy->maximum_linkrate = phy->maximum_linkrate;
  2673. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2674. }
  2675. if (phy->phy_type & PORT_TYPE_SAS) {
  2676. struct sas_identify_frame *id;
  2677. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2678. id->dev_type = phy->identify.device_type;
  2679. id->initiator_bits = SAS_PROTOCOL_ALL;
  2680. id->target_bits = phy->identify.target_port_protocols;
  2681. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2682. /*Nothing*/
  2683. }
  2684. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2685. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2686. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2687. }
  2688. /* Get the link rate speed */
  2689. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2690. {
  2691. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2692. switch (link_rate) {
  2693. case PHY_SPEED_60:
  2694. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2695. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2696. break;
  2697. case PHY_SPEED_30:
  2698. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2699. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2700. break;
  2701. case PHY_SPEED_15:
  2702. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2703. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2704. break;
  2705. }
  2706. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2707. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2708. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2709. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2710. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2711. }
  2712. /**
  2713. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2714. * @phy: pointer to asd_phy
  2715. * @sas_addr: pointer to buffer where the SAS address is to be written
  2716. *
  2717. * This function extracts the SAS address from an IDENTIFY frame
  2718. * received. If OOB is SATA, then a SAS address is generated from the
  2719. * HA tables.
  2720. *
  2721. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2722. * buffer.
  2723. */
  2724. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2725. u8 *sas_addr)
  2726. {
  2727. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2728. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2729. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2730. /* FIS device-to-host */
  2731. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2732. addr += phy->sas_phy.id;
  2733. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2734. } else {
  2735. struct sas_identify_frame *idframe =
  2736. (void *) phy->sas_phy.frame_rcvd;
  2737. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2738. }
  2739. }
  2740. /**
  2741. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2742. * @pm8001_ha: our hba card information
  2743. * @Qnum: the outbound queue message number.
  2744. * @SEA: source of event to ack
  2745. * @port_id: port id.
  2746. * @phyId: phy id.
  2747. * @param0: parameter 0.
  2748. * @param1: parameter 1.
  2749. */
  2750. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2751. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2752. {
  2753. struct hw_event_ack_req payload;
  2754. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2755. struct inbound_queue_table *circularQ;
  2756. memset((u8 *)&payload, 0, sizeof(payload));
  2757. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2758. payload.tag = 1;
  2759. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2760. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2761. payload.param0 = cpu_to_le32(param0);
  2762. payload.param1 = cpu_to_le32(param1);
  2763. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2764. }
  2765. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2766. u32 phyId, u32 phy_op);
  2767. /**
  2768. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2769. * @pm8001_ha: our hba card information
  2770. * @piomb: IO message buffer
  2771. */
  2772. static void
  2773. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2774. {
  2775. struct hw_event_resp *pPayload =
  2776. (struct hw_event_resp *)(piomb + 4);
  2777. u32 lr_evt_status_phyid_portid =
  2778. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2779. u8 link_rate =
  2780. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2781. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2782. u8 phy_id =
  2783. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2784. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2785. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2786. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2787. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2788. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2789. unsigned long flags;
  2790. u8 deviceType = pPayload->sas_identify.dev_type;
  2791. port->port_state = portstate;
  2792. PM8001_MSG_DBG(pm8001_ha,
  2793. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2794. port_id, phy_id));
  2795. switch (deviceType) {
  2796. case SAS_PHY_UNUSED:
  2797. PM8001_MSG_DBG(pm8001_ha,
  2798. pm8001_printk("device type no device.\n"));
  2799. break;
  2800. case SAS_END_DEVICE:
  2801. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2802. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  2803. PHY_NOTIFY_ENABLE_SPINUP);
  2804. port->port_attached = 1;
  2805. get_lrate_mode(phy, link_rate);
  2806. break;
  2807. case SAS_EDGE_EXPANDER_DEVICE:
  2808. PM8001_MSG_DBG(pm8001_ha,
  2809. pm8001_printk("expander device.\n"));
  2810. port->port_attached = 1;
  2811. get_lrate_mode(phy, link_rate);
  2812. break;
  2813. case SAS_FANOUT_EXPANDER_DEVICE:
  2814. PM8001_MSG_DBG(pm8001_ha,
  2815. pm8001_printk("fanout expander device.\n"));
  2816. port->port_attached = 1;
  2817. get_lrate_mode(phy, link_rate);
  2818. break;
  2819. default:
  2820. PM8001_MSG_DBG(pm8001_ha,
  2821. pm8001_printk("unknown device type(%x)\n", deviceType));
  2822. break;
  2823. }
  2824. phy->phy_type |= PORT_TYPE_SAS;
  2825. phy->identify.device_type = deviceType;
  2826. phy->phy_attached = 1;
  2827. if (phy->identify.device_type == SAS_END_DEV)
  2828. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2829. else if (phy->identify.device_type != NO_DEVICE)
  2830. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2831. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2832. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2833. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2834. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2835. sizeof(struct sas_identify_frame)-4);
  2836. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2837. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2838. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2839. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2840. mdelay(200);/*delay a moment to wait disk to spinup*/
  2841. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2842. }
  2843. /**
  2844. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2845. * @pm8001_ha: our hba card information
  2846. * @piomb: IO message buffer
  2847. */
  2848. static void
  2849. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2850. {
  2851. struct hw_event_resp *pPayload =
  2852. (struct hw_event_resp *)(piomb + 4);
  2853. u32 lr_evt_status_phyid_portid =
  2854. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2855. u8 link_rate =
  2856. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2857. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2858. u8 phy_id =
  2859. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2860. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2861. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2862. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2863. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2864. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2865. unsigned long flags;
  2866. PM8001_MSG_DBG(pm8001_ha,
  2867. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  2868. " phy id = %d\n", port_id, phy_id));
  2869. port->port_state = portstate;
  2870. port->port_attached = 1;
  2871. get_lrate_mode(phy, link_rate);
  2872. phy->phy_type |= PORT_TYPE_SATA;
  2873. phy->phy_attached = 1;
  2874. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  2875. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2876. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2877. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  2878. sizeof(struct dev_to_host_fis));
  2879. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  2880. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  2881. phy->identify.device_type = SATA_DEV;
  2882. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2883. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2884. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2885. }
  2886. /**
  2887. * hw_event_phy_down -we should notify the libsas the phy is down.
  2888. * @pm8001_ha: our hba card information
  2889. * @piomb: IO message buffer
  2890. */
  2891. static void
  2892. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2893. {
  2894. struct hw_event_resp *pPayload =
  2895. (struct hw_event_resp *)(piomb + 4);
  2896. u32 lr_evt_status_phyid_portid =
  2897. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2898. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2899. u8 phy_id =
  2900. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2901. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2902. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2903. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2904. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2905. port->port_state = portstate;
  2906. phy->phy_type = 0;
  2907. phy->identify.device_type = 0;
  2908. phy->phy_attached = 0;
  2909. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  2910. switch (portstate) {
  2911. case PORT_VALID:
  2912. break;
  2913. case PORT_INVALID:
  2914. PM8001_MSG_DBG(pm8001_ha,
  2915. pm8001_printk(" PortInvalid portID %d\n", port_id));
  2916. PM8001_MSG_DBG(pm8001_ha,
  2917. pm8001_printk(" Last phy Down and port invalid\n"));
  2918. port->port_attached = 0;
  2919. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2920. port_id, phy_id, 0, 0);
  2921. break;
  2922. case PORT_IN_RESET:
  2923. PM8001_MSG_DBG(pm8001_ha,
  2924. pm8001_printk(" Port In Reset portID %d\n", port_id));
  2925. break;
  2926. case PORT_NOT_ESTABLISHED:
  2927. PM8001_MSG_DBG(pm8001_ha,
  2928. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  2929. port->port_attached = 0;
  2930. break;
  2931. case PORT_LOSTCOMM:
  2932. PM8001_MSG_DBG(pm8001_ha,
  2933. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  2934. PM8001_MSG_DBG(pm8001_ha,
  2935. pm8001_printk(" Last phy Down and port invalid\n"));
  2936. port->port_attached = 0;
  2937. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2938. port_id, phy_id, 0, 0);
  2939. break;
  2940. default:
  2941. port->port_attached = 0;
  2942. PM8001_MSG_DBG(pm8001_ha,
  2943. pm8001_printk(" phy Down and(default) = %x\n",
  2944. portstate));
  2945. break;
  2946. }
  2947. }
  2948. /**
  2949. * mpi_reg_resp -process register device ID response.
  2950. * @pm8001_ha: our hba card information
  2951. * @piomb: IO message buffer
  2952. *
  2953. * when sas layer find a device it will notify LLDD, then the driver register
  2954. * the domain device to FW, this event is the return device ID which the FW
  2955. * has assigned, from now,inter-communication with FW is no longer using the
  2956. * SAS address, use device ID which FW assigned.
  2957. */
  2958. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2959. {
  2960. u32 status;
  2961. u32 device_id;
  2962. u32 htag;
  2963. struct pm8001_ccb_info *ccb;
  2964. struct pm8001_device *pm8001_dev;
  2965. struct dev_reg_resp *registerRespPayload =
  2966. (struct dev_reg_resp *)(piomb + 4);
  2967. htag = le32_to_cpu(registerRespPayload->tag);
  2968. ccb = &pm8001_ha->ccb_info[registerRespPayload->tag];
  2969. pm8001_dev = ccb->device;
  2970. status = le32_to_cpu(registerRespPayload->status);
  2971. device_id = le32_to_cpu(registerRespPayload->device_id);
  2972. PM8001_MSG_DBG(pm8001_ha,
  2973. pm8001_printk(" register device is status = %d\n", status));
  2974. switch (status) {
  2975. case DEVREG_SUCCESS:
  2976. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  2977. pm8001_dev->device_id = device_id;
  2978. break;
  2979. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  2980. PM8001_MSG_DBG(pm8001_ha,
  2981. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  2982. break;
  2983. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  2984. PM8001_MSG_DBG(pm8001_ha,
  2985. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  2986. break;
  2987. case DEVREG_FAILURE_INVALID_PHY_ID:
  2988. PM8001_MSG_DBG(pm8001_ha,
  2989. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  2990. break;
  2991. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  2992. PM8001_MSG_DBG(pm8001_ha,
  2993. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  2994. break;
  2995. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  2996. PM8001_MSG_DBG(pm8001_ha,
  2997. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  2998. break;
  2999. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3000. PM8001_MSG_DBG(pm8001_ha,
  3001. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3002. break;
  3003. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3004. PM8001_MSG_DBG(pm8001_ha,
  3005. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3006. break;
  3007. default:
  3008. PM8001_MSG_DBG(pm8001_ha,
  3009. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3010. break;
  3011. }
  3012. complete(pm8001_dev->dcompletion);
  3013. ccb->task = NULL;
  3014. ccb->ccb_tag = 0xFFFFFFFF;
  3015. pm8001_ccb_free(pm8001_ha, htag);
  3016. return 0;
  3017. }
  3018. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3019. {
  3020. u32 status;
  3021. u32 device_id;
  3022. struct dev_reg_resp *registerRespPayload =
  3023. (struct dev_reg_resp *)(piomb + 4);
  3024. status = le32_to_cpu(registerRespPayload->status);
  3025. device_id = le32_to_cpu(registerRespPayload->device_id);
  3026. if (status != 0)
  3027. PM8001_MSG_DBG(pm8001_ha,
  3028. pm8001_printk(" deregister device failed ,status = %x"
  3029. ", device_id = %x\n", status, device_id));
  3030. return 0;
  3031. }
  3032. static int
  3033. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3034. {
  3035. u32 status;
  3036. struct fw_control_ex fw_control_context;
  3037. struct fw_flash_Update_resp *ppayload =
  3038. (struct fw_flash_Update_resp *)(piomb + 4);
  3039. u32 tag = le32_to_cpu(ppayload->tag);
  3040. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3041. status = le32_to_cpu(ppayload->status);
  3042. memcpy(&fw_control_context,
  3043. ccb->fw_control_context,
  3044. sizeof(fw_control_context));
  3045. switch (status) {
  3046. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3047. PM8001_MSG_DBG(pm8001_ha,
  3048. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3049. break;
  3050. case FLASH_UPDATE_IN_PROGRESS:
  3051. PM8001_MSG_DBG(pm8001_ha,
  3052. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3053. break;
  3054. case FLASH_UPDATE_HDR_ERR:
  3055. PM8001_MSG_DBG(pm8001_ha,
  3056. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3057. break;
  3058. case FLASH_UPDATE_OFFSET_ERR:
  3059. PM8001_MSG_DBG(pm8001_ha,
  3060. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3061. break;
  3062. case FLASH_UPDATE_CRC_ERR:
  3063. PM8001_MSG_DBG(pm8001_ha,
  3064. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3065. break;
  3066. case FLASH_UPDATE_LENGTH_ERR:
  3067. PM8001_MSG_DBG(pm8001_ha,
  3068. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3069. break;
  3070. case FLASH_UPDATE_HW_ERR:
  3071. PM8001_MSG_DBG(pm8001_ha,
  3072. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3073. break;
  3074. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3075. PM8001_MSG_DBG(pm8001_ha,
  3076. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3077. break;
  3078. case FLASH_UPDATE_DISABLED:
  3079. PM8001_MSG_DBG(pm8001_ha,
  3080. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3081. break;
  3082. default:
  3083. PM8001_MSG_DBG(pm8001_ha,
  3084. pm8001_printk("No matched status = %d\n", status));
  3085. break;
  3086. }
  3087. ccb->fw_control_context->fw_control->retcode = status;
  3088. pci_free_consistent(pm8001_ha->pdev,
  3089. fw_control_context.len,
  3090. fw_control_context.virtAddr,
  3091. fw_control_context.phys_addr);
  3092. complete(pm8001_ha->nvmd_completion);
  3093. ccb->task = NULL;
  3094. ccb->ccb_tag = 0xFFFFFFFF;
  3095. pm8001_ccb_free(pm8001_ha, tag);
  3096. return 0;
  3097. }
  3098. static int
  3099. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3100. {
  3101. u32 status;
  3102. int i;
  3103. struct general_event_resp *pPayload =
  3104. (struct general_event_resp *)(piomb + 4);
  3105. status = le32_to_cpu(pPayload->status);
  3106. PM8001_MSG_DBG(pm8001_ha,
  3107. pm8001_printk(" status = 0x%x\n", status));
  3108. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3109. PM8001_MSG_DBG(pm8001_ha,
  3110. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3111. pPayload->inb_IOMB_payload[i]));
  3112. return 0;
  3113. }
  3114. static int
  3115. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3116. {
  3117. struct sas_task *t;
  3118. struct pm8001_ccb_info *ccb;
  3119. unsigned long flags;
  3120. u32 status ;
  3121. u32 tag, scp;
  3122. struct task_status_struct *ts;
  3123. struct task_abort_resp *pPayload =
  3124. (struct task_abort_resp *)(piomb + 4);
  3125. ccb = &pm8001_ha->ccb_info[pPayload->tag];
  3126. t = ccb->task;
  3127. status = le32_to_cpu(pPayload->status);
  3128. tag = le32_to_cpu(pPayload->tag);
  3129. scp = le32_to_cpu(pPayload->scp);
  3130. PM8001_IO_DBG(pm8001_ha,
  3131. pm8001_printk(" status = 0x%x\n", status));
  3132. if (t == NULL)
  3133. return -1;
  3134. ts = &t->task_status;
  3135. if (status != 0)
  3136. PM8001_FAIL_DBG(pm8001_ha,
  3137. pm8001_printk("task abort failed status 0x%x ,"
  3138. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3139. switch (status) {
  3140. case IO_SUCCESS:
  3141. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3142. ts->resp = SAS_TASK_COMPLETE;
  3143. ts->stat = SAM_STAT_GOOD;
  3144. break;
  3145. case IO_NOT_VALID:
  3146. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3147. ts->resp = TMF_RESP_FUNC_FAILED;
  3148. break;
  3149. }
  3150. spin_lock_irqsave(&t->task_state_lock, flags);
  3151. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3152. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3153. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3154. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3155. pm8001_ccb_task_free(pm8001_ha, t, ccb, pPayload->tag);
  3156. mb();
  3157. t->task_done(t);
  3158. return 0;
  3159. }
  3160. /**
  3161. * mpi_hw_event -The hw event has come.
  3162. * @pm8001_ha: our hba card information
  3163. * @piomb: IO message buffer
  3164. */
  3165. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3166. {
  3167. unsigned long flags;
  3168. struct hw_event_resp *pPayload =
  3169. (struct hw_event_resp *)(piomb + 4);
  3170. u32 lr_evt_status_phyid_portid =
  3171. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3172. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3173. u8 phy_id =
  3174. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3175. u16 eventType =
  3176. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3177. u8 status =
  3178. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3179. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3180. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3181. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3182. PM8001_MSG_DBG(pm8001_ha,
  3183. pm8001_printk("outbound queue HW event & event type : "));
  3184. switch (eventType) {
  3185. case HW_EVENT_PHY_START_STATUS:
  3186. PM8001_MSG_DBG(pm8001_ha,
  3187. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3188. " status = %x\n", status));
  3189. if (status == 0) {
  3190. phy->phy_state = 1;
  3191. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3192. complete(phy->enable_completion);
  3193. }
  3194. break;
  3195. case HW_EVENT_SAS_PHY_UP:
  3196. PM8001_MSG_DBG(pm8001_ha,
  3197. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3198. hw_event_sas_phy_up(pm8001_ha, piomb);
  3199. break;
  3200. case HW_EVENT_SATA_PHY_UP:
  3201. PM8001_MSG_DBG(pm8001_ha,
  3202. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3203. hw_event_sata_phy_up(pm8001_ha, piomb);
  3204. break;
  3205. case HW_EVENT_PHY_STOP_STATUS:
  3206. PM8001_MSG_DBG(pm8001_ha,
  3207. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3208. "status = %x\n", status));
  3209. if (status == 0)
  3210. phy->phy_state = 0;
  3211. break;
  3212. case HW_EVENT_SATA_SPINUP_HOLD:
  3213. PM8001_MSG_DBG(pm8001_ha,
  3214. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3215. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3216. break;
  3217. case HW_EVENT_PHY_DOWN:
  3218. PM8001_MSG_DBG(pm8001_ha,
  3219. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3220. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3221. phy->phy_attached = 0;
  3222. phy->phy_state = 0;
  3223. hw_event_phy_down(pm8001_ha, piomb);
  3224. break;
  3225. case HW_EVENT_PORT_INVALID:
  3226. PM8001_MSG_DBG(pm8001_ha,
  3227. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3228. sas_phy_disconnected(sas_phy);
  3229. phy->phy_attached = 0;
  3230. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3231. break;
  3232. /* the broadcast change primitive received, tell the LIBSAS this event
  3233. to revalidate the sas domain*/
  3234. case HW_EVENT_BROADCAST_CHANGE:
  3235. PM8001_MSG_DBG(pm8001_ha,
  3236. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3237. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3238. port_id, phy_id, 1, 0);
  3239. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3240. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3241. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3242. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3243. break;
  3244. case HW_EVENT_PHY_ERROR:
  3245. PM8001_MSG_DBG(pm8001_ha,
  3246. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3247. sas_phy_disconnected(&phy->sas_phy);
  3248. phy->phy_attached = 0;
  3249. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3250. break;
  3251. case HW_EVENT_BROADCAST_EXP:
  3252. PM8001_MSG_DBG(pm8001_ha,
  3253. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3254. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3255. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3256. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3257. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3258. break;
  3259. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3260. PM8001_MSG_DBG(pm8001_ha,
  3261. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3262. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3263. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3264. sas_phy_disconnected(sas_phy);
  3265. phy->phy_attached = 0;
  3266. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3267. break;
  3268. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3269. PM8001_MSG_DBG(pm8001_ha,
  3270. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3271. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3272. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3273. port_id, phy_id, 0, 0);
  3274. sas_phy_disconnected(sas_phy);
  3275. phy->phy_attached = 0;
  3276. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3277. break;
  3278. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3279. PM8001_MSG_DBG(pm8001_ha,
  3280. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3281. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3282. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3283. port_id, phy_id, 0, 0);
  3284. sas_phy_disconnected(sas_phy);
  3285. phy->phy_attached = 0;
  3286. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3287. break;
  3288. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3289. PM8001_MSG_DBG(pm8001_ha,
  3290. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3291. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3292. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3293. port_id, phy_id, 0, 0);
  3294. sas_phy_disconnected(sas_phy);
  3295. phy->phy_attached = 0;
  3296. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3297. break;
  3298. case HW_EVENT_MALFUNCTION:
  3299. PM8001_MSG_DBG(pm8001_ha,
  3300. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3301. break;
  3302. case HW_EVENT_BROADCAST_SES:
  3303. PM8001_MSG_DBG(pm8001_ha,
  3304. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3305. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3306. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3307. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3308. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3309. break;
  3310. case HW_EVENT_INBOUND_CRC_ERROR:
  3311. PM8001_MSG_DBG(pm8001_ha,
  3312. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3313. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3314. HW_EVENT_INBOUND_CRC_ERROR,
  3315. port_id, phy_id, 0, 0);
  3316. break;
  3317. case HW_EVENT_HARD_RESET_RECEIVED:
  3318. PM8001_MSG_DBG(pm8001_ha,
  3319. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3320. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3321. break;
  3322. case HW_EVENT_ID_FRAME_TIMEOUT:
  3323. PM8001_MSG_DBG(pm8001_ha,
  3324. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3325. sas_phy_disconnected(sas_phy);
  3326. phy->phy_attached = 0;
  3327. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3328. break;
  3329. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3330. PM8001_MSG_DBG(pm8001_ha,
  3331. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3332. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3333. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3334. port_id, phy_id, 0, 0);
  3335. sas_phy_disconnected(sas_phy);
  3336. phy->phy_attached = 0;
  3337. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3338. break;
  3339. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3340. PM8001_MSG_DBG(pm8001_ha,
  3341. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3342. sas_phy_disconnected(sas_phy);
  3343. phy->phy_attached = 0;
  3344. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3345. break;
  3346. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3347. PM8001_MSG_DBG(pm8001_ha,
  3348. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3349. sas_phy_disconnected(sas_phy);
  3350. phy->phy_attached = 0;
  3351. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3352. break;
  3353. case HW_EVENT_PORT_RECOVER:
  3354. PM8001_MSG_DBG(pm8001_ha,
  3355. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3356. break;
  3357. case HW_EVENT_PORT_RESET_COMPLETE:
  3358. PM8001_MSG_DBG(pm8001_ha,
  3359. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3360. break;
  3361. case EVENT_BROADCAST_ASYNCH_EVENT:
  3362. PM8001_MSG_DBG(pm8001_ha,
  3363. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3364. break;
  3365. default:
  3366. PM8001_MSG_DBG(pm8001_ha,
  3367. pm8001_printk("Unknown event type = %x\n", eventType));
  3368. break;
  3369. }
  3370. return 0;
  3371. }
  3372. /**
  3373. * process_one_iomb - process one outbound Queue memory block
  3374. * @pm8001_ha: our hba card information
  3375. * @piomb: IO message buffer
  3376. */
  3377. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3378. {
  3379. u32 pHeader = (u32)*(u32 *)piomb;
  3380. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3381. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3382. switch (opc) {
  3383. case OPC_OUB_ECHO:
  3384. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3385. break;
  3386. case OPC_OUB_HW_EVENT:
  3387. PM8001_MSG_DBG(pm8001_ha,
  3388. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3389. mpi_hw_event(pm8001_ha, piomb);
  3390. break;
  3391. case OPC_OUB_SSP_COMP:
  3392. PM8001_MSG_DBG(pm8001_ha,
  3393. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3394. mpi_ssp_completion(pm8001_ha, piomb);
  3395. break;
  3396. case OPC_OUB_SMP_COMP:
  3397. PM8001_MSG_DBG(pm8001_ha,
  3398. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3399. mpi_smp_completion(pm8001_ha, piomb);
  3400. break;
  3401. case OPC_OUB_LOCAL_PHY_CNTRL:
  3402. PM8001_MSG_DBG(pm8001_ha,
  3403. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3404. mpi_local_phy_ctl(pm8001_ha, piomb);
  3405. break;
  3406. case OPC_OUB_DEV_REGIST:
  3407. PM8001_MSG_DBG(pm8001_ha,
  3408. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3409. mpi_reg_resp(pm8001_ha, piomb);
  3410. break;
  3411. case OPC_OUB_DEREG_DEV:
  3412. PM8001_MSG_DBG(pm8001_ha,
  3413. pm8001_printk("unresgister the deviece\n"));
  3414. mpi_dereg_resp(pm8001_ha, piomb);
  3415. break;
  3416. case OPC_OUB_GET_DEV_HANDLE:
  3417. PM8001_MSG_DBG(pm8001_ha,
  3418. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3419. break;
  3420. case OPC_OUB_SATA_COMP:
  3421. PM8001_MSG_DBG(pm8001_ha,
  3422. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3423. mpi_sata_completion(pm8001_ha, piomb);
  3424. break;
  3425. case OPC_OUB_SATA_EVENT:
  3426. PM8001_MSG_DBG(pm8001_ha,
  3427. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3428. mpi_sata_event(pm8001_ha, piomb);
  3429. break;
  3430. case OPC_OUB_SSP_EVENT:
  3431. PM8001_MSG_DBG(pm8001_ha,
  3432. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3433. mpi_ssp_event(pm8001_ha, piomb);
  3434. break;
  3435. case OPC_OUB_DEV_HANDLE_ARRIV:
  3436. PM8001_MSG_DBG(pm8001_ha,
  3437. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3438. /*This is for target*/
  3439. break;
  3440. case OPC_OUB_SSP_RECV_EVENT:
  3441. PM8001_MSG_DBG(pm8001_ha,
  3442. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3443. /*This is for target*/
  3444. break;
  3445. case OPC_OUB_DEV_INFO:
  3446. PM8001_MSG_DBG(pm8001_ha,
  3447. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3448. break;
  3449. case OPC_OUB_FW_FLASH_UPDATE:
  3450. PM8001_MSG_DBG(pm8001_ha,
  3451. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3452. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3453. break;
  3454. case OPC_OUB_GPIO_RESPONSE:
  3455. PM8001_MSG_DBG(pm8001_ha,
  3456. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3457. break;
  3458. case OPC_OUB_GPIO_EVENT:
  3459. PM8001_MSG_DBG(pm8001_ha,
  3460. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3461. break;
  3462. case OPC_OUB_GENERAL_EVENT:
  3463. PM8001_MSG_DBG(pm8001_ha,
  3464. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3465. mpi_general_event(pm8001_ha, piomb);
  3466. break;
  3467. case OPC_OUB_SSP_ABORT_RSP:
  3468. PM8001_MSG_DBG(pm8001_ha,
  3469. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3470. mpi_task_abort_resp(pm8001_ha, piomb);
  3471. break;
  3472. case OPC_OUB_SATA_ABORT_RSP:
  3473. PM8001_MSG_DBG(pm8001_ha,
  3474. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3475. mpi_task_abort_resp(pm8001_ha, piomb);
  3476. break;
  3477. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3478. PM8001_MSG_DBG(pm8001_ha,
  3479. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3480. break;
  3481. case OPC_OUB_SAS_DIAG_EXECUTE:
  3482. PM8001_MSG_DBG(pm8001_ha,
  3483. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3484. break;
  3485. case OPC_OUB_GET_TIME_STAMP:
  3486. PM8001_MSG_DBG(pm8001_ha,
  3487. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3488. break;
  3489. case OPC_OUB_SAS_HW_EVENT_ACK:
  3490. PM8001_MSG_DBG(pm8001_ha,
  3491. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3492. break;
  3493. case OPC_OUB_PORT_CONTROL:
  3494. PM8001_MSG_DBG(pm8001_ha,
  3495. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3496. break;
  3497. case OPC_OUB_SMP_ABORT_RSP:
  3498. PM8001_MSG_DBG(pm8001_ha,
  3499. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3500. mpi_task_abort_resp(pm8001_ha, piomb);
  3501. break;
  3502. case OPC_OUB_GET_NVMD_DATA:
  3503. PM8001_MSG_DBG(pm8001_ha,
  3504. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3505. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3506. break;
  3507. case OPC_OUB_SET_NVMD_DATA:
  3508. PM8001_MSG_DBG(pm8001_ha,
  3509. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3510. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3511. break;
  3512. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3513. PM8001_MSG_DBG(pm8001_ha,
  3514. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3515. break;
  3516. case OPC_OUB_SET_DEVICE_STATE:
  3517. PM8001_MSG_DBG(pm8001_ha,
  3518. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3519. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3520. break;
  3521. case OPC_OUB_GET_DEVICE_STATE:
  3522. PM8001_MSG_DBG(pm8001_ha,
  3523. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3524. break;
  3525. case OPC_OUB_SET_DEV_INFO:
  3526. PM8001_MSG_DBG(pm8001_ha,
  3527. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3528. break;
  3529. case OPC_OUB_SAS_RE_INITIALIZE:
  3530. PM8001_MSG_DBG(pm8001_ha,
  3531. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3532. break;
  3533. default:
  3534. PM8001_MSG_DBG(pm8001_ha,
  3535. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3536. opc));
  3537. break;
  3538. }
  3539. }
  3540. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3541. {
  3542. struct outbound_queue_table *circularQ;
  3543. void *pMsg1 = NULL;
  3544. u8 bc = 0;
  3545. u32 ret = MPI_IO_STATUS_FAIL;
  3546. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3547. do {
  3548. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3549. if (MPI_IO_STATUS_SUCCESS == ret) {
  3550. /* process the outbound message */
  3551. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3552. /* free the message from the outbound circular buffer */
  3553. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3554. }
  3555. if (MPI_IO_STATUS_BUSY == ret) {
  3556. u32 producer_idx;
  3557. /* Update the producer index from SPC */
  3558. producer_idx = pm8001_read_32(circularQ->pi_virt);
  3559. circularQ->producer_index = cpu_to_le32(producer_idx);
  3560. if (circularQ->producer_index ==
  3561. circularQ->consumer_idx)
  3562. /* OQ is empty */
  3563. break;
  3564. }
  3565. } while (1);
  3566. return ret;
  3567. }
  3568. /* PCI_DMA_... to our direction translation. */
  3569. static const u8 data_dir_flags[] = {
  3570. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3571. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3572. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3573. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3574. };
  3575. static void
  3576. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3577. {
  3578. int i;
  3579. struct scatterlist *sg;
  3580. struct pm8001_prd *buf_prd = prd;
  3581. for_each_sg(scatter, sg, nr, i) {
  3582. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3583. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3584. buf_prd->im_len.e = 0;
  3585. buf_prd++;
  3586. }
  3587. }
  3588. static void build_smp_cmd(u32 deviceID, u32 hTag, struct smp_req *psmp_cmd)
  3589. {
  3590. psmp_cmd->tag = cpu_to_le32(hTag);
  3591. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3592. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3593. }
  3594. /**
  3595. * pm8001_chip_smp_req - send a SMP task to FW
  3596. * @pm8001_ha: our hba card information.
  3597. * @ccb: the ccb information this request used.
  3598. */
  3599. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3600. struct pm8001_ccb_info *ccb)
  3601. {
  3602. int elem, rc;
  3603. struct sas_task *task = ccb->task;
  3604. struct domain_device *dev = task->dev;
  3605. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3606. struct scatterlist *sg_req, *sg_resp;
  3607. u32 req_len, resp_len;
  3608. struct smp_req smp_cmd;
  3609. u32 opc;
  3610. struct inbound_queue_table *circularQ;
  3611. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3612. /*
  3613. * DMA-map SMP request, response buffers
  3614. */
  3615. sg_req = &task->smp_task.smp_req;
  3616. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3617. if (!elem)
  3618. return -ENOMEM;
  3619. req_len = sg_dma_len(sg_req);
  3620. sg_resp = &task->smp_task.smp_resp;
  3621. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3622. if (!elem) {
  3623. rc = -ENOMEM;
  3624. goto err_out;
  3625. }
  3626. resp_len = sg_dma_len(sg_resp);
  3627. /* must be in dwords */
  3628. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3629. rc = -EINVAL;
  3630. goto err_out_2;
  3631. }
  3632. opc = OPC_INB_SMP_REQUEST;
  3633. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3634. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3635. smp_cmd.long_smp_req.long_req_addr =
  3636. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3637. smp_cmd.long_smp_req.long_req_size =
  3638. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3639. smp_cmd.long_smp_req.long_resp_addr =
  3640. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3641. smp_cmd.long_smp_req.long_resp_size =
  3642. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3643. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3644. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3645. return 0;
  3646. err_out_2:
  3647. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3648. PCI_DMA_FROMDEVICE);
  3649. err_out:
  3650. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3651. PCI_DMA_TODEVICE);
  3652. return rc;
  3653. }
  3654. /**
  3655. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3656. * @pm8001_ha: our hba card information.
  3657. * @ccb: the ccb information this request used.
  3658. */
  3659. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3660. struct pm8001_ccb_info *ccb)
  3661. {
  3662. struct sas_task *task = ccb->task;
  3663. struct domain_device *dev = task->dev;
  3664. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3665. struct ssp_ini_io_start_req ssp_cmd;
  3666. u32 tag = ccb->ccb_tag;
  3667. int ret;
  3668. __le64 phys_addr;
  3669. struct inbound_queue_table *circularQ;
  3670. u32 opc = OPC_INB_SSPINIIOSTART;
  3671. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3672. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3673. ssp_cmd.dir_m_tlr =
  3674. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3675. SAS 1.1 compatible TLR*/
  3676. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3677. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3678. ssp_cmd.tag = cpu_to_le32(tag);
  3679. if (task->ssp_task.enable_first_burst)
  3680. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3681. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3682. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3683. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3684. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3685. /* fill in PRD (scatter/gather) table, if any */
  3686. if (task->num_scatter > 1) {
  3687. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3688. phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
  3689. offsetof(struct pm8001_ccb_info, buf_prd[0]));
  3690. ssp_cmd.addr_low = lower_32_bits(phys_addr);
  3691. ssp_cmd.addr_high = upper_32_bits(phys_addr);
  3692. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3693. } else if (task->num_scatter == 1) {
  3694. __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
  3695. ssp_cmd.addr_low = lower_32_bits(dma_addr);
  3696. ssp_cmd.addr_high = upper_32_bits(dma_addr);
  3697. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3698. ssp_cmd.esgl = 0;
  3699. } else if (task->num_scatter == 0) {
  3700. ssp_cmd.addr_low = 0;
  3701. ssp_cmd.addr_high = 0;
  3702. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3703. ssp_cmd.esgl = 0;
  3704. }
  3705. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3706. return ret;
  3707. }
  3708. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3709. struct pm8001_ccb_info *ccb)
  3710. {
  3711. struct sas_task *task = ccb->task;
  3712. struct domain_device *dev = task->dev;
  3713. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3714. u32 tag = ccb->ccb_tag;
  3715. int ret;
  3716. struct sata_start_req sata_cmd;
  3717. u32 hdr_tag, ncg_tag = 0;
  3718. __le64 phys_addr;
  3719. u32 ATAP = 0x0;
  3720. u32 dir;
  3721. struct inbound_queue_table *circularQ;
  3722. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3723. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3724. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3725. if (task->data_dir == PCI_DMA_NONE) {
  3726. ATAP = 0x04; /* no data*/
  3727. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3728. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3729. if (task->ata_task.dma_xfer) {
  3730. ATAP = 0x06; /* DMA */
  3731. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3732. } else {
  3733. ATAP = 0x05; /* PIO*/
  3734. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3735. }
  3736. if (task->ata_task.use_ncq &&
  3737. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3738. ATAP = 0x07; /* FPDMA */
  3739. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3740. }
  3741. }
  3742. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3743. ncg_tag = hdr_tag;
  3744. dir = data_dir_flags[task->data_dir] << 8;
  3745. sata_cmd.tag = cpu_to_le32(tag);
  3746. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3747. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3748. sata_cmd.ncqtag_atap_dir_m =
  3749. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3750. sata_cmd.sata_fis = task->ata_task.fis;
  3751. if (likely(!task->ata_task.device_control_reg_update))
  3752. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3753. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3754. /* fill in PRD (scatter/gather) table, if any */
  3755. if (task->num_scatter > 1) {
  3756. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3757. phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
  3758. offsetof(struct pm8001_ccb_info, buf_prd[0]));
  3759. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3760. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3761. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3762. } else if (task->num_scatter == 1) {
  3763. __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
  3764. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3765. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3766. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3767. sata_cmd.esgl = 0;
  3768. } else if (task->num_scatter == 0) {
  3769. sata_cmd.addr_low = 0;
  3770. sata_cmd.addr_high = 0;
  3771. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3772. sata_cmd.esgl = 0;
  3773. }
  3774. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3775. return ret;
  3776. }
  3777. /**
  3778. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3779. * @pm8001_ha: our hba card information.
  3780. * @num: the inbound queue number
  3781. * @phy_id: the phy id which we wanted to start up.
  3782. */
  3783. static int
  3784. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3785. {
  3786. struct phy_start_req payload;
  3787. struct inbound_queue_table *circularQ;
  3788. int ret;
  3789. u32 tag = 0x01;
  3790. u32 opcode = OPC_INB_PHYSTART;
  3791. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3792. memset(&payload, 0, sizeof(payload));
  3793. payload.tag = cpu_to_le32(tag);
  3794. /*
  3795. ** [0:7] PHY Identifier
  3796. ** [8:11] link rate 1.5G, 3G, 6G
  3797. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3798. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3799. */
  3800. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3801. LINKMODE_AUTO | LINKRATE_15 |
  3802. LINKRATE_30 | LINKRATE_60 | phy_id);
  3803. payload.sas_identify.dev_type = SAS_END_DEV;
  3804. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3805. memcpy(payload.sas_identify.sas_addr,
  3806. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3807. payload.sas_identify.phy_id = phy_id;
  3808. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3809. return ret;
  3810. }
  3811. /**
  3812. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3813. * @pm8001_ha: our hba card information.
  3814. * @num: the inbound queue number
  3815. * @phy_id: the phy id which we wanted to start up.
  3816. */
  3817. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3818. u8 phy_id)
  3819. {
  3820. struct phy_stop_req payload;
  3821. struct inbound_queue_table *circularQ;
  3822. int ret;
  3823. u32 tag = 0x01;
  3824. u32 opcode = OPC_INB_PHYSTOP;
  3825. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3826. memset(&payload, 0, sizeof(payload));
  3827. payload.tag = cpu_to_le32(tag);
  3828. payload.phy_id = cpu_to_le32(phy_id);
  3829. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3830. return ret;
  3831. }
  3832. /**
  3833. * see comments on mpi_reg_resp.
  3834. */
  3835. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3836. struct pm8001_device *pm8001_dev, u32 flag)
  3837. {
  3838. struct reg_dev_req payload;
  3839. u32 opc;
  3840. u32 stp_sspsmp_sata = 0x4;
  3841. struct inbound_queue_table *circularQ;
  3842. u32 linkrate, phy_id;
  3843. int rc, tag = 0xdeadbeef;
  3844. struct pm8001_ccb_info *ccb;
  3845. u8 retryFlag = 0x1;
  3846. u16 firstBurstSize = 0;
  3847. u16 ITNT = 2000;
  3848. struct domain_device *dev = pm8001_dev->sas_device;
  3849. struct domain_device *parent_dev = dev->parent;
  3850. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3851. memset(&payload, 0, sizeof(payload));
  3852. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  3853. if (rc)
  3854. return rc;
  3855. ccb = &pm8001_ha->ccb_info[tag];
  3856. ccb->device = pm8001_dev;
  3857. ccb->ccb_tag = tag;
  3858. payload.tag = cpu_to_le32(tag);
  3859. if (flag == 1)
  3860. stp_sspsmp_sata = 0x02; /*direct attached sata */
  3861. else {
  3862. if (pm8001_dev->dev_type == SATA_DEV)
  3863. stp_sspsmp_sata = 0x00; /* stp*/
  3864. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  3865. pm8001_dev->dev_type == EDGE_DEV ||
  3866. pm8001_dev->dev_type == FANOUT_DEV)
  3867. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  3868. }
  3869. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  3870. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  3871. else
  3872. phy_id = pm8001_dev->attached_phy;
  3873. opc = OPC_INB_REG_DEV;
  3874. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  3875. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  3876. payload.phyid_portid =
  3877. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  3878. ((phy_id & 0x0F) << 4));
  3879. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  3880. ((linkrate & 0x0F) * 0x1000000) |
  3881. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  3882. payload.firstburstsize_ITNexustimeout =
  3883. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  3884. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  3885. SAS_ADDR_SIZE);
  3886. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3887. return rc;
  3888. }
  3889. /**
  3890. * see comments on mpi_reg_resp.
  3891. */
  3892. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3893. u32 device_id)
  3894. {
  3895. struct dereg_dev_req payload;
  3896. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  3897. int ret;
  3898. struct inbound_queue_table *circularQ;
  3899. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3900. memset(&payload, 0, sizeof(payload));
  3901. payload.tag = 1;
  3902. payload.device_id = cpu_to_le32(device_id);
  3903. PM8001_MSG_DBG(pm8001_ha,
  3904. pm8001_printk("unregister device device_id = %d\n", device_id));
  3905. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3906. return ret;
  3907. }
  3908. /**
  3909. * pm8001_chip_phy_ctl_req - support the local phy operation
  3910. * @pm8001_ha: our hba card information.
  3911. * @num: the inbound queue number
  3912. * @phy_id: the phy id which we wanted to operate
  3913. * @phy_op:
  3914. */
  3915. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  3916. u32 phyId, u32 phy_op)
  3917. {
  3918. struct local_phy_ctl_req payload;
  3919. struct inbound_queue_table *circularQ;
  3920. int ret;
  3921. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  3922. memset(&payload, 0, sizeof(payload));
  3923. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3924. payload.tag = 1;
  3925. payload.phyop_phyid =
  3926. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  3927. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  3928. return ret;
  3929. }
  3930. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  3931. {
  3932. u32 value;
  3933. #ifdef PM8001_USE_MSIX
  3934. return 1;
  3935. #endif
  3936. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  3937. if (value)
  3938. return 1;
  3939. return 0;
  3940. }
  3941. /**
  3942. * pm8001_chip_isr - PM8001 isr handler.
  3943. * @pm8001_ha: our hba card information.
  3944. * @irq: irq number.
  3945. * @stat: stat.
  3946. */
  3947. static irqreturn_t
  3948. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  3949. {
  3950. unsigned long flags;
  3951. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3952. pm8001_chip_interrupt_disable(pm8001_ha);
  3953. process_oq(pm8001_ha);
  3954. pm8001_chip_interrupt_enable(pm8001_ha);
  3955. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3956. return IRQ_HANDLED;
  3957. }
  3958. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  3959. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  3960. {
  3961. struct task_abort_req task_abort;
  3962. struct inbound_queue_table *circularQ;
  3963. int ret;
  3964. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3965. memset(&task_abort, 0, sizeof(task_abort));
  3966. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  3967. task_abort.abort_all = 0;
  3968. task_abort.device_id = cpu_to_le32(dev_id);
  3969. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  3970. task_abort.tag = cpu_to_le32(cmd_tag);
  3971. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  3972. task_abort.abort_all = cpu_to_le32(1);
  3973. task_abort.device_id = cpu_to_le32(dev_id);
  3974. task_abort.tag = cpu_to_le32(cmd_tag);
  3975. }
  3976. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  3977. return ret;
  3978. }
  3979. /**
  3980. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  3981. * @task: the task we wanted to aborted.
  3982. * @flag: the abort flag.
  3983. */
  3984. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  3985. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  3986. {
  3987. u32 opc, device_id;
  3988. int rc = TMF_RESP_FUNC_FAILED;
  3989. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  3990. " = %x", cmd_tag, task_tag));
  3991. if (pm8001_dev->dev_type == SAS_END_DEV)
  3992. opc = OPC_INB_SSP_ABORT;
  3993. else if (pm8001_dev->dev_type == SATA_DEV)
  3994. opc = OPC_INB_SATA_ABORT;
  3995. else
  3996. opc = OPC_INB_SMP_ABORT;/* SMP */
  3997. device_id = pm8001_dev->device_id;
  3998. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  3999. task_tag, cmd_tag);
  4000. if (rc != TMF_RESP_FUNC_COMPLETE)
  4001. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4002. return rc;
  4003. }
  4004. /**
  4005. * pm8001_chip_ssp_tm_req - built the task management command.
  4006. * @pm8001_ha: our hba card information.
  4007. * @ccb: the ccb information.
  4008. * @tmf: task management function.
  4009. */
  4010. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4011. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4012. {
  4013. struct sas_task *task = ccb->task;
  4014. struct domain_device *dev = task->dev;
  4015. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4016. u32 opc = OPC_INB_SSPINITMSTART;
  4017. struct inbound_queue_table *circularQ;
  4018. struct ssp_ini_tm_start_req sspTMCmd;
  4019. int ret;
  4020. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4021. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4022. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4023. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4024. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4025. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4026. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4027. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  4028. return ret;
  4029. }
  4030. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4031. void *payload)
  4032. {
  4033. u32 opc = OPC_INB_GET_NVMD_DATA;
  4034. u32 nvmd_type;
  4035. int rc;
  4036. u32 tag;
  4037. struct pm8001_ccb_info *ccb;
  4038. struct inbound_queue_table *circularQ;
  4039. struct get_nvm_data_req nvmd_req;
  4040. struct fw_control_ex *fw_control_context;
  4041. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4042. nvmd_type = ioctl_payload->minor_function;
  4043. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4044. if (!fw_control_context)
  4045. return -ENOMEM;
  4046. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4047. fw_control_context->len = ioctl_payload->length;
  4048. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4049. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4050. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4051. if (rc) {
  4052. kfree(fw_control_context);
  4053. return rc;
  4054. }
  4055. ccb = &pm8001_ha->ccb_info[tag];
  4056. ccb->ccb_tag = tag;
  4057. ccb->fw_control_context = fw_control_context;
  4058. nvmd_req.tag = cpu_to_le32(tag);
  4059. switch (nvmd_type) {
  4060. case TWI_DEVICE: {
  4061. u32 twi_addr, twi_page_size;
  4062. twi_addr = 0xa8;
  4063. twi_page_size = 2;
  4064. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4065. twi_page_size << 8 | TWI_DEVICE);
  4066. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4067. nvmd_req.resp_addr_hi =
  4068. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4069. nvmd_req.resp_addr_lo =
  4070. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4071. break;
  4072. }
  4073. case C_SEEPROM: {
  4074. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4075. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4076. nvmd_req.resp_addr_hi =
  4077. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4078. nvmd_req.resp_addr_lo =
  4079. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4080. break;
  4081. }
  4082. case VPD_FLASH: {
  4083. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4084. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4085. nvmd_req.resp_addr_hi =
  4086. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4087. nvmd_req.resp_addr_lo =
  4088. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4089. break;
  4090. }
  4091. case EXPAN_ROM: {
  4092. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4093. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4094. nvmd_req.resp_addr_hi =
  4095. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4096. nvmd_req.resp_addr_lo =
  4097. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4098. break;
  4099. }
  4100. default:
  4101. break;
  4102. }
  4103. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4104. return rc;
  4105. }
  4106. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4107. void *payload)
  4108. {
  4109. u32 opc = OPC_INB_SET_NVMD_DATA;
  4110. u32 nvmd_type;
  4111. int rc;
  4112. u32 tag;
  4113. struct pm8001_ccb_info *ccb;
  4114. struct inbound_queue_table *circularQ;
  4115. struct set_nvm_data_req nvmd_req;
  4116. struct fw_control_ex *fw_control_context;
  4117. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4118. nvmd_type = ioctl_payload->minor_function;
  4119. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4120. if (!fw_control_context)
  4121. return -ENOMEM;
  4122. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4123. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4124. ioctl_payload->func_specific,
  4125. ioctl_payload->length);
  4126. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4127. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4128. if (rc) {
  4129. kfree(fw_control_context);
  4130. return rc;
  4131. }
  4132. ccb = &pm8001_ha->ccb_info[tag];
  4133. ccb->fw_control_context = fw_control_context;
  4134. ccb->ccb_tag = tag;
  4135. nvmd_req.tag = cpu_to_le32(tag);
  4136. switch (nvmd_type) {
  4137. case TWI_DEVICE: {
  4138. u32 twi_addr, twi_page_size;
  4139. twi_addr = 0xa8;
  4140. twi_page_size = 2;
  4141. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4142. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4143. twi_page_size << 8 | TWI_DEVICE);
  4144. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4145. nvmd_req.resp_addr_hi =
  4146. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4147. nvmd_req.resp_addr_lo =
  4148. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4149. break;
  4150. }
  4151. case C_SEEPROM:
  4152. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4153. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4154. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4155. nvmd_req.resp_addr_hi =
  4156. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4157. nvmd_req.resp_addr_lo =
  4158. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4159. break;
  4160. case VPD_FLASH:
  4161. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4162. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4163. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4164. nvmd_req.resp_addr_hi =
  4165. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4166. nvmd_req.resp_addr_lo =
  4167. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4168. break;
  4169. case EXPAN_ROM:
  4170. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4171. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4172. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4173. nvmd_req.resp_addr_hi =
  4174. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4175. nvmd_req.resp_addr_lo =
  4176. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4177. break;
  4178. default:
  4179. break;
  4180. }
  4181. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4182. return rc;
  4183. }
  4184. /**
  4185. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4186. * @pm8001_ha: our hba card information.
  4187. * @fw_flash_updata_info: firmware flash update param
  4188. */
  4189. static int
  4190. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4191. void *fw_flash_updata_info, u32 tag)
  4192. {
  4193. struct fw_flash_Update_req payload;
  4194. struct fw_flash_updata_info *info;
  4195. struct inbound_queue_table *circularQ;
  4196. int ret;
  4197. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4198. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4199. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4200. info = fw_flash_updata_info;
  4201. payload.tag = cpu_to_le32(tag);
  4202. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4203. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4204. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4205. payload.len = info->sgl.im_len.len ;
  4206. payload.sgl_addr_lo = lower_32_bits(info->sgl.addr);
  4207. payload.sgl_addr_hi = upper_32_bits(info->sgl.addr);
  4208. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4209. return ret;
  4210. }
  4211. static int
  4212. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4213. void *payload)
  4214. {
  4215. struct fw_flash_updata_info flash_update_info;
  4216. struct fw_control_info *fw_control;
  4217. struct fw_control_ex *fw_control_context;
  4218. int rc;
  4219. u32 tag;
  4220. struct pm8001_ccb_info *ccb;
  4221. void *buffer = NULL;
  4222. dma_addr_t phys_addr;
  4223. u32 phys_addr_hi;
  4224. u32 phys_addr_lo;
  4225. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4226. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4227. if (!fw_control_context)
  4228. return -ENOMEM;
  4229. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4230. if (fw_control->len != 0) {
  4231. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4232. (void **)&buffer,
  4233. &phys_addr,
  4234. &phys_addr_hi,
  4235. &phys_addr_lo,
  4236. fw_control->len, 0) != 0) {
  4237. PM8001_FAIL_DBG(pm8001_ha,
  4238. pm8001_printk("Mem alloc failure\n"));
  4239. kfree(fw_control_context);
  4240. return -ENOMEM;
  4241. }
  4242. }
  4243. memcpy(buffer, fw_control->buffer, fw_control->len);
  4244. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4245. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4246. flash_update_info.sgl.im_len.e = 0;
  4247. flash_update_info.cur_image_offset = fw_control->offset;
  4248. flash_update_info.cur_image_len = fw_control->len;
  4249. flash_update_info.total_image_len = fw_control->size;
  4250. fw_control_context->fw_control = fw_control;
  4251. fw_control_context->virtAddr = buffer;
  4252. fw_control_context->len = fw_control->len;
  4253. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4254. if (rc) {
  4255. kfree(fw_control_context);
  4256. return rc;
  4257. }
  4258. ccb = &pm8001_ha->ccb_info[tag];
  4259. ccb->fw_control_context = fw_control_context;
  4260. ccb->ccb_tag = tag;
  4261. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4262. tag);
  4263. return rc;
  4264. }
  4265. static int
  4266. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4267. struct pm8001_device *pm8001_dev, u32 state)
  4268. {
  4269. struct set_dev_state_req payload;
  4270. struct inbound_queue_table *circularQ;
  4271. struct pm8001_ccb_info *ccb;
  4272. int rc;
  4273. u32 tag;
  4274. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4275. memset(&payload, 0, sizeof(payload));
  4276. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4277. if (rc)
  4278. return -1;
  4279. ccb = &pm8001_ha->ccb_info[tag];
  4280. ccb->ccb_tag = tag;
  4281. ccb->device = pm8001_dev;
  4282. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4283. payload.tag = cpu_to_le32(tag);
  4284. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4285. payload.nds = cpu_to_le32(state);
  4286. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4287. return rc;
  4288. }
  4289. static int
  4290. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4291. {
  4292. struct sas_re_initialization_req payload;
  4293. struct inbound_queue_table *circularQ;
  4294. struct pm8001_ccb_info *ccb;
  4295. int rc;
  4296. u32 tag;
  4297. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4298. memset(&payload, 0, sizeof(payload));
  4299. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4300. if (rc)
  4301. return -1;
  4302. ccb = &pm8001_ha->ccb_info[tag];
  4303. ccb->ccb_tag = tag;
  4304. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4305. payload.tag = cpu_to_le32(tag);
  4306. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4307. payload.sata_hol_tmo = cpu_to_le32(80);
  4308. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4309. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4310. return rc;
  4311. }
  4312. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4313. .name = "pmc8001",
  4314. .chip_init = pm8001_chip_init,
  4315. .chip_soft_rst = pm8001_chip_soft_rst,
  4316. .chip_rst = pm8001_hw_chip_rst,
  4317. .chip_iounmap = pm8001_chip_iounmap,
  4318. .isr = pm8001_chip_isr,
  4319. .is_our_interupt = pm8001_chip_is_our_interupt,
  4320. .isr_process_oq = process_oq,
  4321. .interrupt_enable = pm8001_chip_interrupt_enable,
  4322. .interrupt_disable = pm8001_chip_interrupt_disable,
  4323. .make_prd = pm8001_chip_make_sg,
  4324. .smp_req = pm8001_chip_smp_req,
  4325. .ssp_io_req = pm8001_chip_ssp_io_req,
  4326. .sata_req = pm8001_chip_sata_req,
  4327. .phy_start_req = pm8001_chip_phy_start_req,
  4328. .phy_stop_req = pm8001_chip_phy_stop_req,
  4329. .reg_dev_req = pm8001_chip_reg_dev_req,
  4330. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4331. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4332. .task_abort = pm8001_chip_abort_task,
  4333. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4334. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4335. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4336. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4337. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4338. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4339. };