ep0.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. * All rights reserved.
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions, and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in the
  18. * documentation and/or other materials provided with the distribution.
  19. * 3. The names of the above-listed copyright holders may not be used
  20. * to endorse or promote products derived from this software without
  21. * specific prior written permission.
  22. *
  23. * ALTERNATIVELY, this software may be distributed under the terms of the
  24. * GNU General Public License ("GPL") version 2, as published by the Free
  25. * Software Foundation.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  28. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  29. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  30. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  31. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  32. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  33. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  34. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  35. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  36. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  37. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  54. const struct dwc3_event_depevt *event);
  55. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  56. {
  57. switch (state) {
  58. case EP0_UNCONNECTED:
  59. return "Unconnected";
  60. case EP0_SETUP_PHASE:
  61. return "Setup Phase";
  62. case EP0_DATA_PHASE:
  63. return "Data Phase";
  64. case EP0_STATUS_PHASE:
  65. return "Status Phase";
  66. default:
  67. return "UNKNOWN";
  68. }
  69. }
  70. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  71. u32 len, u32 type)
  72. {
  73. struct dwc3_gadget_ep_cmd_params params;
  74. struct dwc3_trb_hw *trb_hw;
  75. struct dwc3_trb trb;
  76. struct dwc3_ep *dep;
  77. int ret;
  78. dep = dwc->eps[epnum];
  79. if (dep->flags & DWC3_EP_BUSY) {
  80. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  81. return 0;
  82. }
  83. trb_hw = dwc->ep0_trb;
  84. memset(&trb, 0, sizeof(trb));
  85. trb.trbctl = type;
  86. trb.bplh = buf_dma;
  87. trb.length = len;
  88. trb.hwo = 1;
  89. trb.lst = 1;
  90. trb.ioc = 1;
  91. trb.isp_imi = 1;
  92. dwc3_trb_to_hw(&trb, trb_hw);
  93. memset(&params, 0, sizeof(params));
  94. params.param0.depstrtxfer.transfer_desc_addr_high =
  95. upper_32_bits(dwc->ep0_trb_addr);
  96. params.param1.depstrtxfer.transfer_desc_addr_low =
  97. lower_32_bits(dwc->ep0_trb_addr);
  98. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  99. DWC3_DEPCMD_STARTTRANSFER, &params);
  100. if (ret < 0) {
  101. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  102. return ret;
  103. }
  104. dep->flags |= DWC3_EP_BUSY;
  105. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  106. dep->number);
  107. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  108. return 0;
  109. }
  110. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  111. struct dwc3_request *req)
  112. {
  113. int ret = 0;
  114. req->request.actual = 0;
  115. req->request.status = -EINPROGRESS;
  116. req->epnum = dep->number;
  117. list_add_tail(&req->list, &dep->request_list);
  118. /*
  119. * Gadget driver might not be quick enough to queue a request
  120. * before we get a Transfer Not Ready event on this endpoint.
  121. *
  122. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  123. * flag is set, it's telling us that as soon as Gadget queues the
  124. * required request, we should kick the transfer here because the
  125. * IRQ we were waiting for is long gone.
  126. */
  127. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  128. struct dwc3 *dwc = dep->dwc;
  129. unsigned direction;
  130. u32 type;
  131. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  132. if (dwc->ep0state == EP0_STATUS_PHASE) {
  133. type = dwc->three_stage_setup
  134. ? DWC3_TRBCTL_CONTROL_STATUS3
  135. : DWC3_TRBCTL_CONTROL_STATUS2;
  136. } else if (dwc->ep0state == EP0_DATA_PHASE) {
  137. type = DWC3_TRBCTL_CONTROL_DATA;
  138. } else {
  139. /* should never happen */
  140. WARN_ON(1);
  141. return 0;
  142. }
  143. ret = dwc3_ep0_start_trans(dwc, direction,
  144. req->request.dma, req->request.length, type);
  145. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  146. DWC3_EP0_DIR_IN);
  147. }
  148. return ret;
  149. }
  150. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  151. gfp_t gfp_flags)
  152. {
  153. struct dwc3_request *req = to_dwc3_request(request);
  154. struct dwc3_ep *dep = to_dwc3_ep(ep);
  155. struct dwc3 *dwc = dep->dwc;
  156. unsigned long flags;
  157. int ret;
  158. spin_lock_irqsave(&dwc->lock, flags);
  159. if (!dep->desc) {
  160. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  161. request, dep->name);
  162. ret = -ESHUTDOWN;
  163. goto out;
  164. }
  165. /* we share one TRB for ep0/1 */
  166. if (!list_empty(&dwc->eps[0]->request_list) ||
  167. !list_empty(&dwc->eps[1]->request_list) ||
  168. dwc->ep0_status_pending) {
  169. ret = -EBUSY;
  170. goto out;
  171. }
  172. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  173. request, dep->name, request->length,
  174. dwc3_ep0_state_string(dwc->ep0state));
  175. ret = __dwc3_gadget_ep0_queue(dep, req);
  176. out:
  177. spin_unlock_irqrestore(&dwc->lock, flags);
  178. return ret;
  179. }
  180. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  181. {
  182. struct dwc3_ep *dep = dwc->eps[0];
  183. /* stall is always issued on EP0 */
  184. __dwc3_gadget_ep_set_halt(dwc->eps[0], 1);
  185. dwc->eps[0]->flags = DWC3_EP_ENABLED;
  186. if (!list_empty(&dep->request_list)) {
  187. struct dwc3_request *req;
  188. req = next_request(&dep->request_list);
  189. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  190. }
  191. dwc->ep0state = EP0_SETUP_PHASE;
  192. dwc3_ep0_out_start(dwc);
  193. }
  194. void dwc3_ep0_out_start(struct dwc3 *dwc)
  195. {
  196. int ret;
  197. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  198. DWC3_TRBCTL_CONTROL_SETUP);
  199. WARN_ON(ret < 0);
  200. }
  201. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  202. {
  203. struct dwc3_ep *dep;
  204. u32 windex = le16_to_cpu(wIndex_le);
  205. u32 epnum;
  206. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  207. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  208. epnum |= 1;
  209. dep = dwc->eps[epnum];
  210. if (dep->flags & DWC3_EP_ENABLED)
  211. return dep;
  212. return NULL;
  213. }
  214. static void dwc3_ep0_send_status_response(struct dwc3 *dwc)
  215. {
  216. dwc3_ep0_start_trans(dwc, 1, dwc->setup_buf_addr,
  217. dwc->ep0_usb_req.length,
  218. DWC3_TRBCTL_CONTROL_DATA);
  219. }
  220. /*
  221. * ch 9.4.5
  222. */
  223. static int dwc3_ep0_handle_status(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  224. {
  225. struct dwc3_ep *dep;
  226. u32 recip;
  227. u16 usb_status = 0;
  228. __le16 *response_pkt;
  229. recip = ctrl->bRequestType & USB_RECIP_MASK;
  230. switch (recip) {
  231. case USB_RECIP_DEVICE:
  232. /*
  233. * We are self-powered. U1/U2/LTM will be set later
  234. * once we handle this states. RemoteWakeup is 0 on SS
  235. */
  236. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  237. break;
  238. case USB_RECIP_INTERFACE:
  239. /*
  240. * Function Remote Wake Capable D0
  241. * Function Remote Wakeup D1
  242. */
  243. break;
  244. case USB_RECIP_ENDPOINT:
  245. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  246. if (!dep)
  247. return -EINVAL;
  248. if (dep->flags & DWC3_EP_STALL)
  249. usb_status = 1 << USB_ENDPOINT_HALT;
  250. break;
  251. default:
  252. return -EINVAL;
  253. };
  254. response_pkt = (__le16 *) dwc->setup_buf;
  255. *response_pkt = cpu_to_le16(usb_status);
  256. dwc->ep0_usb_req.length = sizeof(*response_pkt);
  257. dwc->ep0_status_pending = 1;
  258. return 0;
  259. }
  260. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  261. struct usb_ctrlrequest *ctrl, int set)
  262. {
  263. struct dwc3_ep *dep;
  264. u32 recip;
  265. u32 wValue;
  266. u32 wIndex;
  267. u32 reg;
  268. int ret;
  269. u32 mode;
  270. wValue = le16_to_cpu(ctrl->wValue);
  271. wIndex = le16_to_cpu(ctrl->wIndex);
  272. recip = ctrl->bRequestType & USB_RECIP_MASK;
  273. switch (recip) {
  274. case USB_RECIP_DEVICE:
  275. /*
  276. * 9.4.1 says only only for SS, in AddressState only for
  277. * default control pipe
  278. */
  279. switch (wValue) {
  280. case USB_DEVICE_U1_ENABLE:
  281. case USB_DEVICE_U2_ENABLE:
  282. case USB_DEVICE_LTM_ENABLE:
  283. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  284. return -EINVAL;
  285. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  286. return -EINVAL;
  287. }
  288. /* XXX add U[12] & LTM */
  289. switch (wValue) {
  290. case USB_DEVICE_REMOTE_WAKEUP:
  291. break;
  292. case USB_DEVICE_U1_ENABLE:
  293. break;
  294. case USB_DEVICE_U2_ENABLE:
  295. break;
  296. case USB_DEVICE_LTM_ENABLE:
  297. break;
  298. case USB_DEVICE_TEST_MODE:
  299. if ((wIndex & 0xff) != 0)
  300. return -EINVAL;
  301. if (!set)
  302. return -EINVAL;
  303. mode = wIndex >> 8;
  304. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  305. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  306. switch (mode) {
  307. case TEST_J:
  308. case TEST_K:
  309. case TEST_SE0_NAK:
  310. case TEST_PACKET:
  311. case TEST_FORCE_EN:
  312. reg |= mode << 1;
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  318. break;
  319. default:
  320. return -EINVAL;
  321. }
  322. break;
  323. case USB_RECIP_INTERFACE:
  324. switch (wValue) {
  325. case USB_INTRF_FUNC_SUSPEND:
  326. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  327. /* XXX enable Low power suspend */
  328. ;
  329. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  330. /* XXX enable remote wakeup */
  331. ;
  332. break;
  333. default:
  334. return -EINVAL;
  335. }
  336. break;
  337. case USB_RECIP_ENDPOINT:
  338. switch (wValue) {
  339. case USB_ENDPOINT_HALT:
  340. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  341. if (!dep)
  342. return -EINVAL;
  343. ret = __dwc3_gadget_ep_set_halt(dep, set);
  344. if (ret)
  345. return -EINVAL;
  346. break;
  347. default:
  348. return -EINVAL;
  349. }
  350. break;
  351. default:
  352. return -EINVAL;
  353. };
  354. return 0;
  355. }
  356. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  357. {
  358. u32 addr;
  359. u32 reg;
  360. addr = le16_to_cpu(ctrl->wValue);
  361. if (addr > 127)
  362. return -EINVAL;
  363. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  364. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  365. reg |= DWC3_DCFG_DEVADDR(addr);
  366. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  367. if (addr)
  368. dwc->dev_state = DWC3_ADDRESS_STATE;
  369. else
  370. dwc->dev_state = DWC3_DEFAULT_STATE;
  371. return 0;
  372. }
  373. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  374. {
  375. int ret;
  376. spin_unlock(&dwc->lock);
  377. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  378. spin_lock(&dwc->lock);
  379. return ret;
  380. }
  381. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  382. {
  383. u32 cfg;
  384. int ret;
  385. cfg = le16_to_cpu(ctrl->wValue);
  386. switch (dwc->dev_state) {
  387. case DWC3_DEFAULT_STATE:
  388. return -EINVAL;
  389. break;
  390. case DWC3_ADDRESS_STATE:
  391. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  392. /* if the cfg matches and the cfg is non zero */
  393. if (!ret && cfg)
  394. dwc->dev_state = DWC3_CONFIGURED_STATE;
  395. break;
  396. case DWC3_CONFIGURED_STATE:
  397. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  398. if (!cfg)
  399. dwc->dev_state = DWC3_ADDRESS_STATE;
  400. break;
  401. }
  402. return 0;
  403. }
  404. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  405. {
  406. int ret;
  407. switch (ctrl->bRequest) {
  408. case USB_REQ_GET_STATUS:
  409. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  410. ret = dwc3_ep0_handle_status(dwc, ctrl);
  411. break;
  412. case USB_REQ_CLEAR_FEATURE:
  413. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  414. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  415. break;
  416. case USB_REQ_SET_FEATURE:
  417. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  418. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  419. break;
  420. case USB_REQ_SET_ADDRESS:
  421. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  422. ret = dwc3_ep0_set_address(dwc, ctrl);
  423. break;
  424. case USB_REQ_SET_CONFIGURATION:
  425. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  426. ret = dwc3_ep0_set_config(dwc, ctrl);
  427. break;
  428. default:
  429. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  430. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  431. break;
  432. };
  433. return ret;
  434. }
  435. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  436. const struct dwc3_event_depevt *event)
  437. {
  438. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  439. int ret;
  440. u32 len;
  441. if (!dwc->gadget_driver)
  442. goto err;
  443. len = le16_to_cpu(ctrl->wLength);
  444. if (!len) {
  445. dwc->three_stage_setup = false;
  446. dwc->ep0_expect_in = false;
  447. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  448. } else {
  449. dwc->three_stage_setup = true;
  450. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  451. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  452. }
  453. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  454. ret = dwc3_ep0_std_request(dwc, ctrl);
  455. else
  456. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  457. if (ret >= 0)
  458. return;
  459. err:
  460. dwc3_ep0_stall_and_restart(dwc);
  461. }
  462. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  463. const struct dwc3_event_depevt *event)
  464. {
  465. struct dwc3_request *r = NULL;
  466. struct usb_request *ur;
  467. struct dwc3_trb trb;
  468. struct dwc3_ep *dep;
  469. u32 transferred;
  470. u8 epnum;
  471. epnum = event->endpoint_number;
  472. dep = dwc->eps[epnum];
  473. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  474. if (!dwc->ep0_status_pending) {
  475. r = next_request(&dwc->eps[0]->request_list);
  476. ur = &r->request;
  477. } else {
  478. ur = &dwc->ep0_usb_req;
  479. dwc->ep0_status_pending = 0;
  480. }
  481. dwc3_trb_to_nat(dwc->ep0_trb, &trb);
  482. if (dwc->ep0_bounced) {
  483. struct dwc3_ep *ep0 = dwc->eps[0];
  484. transferred = min_t(u32, ur->length,
  485. ep0->endpoint.maxpacket - trb.length);
  486. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  487. dwc->ep0_bounced = false;
  488. } else {
  489. transferred = ur->length - trb.length;
  490. ur->actual += transferred;
  491. }
  492. if ((epnum & 1) && ur->actual < ur->length) {
  493. /* for some reason we did not get everything out */
  494. dwc3_ep0_stall_and_restart(dwc);
  495. dwc3_gadget_giveback(dep, r, -ECONNRESET);
  496. } else {
  497. /*
  498. * handle the case where we have to send a zero packet. This
  499. * seems to be case when req.length > maxpacket. Could it be?
  500. */
  501. if (r)
  502. dwc3_gadget_giveback(dep, r, 0);
  503. }
  504. }
  505. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  506. const struct dwc3_event_depevt *event)
  507. {
  508. struct dwc3_request *r;
  509. struct dwc3_ep *dep;
  510. dep = dwc->eps[0];
  511. if (!list_empty(&dep->request_list)) {
  512. r = next_request(&dep->request_list);
  513. dwc3_gadget_giveback(dep, r, 0);
  514. }
  515. dwc->ep0state = EP0_SETUP_PHASE;
  516. dwc3_ep0_out_start(dwc);
  517. }
  518. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  519. const struct dwc3_event_depevt *event)
  520. {
  521. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  522. dep->flags &= ~DWC3_EP_BUSY;
  523. switch (dwc->ep0state) {
  524. case EP0_SETUP_PHASE:
  525. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  526. dwc3_ep0_inspect_setup(dwc, event);
  527. break;
  528. case EP0_DATA_PHASE:
  529. dev_vdbg(dwc->dev, "Data Phase\n");
  530. dwc3_ep0_complete_data(dwc, event);
  531. break;
  532. case EP0_STATUS_PHASE:
  533. dev_vdbg(dwc->dev, "Status Phase\n");
  534. dwc3_ep0_complete_req(dwc, event);
  535. break;
  536. default:
  537. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  538. }
  539. }
  540. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  541. const struct dwc3_event_depevt *event)
  542. {
  543. dwc->ep0state = EP0_SETUP_PHASE;
  544. dwc3_ep0_out_start(dwc);
  545. }
  546. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  547. const struct dwc3_event_depevt *event)
  548. {
  549. struct dwc3_ep *dep;
  550. struct dwc3_request *req;
  551. int ret;
  552. dep = dwc->eps[0];
  553. dwc->ep0state = EP0_DATA_PHASE;
  554. if (dwc->ep0_status_pending) {
  555. dwc3_ep0_send_status_response(dwc);
  556. return;
  557. }
  558. if (list_empty(&dep->request_list)) {
  559. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  560. dep->flags |= DWC3_EP_PENDING_REQUEST;
  561. if (event->endpoint_number)
  562. dep->flags |= DWC3_EP0_DIR_IN;
  563. return;
  564. }
  565. req = next_request(&dep->request_list);
  566. req->direction = !!event->endpoint_number;
  567. dwc->ep0state = EP0_DATA_PHASE;
  568. if (req->request.length == 0) {
  569. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  570. dwc->ctrl_req_addr, 0,
  571. DWC3_TRBCTL_CONTROL_DATA);
  572. } else if ((req->request.length % dep->endpoint.maxpacket)
  573. && (event->endpoint_number == 0)) {
  574. dwc3_map_buffer_to_dma(req);
  575. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  576. dwc->ep0_bounced = true;
  577. /*
  578. * REVISIT in case request length is bigger than EP0
  579. * wMaxPacketSize, we will need two chained TRBs to handle
  580. * the transfer.
  581. */
  582. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  583. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  584. DWC3_TRBCTL_CONTROL_DATA);
  585. } else {
  586. dwc3_map_buffer_to_dma(req);
  587. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  588. req->request.dma, req->request.length,
  589. DWC3_TRBCTL_CONTROL_DATA);
  590. }
  591. WARN_ON(ret < 0);
  592. }
  593. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  594. const struct dwc3_event_depevt *event)
  595. {
  596. u32 type;
  597. int ret;
  598. dwc->ep0state = EP0_STATUS_PHASE;
  599. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  600. : DWC3_TRBCTL_CONTROL_STATUS2;
  601. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  602. dwc->ctrl_req_addr, 0, type);
  603. WARN_ON(ret < 0);
  604. }
  605. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  606. const struct dwc3_event_depevt *event)
  607. {
  608. switch (event->status) {
  609. case DEPEVT_STATUS_CONTROL_SETUP:
  610. dev_vdbg(dwc->dev, "Control Setup\n");
  611. dwc3_ep0_do_control_setup(dwc, event);
  612. break;
  613. case DEPEVT_STATUS_CONTROL_DATA:
  614. dev_vdbg(dwc->dev, "Control Data\n");
  615. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  616. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  617. DEPEVT_STATUS_CONTROL_DATA,
  618. event->status);
  619. dwc3_ep0_stall_and_restart(dwc);
  620. return;
  621. }
  622. /*
  623. * One of the possible error cases is when Host _does_
  624. * request for Data Phase, but it does so on the wrong
  625. * direction.
  626. *
  627. * Here, we already know ep0_next_event is DATA (see above),
  628. * so we only need to check for direction.
  629. */
  630. if (dwc->ep0_expect_in != event->endpoint_number) {
  631. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  632. dwc3_ep0_stall_and_restart(dwc);
  633. return;
  634. }
  635. dwc3_ep0_do_control_data(dwc, event);
  636. break;
  637. case DEPEVT_STATUS_CONTROL_STATUS:
  638. dev_vdbg(dwc->dev, "Control Status\n");
  639. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  640. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  641. DEPEVT_STATUS_CONTROL_STATUS,
  642. event->status);
  643. dwc3_ep0_stall_and_restart(dwc);
  644. return;
  645. }
  646. dwc3_ep0_do_control_status(dwc, event);
  647. }
  648. }
  649. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  650. const const struct dwc3_event_depevt *event)
  651. {
  652. u8 epnum = event->endpoint_number;
  653. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  654. dwc3_ep_event_string(event->endpoint_event),
  655. epnum, (epnum & 1) ? "in" : "out",
  656. dwc3_ep0_state_string(dwc->ep0state));
  657. switch (event->endpoint_event) {
  658. case DWC3_DEPEVT_XFERCOMPLETE:
  659. dwc3_ep0_xfer_complete(dwc, event);
  660. break;
  661. case DWC3_DEPEVT_XFERNOTREADY:
  662. dwc3_ep0_xfernotready(dwc, event);
  663. break;
  664. case DWC3_DEPEVT_XFERINPROGRESS:
  665. case DWC3_DEPEVT_RXTXFIFOEVT:
  666. case DWC3_DEPEVT_STREAMEVT:
  667. case DWC3_DEPEVT_EPCMDCMPLT:
  668. break;
  669. }
  670. }