i915_debugfs.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <generated/utsrelease.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define DEV_INFO_SEP ;
  58. DEV_INFO_FLAGS;
  59. #undef DEV_INFO_FLAG
  60. #undef DEV_INFO_SEP
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static const char *cache_level_str(int type)
  82. {
  83. switch (type) {
  84. case I915_CACHE_NONE: return " uncached";
  85. case I915_CACHE_LLC: return " snooped (LLC)";
  86. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  87. default: return "";
  88. }
  89. }
  90. static void
  91. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  92. {
  93. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d %d%s%s%s",
  94. &obj->base,
  95. get_pin_flag(obj),
  96. get_tiling_flag(obj),
  97. obj->base.size / 1024,
  98. obj->base.read_domains,
  99. obj->base.write_domain,
  100. obj->last_read_seqno,
  101. obj->last_write_seqno,
  102. obj->last_fenced_seqno,
  103. cache_level_str(obj->cache_level),
  104. obj->dirty ? " dirty" : "",
  105. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  106. if (obj->base.name)
  107. seq_printf(m, " (name: %d)", obj->base.name);
  108. if (obj->pin_count)
  109. seq_printf(m, " (pinned x %d)", obj->pin_count);
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. if (obj->gtt_space != NULL)
  113. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  114. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  115. if (obj->pin_mappable || obj->fault_mappable) {
  116. char s[3], *t = s;
  117. if (obj->pin_mappable)
  118. *t++ = 'p';
  119. if (obj->fault_mappable)
  120. *t++ = 'f';
  121. *t = '\0';
  122. seq_printf(m, " (%s mappable)", s);
  123. }
  124. if (obj->ring != NULL)
  125. seq_printf(m, " (%s)", obj->ring->name);
  126. }
  127. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  128. {
  129. struct drm_info_node *node = (struct drm_info_node *) m->private;
  130. uintptr_t list = (uintptr_t) node->info_ent->data;
  131. struct list_head *head;
  132. struct drm_device *dev = node->minor->dev;
  133. drm_i915_private_t *dev_priv = dev->dev_private;
  134. struct drm_i915_gem_object *obj;
  135. size_t total_obj_size, total_gtt_size;
  136. int count, ret;
  137. ret = mutex_lock_interruptible(&dev->struct_mutex);
  138. if (ret)
  139. return ret;
  140. switch (list) {
  141. case ACTIVE_LIST:
  142. seq_printf(m, "Active:\n");
  143. head = &dev_priv->mm.active_list;
  144. break;
  145. case INACTIVE_LIST:
  146. seq_printf(m, "Inactive:\n");
  147. head = &dev_priv->mm.inactive_list;
  148. break;
  149. default:
  150. mutex_unlock(&dev->struct_mutex);
  151. return -EINVAL;
  152. }
  153. total_obj_size = total_gtt_size = count = 0;
  154. list_for_each_entry(obj, head, mm_list) {
  155. seq_printf(m, " ");
  156. describe_obj(m, obj);
  157. seq_printf(m, "\n");
  158. total_obj_size += obj->base.size;
  159. total_gtt_size += obj->gtt_space->size;
  160. count++;
  161. }
  162. mutex_unlock(&dev->struct_mutex);
  163. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  164. count, total_obj_size, total_gtt_size);
  165. return 0;
  166. }
  167. #define count_objects(list, member) do { \
  168. list_for_each_entry(obj, list, member) { \
  169. size += obj->gtt_space->size; \
  170. ++count; \
  171. if (obj->map_and_fenceable) { \
  172. mappable_size += obj->gtt_space->size; \
  173. ++mappable_count; \
  174. } \
  175. } \
  176. } while (0)
  177. static int i915_gem_object_info(struct seq_file *m, void* data)
  178. {
  179. struct drm_info_node *node = (struct drm_info_node *) m->private;
  180. struct drm_device *dev = node->minor->dev;
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. u32 count, mappable_count, purgeable_count;
  183. size_t size, mappable_size, purgeable_size;
  184. struct drm_i915_gem_object *obj;
  185. int ret;
  186. ret = mutex_lock_interruptible(&dev->struct_mutex);
  187. if (ret)
  188. return ret;
  189. seq_printf(m, "%u objects, %zu bytes\n",
  190. dev_priv->mm.object_count,
  191. dev_priv->mm.object_memory);
  192. size = count = mappable_size = mappable_count = 0;
  193. count_objects(&dev_priv->mm.bound_list, gtt_list);
  194. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  195. count, mappable_count, size, mappable_size);
  196. size = count = mappable_size = mappable_count = 0;
  197. count_objects(&dev_priv->mm.active_list, mm_list);
  198. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  199. count, mappable_count, size, mappable_size);
  200. size = count = mappable_size = mappable_count = 0;
  201. count_objects(&dev_priv->mm.inactive_list, mm_list);
  202. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  203. count, mappable_count, size, mappable_size);
  204. size = count = purgeable_size = purgeable_count = 0;
  205. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
  206. size += obj->base.size, ++count;
  207. if (obj->madv == I915_MADV_DONTNEED)
  208. purgeable_size += obj->base.size, ++purgeable_count;
  209. }
  210. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  211. size = count = mappable_size = mappable_count = 0;
  212. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  213. if (obj->fault_mappable) {
  214. size += obj->gtt_space->size;
  215. ++count;
  216. }
  217. if (obj->pin_mappable) {
  218. mappable_size += obj->gtt_space->size;
  219. ++mappable_count;
  220. }
  221. if (obj->madv == I915_MADV_DONTNEED) {
  222. purgeable_size += obj->base.size;
  223. ++purgeable_count;
  224. }
  225. }
  226. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  227. purgeable_count, purgeable_size);
  228. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  229. mappable_count, mappable_size);
  230. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  231. count, size);
  232. seq_printf(m, "%zu [%zu] gtt total\n",
  233. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  234. mutex_unlock(&dev->struct_mutex);
  235. return 0;
  236. }
  237. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  238. {
  239. struct drm_info_node *node = (struct drm_info_node *) m->private;
  240. struct drm_device *dev = node->minor->dev;
  241. uintptr_t list = (uintptr_t) node->info_ent->data;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. struct drm_i915_gem_object *obj;
  244. size_t total_obj_size, total_gtt_size;
  245. int count, ret;
  246. ret = mutex_lock_interruptible(&dev->struct_mutex);
  247. if (ret)
  248. return ret;
  249. total_obj_size = total_gtt_size = count = 0;
  250. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  251. if (list == PINNED_LIST && obj->pin_count == 0)
  252. continue;
  253. seq_printf(m, " ");
  254. describe_obj(m, obj);
  255. seq_printf(m, "\n");
  256. total_obj_size += obj->base.size;
  257. total_gtt_size += obj->gtt_space->size;
  258. count++;
  259. }
  260. mutex_unlock(&dev->struct_mutex);
  261. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  262. count, total_obj_size, total_gtt_size);
  263. return 0;
  264. }
  265. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  266. {
  267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  268. struct drm_device *dev = node->minor->dev;
  269. unsigned long flags;
  270. struct intel_crtc *crtc;
  271. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  272. const char pipe = pipe_name(crtc->pipe);
  273. const char plane = plane_name(crtc->plane);
  274. struct intel_unpin_work *work;
  275. spin_lock_irqsave(&dev->event_lock, flags);
  276. work = crtc->unpin_work;
  277. if (work == NULL) {
  278. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  279. pipe, plane);
  280. } else {
  281. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  282. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  283. pipe, plane);
  284. } else {
  285. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  286. pipe, plane);
  287. }
  288. if (work->enable_stall_check)
  289. seq_printf(m, "Stall check enabled, ");
  290. else
  291. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  292. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  293. if (work->old_fb_obj) {
  294. struct drm_i915_gem_object *obj = work->old_fb_obj;
  295. if (obj)
  296. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  297. }
  298. if (work->pending_flip_obj) {
  299. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  300. if (obj)
  301. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  302. }
  303. }
  304. spin_unlock_irqrestore(&dev->event_lock, flags);
  305. }
  306. return 0;
  307. }
  308. static int i915_gem_request_info(struct seq_file *m, void *data)
  309. {
  310. struct drm_info_node *node = (struct drm_info_node *) m->private;
  311. struct drm_device *dev = node->minor->dev;
  312. drm_i915_private_t *dev_priv = dev->dev_private;
  313. struct intel_ring_buffer *ring;
  314. struct drm_i915_gem_request *gem_request;
  315. int ret, count, i;
  316. ret = mutex_lock_interruptible(&dev->struct_mutex);
  317. if (ret)
  318. return ret;
  319. count = 0;
  320. for_each_ring(ring, dev_priv, i) {
  321. if (list_empty(&ring->request_list))
  322. continue;
  323. seq_printf(m, "%s requests:\n", ring->name);
  324. list_for_each_entry(gem_request,
  325. &ring->request_list,
  326. list) {
  327. seq_printf(m, " %d @ %d\n",
  328. gem_request->seqno,
  329. (int) (jiffies - gem_request->emitted_jiffies));
  330. }
  331. count++;
  332. }
  333. mutex_unlock(&dev->struct_mutex);
  334. if (count == 0)
  335. seq_printf(m, "No requests\n");
  336. return 0;
  337. }
  338. static void i915_ring_seqno_info(struct seq_file *m,
  339. struct intel_ring_buffer *ring)
  340. {
  341. if (ring->get_seqno) {
  342. seq_printf(m, "Current sequence (%s): %d\n",
  343. ring->name, ring->get_seqno(ring, false));
  344. }
  345. }
  346. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  347. {
  348. struct drm_info_node *node = (struct drm_info_node *) m->private;
  349. struct drm_device *dev = node->minor->dev;
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. struct intel_ring_buffer *ring;
  352. int ret, i;
  353. ret = mutex_lock_interruptible(&dev->struct_mutex);
  354. if (ret)
  355. return ret;
  356. for_each_ring(ring, dev_priv, i)
  357. i915_ring_seqno_info(m, ring);
  358. mutex_unlock(&dev->struct_mutex);
  359. return 0;
  360. }
  361. static int i915_interrupt_info(struct seq_file *m, void *data)
  362. {
  363. struct drm_info_node *node = (struct drm_info_node *) m->private;
  364. struct drm_device *dev = node->minor->dev;
  365. drm_i915_private_t *dev_priv = dev->dev_private;
  366. struct intel_ring_buffer *ring;
  367. int ret, i, pipe;
  368. ret = mutex_lock_interruptible(&dev->struct_mutex);
  369. if (ret)
  370. return ret;
  371. if (IS_VALLEYVIEW(dev)) {
  372. seq_printf(m, "Display IER:\t%08x\n",
  373. I915_READ(VLV_IER));
  374. seq_printf(m, "Display IIR:\t%08x\n",
  375. I915_READ(VLV_IIR));
  376. seq_printf(m, "Display IIR_RW:\t%08x\n",
  377. I915_READ(VLV_IIR_RW));
  378. seq_printf(m, "Display IMR:\t%08x\n",
  379. I915_READ(VLV_IMR));
  380. for_each_pipe(pipe)
  381. seq_printf(m, "Pipe %c stat:\t%08x\n",
  382. pipe_name(pipe),
  383. I915_READ(PIPESTAT(pipe)));
  384. seq_printf(m, "Master IER:\t%08x\n",
  385. I915_READ(VLV_MASTER_IER));
  386. seq_printf(m, "Render IER:\t%08x\n",
  387. I915_READ(GTIER));
  388. seq_printf(m, "Render IIR:\t%08x\n",
  389. I915_READ(GTIIR));
  390. seq_printf(m, "Render IMR:\t%08x\n",
  391. I915_READ(GTIMR));
  392. seq_printf(m, "PM IER:\t\t%08x\n",
  393. I915_READ(GEN6_PMIER));
  394. seq_printf(m, "PM IIR:\t\t%08x\n",
  395. I915_READ(GEN6_PMIIR));
  396. seq_printf(m, "PM IMR:\t\t%08x\n",
  397. I915_READ(GEN6_PMIMR));
  398. seq_printf(m, "Port hotplug:\t%08x\n",
  399. I915_READ(PORT_HOTPLUG_EN));
  400. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  401. I915_READ(VLV_DPFLIPSTAT));
  402. seq_printf(m, "DPINVGTT:\t%08x\n",
  403. I915_READ(DPINVGTT));
  404. } else if (!HAS_PCH_SPLIT(dev)) {
  405. seq_printf(m, "Interrupt enable: %08x\n",
  406. I915_READ(IER));
  407. seq_printf(m, "Interrupt identity: %08x\n",
  408. I915_READ(IIR));
  409. seq_printf(m, "Interrupt mask: %08x\n",
  410. I915_READ(IMR));
  411. for_each_pipe(pipe)
  412. seq_printf(m, "Pipe %c stat: %08x\n",
  413. pipe_name(pipe),
  414. I915_READ(PIPESTAT(pipe)));
  415. } else {
  416. seq_printf(m, "North Display Interrupt enable: %08x\n",
  417. I915_READ(DEIER));
  418. seq_printf(m, "North Display Interrupt identity: %08x\n",
  419. I915_READ(DEIIR));
  420. seq_printf(m, "North Display Interrupt mask: %08x\n",
  421. I915_READ(DEIMR));
  422. seq_printf(m, "South Display Interrupt enable: %08x\n",
  423. I915_READ(SDEIER));
  424. seq_printf(m, "South Display Interrupt identity: %08x\n",
  425. I915_READ(SDEIIR));
  426. seq_printf(m, "South Display Interrupt mask: %08x\n",
  427. I915_READ(SDEIMR));
  428. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  429. I915_READ(GTIER));
  430. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  431. I915_READ(GTIIR));
  432. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  433. I915_READ(GTIMR));
  434. }
  435. seq_printf(m, "Interrupts received: %d\n",
  436. atomic_read(&dev_priv->irq_received));
  437. for_each_ring(ring, dev_priv, i) {
  438. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  439. seq_printf(m,
  440. "Graphics Interrupt mask (%s): %08x\n",
  441. ring->name, I915_READ_IMR(ring));
  442. }
  443. i915_ring_seqno_info(m, ring);
  444. }
  445. mutex_unlock(&dev->struct_mutex);
  446. return 0;
  447. }
  448. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  449. {
  450. struct drm_info_node *node = (struct drm_info_node *) m->private;
  451. struct drm_device *dev = node->minor->dev;
  452. drm_i915_private_t *dev_priv = dev->dev_private;
  453. int i, ret;
  454. ret = mutex_lock_interruptible(&dev->struct_mutex);
  455. if (ret)
  456. return ret;
  457. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  458. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  459. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  460. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  461. seq_printf(m, "Fence %d, pin count = %d, object = ",
  462. i, dev_priv->fence_regs[i].pin_count);
  463. if (obj == NULL)
  464. seq_printf(m, "unused");
  465. else
  466. describe_obj(m, obj);
  467. seq_printf(m, "\n");
  468. }
  469. mutex_unlock(&dev->struct_mutex);
  470. return 0;
  471. }
  472. static int i915_hws_info(struct seq_file *m, void *data)
  473. {
  474. struct drm_info_node *node = (struct drm_info_node *) m->private;
  475. struct drm_device *dev = node->minor->dev;
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. struct intel_ring_buffer *ring;
  478. const volatile u32 __iomem *hws;
  479. int i;
  480. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  481. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  482. if (hws == NULL)
  483. return 0;
  484. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  485. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  486. i * 4,
  487. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  488. }
  489. return 0;
  490. }
  491. static const char *ring_str(int ring)
  492. {
  493. switch (ring) {
  494. case RCS: return "render";
  495. case VCS: return "bsd";
  496. case BCS: return "blt";
  497. default: return "";
  498. }
  499. }
  500. static const char *pin_flag(int pinned)
  501. {
  502. if (pinned > 0)
  503. return " P";
  504. else if (pinned < 0)
  505. return " p";
  506. else
  507. return "";
  508. }
  509. static const char *tiling_flag(int tiling)
  510. {
  511. switch (tiling) {
  512. default:
  513. case I915_TILING_NONE: return "";
  514. case I915_TILING_X: return " X";
  515. case I915_TILING_Y: return " Y";
  516. }
  517. }
  518. static const char *dirty_flag(int dirty)
  519. {
  520. return dirty ? " dirty" : "";
  521. }
  522. static const char *purgeable_flag(int purgeable)
  523. {
  524. return purgeable ? " purgeable" : "";
  525. }
  526. static void print_error_buffers(struct seq_file *m,
  527. const char *name,
  528. struct drm_i915_error_buffer *err,
  529. int count)
  530. {
  531. seq_printf(m, "%s [%d]:\n", name, count);
  532. while (count--) {
  533. seq_printf(m, " %08x %8u %04x %04x %x %x%s%s%s%s%s%s%s",
  534. err->gtt_offset,
  535. err->size,
  536. err->read_domains,
  537. err->write_domain,
  538. err->rseqno, err->wseqno,
  539. pin_flag(err->pinned),
  540. tiling_flag(err->tiling),
  541. dirty_flag(err->dirty),
  542. purgeable_flag(err->purgeable),
  543. err->ring != -1 ? " " : "",
  544. ring_str(err->ring),
  545. cache_level_str(err->cache_level));
  546. if (err->name)
  547. seq_printf(m, " (name: %d)", err->name);
  548. if (err->fence_reg != I915_FENCE_REG_NONE)
  549. seq_printf(m, " (fence: %d)", err->fence_reg);
  550. seq_printf(m, "\n");
  551. err++;
  552. }
  553. }
  554. static void i915_ring_error_state(struct seq_file *m,
  555. struct drm_device *dev,
  556. struct drm_i915_error_state *error,
  557. unsigned ring)
  558. {
  559. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  560. seq_printf(m, "%s command stream:\n", ring_str(ring));
  561. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  562. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  563. seq_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
  564. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  565. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  566. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  567. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  568. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  569. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  570. if (INTEL_INFO(dev)->gen >= 4)
  571. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  572. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  573. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  574. if (INTEL_INFO(dev)->gen >= 6) {
  575. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  576. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  577. seq_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  578. error->semaphore_mboxes[ring][0],
  579. error->semaphore_seqno[ring][0]);
  580. seq_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  581. error->semaphore_mboxes[ring][1],
  582. error->semaphore_seqno[ring][1]);
  583. }
  584. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  585. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  586. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  587. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  588. }
  589. struct i915_error_state_file_priv {
  590. struct drm_device *dev;
  591. struct drm_i915_error_state *error;
  592. };
  593. static int i915_error_state(struct seq_file *m, void *unused)
  594. {
  595. struct i915_error_state_file_priv *error_priv = m->private;
  596. struct drm_device *dev = error_priv->dev;
  597. drm_i915_private_t *dev_priv = dev->dev_private;
  598. struct drm_i915_error_state *error = error_priv->error;
  599. struct intel_ring_buffer *ring;
  600. int i, j, page, offset, elt;
  601. if (!error) {
  602. seq_printf(m, "no error state collected\n");
  603. return 0;
  604. }
  605. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  606. error->time.tv_usec);
  607. seq_printf(m, "Kernel: " UTS_RELEASE);
  608. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  609. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  610. seq_printf(m, "IER: 0x%08x\n", error->ier);
  611. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  612. seq_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  613. seq_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  614. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  615. for (i = 0; i < dev_priv->num_fence_regs; i++)
  616. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  617. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  618. seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
  619. if (INTEL_INFO(dev)->gen >= 6) {
  620. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  621. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  622. }
  623. if (INTEL_INFO(dev)->gen == 7)
  624. seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  625. for_each_ring(ring, dev_priv, i)
  626. i915_ring_error_state(m, dev, error, i);
  627. if (error->active_bo)
  628. print_error_buffers(m, "Active",
  629. error->active_bo,
  630. error->active_bo_count);
  631. if (error->pinned_bo)
  632. print_error_buffers(m, "Pinned",
  633. error->pinned_bo,
  634. error->pinned_bo_count);
  635. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  636. struct drm_i915_error_object *obj;
  637. if ((obj = error->ring[i].batchbuffer)) {
  638. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  639. dev_priv->ring[i].name,
  640. obj->gtt_offset);
  641. offset = 0;
  642. for (page = 0; page < obj->page_count; page++) {
  643. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  644. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  645. offset += 4;
  646. }
  647. }
  648. }
  649. if (error->ring[i].num_requests) {
  650. seq_printf(m, "%s --- %d requests\n",
  651. dev_priv->ring[i].name,
  652. error->ring[i].num_requests);
  653. for (j = 0; j < error->ring[i].num_requests; j++) {
  654. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  655. error->ring[i].requests[j].seqno,
  656. error->ring[i].requests[j].jiffies,
  657. error->ring[i].requests[j].tail);
  658. }
  659. }
  660. if ((obj = error->ring[i].ringbuffer)) {
  661. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  662. dev_priv->ring[i].name,
  663. obj->gtt_offset);
  664. offset = 0;
  665. for (page = 0; page < obj->page_count; page++) {
  666. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  667. seq_printf(m, "%08x : %08x\n",
  668. offset,
  669. obj->pages[page][elt]);
  670. offset += 4;
  671. }
  672. }
  673. }
  674. }
  675. if (error->overlay)
  676. intel_overlay_print_error_state(m, error->overlay);
  677. if (error->display)
  678. intel_display_print_error_state(m, dev, error->display);
  679. return 0;
  680. }
  681. static ssize_t
  682. i915_error_state_write(struct file *filp,
  683. const char __user *ubuf,
  684. size_t cnt,
  685. loff_t *ppos)
  686. {
  687. struct seq_file *m = filp->private_data;
  688. struct i915_error_state_file_priv *error_priv = m->private;
  689. struct drm_device *dev = error_priv->dev;
  690. int ret;
  691. DRM_DEBUG_DRIVER("Resetting error state\n");
  692. ret = mutex_lock_interruptible(&dev->struct_mutex);
  693. if (ret)
  694. return ret;
  695. i915_destroy_error_state(dev);
  696. mutex_unlock(&dev->struct_mutex);
  697. return cnt;
  698. }
  699. static int i915_error_state_open(struct inode *inode, struct file *file)
  700. {
  701. struct drm_device *dev = inode->i_private;
  702. drm_i915_private_t *dev_priv = dev->dev_private;
  703. struct i915_error_state_file_priv *error_priv;
  704. unsigned long flags;
  705. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  706. if (!error_priv)
  707. return -ENOMEM;
  708. error_priv->dev = dev;
  709. spin_lock_irqsave(&dev_priv->error_lock, flags);
  710. error_priv->error = dev_priv->first_error;
  711. if (error_priv->error)
  712. kref_get(&error_priv->error->ref);
  713. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  714. return single_open(file, i915_error_state, error_priv);
  715. }
  716. static int i915_error_state_release(struct inode *inode, struct file *file)
  717. {
  718. struct seq_file *m = file->private_data;
  719. struct i915_error_state_file_priv *error_priv = m->private;
  720. if (error_priv->error)
  721. kref_put(&error_priv->error->ref, i915_error_state_free);
  722. kfree(error_priv);
  723. return single_release(inode, file);
  724. }
  725. static const struct file_operations i915_error_state_fops = {
  726. .owner = THIS_MODULE,
  727. .open = i915_error_state_open,
  728. .read = seq_read,
  729. .write = i915_error_state_write,
  730. .llseek = default_llseek,
  731. .release = i915_error_state_release,
  732. };
  733. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  734. {
  735. struct drm_info_node *node = (struct drm_info_node *) m->private;
  736. struct drm_device *dev = node->minor->dev;
  737. drm_i915_private_t *dev_priv = dev->dev_private;
  738. u16 crstanddelay;
  739. int ret;
  740. ret = mutex_lock_interruptible(&dev->struct_mutex);
  741. if (ret)
  742. return ret;
  743. crstanddelay = I915_READ16(CRSTANDVID);
  744. mutex_unlock(&dev->struct_mutex);
  745. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  746. return 0;
  747. }
  748. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  749. {
  750. struct drm_info_node *node = (struct drm_info_node *) m->private;
  751. struct drm_device *dev = node->minor->dev;
  752. drm_i915_private_t *dev_priv = dev->dev_private;
  753. int ret;
  754. if (IS_GEN5(dev)) {
  755. u16 rgvswctl = I915_READ16(MEMSWCTL);
  756. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  757. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  758. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  759. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  760. MEMSTAT_VID_SHIFT);
  761. seq_printf(m, "Current P-state: %d\n",
  762. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  763. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  764. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  765. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  766. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  767. u32 rpstat;
  768. u32 rpupei, rpcurup, rpprevup;
  769. u32 rpdownei, rpcurdown, rpprevdown;
  770. int max_freq;
  771. /* RPSTAT1 is in the GT power well */
  772. ret = mutex_lock_interruptible(&dev->struct_mutex);
  773. if (ret)
  774. return ret;
  775. gen6_gt_force_wake_get(dev_priv);
  776. rpstat = I915_READ(GEN6_RPSTAT1);
  777. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  778. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  779. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  780. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  781. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  782. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  783. gen6_gt_force_wake_put(dev_priv);
  784. mutex_unlock(&dev->struct_mutex);
  785. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  786. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  787. seq_printf(m, "Render p-state ratio: %d\n",
  788. (gt_perf_status & 0xff00) >> 8);
  789. seq_printf(m, "Render p-state VID: %d\n",
  790. gt_perf_status & 0xff);
  791. seq_printf(m, "Render p-state limit: %d\n",
  792. rp_state_limits & 0xff);
  793. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  794. GEN6_CAGF_SHIFT) * GT_FREQUENCY_MULTIPLIER);
  795. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  796. GEN6_CURICONT_MASK);
  797. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  798. GEN6_CURBSYTAVG_MASK);
  799. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  800. GEN6_CURBSYTAVG_MASK);
  801. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  802. GEN6_CURIAVG_MASK);
  803. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  804. GEN6_CURBSYTAVG_MASK);
  805. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  806. GEN6_CURBSYTAVG_MASK);
  807. max_freq = (rp_state_cap & 0xff0000) >> 16;
  808. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  809. max_freq * GT_FREQUENCY_MULTIPLIER);
  810. max_freq = (rp_state_cap & 0xff00) >> 8;
  811. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  812. max_freq * GT_FREQUENCY_MULTIPLIER);
  813. max_freq = rp_state_cap & 0xff;
  814. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  815. max_freq * GT_FREQUENCY_MULTIPLIER);
  816. } else {
  817. seq_printf(m, "no P-state info available\n");
  818. }
  819. return 0;
  820. }
  821. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  822. {
  823. struct drm_info_node *node = (struct drm_info_node *) m->private;
  824. struct drm_device *dev = node->minor->dev;
  825. drm_i915_private_t *dev_priv = dev->dev_private;
  826. u32 delayfreq;
  827. int ret, i;
  828. ret = mutex_lock_interruptible(&dev->struct_mutex);
  829. if (ret)
  830. return ret;
  831. for (i = 0; i < 16; i++) {
  832. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  833. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  834. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  835. }
  836. mutex_unlock(&dev->struct_mutex);
  837. return 0;
  838. }
  839. static inline int MAP_TO_MV(int map)
  840. {
  841. return 1250 - (map * 25);
  842. }
  843. static int i915_inttoext_table(struct seq_file *m, void *unused)
  844. {
  845. struct drm_info_node *node = (struct drm_info_node *) m->private;
  846. struct drm_device *dev = node->minor->dev;
  847. drm_i915_private_t *dev_priv = dev->dev_private;
  848. u32 inttoext;
  849. int ret, i;
  850. ret = mutex_lock_interruptible(&dev->struct_mutex);
  851. if (ret)
  852. return ret;
  853. for (i = 1; i <= 32; i++) {
  854. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  855. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  856. }
  857. mutex_unlock(&dev->struct_mutex);
  858. return 0;
  859. }
  860. static int ironlake_drpc_info(struct seq_file *m)
  861. {
  862. struct drm_info_node *node = (struct drm_info_node *) m->private;
  863. struct drm_device *dev = node->minor->dev;
  864. drm_i915_private_t *dev_priv = dev->dev_private;
  865. u32 rgvmodectl, rstdbyctl;
  866. u16 crstandvid;
  867. int ret;
  868. ret = mutex_lock_interruptible(&dev->struct_mutex);
  869. if (ret)
  870. return ret;
  871. rgvmodectl = I915_READ(MEMMODECTL);
  872. rstdbyctl = I915_READ(RSTDBYCTL);
  873. crstandvid = I915_READ16(CRSTANDVID);
  874. mutex_unlock(&dev->struct_mutex);
  875. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  876. "yes" : "no");
  877. seq_printf(m, "Boost freq: %d\n",
  878. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  879. MEMMODE_BOOST_FREQ_SHIFT);
  880. seq_printf(m, "HW control enabled: %s\n",
  881. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  882. seq_printf(m, "SW control enabled: %s\n",
  883. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  884. seq_printf(m, "Gated voltage change: %s\n",
  885. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  886. seq_printf(m, "Starting frequency: P%d\n",
  887. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  888. seq_printf(m, "Max P-state: P%d\n",
  889. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  890. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  891. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  892. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  893. seq_printf(m, "Render standby enabled: %s\n",
  894. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  895. seq_printf(m, "Current RS state: ");
  896. switch (rstdbyctl & RSX_STATUS_MASK) {
  897. case RSX_STATUS_ON:
  898. seq_printf(m, "on\n");
  899. break;
  900. case RSX_STATUS_RC1:
  901. seq_printf(m, "RC1\n");
  902. break;
  903. case RSX_STATUS_RC1E:
  904. seq_printf(m, "RC1E\n");
  905. break;
  906. case RSX_STATUS_RS1:
  907. seq_printf(m, "RS1\n");
  908. break;
  909. case RSX_STATUS_RS2:
  910. seq_printf(m, "RS2 (RC6)\n");
  911. break;
  912. case RSX_STATUS_RS3:
  913. seq_printf(m, "RC3 (RC6+)\n");
  914. break;
  915. default:
  916. seq_printf(m, "unknown\n");
  917. break;
  918. }
  919. return 0;
  920. }
  921. static int gen6_drpc_info(struct seq_file *m)
  922. {
  923. struct drm_info_node *node = (struct drm_info_node *) m->private;
  924. struct drm_device *dev = node->minor->dev;
  925. struct drm_i915_private *dev_priv = dev->dev_private;
  926. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  927. unsigned forcewake_count;
  928. int count=0, ret;
  929. ret = mutex_lock_interruptible(&dev->struct_mutex);
  930. if (ret)
  931. return ret;
  932. spin_lock_irq(&dev_priv->gt_lock);
  933. forcewake_count = dev_priv->forcewake_count;
  934. spin_unlock_irq(&dev_priv->gt_lock);
  935. if (forcewake_count) {
  936. seq_printf(m, "RC information inaccurate because somebody "
  937. "holds a forcewake reference \n");
  938. } else {
  939. /* NB: we cannot use forcewake, else we read the wrong values */
  940. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  941. udelay(10);
  942. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  943. }
  944. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  945. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  946. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  947. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  948. mutex_unlock(&dev->struct_mutex);
  949. mutex_lock(&dev_priv->rps.hw_lock);
  950. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  951. mutex_unlock(&dev_priv->rps.hw_lock);
  952. seq_printf(m, "Video Turbo Mode: %s\n",
  953. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  954. seq_printf(m, "HW control enabled: %s\n",
  955. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  956. seq_printf(m, "SW control enabled: %s\n",
  957. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  958. GEN6_RP_MEDIA_SW_MODE));
  959. seq_printf(m, "RC1e Enabled: %s\n",
  960. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  961. seq_printf(m, "RC6 Enabled: %s\n",
  962. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  963. seq_printf(m, "Deep RC6 Enabled: %s\n",
  964. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  965. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  966. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  967. seq_printf(m, "Current RC state: ");
  968. switch (gt_core_status & GEN6_RCn_MASK) {
  969. case GEN6_RC0:
  970. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  971. seq_printf(m, "Core Power Down\n");
  972. else
  973. seq_printf(m, "on\n");
  974. break;
  975. case GEN6_RC3:
  976. seq_printf(m, "RC3\n");
  977. break;
  978. case GEN6_RC6:
  979. seq_printf(m, "RC6\n");
  980. break;
  981. case GEN6_RC7:
  982. seq_printf(m, "RC7\n");
  983. break;
  984. default:
  985. seq_printf(m, "Unknown\n");
  986. break;
  987. }
  988. seq_printf(m, "Core Power Down: %s\n",
  989. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  990. /* Not exactly sure what this is */
  991. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  992. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  993. seq_printf(m, "RC6 residency since boot: %u\n",
  994. I915_READ(GEN6_GT_GFX_RC6));
  995. seq_printf(m, "RC6+ residency since boot: %u\n",
  996. I915_READ(GEN6_GT_GFX_RC6p));
  997. seq_printf(m, "RC6++ residency since boot: %u\n",
  998. I915_READ(GEN6_GT_GFX_RC6pp));
  999. seq_printf(m, "RC6 voltage: %dmV\n",
  1000. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1001. seq_printf(m, "RC6+ voltage: %dmV\n",
  1002. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1003. seq_printf(m, "RC6++ voltage: %dmV\n",
  1004. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1005. return 0;
  1006. }
  1007. static int i915_drpc_info(struct seq_file *m, void *unused)
  1008. {
  1009. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1010. struct drm_device *dev = node->minor->dev;
  1011. if (IS_GEN6(dev) || IS_GEN7(dev))
  1012. return gen6_drpc_info(m);
  1013. else
  1014. return ironlake_drpc_info(m);
  1015. }
  1016. static int i915_fbc_status(struct seq_file *m, void *unused)
  1017. {
  1018. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1019. struct drm_device *dev = node->minor->dev;
  1020. drm_i915_private_t *dev_priv = dev->dev_private;
  1021. if (!I915_HAS_FBC(dev)) {
  1022. seq_printf(m, "FBC unsupported on this chipset\n");
  1023. return 0;
  1024. }
  1025. if (intel_fbc_enabled(dev)) {
  1026. seq_printf(m, "FBC enabled\n");
  1027. } else {
  1028. seq_printf(m, "FBC disabled: ");
  1029. switch (dev_priv->no_fbc_reason) {
  1030. case FBC_NO_OUTPUT:
  1031. seq_printf(m, "no outputs");
  1032. break;
  1033. case FBC_STOLEN_TOO_SMALL:
  1034. seq_printf(m, "not enough stolen memory");
  1035. break;
  1036. case FBC_UNSUPPORTED_MODE:
  1037. seq_printf(m, "mode not supported");
  1038. break;
  1039. case FBC_MODE_TOO_LARGE:
  1040. seq_printf(m, "mode too large");
  1041. break;
  1042. case FBC_BAD_PLANE:
  1043. seq_printf(m, "FBC unsupported on plane");
  1044. break;
  1045. case FBC_NOT_TILED:
  1046. seq_printf(m, "scanout buffer not tiled");
  1047. break;
  1048. case FBC_MULTIPLE_PIPES:
  1049. seq_printf(m, "multiple pipes are enabled");
  1050. break;
  1051. case FBC_MODULE_PARAM:
  1052. seq_printf(m, "disabled per module param (default off)");
  1053. break;
  1054. default:
  1055. seq_printf(m, "unknown reason");
  1056. }
  1057. seq_printf(m, "\n");
  1058. }
  1059. return 0;
  1060. }
  1061. static int i915_sr_status(struct seq_file *m, void *unused)
  1062. {
  1063. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1064. struct drm_device *dev = node->minor->dev;
  1065. drm_i915_private_t *dev_priv = dev->dev_private;
  1066. bool sr_enabled = false;
  1067. if (HAS_PCH_SPLIT(dev))
  1068. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1069. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1070. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1071. else if (IS_I915GM(dev))
  1072. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1073. else if (IS_PINEVIEW(dev))
  1074. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1075. seq_printf(m, "self-refresh: %s\n",
  1076. sr_enabled ? "enabled" : "disabled");
  1077. return 0;
  1078. }
  1079. static int i915_emon_status(struct seq_file *m, void *unused)
  1080. {
  1081. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1082. struct drm_device *dev = node->minor->dev;
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. unsigned long temp, chipset, gfx;
  1085. int ret;
  1086. if (!IS_GEN5(dev))
  1087. return -ENODEV;
  1088. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1089. if (ret)
  1090. return ret;
  1091. temp = i915_mch_val(dev_priv);
  1092. chipset = i915_chipset_val(dev_priv);
  1093. gfx = i915_gfx_val(dev_priv);
  1094. mutex_unlock(&dev->struct_mutex);
  1095. seq_printf(m, "GMCH temp: %ld\n", temp);
  1096. seq_printf(m, "Chipset power: %ld\n", chipset);
  1097. seq_printf(m, "GFX power: %ld\n", gfx);
  1098. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1099. return 0;
  1100. }
  1101. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1102. {
  1103. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1104. struct drm_device *dev = node->minor->dev;
  1105. drm_i915_private_t *dev_priv = dev->dev_private;
  1106. int ret;
  1107. int gpu_freq, ia_freq;
  1108. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1109. seq_printf(m, "unsupported on this chipset\n");
  1110. return 0;
  1111. }
  1112. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1113. if (ret)
  1114. return ret;
  1115. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1116. for (gpu_freq = dev_priv->rps.min_delay;
  1117. gpu_freq <= dev_priv->rps.max_delay;
  1118. gpu_freq++) {
  1119. ia_freq = gpu_freq;
  1120. sandybridge_pcode_read(dev_priv,
  1121. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1122. &ia_freq);
  1123. seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
  1124. }
  1125. mutex_unlock(&dev_priv->rps.hw_lock);
  1126. return 0;
  1127. }
  1128. static int i915_gfxec(struct seq_file *m, void *unused)
  1129. {
  1130. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1131. struct drm_device *dev = node->minor->dev;
  1132. drm_i915_private_t *dev_priv = dev->dev_private;
  1133. int ret;
  1134. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1135. if (ret)
  1136. return ret;
  1137. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1138. mutex_unlock(&dev->struct_mutex);
  1139. return 0;
  1140. }
  1141. static int i915_opregion(struct seq_file *m, void *unused)
  1142. {
  1143. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1144. struct drm_device *dev = node->minor->dev;
  1145. drm_i915_private_t *dev_priv = dev->dev_private;
  1146. struct intel_opregion *opregion = &dev_priv->opregion;
  1147. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1148. int ret;
  1149. if (data == NULL)
  1150. return -ENOMEM;
  1151. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1152. if (ret)
  1153. goto out;
  1154. if (opregion->header) {
  1155. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1156. seq_write(m, data, OPREGION_SIZE);
  1157. }
  1158. mutex_unlock(&dev->struct_mutex);
  1159. out:
  1160. kfree(data);
  1161. return 0;
  1162. }
  1163. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1164. {
  1165. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1166. struct drm_device *dev = node->minor->dev;
  1167. drm_i915_private_t *dev_priv = dev->dev_private;
  1168. struct intel_fbdev *ifbdev;
  1169. struct intel_framebuffer *fb;
  1170. int ret;
  1171. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1172. if (ret)
  1173. return ret;
  1174. ifbdev = dev_priv->fbdev;
  1175. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1176. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1177. fb->base.width,
  1178. fb->base.height,
  1179. fb->base.depth,
  1180. fb->base.bits_per_pixel);
  1181. describe_obj(m, fb->obj);
  1182. seq_printf(m, "\n");
  1183. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1184. if (&fb->base == ifbdev->helper.fb)
  1185. continue;
  1186. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1187. fb->base.width,
  1188. fb->base.height,
  1189. fb->base.depth,
  1190. fb->base.bits_per_pixel);
  1191. describe_obj(m, fb->obj);
  1192. seq_printf(m, "\n");
  1193. }
  1194. mutex_unlock(&dev->mode_config.mutex);
  1195. return 0;
  1196. }
  1197. static int i915_context_status(struct seq_file *m, void *unused)
  1198. {
  1199. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1200. struct drm_device *dev = node->minor->dev;
  1201. drm_i915_private_t *dev_priv = dev->dev_private;
  1202. int ret;
  1203. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1204. if (ret)
  1205. return ret;
  1206. if (dev_priv->ips.pwrctx) {
  1207. seq_printf(m, "power context ");
  1208. describe_obj(m, dev_priv->ips.pwrctx);
  1209. seq_printf(m, "\n");
  1210. }
  1211. if (dev_priv->ips.renderctx) {
  1212. seq_printf(m, "render context ");
  1213. describe_obj(m, dev_priv->ips.renderctx);
  1214. seq_printf(m, "\n");
  1215. }
  1216. mutex_unlock(&dev->mode_config.mutex);
  1217. return 0;
  1218. }
  1219. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1220. {
  1221. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1222. struct drm_device *dev = node->minor->dev;
  1223. struct drm_i915_private *dev_priv = dev->dev_private;
  1224. unsigned forcewake_count;
  1225. spin_lock_irq(&dev_priv->gt_lock);
  1226. forcewake_count = dev_priv->forcewake_count;
  1227. spin_unlock_irq(&dev_priv->gt_lock);
  1228. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1229. return 0;
  1230. }
  1231. static const char *swizzle_string(unsigned swizzle)
  1232. {
  1233. switch(swizzle) {
  1234. case I915_BIT_6_SWIZZLE_NONE:
  1235. return "none";
  1236. case I915_BIT_6_SWIZZLE_9:
  1237. return "bit9";
  1238. case I915_BIT_6_SWIZZLE_9_10:
  1239. return "bit9/bit10";
  1240. case I915_BIT_6_SWIZZLE_9_11:
  1241. return "bit9/bit11";
  1242. case I915_BIT_6_SWIZZLE_9_10_11:
  1243. return "bit9/bit10/bit11";
  1244. case I915_BIT_6_SWIZZLE_9_17:
  1245. return "bit9/bit17";
  1246. case I915_BIT_6_SWIZZLE_9_10_17:
  1247. return "bit9/bit10/bit17";
  1248. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1249. return "unkown";
  1250. }
  1251. return "bug";
  1252. }
  1253. static int i915_swizzle_info(struct seq_file *m, void *data)
  1254. {
  1255. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1256. struct drm_device *dev = node->minor->dev;
  1257. struct drm_i915_private *dev_priv = dev->dev_private;
  1258. int ret;
  1259. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1260. if (ret)
  1261. return ret;
  1262. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1263. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1264. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1265. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1266. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1267. seq_printf(m, "DDC = 0x%08x\n",
  1268. I915_READ(DCC));
  1269. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1270. I915_READ16(C0DRB3));
  1271. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1272. I915_READ16(C1DRB3));
  1273. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1274. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1275. I915_READ(MAD_DIMM_C0));
  1276. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1277. I915_READ(MAD_DIMM_C1));
  1278. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1279. I915_READ(MAD_DIMM_C2));
  1280. seq_printf(m, "TILECTL = 0x%08x\n",
  1281. I915_READ(TILECTL));
  1282. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1283. I915_READ(ARB_MODE));
  1284. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1285. I915_READ(DISP_ARB_CTL));
  1286. }
  1287. mutex_unlock(&dev->struct_mutex);
  1288. return 0;
  1289. }
  1290. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1291. {
  1292. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1293. struct drm_device *dev = node->minor->dev;
  1294. struct drm_i915_private *dev_priv = dev->dev_private;
  1295. struct intel_ring_buffer *ring;
  1296. int i, ret;
  1297. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1298. if (ret)
  1299. return ret;
  1300. if (INTEL_INFO(dev)->gen == 6)
  1301. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1302. for_each_ring(ring, dev_priv, i) {
  1303. seq_printf(m, "%s\n", ring->name);
  1304. if (INTEL_INFO(dev)->gen == 7)
  1305. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1306. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1307. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1308. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1309. }
  1310. if (dev_priv->mm.aliasing_ppgtt) {
  1311. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1312. seq_printf(m, "aliasing PPGTT:\n");
  1313. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1314. }
  1315. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1316. mutex_unlock(&dev->struct_mutex);
  1317. return 0;
  1318. }
  1319. static int i915_dpio_info(struct seq_file *m, void *data)
  1320. {
  1321. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1322. struct drm_device *dev = node->minor->dev;
  1323. struct drm_i915_private *dev_priv = dev->dev_private;
  1324. int ret;
  1325. if (!IS_VALLEYVIEW(dev)) {
  1326. seq_printf(m, "unsupported\n");
  1327. return 0;
  1328. }
  1329. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1330. if (ret)
  1331. return ret;
  1332. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1333. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1334. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1335. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1336. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1337. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1338. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1339. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1340. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1341. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1342. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1343. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1344. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1345. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1346. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1347. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1348. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1349. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1350. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1351. mutex_unlock(&dev->mode_config.mutex);
  1352. return 0;
  1353. }
  1354. static ssize_t
  1355. i915_wedged_read(struct file *filp,
  1356. char __user *ubuf,
  1357. size_t max,
  1358. loff_t *ppos)
  1359. {
  1360. struct drm_device *dev = filp->private_data;
  1361. drm_i915_private_t *dev_priv = dev->dev_private;
  1362. char buf[80];
  1363. int len;
  1364. len = snprintf(buf, sizeof(buf),
  1365. "wedged : %d\n",
  1366. atomic_read(&dev_priv->mm.wedged));
  1367. if (len > sizeof(buf))
  1368. len = sizeof(buf);
  1369. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1370. }
  1371. static ssize_t
  1372. i915_wedged_write(struct file *filp,
  1373. const char __user *ubuf,
  1374. size_t cnt,
  1375. loff_t *ppos)
  1376. {
  1377. struct drm_device *dev = filp->private_data;
  1378. char buf[20];
  1379. int val = 1;
  1380. if (cnt > 0) {
  1381. if (cnt > sizeof(buf) - 1)
  1382. return -EINVAL;
  1383. if (copy_from_user(buf, ubuf, cnt))
  1384. return -EFAULT;
  1385. buf[cnt] = 0;
  1386. val = simple_strtoul(buf, NULL, 0);
  1387. }
  1388. DRM_INFO("Manually setting wedged to %d\n", val);
  1389. i915_handle_error(dev, val);
  1390. return cnt;
  1391. }
  1392. static const struct file_operations i915_wedged_fops = {
  1393. .owner = THIS_MODULE,
  1394. .open = simple_open,
  1395. .read = i915_wedged_read,
  1396. .write = i915_wedged_write,
  1397. .llseek = default_llseek,
  1398. };
  1399. static ssize_t
  1400. i915_ring_stop_read(struct file *filp,
  1401. char __user *ubuf,
  1402. size_t max,
  1403. loff_t *ppos)
  1404. {
  1405. struct drm_device *dev = filp->private_data;
  1406. drm_i915_private_t *dev_priv = dev->dev_private;
  1407. char buf[20];
  1408. int len;
  1409. len = snprintf(buf, sizeof(buf),
  1410. "0x%08x\n", dev_priv->stop_rings);
  1411. if (len > sizeof(buf))
  1412. len = sizeof(buf);
  1413. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1414. }
  1415. static ssize_t
  1416. i915_ring_stop_write(struct file *filp,
  1417. const char __user *ubuf,
  1418. size_t cnt,
  1419. loff_t *ppos)
  1420. {
  1421. struct drm_device *dev = filp->private_data;
  1422. struct drm_i915_private *dev_priv = dev->dev_private;
  1423. char buf[20];
  1424. int val = 0, ret;
  1425. if (cnt > 0) {
  1426. if (cnt > sizeof(buf) - 1)
  1427. return -EINVAL;
  1428. if (copy_from_user(buf, ubuf, cnt))
  1429. return -EFAULT;
  1430. buf[cnt] = 0;
  1431. val = simple_strtoul(buf, NULL, 0);
  1432. }
  1433. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1434. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1435. if (ret)
  1436. return ret;
  1437. dev_priv->stop_rings = val;
  1438. mutex_unlock(&dev->struct_mutex);
  1439. return cnt;
  1440. }
  1441. static const struct file_operations i915_ring_stop_fops = {
  1442. .owner = THIS_MODULE,
  1443. .open = simple_open,
  1444. .read = i915_ring_stop_read,
  1445. .write = i915_ring_stop_write,
  1446. .llseek = default_llseek,
  1447. };
  1448. static ssize_t
  1449. i915_max_freq_read(struct file *filp,
  1450. char __user *ubuf,
  1451. size_t max,
  1452. loff_t *ppos)
  1453. {
  1454. struct drm_device *dev = filp->private_data;
  1455. drm_i915_private_t *dev_priv = dev->dev_private;
  1456. char buf[80];
  1457. int len, ret;
  1458. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1459. return -ENODEV;
  1460. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1461. if (ret)
  1462. return ret;
  1463. len = snprintf(buf, sizeof(buf),
  1464. "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
  1465. mutex_unlock(&dev_priv->rps.hw_lock);
  1466. if (len > sizeof(buf))
  1467. len = sizeof(buf);
  1468. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1469. }
  1470. static ssize_t
  1471. i915_max_freq_write(struct file *filp,
  1472. const char __user *ubuf,
  1473. size_t cnt,
  1474. loff_t *ppos)
  1475. {
  1476. struct drm_device *dev = filp->private_data;
  1477. struct drm_i915_private *dev_priv = dev->dev_private;
  1478. char buf[20];
  1479. int val = 1, ret;
  1480. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1481. return -ENODEV;
  1482. if (cnt > 0) {
  1483. if (cnt > sizeof(buf) - 1)
  1484. return -EINVAL;
  1485. if (copy_from_user(buf, ubuf, cnt))
  1486. return -EFAULT;
  1487. buf[cnt] = 0;
  1488. val = simple_strtoul(buf, NULL, 0);
  1489. }
  1490. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1491. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1492. if (ret)
  1493. return ret;
  1494. /*
  1495. * Turbo will still be enabled, but won't go above the set value.
  1496. */
  1497. dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
  1498. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1499. mutex_unlock(&dev_priv->rps.hw_lock);
  1500. return cnt;
  1501. }
  1502. static const struct file_operations i915_max_freq_fops = {
  1503. .owner = THIS_MODULE,
  1504. .open = simple_open,
  1505. .read = i915_max_freq_read,
  1506. .write = i915_max_freq_write,
  1507. .llseek = default_llseek,
  1508. };
  1509. static ssize_t
  1510. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1511. loff_t *ppos)
  1512. {
  1513. struct drm_device *dev = filp->private_data;
  1514. drm_i915_private_t *dev_priv = dev->dev_private;
  1515. char buf[80];
  1516. int len, ret;
  1517. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1518. return -ENODEV;
  1519. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1520. if (ret)
  1521. return ret;
  1522. len = snprintf(buf, sizeof(buf),
  1523. "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
  1524. mutex_unlock(&dev_priv->rps.hw_lock);
  1525. if (len > sizeof(buf))
  1526. len = sizeof(buf);
  1527. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1528. }
  1529. static ssize_t
  1530. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1531. loff_t *ppos)
  1532. {
  1533. struct drm_device *dev = filp->private_data;
  1534. struct drm_i915_private *dev_priv = dev->dev_private;
  1535. char buf[20];
  1536. int val = 1, ret;
  1537. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1538. return -ENODEV;
  1539. if (cnt > 0) {
  1540. if (cnt > sizeof(buf) - 1)
  1541. return -EINVAL;
  1542. if (copy_from_user(buf, ubuf, cnt))
  1543. return -EFAULT;
  1544. buf[cnt] = 0;
  1545. val = simple_strtoul(buf, NULL, 0);
  1546. }
  1547. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1548. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1549. if (ret)
  1550. return ret;
  1551. /*
  1552. * Turbo will still be enabled, but won't go below the set value.
  1553. */
  1554. dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
  1555. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1556. mutex_unlock(&dev_priv->rps.hw_lock);
  1557. return cnt;
  1558. }
  1559. static const struct file_operations i915_min_freq_fops = {
  1560. .owner = THIS_MODULE,
  1561. .open = simple_open,
  1562. .read = i915_min_freq_read,
  1563. .write = i915_min_freq_write,
  1564. .llseek = default_llseek,
  1565. };
  1566. static ssize_t
  1567. i915_cache_sharing_read(struct file *filp,
  1568. char __user *ubuf,
  1569. size_t max,
  1570. loff_t *ppos)
  1571. {
  1572. struct drm_device *dev = filp->private_data;
  1573. drm_i915_private_t *dev_priv = dev->dev_private;
  1574. char buf[80];
  1575. u32 snpcr;
  1576. int len, ret;
  1577. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1578. return -ENODEV;
  1579. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1580. if (ret)
  1581. return ret;
  1582. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1583. mutex_unlock(&dev_priv->dev->struct_mutex);
  1584. len = snprintf(buf, sizeof(buf),
  1585. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1586. GEN6_MBC_SNPCR_SHIFT);
  1587. if (len > sizeof(buf))
  1588. len = sizeof(buf);
  1589. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1590. }
  1591. static ssize_t
  1592. i915_cache_sharing_write(struct file *filp,
  1593. const char __user *ubuf,
  1594. size_t cnt,
  1595. loff_t *ppos)
  1596. {
  1597. struct drm_device *dev = filp->private_data;
  1598. struct drm_i915_private *dev_priv = dev->dev_private;
  1599. char buf[20];
  1600. u32 snpcr;
  1601. int val = 1;
  1602. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1603. return -ENODEV;
  1604. if (cnt > 0) {
  1605. if (cnt > sizeof(buf) - 1)
  1606. return -EINVAL;
  1607. if (copy_from_user(buf, ubuf, cnt))
  1608. return -EFAULT;
  1609. buf[cnt] = 0;
  1610. val = simple_strtoul(buf, NULL, 0);
  1611. }
  1612. if (val < 0 || val > 3)
  1613. return -EINVAL;
  1614. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1615. /* Update the cache sharing policy here as well */
  1616. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1617. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1618. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1619. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1620. return cnt;
  1621. }
  1622. static const struct file_operations i915_cache_sharing_fops = {
  1623. .owner = THIS_MODULE,
  1624. .open = simple_open,
  1625. .read = i915_cache_sharing_read,
  1626. .write = i915_cache_sharing_write,
  1627. .llseek = default_llseek,
  1628. };
  1629. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1630. * allocated we need to hook into the minor for release. */
  1631. static int
  1632. drm_add_fake_info_node(struct drm_minor *minor,
  1633. struct dentry *ent,
  1634. const void *key)
  1635. {
  1636. struct drm_info_node *node;
  1637. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1638. if (node == NULL) {
  1639. debugfs_remove(ent);
  1640. return -ENOMEM;
  1641. }
  1642. node->minor = minor;
  1643. node->dent = ent;
  1644. node->info_ent = (void *) key;
  1645. mutex_lock(&minor->debugfs_lock);
  1646. list_add(&node->list, &minor->debugfs_list);
  1647. mutex_unlock(&minor->debugfs_lock);
  1648. return 0;
  1649. }
  1650. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1651. {
  1652. struct drm_device *dev = inode->i_private;
  1653. struct drm_i915_private *dev_priv = dev->dev_private;
  1654. if (INTEL_INFO(dev)->gen < 6)
  1655. return 0;
  1656. gen6_gt_force_wake_get(dev_priv);
  1657. return 0;
  1658. }
  1659. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1660. {
  1661. struct drm_device *dev = inode->i_private;
  1662. struct drm_i915_private *dev_priv = dev->dev_private;
  1663. if (INTEL_INFO(dev)->gen < 6)
  1664. return 0;
  1665. gen6_gt_force_wake_put(dev_priv);
  1666. return 0;
  1667. }
  1668. static const struct file_operations i915_forcewake_fops = {
  1669. .owner = THIS_MODULE,
  1670. .open = i915_forcewake_open,
  1671. .release = i915_forcewake_release,
  1672. };
  1673. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1674. {
  1675. struct drm_device *dev = minor->dev;
  1676. struct dentry *ent;
  1677. ent = debugfs_create_file("i915_forcewake_user",
  1678. S_IRUSR,
  1679. root, dev,
  1680. &i915_forcewake_fops);
  1681. if (IS_ERR(ent))
  1682. return PTR_ERR(ent);
  1683. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1684. }
  1685. static int i915_debugfs_create(struct dentry *root,
  1686. struct drm_minor *minor,
  1687. const char *name,
  1688. const struct file_operations *fops)
  1689. {
  1690. struct drm_device *dev = minor->dev;
  1691. struct dentry *ent;
  1692. ent = debugfs_create_file(name,
  1693. S_IRUGO | S_IWUSR,
  1694. root, dev,
  1695. fops);
  1696. if (IS_ERR(ent))
  1697. return PTR_ERR(ent);
  1698. return drm_add_fake_info_node(minor, ent, fops);
  1699. }
  1700. static struct drm_info_list i915_debugfs_list[] = {
  1701. {"i915_capabilities", i915_capabilities, 0},
  1702. {"i915_gem_objects", i915_gem_object_info, 0},
  1703. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1704. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1705. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1706. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1707. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1708. {"i915_gem_request", i915_gem_request_info, 0},
  1709. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1710. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1711. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1712. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1713. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1714. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1715. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1716. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1717. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1718. {"i915_inttoext_table", i915_inttoext_table, 0},
  1719. {"i915_drpc_info", i915_drpc_info, 0},
  1720. {"i915_emon_status", i915_emon_status, 0},
  1721. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1722. {"i915_gfxec", i915_gfxec, 0},
  1723. {"i915_fbc_status", i915_fbc_status, 0},
  1724. {"i915_sr_status", i915_sr_status, 0},
  1725. {"i915_opregion", i915_opregion, 0},
  1726. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1727. {"i915_context_status", i915_context_status, 0},
  1728. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1729. {"i915_swizzle_info", i915_swizzle_info, 0},
  1730. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1731. {"i915_dpio", i915_dpio_info, 0},
  1732. };
  1733. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1734. int i915_debugfs_init(struct drm_minor *minor)
  1735. {
  1736. int ret;
  1737. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1738. "i915_wedged",
  1739. &i915_wedged_fops);
  1740. if (ret)
  1741. return ret;
  1742. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1743. if (ret)
  1744. return ret;
  1745. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1746. "i915_max_freq",
  1747. &i915_max_freq_fops);
  1748. if (ret)
  1749. return ret;
  1750. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1751. "i915_min_freq",
  1752. &i915_min_freq_fops);
  1753. if (ret)
  1754. return ret;
  1755. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1756. "i915_cache_sharing",
  1757. &i915_cache_sharing_fops);
  1758. if (ret)
  1759. return ret;
  1760. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1761. "i915_ring_stop",
  1762. &i915_ring_stop_fops);
  1763. if (ret)
  1764. return ret;
  1765. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1766. "i915_error_state",
  1767. &i915_error_state_fops);
  1768. if (ret)
  1769. return ret;
  1770. return drm_debugfs_create_files(i915_debugfs_list,
  1771. I915_DEBUGFS_ENTRIES,
  1772. minor->debugfs_root, minor);
  1773. }
  1774. void i915_debugfs_cleanup(struct drm_minor *minor)
  1775. {
  1776. drm_debugfs_remove_files(i915_debugfs_list,
  1777. I915_DEBUGFS_ENTRIES, minor);
  1778. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1779. 1, minor);
  1780. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1781. 1, minor);
  1782. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1783. 1, minor);
  1784. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1785. 1, minor);
  1786. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1787. 1, minor);
  1788. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1789. 1, minor);
  1790. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1791. 1, minor);
  1792. }
  1793. #endif /* CONFIG_DEBUG_FS */