radeon_encoders.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. void
  148. radeon_link_encoder_connector(struct drm_device *dev)
  149. {
  150. struct drm_connector *connector;
  151. struct radeon_connector *radeon_connector;
  152. struct drm_encoder *encoder;
  153. struct radeon_encoder *radeon_encoder;
  154. /* walk the list and link encoders to connectors */
  155. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  156. radeon_connector = to_radeon_connector(connector);
  157. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  158. radeon_encoder = to_radeon_encoder(encoder);
  159. if (radeon_encoder->devices & radeon_connector->devices)
  160. drm_mode_connector_attach_encoder(connector, encoder);
  161. }
  162. }
  163. }
  164. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  165. {
  166. struct drm_device *dev = encoder->dev;
  167. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  168. struct drm_connector *connector;
  169. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  170. if (connector->encoder == encoder) {
  171. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  172. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  173. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  174. radeon_encoder->active_device, radeon_encoder->devices,
  175. radeon_connector->devices, encoder->encoder_type);
  176. }
  177. }
  178. }
  179. static struct drm_connector *
  180. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  181. {
  182. struct drm_device *dev = encoder->dev;
  183. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  184. struct drm_connector *connector;
  185. struct radeon_connector *radeon_connector;
  186. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  187. radeon_connector = to_radeon_connector(connector);
  188. if (radeon_encoder->devices & radeon_connector->devices)
  189. return connector;
  190. }
  191. return NULL;
  192. }
  193. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  194. struct drm_display_mode *mode,
  195. struct drm_display_mode *adjusted_mode)
  196. {
  197. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  198. struct drm_device *dev = encoder->dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. /* set the active encoder to connector routing */
  201. radeon_encoder_set_active_device(encoder);
  202. drm_mode_set_crtcinfo(adjusted_mode, 0);
  203. /* hw bug */
  204. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  205. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  206. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  207. /* get the native mode for LVDS */
  208. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  209. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  210. int mode_id = adjusted_mode->base.id;
  211. *adjusted_mode = *native_mode;
  212. if (!ASIC_IS_AVIVO(rdev)) {
  213. adjusted_mode->hdisplay = mode->hdisplay;
  214. adjusted_mode->vdisplay = mode->vdisplay;
  215. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  216. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  217. }
  218. adjusted_mode->base.id = mode_id;
  219. }
  220. /* get the native mode for TV */
  221. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  222. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  223. if (tv_dac) {
  224. if (tv_dac->tv_std == TV_STD_NTSC ||
  225. tv_dac->tv_std == TV_STD_NTSC_J ||
  226. tv_dac->tv_std == TV_STD_PAL_M)
  227. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  228. else
  229. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  230. }
  231. }
  232. if (ASIC_IS_DCE3(rdev) &&
  233. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  234. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  235. radeon_dp_set_link_config(connector, mode);
  236. }
  237. return true;
  238. }
  239. static void
  240. atombios_dac_setup(struct drm_encoder *encoder, int action)
  241. {
  242. struct drm_device *dev = encoder->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  245. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  246. int index = 0, num = 0;
  247. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  248. enum radeon_tv_std tv_std = TV_STD_NTSC;
  249. if (dac_info->tv_std)
  250. tv_std = dac_info->tv_std;
  251. memset(&args, 0, sizeof(args));
  252. switch (radeon_encoder->encoder_id) {
  253. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  254. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  255. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  256. num = 1;
  257. break;
  258. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  259. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  260. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  261. num = 2;
  262. break;
  263. }
  264. args.ucAction = action;
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  266. args.ucDacStandard = ATOM_DAC1_PS2;
  267. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  268. args.ucDacStandard = ATOM_DAC1_CV;
  269. else {
  270. switch (tv_std) {
  271. case TV_STD_PAL:
  272. case TV_STD_PAL_M:
  273. case TV_STD_SCART_PAL:
  274. case TV_STD_SECAM:
  275. case TV_STD_PAL_CN:
  276. args.ucDacStandard = ATOM_DAC1_PAL;
  277. break;
  278. case TV_STD_NTSC:
  279. case TV_STD_NTSC_J:
  280. case TV_STD_PAL_60:
  281. default:
  282. args.ucDacStandard = ATOM_DAC1_NTSC;
  283. break;
  284. }
  285. }
  286. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  287. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  288. }
  289. static void
  290. atombios_tv_setup(struct drm_encoder *encoder, int action)
  291. {
  292. struct drm_device *dev = encoder->dev;
  293. struct radeon_device *rdev = dev->dev_private;
  294. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  295. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  296. int index = 0;
  297. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  298. enum radeon_tv_std tv_std = TV_STD_NTSC;
  299. if (dac_info->tv_std)
  300. tv_std = dac_info->tv_std;
  301. memset(&args, 0, sizeof(args));
  302. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  303. args.sTVEncoder.ucAction = action;
  304. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  305. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  306. else {
  307. switch (tv_std) {
  308. case TV_STD_NTSC:
  309. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  310. break;
  311. case TV_STD_PAL:
  312. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  313. break;
  314. case TV_STD_PAL_M:
  315. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  316. break;
  317. case TV_STD_PAL_60:
  318. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  319. break;
  320. case TV_STD_NTSC_J:
  321. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  322. break;
  323. case TV_STD_SCART_PAL:
  324. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  325. break;
  326. case TV_STD_SECAM:
  327. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  328. break;
  329. case TV_STD_PAL_CN:
  330. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  331. break;
  332. default:
  333. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  334. break;
  335. }
  336. }
  337. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  338. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  339. }
  340. void
  341. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  342. {
  343. struct drm_device *dev = encoder->dev;
  344. struct radeon_device *rdev = dev->dev_private;
  345. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  346. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  347. int index = 0;
  348. memset(&args, 0, sizeof(args));
  349. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  350. args.sXTmdsEncoder.ucEnable = action;
  351. if (radeon_encoder->pixel_clock > 165000)
  352. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  353. /*if (pScrn->rgbBits == 8)*/
  354. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  355. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  356. }
  357. static void
  358. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  359. {
  360. struct drm_device *dev = encoder->dev;
  361. struct radeon_device *rdev = dev->dev_private;
  362. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  363. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  364. int index = 0;
  365. memset(&args, 0, sizeof(args));
  366. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  367. args.sDVOEncoder.ucAction = action;
  368. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  369. if (radeon_encoder->pixel_clock > 165000)
  370. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  372. }
  373. union lvds_encoder_control {
  374. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  375. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  376. };
  377. void
  378. atombios_digital_setup(struct drm_encoder *encoder, int action)
  379. {
  380. struct drm_device *dev = encoder->dev;
  381. struct radeon_device *rdev = dev->dev_private;
  382. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  383. union lvds_encoder_control args;
  384. int index = 0;
  385. int hdmi_detected = 0;
  386. uint8_t frev, crev;
  387. struct radeon_encoder_atom_dig *dig;
  388. struct drm_connector *connector;
  389. struct radeon_connector *radeon_connector;
  390. struct radeon_connector_atom_dig *dig_connector;
  391. connector = radeon_get_connector_for_encoder(encoder);
  392. if (!connector)
  393. return;
  394. radeon_connector = to_radeon_connector(connector);
  395. if (!radeon_encoder->enc_priv)
  396. return;
  397. dig = radeon_encoder->enc_priv;
  398. if (!radeon_connector->con_priv)
  399. return;
  400. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  401. hdmi_detected = 1;
  402. dig_connector = radeon_connector->con_priv;
  403. memset(&args, 0, sizeof(args));
  404. switch (radeon_encoder->encoder_id) {
  405. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  406. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  407. break;
  408. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  409. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  410. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  411. break;
  412. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  413. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  414. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  415. else
  416. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  417. break;
  418. }
  419. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  420. switch (frev) {
  421. case 1:
  422. case 2:
  423. switch (crev) {
  424. case 1:
  425. args.v1.ucMisc = 0;
  426. args.v1.ucAction = action;
  427. if (hdmi_detected)
  428. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  429. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  430. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  431. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  432. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  433. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  434. args.v1.ucMisc |= (1 << 1);
  435. } else {
  436. if (dig_connector->linkb)
  437. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  438. if (radeon_encoder->pixel_clock > 165000)
  439. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  440. /*if (pScrn->rgbBits == 8) */
  441. args.v1.ucMisc |= (1 << 1);
  442. }
  443. break;
  444. case 2:
  445. case 3:
  446. args.v2.ucMisc = 0;
  447. args.v2.ucAction = action;
  448. if (crev == 3) {
  449. if (dig->coherent_mode)
  450. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  451. }
  452. if (hdmi_detected)
  453. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  454. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  455. args.v2.ucTruncate = 0;
  456. args.v2.ucSpatial = 0;
  457. args.v2.ucTemporal = 0;
  458. args.v2.ucFRC = 0;
  459. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  460. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  461. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  462. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  463. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  464. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  465. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  466. }
  467. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  468. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  469. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  470. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  471. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  472. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  473. }
  474. } else {
  475. if (dig_connector->linkb)
  476. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  477. if (radeon_encoder->pixel_clock > 165000)
  478. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  479. }
  480. break;
  481. default:
  482. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  483. break;
  484. }
  485. break;
  486. default:
  487. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  488. break;
  489. }
  490. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  491. r600_hdmi_enable(encoder, hdmi_detected);
  492. }
  493. int
  494. atombios_get_encoder_mode(struct drm_encoder *encoder)
  495. {
  496. struct drm_connector *connector;
  497. struct radeon_connector *radeon_connector;
  498. struct radeon_connector_atom_dig *radeon_dig_connector;
  499. connector = radeon_get_connector_for_encoder(encoder);
  500. if (!connector)
  501. return 0;
  502. radeon_connector = to_radeon_connector(connector);
  503. switch (connector->connector_type) {
  504. case DRM_MODE_CONNECTOR_DVII:
  505. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  506. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  507. return ATOM_ENCODER_MODE_HDMI;
  508. else if (radeon_connector->use_digital)
  509. return ATOM_ENCODER_MODE_DVI;
  510. else
  511. return ATOM_ENCODER_MODE_CRT;
  512. break;
  513. case DRM_MODE_CONNECTOR_DVID:
  514. case DRM_MODE_CONNECTOR_HDMIA:
  515. default:
  516. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  517. return ATOM_ENCODER_MODE_HDMI;
  518. else
  519. return ATOM_ENCODER_MODE_DVI;
  520. break;
  521. case DRM_MODE_CONNECTOR_LVDS:
  522. return ATOM_ENCODER_MODE_LVDS;
  523. break;
  524. case DRM_MODE_CONNECTOR_DisplayPort:
  525. radeon_dig_connector = radeon_connector->con_priv;
  526. if (radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  527. return ATOM_ENCODER_MODE_DP;
  528. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  529. return ATOM_ENCODER_MODE_HDMI;
  530. else
  531. return ATOM_ENCODER_MODE_DVI;
  532. break;
  533. case CONNECTOR_DVI_A:
  534. case CONNECTOR_VGA:
  535. return ATOM_ENCODER_MODE_CRT;
  536. break;
  537. case CONNECTOR_STV:
  538. case CONNECTOR_CTV:
  539. case CONNECTOR_DIN:
  540. /* fix me */
  541. return ATOM_ENCODER_MODE_TV;
  542. /*return ATOM_ENCODER_MODE_CV;*/
  543. break;
  544. }
  545. }
  546. /*
  547. * DIG Encoder/Transmitter Setup
  548. *
  549. * DCE 3.0/3.1
  550. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  551. * Supports up to 3 digital outputs
  552. * - 2 DIG encoder blocks.
  553. * DIG1 can drive UNIPHY link A or link B
  554. * DIG2 can drive UNIPHY link B or LVTMA
  555. *
  556. * DCE 3.2
  557. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  558. * Supports up to 5 digital outputs
  559. * - 2 DIG encoder blocks.
  560. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  561. *
  562. * Routing
  563. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  564. * Examples:
  565. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  566. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  567. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  568. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  569. */
  570. static void
  571. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  572. {
  573. struct drm_device *dev = encoder->dev;
  574. struct radeon_device *rdev = dev->dev_private;
  575. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  576. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  577. int index = 0, num = 0;
  578. uint8_t frev, crev;
  579. struct radeon_encoder_atom_dig *dig;
  580. struct drm_connector *connector;
  581. struct radeon_connector *radeon_connector;
  582. struct radeon_connector_atom_dig *dig_connector;
  583. connector = radeon_get_connector_for_encoder(encoder);
  584. if (!connector)
  585. return;
  586. radeon_connector = to_radeon_connector(connector);
  587. if (!radeon_connector->con_priv)
  588. return;
  589. dig_connector = radeon_connector->con_priv;
  590. if (!radeon_encoder->enc_priv)
  591. return;
  592. dig = radeon_encoder->enc_priv;
  593. memset(&args, 0, sizeof(args));
  594. if (ASIC_IS_DCE32(rdev)) {
  595. if (dig->dig_block)
  596. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  597. else
  598. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  599. num = dig->dig_block + 1;
  600. } else {
  601. switch (radeon_encoder->encoder_id) {
  602. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  603. /* XXX doesn't really matter which dig encoder we pick as long as it's
  604. * not already in use
  605. */
  606. if (dig_connector->linkb)
  607. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  608. else
  609. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  610. num = 1;
  611. break;
  612. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  613. /* Only dig2 encoder can drive LVTMA */
  614. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  615. num = 2;
  616. break;
  617. }
  618. }
  619. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  620. args.ucAction = action;
  621. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  622. if (ASIC_IS_DCE32(rdev)) {
  623. switch (radeon_encoder->encoder_id) {
  624. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  625. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  626. break;
  627. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  628. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  629. break;
  630. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  631. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  632. break;
  633. }
  634. } else {
  635. switch (radeon_encoder->encoder_id) {
  636. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  637. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  638. break;
  639. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  640. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  641. break;
  642. }
  643. }
  644. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  645. if (args.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  646. if (dig_connector->dp_clock == 270000)
  647. args.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  648. args.ucLaneNum = dig_connector->dp_lane_count;
  649. } else if (radeon_encoder->pixel_clock > 165000)
  650. args.ucLaneNum = 8;
  651. else
  652. args.ucLaneNum = 4;
  653. if (dig_connector->linkb)
  654. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  655. else
  656. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  657. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  658. }
  659. union dig_transmitter_control {
  660. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  661. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  662. };
  663. void
  664. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  665. {
  666. struct drm_device *dev = encoder->dev;
  667. struct radeon_device *rdev = dev->dev_private;
  668. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  669. union dig_transmitter_control args;
  670. int index = 0, num = 0;
  671. uint8_t frev, crev;
  672. struct radeon_encoder_atom_dig *dig;
  673. struct drm_connector *connector;
  674. struct radeon_connector *radeon_connector;
  675. struct radeon_connector_atom_dig *dig_connector;
  676. bool is_dp = false;
  677. connector = radeon_get_connector_for_encoder(encoder);
  678. if (!connector)
  679. return;
  680. radeon_connector = to_radeon_connector(connector);
  681. if (!radeon_encoder->enc_priv)
  682. return;
  683. dig = radeon_encoder->enc_priv;
  684. if (!radeon_connector->con_priv)
  685. return;
  686. dig_connector = radeon_connector->con_priv;
  687. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  688. is_dp = true;
  689. memset(&args, 0, sizeof(args));
  690. if (ASIC_IS_DCE32(rdev))
  691. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  692. else {
  693. switch (radeon_encoder->encoder_id) {
  694. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  695. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  696. break;
  697. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  698. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  699. break;
  700. }
  701. }
  702. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  703. args.v1.ucAction = action;
  704. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  705. args.v1.usInitInfo = radeon_connector->connector_object_id;
  706. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  707. args.v1.asMode.ucLaneSel = lane_num;
  708. args.v1.asMode.ucLaneSet = lane_set;
  709. } else {
  710. if (is_dp)
  711. args.v1.usPixelClock =
  712. cpu_to_le16(dig_connector->dp_clock / 10);
  713. else if (radeon_encoder->pixel_clock > 165000)
  714. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  715. else
  716. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  717. }
  718. if (ASIC_IS_DCE32(rdev)) {
  719. if (dig->dig_block)
  720. args.v2.acConfig.ucEncoderSel = 1;
  721. if (dig_connector->linkb)
  722. args.v2.acConfig.ucLinkSel = 1;
  723. switch (radeon_encoder->encoder_id) {
  724. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  725. args.v2.acConfig.ucTransmitterSel = 0;
  726. num = 0;
  727. break;
  728. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  729. args.v2.acConfig.ucTransmitterSel = 1;
  730. num = 1;
  731. break;
  732. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  733. args.v2.acConfig.ucTransmitterSel = 2;
  734. num = 2;
  735. break;
  736. }
  737. if (is_dp)
  738. args.v2.acConfig.fCoherentMode = 1;
  739. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  740. if (dig->coherent_mode)
  741. args.v2.acConfig.fCoherentMode = 1;
  742. }
  743. } else {
  744. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  745. switch (radeon_encoder->encoder_id) {
  746. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  747. /* XXX doesn't really matter which dig encoder we pick as long as it's
  748. * not already in use
  749. */
  750. if (dig_connector->linkb)
  751. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  752. else
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  754. if (rdev->flags & RADEON_IS_IGP) {
  755. if (radeon_encoder->pixel_clock > 165000) {
  756. if (dig_connector->igp_lane_info & 0x3)
  757. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  758. else if (dig_connector->igp_lane_info & 0xc)
  759. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  760. } else {
  761. if (dig_connector->igp_lane_info & 0x1)
  762. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  763. else if (dig_connector->igp_lane_info & 0x2)
  764. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  765. else if (dig_connector->igp_lane_info & 0x4)
  766. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  767. else if (dig_connector->igp_lane_info & 0x8)
  768. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  769. }
  770. }
  771. break;
  772. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  773. /* Only dig2 encoder can drive LVTMA */
  774. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  775. break;
  776. }
  777. if (radeon_encoder->pixel_clock > 165000)
  778. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  779. if (dig_connector->linkb)
  780. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  781. else
  782. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  783. if (is_dp)
  784. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  785. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  786. if (dig->coherent_mode)
  787. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  788. }
  789. }
  790. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  791. }
  792. static void
  793. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  794. {
  795. struct drm_device *dev = encoder->dev;
  796. struct radeon_device *rdev = dev->dev_private;
  797. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  798. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  799. ENABLE_YUV_PS_ALLOCATION args;
  800. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  801. uint32_t temp, reg;
  802. memset(&args, 0, sizeof(args));
  803. if (rdev->family >= CHIP_R600)
  804. reg = R600_BIOS_3_SCRATCH;
  805. else
  806. reg = RADEON_BIOS_3_SCRATCH;
  807. /* XXX: fix up scratch reg handling */
  808. temp = RREG32(reg);
  809. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  810. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  811. (radeon_crtc->crtc_id << 18)));
  812. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  813. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  814. else
  815. WREG32(reg, 0);
  816. if (enable)
  817. args.ucEnable = ATOM_ENABLE;
  818. args.ucCRTC = radeon_crtc->crtc_id;
  819. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  820. WREG32(reg, temp);
  821. }
  822. static void
  823. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  824. {
  825. struct drm_device *dev = encoder->dev;
  826. struct radeon_device *rdev = dev->dev_private;
  827. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  828. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  829. int index = 0;
  830. bool is_dig = false;
  831. memset(&args, 0, sizeof(args));
  832. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  833. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  834. radeon_encoder->active_device);
  835. switch (radeon_encoder->encoder_id) {
  836. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  837. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  838. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  839. break;
  840. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  841. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  843. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  844. is_dig = true;
  845. break;
  846. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  847. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  848. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  849. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  850. break;
  851. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  852. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  853. break;
  854. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  855. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  856. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  857. else
  858. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  859. break;
  860. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  861. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  862. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  863. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  864. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  865. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  866. else
  867. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  868. break;
  869. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  870. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  871. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  872. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  873. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  874. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  875. else
  876. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  877. break;
  878. }
  879. if (is_dig) {
  880. switch (mode) {
  881. case DRM_MODE_DPMS_ON:
  882. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  883. {
  884. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  885. dp_link_train(encoder, connector);
  886. }
  887. break;
  888. case DRM_MODE_DPMS_STANDBY:
  889. case DRM_MODE_DPMS_SUSPEND:
  890. case DRM_MODE_DPMS_OFF:
  891. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  892. break;
  893. }
  894. } else {
  895. switch (mode) {
  896. case DRM_MODE_DPMS_ON:
  897. args.ucAction = ATOM_ENABLE;
  898. break;
  899. case DRM_MODE_DPMS_STANDBY:
  900. case DRM_MODE_DPMS_SUSPEND:
  901. case DRM_MODE_DPMS_OFF:
  902. args.ucAction = ATOM_DISABLE;
  903. break;
  904. }
  905. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  906. }
  907. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  908. }
  909. union crtc_sourc_param {
  910. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  911. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  912. };
  913. static void
  914. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  915. {
  916. struct drm_device *dev = encoder->dev;
  917. struct radeon_device *rdev = dev->dev_private;
  918. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  919. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  920. union crtc_sourc_param args;
  921. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  922. uint8_t frev, crev;
  923. memset(&args, 0, sizeof(args));
  924. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  925. switch (frev) {
  926. case 1:
  927. switch (crev) {
  928. case 1:
  929. default:
  930. if (ASIC_IS_AVIVO(rdev))
  931. args.v1.ucCRTC = radeon_crtc->crtc_id;
  932. else {
  933. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  934. args.v1.ucCRTC = radeon_crtc->crtc_id;
  935. } else {
  936. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  937. }
  938. }
  939. switch (radeon_encoder->encoder_id) {
  940. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  941. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  942. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  943. break;
  944. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  945. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  946. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  947. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  948. else
  949. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  950. break;
  951. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  952. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  953. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  954. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  955. break;
  956. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  957. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  958. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  959. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  960. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  961. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  962. else
  963. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  964. break;
  965. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  966. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  967. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  968. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  969. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  970. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  971. else
  972. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  973. break;
  974. }
  975. break;
  976. case 2:
  977. args.v2.ucCRTC = radeon_crtc->crtc_id;
  978. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  979. switch (radeon_encoder->encoder_id) {
  980. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  981. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  982. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  983. if (ASIC_IS_DCE32(rdev)) {
  984. if (radeon_crtc->crtc_id)
  985. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  986. else
  987. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  988. } else {
  989. struct drm_connector *connector;
  990. struct radeon_connector *radeon_connector;
  991. struct radeon_connector_atom_dig *dig_connector;
  992. connector = radeon_get_connector_for_encoder(encoder);
  993. if (!connector)
  994. return;
  995. radeon_connector = to_radeon_connector(connector);
  996. if (!radeon_connector->con_priv)
  997. return;
  998. dig_connector = radeon_connector->con_priv;
  999. /* XXX doesn't really matter which dig encoder we pick as long as it's
  1000. * not already in use
  1001. */
  1002. if (dig_connector->linkb)
  1003. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1004. else
  1005. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1006. }
  1007. break;
  1008. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1009. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1010. break;
  1011. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1012. /* Only dig2 encoder can drive LVTMA */
  1013. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1014. break;
  1015. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1016. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1017. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1018. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1019. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1020. else
  1021. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1022. break;
  1023. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1024. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1025. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1026. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1027. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1028. else
  1029. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1030. break;
  1031. }
  1032. break;
  1033. }
  1034. break;
  1035. default:
  1036. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1037. break;
  1038. }
  1039. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1040. }
  1041. static void
  1042. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1043. struct drm_display_mode *mode)
  1044. {
  1045. struct drm_device *dev = encoder->dev;
  1046. struct radeon_device *rdev = dev->dev_private;
  1047. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1048. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1049. /* Funky macbooks */
  1050. if ((dev->pdev->device == 0x71C5) &&
  1051. (dev->pdev->subsystem_vendor == 0x106b) &&
  1052. (dev->pdev->subsystem_device == 0x0080)) {
  1053. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1054. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1055. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1056. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1057. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1058. }
  1059. }
  1060. /* set scaler clears this on some chips */
  1061. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1062. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1063. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1064. AVIVO_D1MODE_INTERLEAVE_EN);
  1065. }
  1066. }
  1067. static void
  1068. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1069. struct drm_display_mode *mode,
  1070. struct drm_display_mode *adjusted_mode)
  1071. {
  1072. struct drm_device *dev = encoder->dev;
  1073. struct radeon_device *rdev = dev->dev_private;
  1074. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1075. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1076. if (radeon_encoder->active_device &
  1077. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1078. if (radeon_encoder->enc_priv) {
  1079. struct radeon_encoder_atom_dig *dig;
  1080. dig = radeon_encoder->enc_priv;
  1081. dig->dig_block = radeon_crtc->crtc_id;
  1082. }
  1083. }
  1084. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1085. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1086. atombios_set_encoder_crtc_source(encoder);
  1087. if (ASIC_IS_AVIVO(rdev)) {
  1088. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1089. atombios_yuv_setup(encoder, true);
  1090. else
  1091. atombios_yuv_setup(encoder, false);
  1092. }
  1093. switch (radeon_encoder->encoder_id) {
  1094. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1095. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1096. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1097. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1098. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1099. break;
  1100. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1101. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1104. /* disable the encoder and transmitter */
  1105. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1106. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1107. /* setup and enable the encoder and transmitter */
  1108. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1111. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1112. break;
  1113. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1114. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1115. break;
  1116. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1117. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1118. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1119. break;
  1120. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1121. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1122. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1123. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1124. atombios_dac_setup(encoder, ATOM_ENABLE);
  1125. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1126. atombios_tv_setup(encoder, ATOM_ENABLE);
  1127. break;
  1128. }
  1129. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1130. r600_hdmi_setmode(encoder, adjusted_mode);
  1131. }
  1132. static bool
  1133. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1134. {
  1135. struct drm_device *dev = encoder->dev;
  1136. struct radeon_device *rdev = dev->dev_private;
  1137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1138. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1139. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1140. ATOM_DEVICE_CV_SUPPORT |
  1141. ATOM_DEVICE_CRT_SUPPORT)) {
  1142. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1143. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1144. uint8_t frev, crev;
  1145. memset(&args, 0, sizeof(args));
  1146. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1147. args.sDacload.ucMisc = 0;
  1148. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1149. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1150. args.sDacload.ucDacType = ATOM_DAC_A;
  1151. else
  1152. args.sDacload.ucDacType = ATOM_DAC_B;
  1153. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1154. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1155. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1156. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1157. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1158. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1159. if (crev >= 3)
  1160. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1161. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1162. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1163. if (crev >= 3)
  1164. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1165. }
  1166. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1167. return true;
  1168. } else
  1169. return false;
  1170. }
  1171. static enum drm_connector_status
  1172. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1173. {
  1174. struct drm_device *dev = encoder->dev;
  1175. struct radeon_device *rdev = dev->dev_private;
  1176. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1177. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1178. uint32_t bios_0_scratch;
  1179. if (!atombios_dac_load_detect(encoder, connector)) {
  1180. DRM_DEBUG("detect returned false \n");
  1181. return connector_status_unknown;
  1182. }
  1183. if (rdev->family >= CHIP_R600)
  1184. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1185. else
  1186. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1187. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1188. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1189. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1190. return connector_status_connected;
  1191. }
  1192. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1193. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1194. return connector_status_connected;
  1195. }
  1196. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1197. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1198. return connector_status_connected;
  1199. }
  1200. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1201. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1202. return connector_status_connected; /* CTV */
  1203. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1204. return connector_status_connected; /* STV */
  1205. }
  1206. return connector_status_disconnected;
  1207. }
  1208. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1209. {
  1210. radeon_atom_output_lock(encoder, true);
  1211. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1212. }
  1213. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1214. {
  1215. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1216. radeon_atom_output_lock(encoder, false);
  1217. }
  1218. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1219. {
  1220. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1221. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1222. radeon_encoder->active_device = 0;
  1223. }
  1224. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1225. .dpms = radeon_atom_encoder_dpms,
  1226. .mode_fixup = radeon_atom_mode_fixup,
  1227. .prepare = radeon_atom_encoder_prepare,
  1228. .mode_set = radeon_atom_encoder_mode_set,
  1229. .commit = radeon_atom_encoder_commit,
  1230. .disable = radeon_atom_encoder_disable,
  1231. /* no detect for TMDS/LVDS yet */
  1232. };
  1233. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1234. .dpms = radeon_atom_encoder_dpms,
  1235. .mode_fixup = radeon_atom_mode_fixup,
  1236. .prepare = radeon_atom_encoder_prepare,
  1237. .mode_set = radeon_atom_encoder_mode_set,
  1238. .commit = radeon_atom_encoder_commit,
  1239. .detect = radeon_atom_dac_detect,
  1240. };
  1241. void radeon_enc_destroy(struct drm_encoder *encoder)
  1242. {
  1243. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1244. kfree(radeon_encoder->enc_priv);
  1245. drm_encoder_cleanup(encoder);
  1246. kfree(radeon_encoder);
  1247. }
  1248. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1249. .destroy = radeon_enc_destroy,
  1250. };
  1251. struct radeon_encoder_atom_dac *
  1252. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1253. {
  1254. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1255. if (!dac)
  1256. return NULL;
  1257. dac->tv_std = TV_STD_NTSC;
  1258. return dac;
  1259. }
  1260. struct radeon_encoder_atom_dig *
  1261. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1262. {
  1263. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1264. if (!dig)
  1265. return NULL;
  1266. /* coherent mode by default */
  1267. dig->coherent_mode = true;
  1268. return dig;
  1269. }
  1270. void
  1271. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1272. {
  1273. struct radeon_device *rdev = dev->dev_private;
  1274. struct drm_encoder *encoder;
  1275. struct radeon_encoder *radeon_encoder;
  1276. /* see if we already added it */
  1277. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1278. radeon_encoder = to_radeon_encoder(encoder);
  1279. if (radeon_encoder->encoder_id == encoder_id) {
  1280. radeon_encoder->devices |= supported_device;
  1281. return;
  1282. }
  1283. }
  1284. /* add a new one */
  1285. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1286. if (!radeon_encoder)
  1287. return;
  1288. encoder = &radeon_encoder->base;
  1289. if (rdev->flags & RADEON_SINGLE_CRTC)
  1290. encoder->possible_crtcs = 0x1;
  1291. else
  1292. encoder->possible_crtcs = 0x3;
  1293. radeon_encoder->enc_priv = NULL;
  1294. radeon_encoder->encoder_id = encoder_id;
  1295. radeon_encoder->devices = supported_device;
  1296. radeon_encoder->rmx_type = RMX_OFF;
  1297. switch (radeon_encoder->encoder_id) {
  1298. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1299. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1301. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1302. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1303. radeon_encoder->rmx_type = RMX_FULL;
  1304. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1305. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1306. } else {
  1307. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1308. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1309. }
  1310. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1311. break;
  1312. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1313. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1314. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1315. break;
  1316. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1317. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1318. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1319. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1320. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1321. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1322. break;
  1323. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1324. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1325. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1326. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1327. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1328. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1329. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1330. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1331. radeon_encoder->rmx_type = RMX_FULL;
  1332. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1333. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1334. } else {
  1335. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1336. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1337. }
  1338. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1339. break;
  1340. }
  1341. r600_hdmi_init(encoder);
  1342. }