rs780_dpm.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "rs780d.h"
  27. #include "r600_dpm.h"
  28. #include "rs780_dpm.h"
  29. #include "atom.h"
  30. #include <linux/seq_file.h>
  31. static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
  32. {
  33. struct igp_ps *ps = rps->ps_priv;
  34. return ps;
  35. }
  36. static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
  37. {
  38. struct igp_power_info *pi = rdev->pm.dpm.priv;
  39. return pi;
  40. }
  41. static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
  42. {
  43. struct igp_power_info *pi = rs780_get_pi(rdev);
  44. struct radeon_mode_info *minfo = &rdev->mode_info;
  45. struct drm_crtc *crtc;
  46. struct radeon_crtc *radeon_crtc;
  47. int i;
  48. /* defaults */
  49. pi->crtc_id = 0;
  50. pi->refresh_rate = 60;
  51. for (i = 0; i < rdev->num_crtc; i++) {
  52. crtc = (struct drm_crtc *)minfo->crtcs[i];
  53. if (crtc && crtc->enabled) {
  54. radeon_crtc = to_radeon_crtc(crtc);
  55. pi->crtc_id = radeon_crtc->crtc_id;
  56. if (crtc->mode.htotal && crtc->mode.vtotal)
  57. pi->refresh_rate = drm_mode_vrefresh(&crtc->mode);
  58. break;
  59. }
  60. }
  61. }
  62. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
  63. static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
  64. struct radeon_ps *boot_ps)
  65. {
  66. struct atom_clock_dividers dividers;
  67. struct igp_ps *default_state = rs780_get_ps(boot_ps);
  68. int i, ret;
  69. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  70. default_state->sclk_low, false, &dividers);
  71. if (ret)
  72. return ret;
  73. r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
  74. r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
  75. r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
  76. if (dividers.enable_post_div)
  77. r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
  78. else
  79. r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
  80. r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
  81. r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
  82. r600_engine_clock_entry_enable(rdev, 0, true);
  83. for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
  84. r600_engine_clock_entry_enable(rdev, i, false);
  85. r600_enable_mclk_control(rdev, false);
  86. r600_voltage_control_enable_pins(rdev, 0);
  87. return 0;
  88. }
  89. static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
  90. struct radeon_ps *boot_ps)
  91. {
  92. int ret = 0;
  93. int i;
  94. r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
  95. r600_set_at(rdev, 0, 0, 0, 0);
  96. r600_set_git(rdev, R600_GICST_DFLT);
  97. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  98. r600_set_tc(rdev, i, 0, 0);
  99. r600_select_td(rdev, R600_TD_DFLT);
  100. r600_set_vrc(rdev, 0);
  101. r600_set_tpu(rdev, R600_TPU_DFLT);
  102. r600_set_tpc(rdev, R600_TPC_DFLT);
  103. r600_set_sstu(rdev, R600_SSTU_DFLT);
  104. r600_set_sst(rdev, R600_SST_DFLT);
  105. r600_set_fctu(rdev, R600_FCTU_DFLT);
  106. r600_set_fct(rdev, R600_FCT_DFLT);
  107. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  108. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  109. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  110. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  111. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  112. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  113. r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
  114. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  115. ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
  116. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  117. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  118. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  119. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  120. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  121. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  122. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  123. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  124. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  125. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
  126. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
  127. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
  128. r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
  129. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  130. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  131. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  132. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
  133. r600_set_vrc(rdev, RS780_CGFTV_DFLT);
  134. return ret;
  135. }
  136. static void rs780_start_dpm(struct radeon_device *rdev)
  137. {
  138. r600_enable_sclk_control(rdev, false);
  139. r600_enable_mclk_control(rdev, false);
  140. r600_dynamicpm_enable(rdev, true);
  141. radeon_wait_for_vblank(rdev, 0);
  142. radeon_wait_for_vblank(rdev, 1);
  143. r600_enable_spll_bypass(rdev, true);
  144. r600_wait_for_spll_change(rdev);
  145. r600_enable_spll_bypass(rdev, false);
  146. r600_wait_for_spll_change(rdev);
  147. r600_enable_spll_bypass(rdev, true);
  148. r600_wait_for_spll_change(rdev);
  149. r600_enable_spll_bypass(rdev, false);
  150. r600_wait_for_spll_change(rdev);
  151. r600_enable_sclk_control(rdev, true);
  152. }
  153. static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
  154. {
  155. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
  156. ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
  157. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
  158. RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
  159. ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
  160. }
  161. static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
  162. {
  163. u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  164. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
  165. ~STARTING_FEEDBACK_DIV_MASK);
  166. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
  167. ~FORCED_FEEDBACK_DIV_MASK);
  168. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  169. }
  170. static void rs780_voltage_scaling_init(struct radeon_device *rdev)
  171. {
  172. struct igp_power_info *pi = rs780_get_pi(rdev);
  173. struct drm_device *dev = rdev->ddev;
  174. u32 fv_throt_pwm_fb_div_range[3];
  175. u32 fv_throt_pwm_range[4];
  176. if (dev->pdev->device == 0x9614) {
  177. fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  178. fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  179. fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  180. } else if ((dev->pdev->device == 0x9714) ||
  181. (dev->pdev->device == 0x9715)) {
  182. fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  183. fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  184. fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  185. } else {
  186. fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  187. fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  188. fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  189. }
  190. if (pi->pwm_voltage_control) {
  191. fv_throt_pwm_range[0] = pi->min_voltage;
  192. fv_throt_pwm_range[1] = pi->min_voltage;
  193. fv_throt_pwm_range[2] = pi->max_voltage;
  194. fv_throt_pwm_range[3] = pi->max_voltage;
  195. } else {
  196. fv_throt_pwm_range[0] = pi->invert_pwm_required ?
  197. RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
  198. fv_throt_pwm_range[1] = pi->invert_pwm_required ?
  199. RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
  200. fv_throt_pwm_range[2] = pi->invert_pwm_required ?
  201. RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
  202. fv_throt_pwm_range[3] = pi->invert_pwm_required ?
  203. RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
  204. }
  205. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  206. STARTING_PWM_HIGHTIME(pi->max_voltage),
  207. ~STARTING_PWM_HIGHTIME_MASK);
  208. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  209. NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
  210. ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
  211. WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
  212. ~FORCE_STARTING_PWM_HIGHTIME);
  213. if (pi->invert_pwm_required)
  214. WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
  215. else
  216. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
  217. rs780_voltage_scaling_enable(rdev, true);
  218. WREG32(FVTHROT_PWM_CTRL_REG1,
  219. (MIN_PWM_HIGHTIME(pi->min_voltage) |
  220. MAX_PWM_HIGHTIME(pi->max_voltage)));
  221. WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
  222. WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
  223. WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
  224. WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
  225. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  226. RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
  227. ~RANGE0_PWM_FEEDBACK_DIV_MASK);
  228. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
  229. (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
  230. RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
  231. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
  232. (RANGE0_PWM(fv_throt_pwm_range[1]) |
  233. RANGE1_PWM(fv_throt_pwm_range[2])));
  234. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
  235. (RANGE2_PWM(fv_throt_pwm_range[1]) |
  236. RANGE3_PWM(fv_throt_pwm_range[2])));
  237. }
  238. static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
  239. {
  240. if (enable)
  241. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
  242. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  243. else
  244. WREG32_P(FVTHROT_CNTRL_REG, 0,
  245. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  246. }
  247. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
  248. {
  249. if (enable)
  250. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
  251. else
  252. WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
  253. }
  254. static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
  255. {
  256. WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
  257. WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
  258. WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
  259. WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
  260. WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
  261. WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
  262. WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
  263. WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
  264. WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
  265. WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
  266. }
  267. static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
  268. {
  269. WREG32_P(FVTHROT_FBDIV_REG2,
  270. FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
  271. ~FB_DIV_TIMER_VAL_MASK);
  272. WREG32_P(FVTHROT_CNTRL_REG,
  273. REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
  274. ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
  275. }
  276. static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
  277. {
  278. WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
  279. }
  280. static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
  281. {
  282. WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
  283. WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
  284. WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
  285. WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
  286. WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
  287. }
  288. static void rs780_program_at(struct radeon_device *rdev)
  289. {
  290. struct igp_power_info *pi = rs780_get_pi(rdev);
  291. WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
  292. WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
  293. WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
  294. WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
  295. WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
  296. }
  297. static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
  298. {
  299. WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
  300. }
  301. static void rs780_force_voltage(struct radeon_device *rdev, u16 voltage)
  302. {
  303. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  304. if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  305. (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  306. return;
  307. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  308. udelay(1);
  309. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  310. STARTING_PWM_HIGHTIME(voltage),
  311. ~STARTING_PWM_HIGHTIME_MASK);
  312. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  313. FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
  314. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
  315. ~RANGE_PWM_FEEDBACK_DIV_EN);
  316. udelay(1);
  317. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  318. }
  319. static void rs780_force_fbdiv(struct radeon_device *rdev, u32 fb_div)
  320. {
  321. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  322. if (current_state->sclk_low == current_state->sclk_high)
  323. return;
  324. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  325. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fb_div),
  326. ~FORCED_FEEDBACK_DIV_MASK);
  327. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fb_div),
  328. ~STARTING_FEEDBACK_DIV_MASK);
  329. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  330. udelay(100);
  331. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  332. }
  333. static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
  334. struct radeon_ps *new_ps,
  335. struct radeon_ps *old_ps)
  336. {
  337. struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
  338. struct igp_ps *new_state = rs780_get_ps(new_ps);
  339. struct igp_ps *old_state = rs780_get_ps(old_ps);
  340. int ret;
  341. if ((new_state->sclk_high == old_state->sclk_high) &&
  342. (new_state->sclk_low == old_state->sclk_low))
  343. return 0;
  344. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  345. new_state->sclk_low, false, &min_dividers);
  346. if (ret)
  347. return ret;
  348. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  349. new_state->sclk_high, false, &max_dividers);
  350. if (ret)
  351. return ret;
  352. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  353. old_state->sclk_high, false, &current_max_dividers);
  354. if (ret)
  355. return ret;
  356. if ((min_dividers.ref_div != max_dividers.ref_div) ||
  357. (min_dividers.post_div != max_dividers.post_div) ||
  358. (max_dividers.ref_div != current_max_dividers.ref_div) ||
  359. (max_dividers.post_div != current_max_dividers.post_div))
  360. return -EINVAL;
  361. rs780_force_fbdiv(rdev, max_dividers.fb_div);
  362. if (max_dividers.fb_div > min_dividers.fb_div) {
  363. WREG32_P(FVTHROT_FBDIV_REG0,
  364. MIN_FEEDBACK_DIV(min_dividers.fb_div) |
  365. MAX_FEEDBACK_DIV(max_dividers.fb_div),
  366. ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
  367. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  368. }
  369. return 0;
  370. }
  371. static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
  372. struct radeon_ps *new_ps,
  373. struct radeon_ps *old_ps)
  374. {
  375. struct igp_ps *new_state = rs780_get_ps(new_ps);
  376. struct igp_ps *old_state = rs780_get_ps(old_ps);
  377. struct igp_power_info *pi = rs780_get_pi(rdev);
  378. if ((new_state->sclk_high == old_state->sclk_high) &&
  379. (new_state->sclk_low == old_state->sclk_low))
  380. return;
  381. if (pi->crtc_id == 0)
  382. WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
  383. else
  384. WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
  385. }
  386. static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
  387. struct radeon_ps *new_ps,
  388. struct radeon_ps *old_ps)
  389. {
  390. struct igp_ps *new_state = rs780_get_ps(new_ps);
  391. struct igp_ps *old_state = rs780_get_ps(old_ps);
  392. if ((new_state->sclk_high == old_state->sclk_high) &&
  393. (new_state->sclk_low == old_state->sclk_low))
  394. return;
  395. if (new_state->sclk_high == new_state->sclk_low)
  396. return;
  397. rs780_clk_scaling_enable(rdev, true);
  398. }
  399. static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
  400. enum rs780_vddc_level vddc)
  401. {
  402. struct igp_power_info *pi = rs780_get_pi(rdev);
  403. if (vddc == RS780_VDDC_LEVEL_HIGH)
  404. return pi->max_voltage;
  405. else if (vddc == RS780_VDDC_LEVEL_LOW)
  406. return pi->min_voltage;
  407. else
  408. return pi->max_voltage;
  409. }
  410. static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
  411. struct radeon_ps *new_ps)
  412. {
  413. struct igp_ps *new_state = rs780_get_ps(new_ps);
  414. struct igp_power_info *pi = rs780_get_pi(rdev);
  415. enum rs780_vddc_level vddc_high, vddc_low;
  416. udelay(100);
  417. if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  418. (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  419. return;
  420. vddc_high = rs780_get_voltage_for_vddc_level(rdev,
  421. new_state->max_voltage);
  422. vddc_low = rs780_get_voltage_for_vddc_level(rdev,
  423. new_state->min_voltage);
  424. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  425. udelay(1);
  426. if (vddc_high > vddc_low) {
  427. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  428. RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
  429. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
  430. } else if (vddc_high == vddc_low) {
  431. if (pi->max_voltage != vddc_high) {
  432. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  433. STARTING_PWM_HIGHTIME(vddc_high),
  434. ~STARTING_PWM_HIGHTIME_MASK);
  435. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  436. FORCE_STARTING_PWM_HIGHTIME,
  437. ~FORCE_STARTING_PWM_HIGHTIME);
  438. }
  439. }
  440. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  441. }
  442. static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  443. struct radeon_ps *new_ps,
  444. struct radeon_ps *old_ps)
  445. {
  446. struct igp_ps *new_state = rs780_get_ps(new_ps);
  447. struct igp_ps *current_state = rs780_get_ps(old_ps);
  448. if ((new_ps->vclk == old_ps->vclk) &&
  449. (new_ps->dclk == old_ps->dclk))
  450. return;
  451. if (new_state->sclk_high >= current_state->sclk_high)
  452. return;
  453. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  454. }
  455. static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  456. struct radeon_ps *new_ps,
  457. struct radeon_ps *old_ps)
  458. {
  459. struct igp_ps *new_state = rs780_get_ps(new_ps);
  460. struct igp_ps *current_state = rs780_get_ps(old_ps);
  461. if ((new_ps->vclk == old_ps->vclk) &&
  462. (new_ps->dclk == old_ps->dclk))
  463. return;
  464. if (new_state->sclk_high < current_state->sclk_high)
  465. return;
  466. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  467. }
  468. int rs780_dpm_enable(struct radeon_device *rdev)
  469. {
  470. struct igp_power_info *pi = rs780_get_pi(rdev);
  471. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  472. int ret;
  473. rs780_get_pm_mode_parameters(rdev);
  474. rs780_disable_vbios_powersaving(rdev);
  475. if (r600_dynamicpm_enabled(rdev))
  476. return -EINVAL;
  477. ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
  478. if (ret)
  479. return ret;
  480. rs780_start_dpm(rdev);
  481. rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
  482. rs780_preset_starting_fbdiv(rdev);
  483. if (pi->voltage_control)
  484. rs780_voltage_scaling_init(rdev);
  485. rs780_clk_scaling_enable(rdev, true);
  486. rs780_set_engine_clock_sc(rdev);
  487. rs780_set_engine_clock_wfc(rdev);
  488. rs780_program_at(rdev);
  489. rs780_set_engine_clock_tdc(rdev);
  490. rs780_set_engine_clock_ssc(rdev);
  491. if (pi->gfx_clock_gating)
  492. r600_gfx_clockgating_enable(rdev, true);
  493. if (rdev->irq.installed && (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  494. ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  495. if (ret)
  496. return ret;
  497. rdev->irq.dpm_thermal = true;
  498. radeon_irq_set(rdev);
  499. }
  500. return 0;
  501. }
  502. void rs780_dpm_disable(struct radeon_device *rdev)
  503. {
  504. struct igp_power_info *pi = rs780_get_pi(rdev);
  505. r600_dynamicpm_enable(rdev, false);
  506. rs780_clk_scaling_enable(rdev, false);
  507. rs780_voltage_scaling_enable(rdev, false);
  508. if (pi->gfx_clock_gating)
  509. r600_gfx_clockgating_enable(rdev, false);
  510. if (rdev->irq.installed &&
  511. (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  512. rdev->irq.dpm_thermal = false;
  513. radeon_irq_set(rdev);
  514. }
  515. }
  516. int rs780_dpm_set_power_state(struct radeon_device *rdev)
  517. {
  518. struct igp_power_info *pi = rs780_get_pi(rdev);
  519. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  520. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  521. int ret;
  522. rs780_get_pm_mode_parameters(rdev);
  523. rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  524. if (pi->voltage_control) {
  525. rs780_force_voltage(rdev, pi->max_voltage);
  526. mdelay(5);
  527. }
  528. ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
  529. if (ret)
  530. return ret;
  531. rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
  532. rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
  533. if (pi->voltage_control)
  534. rs780_enable_voltage_scaling(rdev, new_ps);
  535. rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  536. return 0;
  537. }
  538. void rs780_dpm_setup_asic(struct radeon_device *rdev)
  539. {
  540. }
  541. void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
  542. {
  543. rs780_get_pm_mode_parameters(rdev);
  544. rs780_program_at(rdev);
  545. }
  546. union igp_info {
  547. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  548. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  549. };
  550. union power_info {
  551. struct _ATOM_POWERPLAY_INFO info;
  552. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  553. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  554. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  555. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  556. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  557. };
  558. union pplib_clock_info {
  559. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  560. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  561. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  562. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  563. };
  564. union pplib_power_state {
  565. struct _ATOM_PPLIB_STATE v1;
  566. struct _ATOM_PPLIB_STATE_V2 v2;
  567. };
  568. static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
  569. struct radeon_ps *rps,
  570. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  571. u8 table_rev)
  572. {
  573. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  574. rps->class = le16_to_cpu(non_clock_info->usClassification);
  575. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  576. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  577. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  578. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  579. } else {
  580. rps->vclk = 0;
  581. rps->dclk = 0;
  582. }
  583. if (r600_is_uvd_state(rps->class, rps->class2)) {
  584. if ((rps->vclk == 0) || (rps->dclk == 0)) {
  585. rps->vclk = RS780_DEFAULT_VCLK_FREQ;
  586. rps->dclk = RS780_DEFAULT_DCLK_FREQ;
  587. }
  588. }
  589. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  590. rdev->pm.dpm.boot_ps = rps;
  591. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  592. rdev->pm.dpm.uvd_ps = rps;
  593. }
  594. static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
  595. struct radeon_ps *rps,
  596. union pplib_clock_info *clock_info)
  597. {
  598. struct igp_ps *ps = rs780_get_ps(rps);
  599. u32 sclk;
  600. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  601. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  602. ps->sclk_low = sclk;
  603. sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
  604. sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
  605. ps->sclk_high = sclk;
  606. switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
  607. case ATOM_PPLIB_RS780_VOLTAGE_NONE:
  608. default:
  609. ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  610. ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  611. break;
  612. case ATOM_PPLIB_RS780_VOLTAGE_LOW:
  613. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  614. ps->max_voltage = RS780_VDDC_LEVEL_LOW;
  615. break;
  616. case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
  617. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  618. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  619. break;
  620. case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
  621. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  622. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  623. break;
  624. }
  625. ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
  626. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  627. ps->sclk_low = rdev->clock.default_sclk;
  628. ps->sclk_high = rdev->clock.default_sclk;
  629. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  630. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  631. }
  632. }
  633. static int rs780_parse_power_table(struct radeon_device *rdev)
  634. {
  635. struct radeon_mode_info *mode_info = &rdev->mode_info;
  636. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  637. union pplib_power_state *power_state;
  638. int i;
  639. union pplib_clock_info *clock_info;
  640. union power_info *power_info;
  641. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  642. u16 data_offset;
  643. u8 frev, crev;
  644. struct igp_ps *ps;
  645. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  646. &frev, &crev, &data_offset))
  647. return -EINVAL;
  648. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  649. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  650. power_info->pplib.ucNumStates, GFP_KERNEL);
  651. if (!rdev->pm.dpm.ps)
  652. return -ENOMEM;
  653. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  654. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  655. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  656. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  657. power_state = (union pplib_power_state *)
  658. (mode_info->atom_context->bios + data_offset +
  659. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  660. i * power_info->pplib.ucStateEntrySize);
  661. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  662. (mode_info->atom_context->bios + data_offset +
  663. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  664. (power_state->v1.ucNonClockStateIndex *
  665. power_info->pplib.ucNonClockSize));
  666. if (power_info->pplib.ucStateEntrySize - 1) {
  667. clock_info = (union pplib_clock_info *)
  668. (mode_info->atom_context->bios + data_offset +
  669. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  670. (power_state->v1.ucClockStateIndices[0] *
  671. power_info->pplib.ucClockInfoSize));
  672. ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
  673. if (ps == NULL) {
  674. kfree(rdev->pm.dpm.ps);
  675. return -ENOMEM;
  676. }
  677. rdev->pm.dpm.ps[i].ps_priv = ps;
  678. rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  679. non_clock_info,
  680. power_info->pplib.ucNonClockSize);
  681. rs780_parse_pplib_clock_info(rdev,
  682. &rdev->pm.dpm.ps[i],
  683. clock_info);
  684. }
  685. }
  686. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  687. return 0;
  688. }
  689. int rs780_dpm_init(struct radeon_device *rdev)
  690. {
  691. struct igp_power_info *pi;
  692. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  693. union igp_info *info;
  694. u16 data_offset;
  695. u8 frev, crev;
  696. int ret;
  697. pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
  698. if (pi == NULL)
  699. return -ENOMEM;
  700. rdev->pm.dpm.priv = pi;
  701. ret = rs780_parse_power_table(rdev);
  702. if (ret)
  703. return ret;
  704. pi->voltage_control = false;
  705. pi->gfx_clock_gating = true;
  706. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  707. &frev, &crev, &data_offset)) {
  708. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  709. /* Get various system informations from bios */
  710. switch (crev) {
  711. case 1:
  712. pi->num_of_cycles_in_period =
  713. info->info.ucNumberOfCyclesInPeriod;
  714. pi->num_of_cycles_in_period |=
  715. info->info.ucNumberOfCyclesInPeriodHi << 8;
  716. pi->invert_pwm_required =
  717. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  718. pi->boot_voltage = info->info.ucStartingPWM_HighTime;
  719. pi->max_voltage = info->info.ucMaxNBVoltage;
  720. pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
  721. pi->min_voltage = info->info.ucMinNBVoltage;
  722. pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
  723. pi->inter_voltage_low =
  724. le16_to_cpu(info->info.usInterNBVoltageLow);
  725. pi->inter_voltage_high =
  726. le16_to_cpu(info->info.usInterNBVoltageHigh);
  727. pi->voltage_control = true;
  728. pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
  729. break;
  730. case 2:
  731. pi->num_of_cycles_in_period =
  732. le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
  733. pi->invert_pwm_required =
  734. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  735. pi->boot_voltage =
  736. le16_to_cpu(info->info_2.usBootUpNBVoltage);
  737. pi->max_voltage =
  738. le16_to_cpu(info->info_2.usMaxNBVoltage);
  739. pi->min_voltage =
  740. le16_to_cpu(info->info_2.usMinNBVoltage);
  741. pi->system_config =
  742. le32_to_cpu(info->info_2.ulSystemConfig);
  743. pi->pwm_voltage_control =
  744. (pi->system_config & 0x4) ? true : false;
  745. pi->voltage_control = true;
  746. pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
  747. break;
  748. default:
  749. DRM_ERROR("No integrated system info for your GPU\n");
  750. return -EINVAL;
  751. }
  752. if (pi->min_voltage > pi->max_voltage)
  753. pi->voltage_control = false;
  754. if (pi->pwm_voltage_control) {
  755. if ((pi->num_of_cycles_in_period == 0) ||
  756. (pi->max_voltage == 0) ||
  757. (pi->min_voltage == 0))
  758. pi->voltage_control = false;
  759. } else {
  760. if ((pi->num_of_cycles_in_period == 0) ||
  761. (pi->max_voltage == 0))
  762. pi->voltage_control = false;
  763. }
  764. return 0;
  765. }
  766. radeon_dpm_fini(rdev);
  767. return -EINVAL;
  768. }
  769. void rs780_dpm_print_power_state(struct radeon_device *rdev,
  770. struct radeon_ps *rps)
  771. {
  772. struct igp_ps *ps = rs780_get_ps(rps);
  773. r600_dpm_print_class_info(rps->class, rps->class2);
  774. r600_dpm_print_cap_info(rps->caps);
  775. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  776. printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
  777. ps->sclk_low, ps->min_voltage);
  778. printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
  779. ps->sclk_high, ps->max_voltage);
  780. r600_dpm_print_ps_status(rdev, rps);
  781. }
  782. void rs780_dpm_fini(struct radeon_device *rdev)
  783. {
  784. int i;
  785. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  786. kfree(rdev->pm.dpm.ps[i].ps_priv);
  787. }
  788. kfree(rdev->pm.dpm.ps);
  789. kfree(rdev->pm.dpm.priv);
  790. }
  791. u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
  792. {
  793. struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  794. if (low)
  795. return requested_state->sclk_low;
  796. else
  797. return requested_state->sclk_high;
  798. }
  799. u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
  800. {
  801. struct igp_power_info *pi = rs780_get_pi(rdev);
  802. return pi->bootup_uma_clk;
  803. }
  804. void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  805. struct seq_file *m)
  806. {
  807. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  808. struct igp_ps *ps = rs780_get_ps(rps);
  809. u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
  810. u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  811. u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
  812. u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
  813. ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
  814. u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
  815. (post_div * ref_div);
  816. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  817. /* guess based on the current sclk */
  818. if (sclk < (ps->sclk_low + 500))
  819. seq_printf(m, "power level 0 sclk: %u vddc_index: %d\n",
  820. ps->sclk_low, ps->min_voltage);
  821. else
  822. seq_printf(m, "power level 1 sclk: %u vddc_index: %d\n",
  823. ps->sclk_high, ps->max_voltage);
  824. }
  825. int rs780_dpm_force_performance_level(struct radeon_device *rdev,
  826. enum radeon_dpm_forced_level level)
  827. {
  828. struct igp_power_info *pi = rs780_get_pi(rdev);
  829. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  830. struct igp_ps *ps = rs780_get_ps(rps);
  831. struct atom_clock_dividers dividers;
  832. int ret;
  833. rs780_clk_scaling_enable(rdev, false);
  834. rs780_voltage_scaling_enable(rdev, false);
  835. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  836. if (pi->voltage_control)
  837. rs780_force_voltage(rdev, pi->max_voltage);
  838. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  839. ps->sclk_high, false, &dividers);
  840. if (ret)
  841. return ret;
  842. rs780_force_fbdiv(rdev, dividers.fb_div);
  843. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  844. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  845. ps->sclk_low, false, &dividers);
  846. if (ret)
  847. return ret;
  848. rs780_force_fbdiv(rdev, dividers.fb_div);
  849. if (pi->voltage_control)
  850. rs780_force_voltage(rdev, pi->min_voltage);
  851. } else {
  852. if (pi->voltage_control)
  853. rs780_force_voltage(rdev, pi->max_voltage);
  854. if (ps->sclk_high != ps->sclk_low) {
  855. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  856. rs780_clk_scaling_enable(rdev, true);
  857. }
  858. if (pi->voltage_control) {
  859. rs780_voltage_scaling_enable(rdev, true);
  860. rs780_enable_voltage_scaling(rdev, rps);
  861. }
  862. }
  863. rdev->pm.dpm.forced_level = level;
  864. return 0;
  865. }