radeon_pm.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  65. mutex_lock(&rdev->pm.mutex);
  66. if (power_supply_is_system_supplied() > 0)
  67. rdev->pm.dpm.ac_power = true;
  68. else
  69. rdev->pm.dpm.ac_power = false;
  70. if (rdev->asic->dpm.enable_bapm)
  71. radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
  72. mutex_unlock(&rdev->pm.mutex);
  73. } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  74. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  75. mutex_lock(&rdev->pm.mutex);
  76. radeon_pm_update_profile(rdev);
  77. radeon_pm_set_clocks(rdev);
  78. mutex_unlock(&rdev->pm.mutex);
  79. }
  80. }
  81. }
  82. static void radeon_pm_update_profile(struct radeon_device *rdev)
  83. {
  84. switch (rdev->pm.profile) {
  85. case PM_PROFILE_DEFAULT:
  86. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  87. break;
  88. case PM_PROFILE_AUTO:
  89. if (power_supply_is_system_supplied() > 0) {
  90. if (rdev->pm.active_crtc_count > 1)
  91. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  92. else
  93. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  94. } else {
  95. if (rdev->pm.active_crtc_count > 1)
  96. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  97. else
  98. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  99. }
  100. break;
  101. case PM_PROFILE_LOW:
  102. if (rdev->pm.active_crtc_count > 1)
  103. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  104. else
  105. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  106. break;
  107. case PM_PROFILE_MID:
  108. if (rdev->pm.active_crtc_count > 1)
  109. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  110. else
  111. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  112. break;
  113. case PM_PROFILE_HIGH:
  114. if (rdev->pm.active_crtc_count > 1)
  115. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  116. else
  117. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  118. break;
  119. }
  120. if (rdev->pm.active_crtc_count == 0) {
  121. rdev->pm.requested_power_state_index =
  122. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  123. rdev->pm.requested_clock_mode_index =
  124. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  125. } else {
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  128. rdev->pm.requested_clock_mode_index =
  129. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  130. }
  131. }
  132. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  133. {
  134. struct radeon_bo *bo, *n;
  135. if (list_empty(&rdev->gem.objects))
  136. return;
  137. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  138. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  139. ttm_bo_unmap_virtual(&bo->tbo);
  140. }
  141. }
  142. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  143. {
  144. if (rdev->pm.active_crtcs) {
  145. rdev->pm.vblank_sync = false;
  146. wait_event_timeout(
  147. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  148. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  149. }
  150. }
  151. static void radeon_set_power_state(struct radeon_device *rdev)
  152. {
  153. u32 sclk, mclk;
  154. bool misc_after = false;
  155. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  156. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  157. return;
  158. if (radeon_gui_idle(rdev)) {
  159. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  160. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  161. if (sclk > rdev->pm.default_sclk)
  162. sclk = rdev->pm.default_sclk;
  163. /* starting with BTC, there is one state that is used for both
  164. * MH and SH. Difference is that we always use the high clock index for
  165. * mclk and vddci.
  166. */
  167. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  168. (rdev->family >= CHIP_BARTS) &&
  169. rdev->pm.active_crtc_count &&
  170. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  171. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  172. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  174. else
  175. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  176. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  177. if (mclk > rdev->pm.default_mclk)
  178. mclk = rdev->pm.default_mclk;
  179. /* upvolt before raising clocks, downvolt after lowering clocks */
  180. if (sclk < rdev->pm.current_sclk)
  181. misc_after = true;
  182. radeon_sync_with_vblank(rdev);
  183. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  184. if (!radeon_pm_in_vbl(rdev))
  185. return;
  186. }
  187. radeon_pm_prepare(rdev);
  188. if (!misc_after)
  189. /* voltage, pcie lanes, etc.*/
  190. radeon_pm_misc(rdev);
  191. /* set engine clock */
  192. if (sclk != rdev->pm.current_sclk) {
  193. radeon_pm_debug_check_in_vbl(rdev, false);
  194. radeon_set_engine_clock(rdev, sclk);
  195. radeon_pm_debug_check_in_vbl(rdev, true);
  196. rdev->pm.current_sclk = sclk;
  197. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  198. }
  199. /* set memory clock */
  200. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  201. radeon_pm_debug_check_in_vbl(rdev, false);
  202. radeon_set_memory_clock(rdev, mclk);
  203. radeon_pm_debug_check_in_vbl(rdev, true);
  204. rdev->pm.current_mclk = mclk;
  205. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  206. }
  207. if (misc_after)
  208. /* voltage, pcie lanes, etc.*/
  209. radeon_pm_misc(rdev);
  210. radeon_pm_finish(rdev);
  211. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  212. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  213. } else
  214. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  215. }
  216. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  217. {
  218. int i, r;
  219. /* no need to take locks, etc. if nothing's going to change */
  220. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  221. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  222. return;
  223. mutex_lock(&rdev->ddev->struct_mutex);
  224. down_write(&rdev->pm.mclk_lock);
  225. mutex_lock(&rdev->ring_lock);
  226. /* wait for the rings to drain */
  227. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  228. struct radeon_ring *ring = &rdev->ring[i];
  229. if (!ring->ready) {
  230. continue;
  231. }
  232. r = radeon_fence_wait_empty_locked(rdev, i);
  233. if (r) {
  234. /* needs a GPU reset dont reset here */
  235. mutex_unlock(&rdev->ring_lock);
  236. up_write(&rdev->pm.mclk_lock);
  237. mutex_unlock(&rdev->ddev->struct_mutex);
  238. return;
  239. }
  240. }
  241. radeon_unmap_vram_bos(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.active_crtcs & (1 << i)) {
  245. rdev->pm.req_vblank |= (1 << i);
  246. drm_vblank_get(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. radeon_set_power_state(rdev);
  251. if (rdev->irq.installed) {
  252. for (i = 0; i < rdev->num_crtc; i++) {
  253. if (rdev->pm.req_vblank & (1 << i)) {
  254. rdev->pm.req_vblank &= ~(1 << i);
  255. drm_vblank_put(rdev->ddev, i);
  256. }
  257. }
  258. }
  259. /* update display watermarks based on new power state */
  260. radeon_update_bandwidth_info(rdev);
  261. if (rdev->pm.active_crtc_count)
  262. radeon_bandwidth_update(rdev);
  263. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  264. mutex_unlock(&rdev->ring_lock);
  265. up_write(&rdev->pm.mclk_lock);
  266. mutex_unlock(&rdev->ddev->struct_mutex);
  267. }
  268. static void radeon_pm_print_states(struct radeon_device *rdev)
  269. {
  270. int i, j;
  271. struct radeon_power_state *power_state;
  272. struct radeon_pm_clock_info *clock_info;
  273. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  274. for (i = 0; i < rdev->pm.num_power_states; i++) {
  275. power_state = &rdev->pm.power_state[i];
  276. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  277. radeon_pm_state_type_name[power_state->type]);
  278. if (i == rdev->pm.default_power_state_index)
  279. DRM_DEBUG_DRIVER("\tDefault");
  280. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  281. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  282. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  283. DRM_DEBUG_DRIVER("\tSingle display only\n");
  284. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  285. for (j = 0; j < power_state->num_clock_modes; j++) {
  286. clock_info = &(power_state->clock_info[j]);
  287. if (rdev->flags & RADEON_IS_IGP)
  288. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  289. j,
  290. clock_info->sclk * 10);
  291. else
  292. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  293. j,
  294. clock_info->sclk * 10,
  295. clock_info->mclk * 10,
  296. clock_info->voltage.voltage);
  297. }
  298. }
  299. }
  300. static ssize_t radeon_get_pm_profile(struct device *dev,
  301. struct device_attribute *attr,
  302. char *buf)
  303. {
  304. struct drm_device *ddev = dev_get_drvdata(dev);
  305. struct radeon_device *rdev = ddev->dev_private;
  306. int cp = rdev->pm.profile;
  307. return snprintf(buf, PAGE_SIZE, "%s\n",
  308. (cp == PM_PROFILE_AUTO) ? "auto" :
  309. (cp == PM_PROFILE_LOW) ? "low" :
  310. (cp == PM_PROFILE_MID) ? "mid" :
  311. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  312. }
  313. static ssize_t radeon_set_pm_profile(struct device *dev,
  314. struct device_attribute *attr,
  315. const char *buf,
  316. size_t count)
  317. {
  318. struct drm_device *ddev = dev_get_drvdata(dev);
  319. struct radeon_device *rdev = ddev->dev_private;
  320. mutex_lock(&rdev->pm.mutex);
  321. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  322. if (strncmp("default", buf, strlen("default")) == 0)
  323. rdev->pm.profile = PM_PROFILE_DEFAULT;
  324. else if (strncmp("auto", buf, strlen("auto")) == 0)
  325. rdev->pm.profile = PM_PROFILE_AUTO;
  326. else if (strncmp("low", buf, strlen("low")) == 0)
  327. rdev->pm.profile = PM_PROFILE_LOW;
  328. else if (strncmp("mid", buf, strlen("mid")) == 0)
  329. rdev->pm.profile = PM_PROFILE_MID;
  330. else if (strncmp("high", buf, strlen("high")) == 0)
  331. rdev->pm.profile = PM_PROFILE_HIGH;
  332. else {
  333. count = -EINVAL;
  334. goto fail;
  335. }
  336. radeon_pm_update_profile(rdev);
  337. radeon_pm_set_clocks(rdev);
  338. } else
  339. count = -EINVAL;
  340. fail:
  341. mutex_unlock(&rdev->pm.mutex);
  342. return count;
  343. }
  344. static ssize_t radeon_get_pm_method(struct device *dev,
  345. struct device_attribute *attr,
  346. char *buf)
  347. {
  348. struct drm_device *ddev = dev_get_drvdata(dev);
  349. struct radeon_device *rdev = ddev->dev_private;
  350. int pm = rdev->pm.pm_method;
  351. return snprintf(buf, PAGE_SIZE, "%s\n",
  352. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  353. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  354. }
  355. static ssize_t radeon_set_pm_method(struct device *dev,
  356. struct device_attribute *attr,
  357. const char *buf,
  358. size_t count)
  359. {
  360. struct drm_device *ddev = dev_get_drvdata(dev);
  361. struct radeon_device *rdev = ddev->dev_private;
  362. /* we don't support the legacy modes with dpm */
  363. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  364. count = -EINVAL;
  365. goto fail;
  366. }
  367. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  368. mutex_lock(&rdev->pm.mutex);
  369. rdev->pm.pm_method = PM_METHOD_DYNPM;
  370. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  371. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  372. mutex_unlock(&rdev->pm.mutex);
  373. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  374. mutex_lock(&rdev->pm.mutex);
  375. /* disable dynpm */
  376. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  377. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  378. rdev->pm.pm_method = PM_METHOD_PROFILE;
  379. mutex_unlock(&rdev->pm.mutex);
  380. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  381. } else {
  382. count = -EINVAL;
  383. goto fail;
  384. }
  385. radeon_pm_compute_clocks(rdev);
  386. fail:
  387. return count;
  388. }
  389. static ssize_t radeon_get_dpm_state(struct device *dev,
  390. struct device_attribute *attr,
  391. char *buf)
  392. {
  393. struct drm_device *ddev = dev_get_drvdata(dev);
  394. struct radeon_device *rdev = ddev->dev_private;
  395. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  396. return snprintf(buf, PAGE_SIZE, "%s\n",
  397. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  398. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  399. }
  400. static ssize_t radeon_set_dpm_state(struct device *dev,
  401. struct device_attribute *attr,
  402. const char *buf,
  403. size_t count)
  404. {
  405. struct drm_device *ddev = dev_get_drvdata(dev);
  406. struct radeon_device *rdev = ddev->dev_private;
  407. mutex_lock(&rdev->pm.mutex);
  408. if (strncmp("battery", buf, strlen("battery")) == 0)
  409. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  410. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  411. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  412. else if (strncmp("performance", buf, strlen("performance")) == 0)
  413. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  414. else {
  415. mutex_unlock(&rdev->pm.mutex);
  416. count = -EINVAL;
  417. goto fail;
  418. }
  419. mutex_unlock(&rdev->pm.mutex);
  420. radeon_pm_compute_clocks(rdev);
  421. fail:
  422. return count;
  423. }
  424. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  425. struct device_attribute *attr,
  426. char *buf)
  427. {
  428. struct drm_device *ddev = dev_get_drvdata(dev);
  429. struct radeon_device *rdev = ddev->dev_private;
  430. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  431. return snprintf(buf, PAGE_SIZE, "%s\n",
  432. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  433. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  434. }
  435. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  436. struct device_attribute *attr,
  437. const char *buf,
  438. size_t count)
  439. {
  440. struct drm_device *ddev = dev_get_drvdata(dev);
  441. struct radeon_device *rdev = ddev->dev_private;
  442. enum radeon_dpm_forced_level level;
  443. int ret = 0;
  444. mutex_lock(&rdev->pm.mutex);
  445. if (strncmp("low", buf, strlen("low")) == 0) {
  446. level = RADEON_DPM_FORCED_LEVEL_LOW;
  447. } else if (strncmp("high", buf, strlen("high")) == 0) {
  448. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  449. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  450. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  451. } else {
  452. mutex_unlock(&rdev->pm.mutex);
  453. count = -EINVAL;
  454. goto fail;
  455. }
  456. if (rdev->asic->dpm.force_performance_level) {
  457. ret = radeon_dpm_force_performance_level(rdev, level);
  458. if (ret)
  459. count = -EINVAL;
  460. }
  461. mutex_unlock(&rdev->pm.mutex);
  462. fail:
  463. return count;
  464. }
  465. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  466. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  467. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  468. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  469. radeon_get_dpm_forced_performance_level,
  470. radeon_set_dpm_forced_performance_level);
  471. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  472. struct device_attribute *attr,
  473. char *buf)
  474. {
  475. struct drm_device *ddev = dev_get_drvdata(dev);
  476. struct radeon_device *rdev = ddev->dev_private;
  477. int temp;
  478. if (rdev->asic->pm.get_temperature)
  479. temp = radeon_get_temperature(rdev);
  480. else
  481. temp = 0;
  482. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  483. }
  484. static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
  485. struct device_attribute *attr,
  486. char *buf)
  487. {
  488. struct drm_device *ddev = dev_get_drvdata(dev);
  489. struct radeon_device *rdev = ddev->dev_private;
  490. int hyst = to_sensor_dev_attr(attr)->index;
  491. int temp;
  492. if (hyst)
  493. temp = rdev->pm.dpm.thermal.min_temp;
  494. else
  495. temp = rdev->pm.dpm.thermal.max_temp;
  496. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  497. }
  498. static ssize_t radeon_hwmon_show_name(struct device *dev,
  499. struct device_attribute *attr,
  500. char *buf)
  501. {
  502. return sprintf(buf, "radeon\n");
  503. }
  504. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  505. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
  506. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
  507. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  508. static struct attribute *hwmon_attributes[] = {
  509. &sensor_dev_attr_temp1_input.dev_attr.attr,
  510. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  511. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  512. &sensor_dev_attr_name.dev_attr.attr,
  513. NULL
  514. };
  515. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  516. struct attribute *attr, int index)
  517. {
  518. struct device *dev = container_of(kobj, struct device, kobj);
  519. struct drm_device *ddev = dev_get_drvdata(dev);
  520. struct radeon_device *rdev = ddev->dev_private;
  521. /* Skip limit attributes if DPM is not enabled */
  522. if (rdev->pm.pm_method != PM_METHOD_DPM &&
  523. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  524. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
  525. return 0;
  526. return attr->mode;
  527. }
  528. static const struct attribute_group hwmon_attrgroup = {
  529. .attrs = hwmon_attributes,
  530. .is_visible = hwmon_attributes_visible,
  531. };
  532. static int radeon_hwmon_init(struct radeon_device *rdev)
  533. {
  534. int err = 0;
  535. rdev->pm.int_hwmon_dev = NULL;
  536. switch (rdev->pm.int_thermal_type) {
  537. case THERMAL_TYPE_RV6XX:
  538. case THERMAL_TYPE_RV770:
  539. case THERMAL_TYPE_EVERGREEN:
  540. case THERMAL_TYPE_NI:
  541. case THERMAL_TYPE_SUMO:
  542. case THERMAL_TYPE_SI:
  543. case THERMAL_TYPE_CI:
  544. case THERMAL_TYPE_KV:
  545. if (rdev->asic->pm.get_temperature == NULL)
  546. return err;
  547. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  548. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  549. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  550. dev_err(rdev->dev,
  551. "Unable to register hwmon device: %d\n", err);
  552. break;
  553. }
  554. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  555. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  556. &hwmon_attrgroup);
  557. if (err) {
  558. dev_err(rdev->dev,
  559. "Unable to create hwmon sysfs file: %d\n", err);
  560. hwmon_device_unregister(rdev->dev);
  561. }
  562. break;
  563. default:
  564. break;
  565. }
  566. return err;
  567. }
  568. static void radeon_hwmon_fini(struct radeon_device *rdev)
  569. {
  570. if (rdev->pm.int_hwmon_dev) {
  571. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  572. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  573. }
  574. }
  575. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  576. {
  577. struct radeon_device *rdev =
  578. container_of(work, struct radeon_device,
  579. pm.dpm.thermal.work);
  580. /* switch to the thermal state */
  581. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  582. if (!rdev->pm.dpm_enabled)
  583. return;
  584. if (rdev->asic->pm.get_temperature) {
  585. int temp = radeon_get_temperature(rdev);
  586. if (temp < rdev->pm.dpm.thermal.min_temp)
  587. /* switch back the user state */
  588. dpm_state = rdev->pm.dpm.user_state;
  589. } else {
  590. if (rdev->pm.dpm.thermal.high_to_low)
  591. /* switch back the user state */
  592. dpm_state = rdev->pm.dpm.user_state;
  593. }
  594. mutex_lock(&rdev->pm.mutex);
  595. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  596. rdev->pm.dpm.thermal_active = true;
  597. else
  598. rdev->pm.dpm.thermal_active = false;
  599. rdev->pm.dpm.state = dpm_state;
  600. mutex_unlock(&rdev->pm.mutex);
  601. radeon_pm_compute_clocks(rdev);
  602. }
  603. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  604. enum radeon_pm_state_type dpm_state)
  605. {
  606. int i;
  607. struct radeon_ps *ps;
  608. u32 ui_class;
  609. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  610. true : false;
  611. /* check if the vblank period is too short to adjust the mclk */
  612. if (single_display && rdev->asic->dpm.vblank_too_short) {
  613. if (radeon_dpm_vblank_too_short(rdev))
  614. single_display = false;
  615. }
  616. /* certain older asics have a separare 3D performance state,
  617. * so try that first if the user selected performance
  618. */
  619. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  620. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  621. /* balanced states don't exist at the moment */
  622. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  623. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  624. restart_search:
  625. /* Pick the best power state based on current conditions */
  626. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  627. ps = &rdev->pm.dpm.ps[i];
  628. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  629. switch (dpm_state) {
  630. /* user states */
  631. case POWER_STATE_TYPE_BATTERY:
  632. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  633. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  634. if (single_display)
  635. return ps;
  636. } else
  637. return ps;
  638. }
  639. break;
  640. case POWER_STATE_TYPE_BALANCED:
  641. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  642. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  643. if (single_display)
  644. return ps;
  645. } else
  646. return ps;
  647. }
  648. break;
  649. case POWER_STATE_TYPE_PERFORMANCE:
  650. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  651. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  652. if (single_display)
  653. return ps;
  654. } else
  655. return ps;
  656. }
  657. break;
  658. /* internal states */
  659. case POWER_STATE_TYPE_INTERNAL_UVD:
  660. if (rdev->pm.dpm.uvd_ps)
  661. return rdev->pm.dpm.uvd_ps;
  662. else
  663. break;
  664. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  665. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  666. return ps;
  667. break;
  668. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  669. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  670. return ps;
  671. break;
  672. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  673. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  674. return ps;
  675. break;
  676. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  677. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  678. return ps;
  679. break;
  680. case POWER_STATE_TYPE_INTERNAL_BOOT:
  681. return rdev->pm.dpm.boot_ps;
  682. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  683. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  684. return ps;
  685. break;
  686. case POWER_STATE_TYPE_INTERNAL_ACPI:
  687. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  688. return ps;
  689. break;
  690. case POWER_STATE_TYPE_INTERNAL_ULV:
  691. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  692. return ps;
  693. break;
  694. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  695. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  696. return ps;
  697. break;
  698. default:
  699. break;
  700. }
  701. }
  702. /* use a fallback state if we didn't match */
  703. switch (dpm_state) {
  704. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  705. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  706. goto restart_search;
  707. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  708. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  709. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  710. if (rdev->pm.dpm.uvd_ps) {
  711. return rdev->pm.dpm.uvd_ps;
  712. } else {
  713. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  714. goto restart_search;
  715. }
  716. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  717. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  718. goto restart_search;
  719. case POWER_STATE_TYPE_INTERNAL_ACPI:
  720. dpm_state = POWER_STATE_TYPE_BATTERY;
  721. goto restart_search;
  722. case POWER_STATE_TYPE_BATTERY:
  723. case POWER_STATE_TYPE_BALANCED:
  724. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  725. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  726. goto restart_search;
  727. default:
  728. break;
  729. }
  730. return NULL;
  731. }
  732. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  733. {
  734. int i;
  735. struct radeon_ps *ps;
  736. enum radeon_pm_state_type dpm_state;
  737. int ret;
  738. /* if dpm init failed */
  739. if (!rdev->pm.dpm_enabled)
  740. return;
  741. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  742. /* add other state override checks here */
  743. if ((!rdev->pm.dpm.thermal_active) &&
  744. (!rdev->pm.dpm.uvd_active))
  745. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  746. }
  747. dpm_state = rdev->pm.dpm.state;
  748. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  749. if (ps)
  750. rdev->pm.dpm.requested_ps = ps;
  751. else
  752. return;
  753. /* no need to reprogram if nothing changed unless we are on BTC+ */
  754. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  755. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  756. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  757. * all we need to do is update the display configuration.
  758. */
  759. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  760. /* update display watermarks based on new power state */
  761. radeon_bandwidth_update(rdev);
  762. /* update displays */
  763. radeon_dpm_display_configuration_changed(rdev);
  764. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  765. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  766. }
  767. return;
  768. } else {
  769. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  770. * nothing to do, if the num crtcs is > 1 and state is the same,
  771. * update display configuration.
  772. */
  773. if (rdev->pm.dpm.new_active_crtcs ==
  774. rdev->pm.dpm.current_active_crtcs) {
  775. return;
  776. } else {
  777. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  778. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  779. /* update display watermarks based on new power state */
  780. radeon_bandwidth_update(rdev);
  781. /* update displays */
  782. radeon_dpm_display_configuration_changed(rdev);
  783. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  784. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  785. return;
  786. }
  787. }
  788. }
  789. }
  790. printk("switching from power state:\n");
  791. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  792. printk("switching to power state:\n");
  793. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  794. mutex_lock(&rdev->ddev->struct_mutex);
  795. down_write(&rdev->pm.mclk_lock);
  796. mutex_lock(&rdev->ring_lock);
  797. ret = radeon_dpm_pre_set_power_state(rdev);
  798. if (ret)
  799. goto done;
  800. /* update display watermarks based on new power state */
  801. radeon_bandwidth_update(rdev);
  802. /* update displays */
  803. radeon_dpm_display_configuration_changed(rdev);
  804. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  805. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  806. /* wait for the rings to drain */
  807. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  808. struct radeon_ring *ring = &rdev->ring[i];
  809. if (ring->ready)
  810. radeon_fence_wait_empty_locked(rdev, i);
  811. }
  812. /* program the new power state */
  813. radeon_dpm_set_power_state(rdev);
  814. /* update current power state */
  815. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  816. radeon_dpm_post_set_power_state(rdev);
  817. if (rdev->asic->dpm.force_performance_level) {
  818. if (rdev->pm.dpm.thermal_active)
  819. /* force low perf level for thermal */
  820. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  821. else
  822. /* otherwise, enable auto */
  823. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_AUTO);
  824. }
  825. done:
  826. mutex_unlock(&rdev->ring_lock);
  827. up_write(&rdev->pm.mclk_lock);
  828. mutex_unlock(&rdev->ddev->struct_mutex);
  829. }
  830. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  831. {
  832. enum radeon_pm_state_type dpm_state;
  833. if (rdev->asic->dpm.powergate_uvd) {
  834. mutex_lock(&rdev->pm.mutex);
  835. /* enable/disable UVD */
  836. radeon_dpm_powergate_uvd(rdev, !enable);
  837. mutex_unlock(&rdev->pm.mutex);
  838. } else {
  839. if (enable) {
  840. mutex_lock(&rdev->pm.mutex);
  841. rdev->pm.dpm.uvd_active = true;
  842. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  843. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  844. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  845. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  846. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  847. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  848. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  849. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  850. else
  851. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  852. rdev->pm.dpm.state = dpm_state;
  853. mutex_unlock(&rdev->pm.mutex);
  854. } else {
  855. mutex_lock(&rdev->pm.mutex);
  856. rdev->pm.dpm.uvd_active = false;
  857. mutex_unlock(&rdev->pm.mutex);
  858. }
  859. radeon_pm_compute_clocks(rdev);
  860. }
  861. }
  862. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  863. {
  864. mutex_lock(&rdev->pm.mutex);
  865. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  866. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  867. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  868. }
  869. mutex_unlock(&rdev->pm.mutex);
  870. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  871. }
  872. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  873. {
  874. mutex_lock(&rdev->pm.mutex);
  875. /* disable dpm */
  876. radeon_dpm_disable(rdev);
  877. /* reset the power state */
  878. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  879. rdev->pm.dpm_enabled = false;
  880. mutex_unlock(&rdev->pm.mutex);
  881. }
  882. void radeon_pm_suspend(struct radeon_device *rdev)
  883. {
  884. if (rdev->pm.pm_method == PM_METHOD_DPM)
  885. radeon_pm_suspend_dpm(rdev);
  886. else
  887. radeon_pm_suspend_old(rdev);
  888. }
  889. static void radeon_pm_resume_old(struct radeon_device *rdev)
  890. {
  891. /* set up the default clocks if the MC ucode is loaded */
  892. if ((rdev->family >= CHIP_BARTS) &&
  893. (rdev->family <= CHIP_CAYMAN) &&
  894. rdev->mc_fw) {
  895. if (rdev->pm.default_vddc)
  896. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  897. SET_VOLTAGE_TYPE_ASIC_VDDC);
  898. if (rdev->pm.default_vddci)
  899. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  900. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  901. if (rdev->pm.default_sclk)
  902. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  903. if (rdev->pm.default_mclk)
  904. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  905. }
  906. /* asic init will reset the default power state */
  907. mutex_lock(&rdev->pm.mutex);
  908. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  909. rdev->pm.current_clock_mode_index = 0;
  910. rdev->pm.current_sclk = rdev->pm.default_sclk;
  911. rdev->pm.current_mclk = rdev->pm.default_mclk;
  912. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  913. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  914. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  915. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  916. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  917. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  918. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  919. }
  920. mutex_unlock(&rdev->pm.mutex);
  921. radeon_pm_compute_clocks(rdev);
  922. }
  923. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  924. {
  925. int ret;
  926. /* asic init will reset to the boot state */
  927. mutex_lock(&rdev->pm.mutex);
  928. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  929. radeon_dpm_setup_asic(rdev);
  930. ret = radeon_dpm_enable(rdev);
  931. mutex_unlock(&rdev->pm.mutex);
  932. if (ret) {
  933. DRM_ERROR("radeon: dpm resume failed\n");
  934. if ((rdev->family >= CHIP_BARTS) &&
  935. (rdev->family <= CHIP_CAYMAN) &&
  936. rdev->mc_fw) {
  937. if (rdev->pm.default_vddc)
  938. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  939. SET_VOLTAGE_TYPE_ASIC_VDDC);
  940. if (rdev->pm.default_vddci)
  941. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  942. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  943. if (rdev->pm.default_sclk)
  944. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  945. if (rdev->pm.default_mclk)
  946. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  947. }
  948. } else {
  949. rdev->pm.dpm_enabled = true;
  950. radeon_pm_compute_clocks(rdev);
  951. }
  952. }
  953. void radeon_pm_resume(struct radeon_device *rdev)
  954. {
  955. if (rdev->pm.pm_method == PM_METHOD_DPM)
  956. radeon_pm_resume_dpm(rdev);
  957. else
  958. radeon_pm_resume_old(rdev);
  959. }
  960. static int radeon_pm_init_old(struct radeon_device *rdev)
  961. {
  962. int ret;
  963. rdev->pm.profile = PM_PROFILE_DEFAULT;
  964. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  965. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  966. rdev->pm.dynpm_can_upclock = true;
  967. rdev->pm.dynpm_can_downclock = true;
  968. rdev->pm.default_sclk = rdev->clock.default_sclk;
  969. rdev->pm.default_mclk = rdev->clock.default_mclk;
  970. rdev->pm.current_sclk = rdev->clock.default_sclk;
  971. rdev->pm.current_mclk = rdev->clock.default_mclk;
  972. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  973. if (rdev->bios) {
  974. if (rdev->is_atom_bios)
  975. radeon_atombios_get_power_modes(rdev);
  976. else
  977. radeon_combios_get_power_modes(rdev);
  978. radeon_pm_print_states(rdev);
  979. radeon_pm_init_profile(rdev);
  980. /* set up the default clocks if the MC ucode is loaded */
  981. if ((rdev->family >= CHIP_BARTS) &&
  982. (rdev->family <= CHIP_CAYMAN) &&
  983. rdev->mc_fw) {
  984. if (rdev->pm.default_vddc)
  985. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  986. SET_VOLTAGE_TYPE_ASIC_VDDC);
  987. if (rdev->pm.default_vddci)
  988. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  989. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  990. if (rdev->pm.default_sclk)
  991. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  992. if (rdev->pm.default_mclk)
  993. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  994. }
  995. }
  996. /* set up the internal thermal sensor if applicable */
  997. ret = radeon_hwmon_init(rdev);
  998. if (ret)
  999. return ret;
  1000. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  1001. if (rdev->pm.num_power_states > 1) {
  1002. /* where's the best place to put these? */
  1003. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1004. if (ret)
  1005. DRM_ERROR("failed to create device file for power profile\n");
  1006. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1007. if (ret)
  1008. DRM_ERROR("failed to create device file for power method\n");
  1009. if (radeon_debugfs_pm_init(rdev)) {
  1010. DRM_ERROR("Failed to register debugfs file for PM!\n");
  1011. }
  1012. DRM_INFO("radeon: power management initialized\n");
  1013. }
  1014. return 0;
  1015. }
  1016. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  1017. {
  1018. int i;
  1019. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1020. printk("== power state %d ==\n", i);
  1021. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  1022. }
  1023. }
  1024. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  1025. {
  1026. int ret;
  1027. /* default to balanced state */
  1028. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  1029. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  1030. rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
  1031. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1032. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1033. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1034. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1035. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1036. if (rdev->bios && rdev->is_atom_bios)
  1037. radeon_atombios_get_power_modes(rdev);
  1038. else
  1039. return -EINVAL;
  1040. /* set up the internal thermal sensor if applicable */
  1041. ret = radeon_hwmon_init(rdev);
  1042. if (ret)
  1043. return ret;
  1044. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1045. mutex_lock(&rdev->pm.mutex);
  1046. radeon_dpm_init(rdev);
  1047. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1048. radeon_dpm_print_power_states(rdev);
  1049. radeon_dpm_setup_asic(rdev);
  1050. ret = radeon_dpm_enable(rdev);
  1051. mutex_unlock(&rdev->pm.mutex);
  1052. if (ret) {
  1053. rdev->pm.dpm_enabled = false;
  1054. if ((rdev->family >= CHIP_BARTS) &&
  1055. (rdev->family <= CHIP_CAYMAN) &&
  1056. rdev->mc_fw) {
  1057. if (rdev->pm.default_vddc)
  1058. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1059. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1060. if (rdev->pm.default_vddci)
  1061. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1062. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1063. if (rdev->pm.default_sclk)
  1064. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1065. if (rdev->pm.default_mclk)
  1066. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1067. }
  1068. DRM_ERROR("radeon: dpm initialization failed\n");
  1069. return ret;
  1070. }
  1071. rdev->pm.dpm_enabled = true;
  1072. radeon_pm_compute_clocks(rdev);
  1073. if (rdev->pm.num_power_states > 1) {
  1074. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1075. if (ret)
  1076. DRM_ERROR("failed to create device file for dpm state\n");
  1077. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1078. if (ret)
  1079. DRM_ERROR("failed to create device file for dpm state\n");
  1080. /* XXX: these are noops for dpm but are here for backwards compat */
  1081. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1082. if (ret)
  1083. DRM_ERROR("failed to create device file for power profile\n");
  1084. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1085. if (ret)
  1086. DRM_ERROR("failed to create device file for power method\n");
  1087. if (radeon_debugfs_pm_init(rdev)) {
  1088. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1089. }
  1090. DRM_INFO("radeon: dpm initialized\n");
  1091. }
  1092. return 0;
  1093. }
  1094. int radeon_pm_init(struct radeon_device *rdev)
  1095. {
  1096. /* enable dpm on rv6xx+ */
  1097. switch (rdev->family) {
  1098. case CHIP_RV610:
  1099. case CHIP_RV630:
  1100. case CHIP_RV620:
  1101. case CHIP_RV635:
  1102. case CHIP_RV670:
  1103. case CHIP_RS780:
  1104. case CHIP_RS880:
  1105. case CHIP_RV770:
  1106. case CHIP_RV730:
  1107. case CHIP_RV710:
  1108. case CHIP_RV740:
  1109. case CHIP_CEDAR:
  1110. case CHIP_REDWOOD:
  1111. case CHIP_JUNIPER:
  1112. case CHIP_CYPRESS:
  1113. case CHIP_HEMLOCK:
  1114. case CHIP_PALM:
  1115. case CHIP_SUMO:
  1116. case CHIP_SUMO2:
  1117. case CHIP_BARTS:
  1118. case CHIP_TURKS:
  1119. case CHIP_CAICOS:
  1120. case CHIP_CAYMAN:
  1121. case CHIP_ARUBA:
  1122. case CHIP_TAHITI:
  1123. case CHIP_PITCAIRN:
  1124. case CHIP_VERDE:
  1125. case CHIP_OLAND:
  1126. case CHIP_HAINAN:
  1127. case CHIP_BONAIRE:
  1128. case CHIP_KABINI:
  1129. case CHIP_KAVERI:
  1130. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1131. if (!rdev->rlc_fw)
  1132. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1133. else if ((rdev->family >= CHIP_RV770) &&
  1134. (!(rdev->flags & RADEON_IS_IGP)) &&
  1135. (!rdev->smc_fw))
  1136. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1137. else if (radeon_dpm == 1)
  1138. rdev->pm.pm_method = PM_METHOD_DPM;
  1139. else
  1140. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1141. break;
  1142. default:
  1143. /* default to profile method */
  1144. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1145. break;
  1146. }
  1147. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1148. return radeon_pm_init_dpm(rdev);
  1149. else
  1150. return radeon_pm_init_old(rdev);
  1151. }
  1152. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1153. {
  1154. if (rdev->pm.num_power_states > 1) {
  1155. mutex_lock(&rdev->pm.mutex);
  1156. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1157. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1158. radeon_pm_update_profile(rdev);
  1159. radeon_pm_set_clocks(rdev);
  1160. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1161. /* reset default clocks */
  1162. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1163. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1164. radeon_pm_set_clocks(rdev);
  1165. }
  1166. mutex_unlock(&rdev->pm.mutex);
  1167. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1168. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1169. device_remove_file(rdev->dev, &dev_attr_power_method);
  1170. }
  1171. if (rdev->pm.power_state)
  1172. kfree(rdev->pm.power_state);
  1173. radeon_hwmon_fini(rdev);
  1174. }
  1175. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1176. {
  1177. if (rdev->pm.num_power_states > 1) {
  1178. mutex_lock(&rdev->pm.mutex);
  1179. radeon_dpm_disable(rdev);
  1180. mutex_unlock(&rdev->pm.mutex);
  1181. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1182. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1183. /* XXX backwards compat */
  1184. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1185. device_remove_file(rdev->dev, &dev_attr_power_method);
  1186. }
  1187. radeon_dpm_fini(rdev);
  1188. if (rdev->pm.power_state)
  1189. kfree(rdev->pm.power_state);
  1190. radeon_hwmon_fini(rdev);
  1191. }
  1192. void radeon_pm_fini(struct radeon_device *rdev)
  1193. {
  1194. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1195. radeon_pm_fini_dpm(rdev);
  1196. else
  1197. radeon_pm_fini_old(rdev);
  1198. }
  1199. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1200. {
  1201. struct drm_device *ddev = rdev->ddev;
  1202. struct drm_crtc *crtc;
  1203. struct radeon_crtc *radeon_crtc;
  1204. if (rdev->pm.num_power_states < 2)
  1205. return;
  1206. mutex_lock(&rdev->pm.mutex);
  1207. rdev->pm.active_crtcs = 0;
  1208. rdev->pm.active_crtc_count = 0;
  1209. list_for_each_entry(crtc,
  1210. &ddev->mode_config.crtc_list, head) {
  1211. radeon_crtc = to_radeon_crtc(crtc);
  1212. if (radeon_crtc->enabled) {
  1213. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1214. rdev->pm.active_crtc_count++;
  1215. }
  1216. }
  1217. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1218. radeon_pm_update_profile(rdev);
  1219. radeon_pm_set_clocks(rdev);
  1220. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1221. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1222. if (rdev->pm.active_crtc_count > 1) {
  1223. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1224. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1225. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1226. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1227. radeon_pm_get_dynpm_state(rdev);
  1228. radeon_pm_set_clocks(rdev);
  1229. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1230. }
  1231. } else if (rdev->pm.active_crtc_count == 1) {
  1232. /* TODO: Increase clocks if needed for current mode */
  1233. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1234. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1235. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1236. radeon_pm_get_dynpm_state(rdev);
  1237. radeon_pm_set_clocks(rdev);
  1238. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1239. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1240. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1241. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1242. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1243. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1244. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1245. }
  1246. } else { /* count == 0 */
  1247. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1248. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1249. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1250. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1251. radeon_pm_get_dynpm_state(rdev);
  1252. radeon_pm_set_clocks(rdev);
  1253. }
  1254. }
  1255. }
  1256. }
  1257. mutex_unlock(&rdev->pm.mutex);
  1258. }
  1259. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1260. {
  1261. struct drm_device *ddev = rdev->ddev;
  1262. struct drm_crtc *crtc;
  1263. struct radeon_crtc *radeon_crtc;
  1264. mutex_lock(&rdev->pm.mutex);
  1265. /* update active crtc counts */
  1266. rdev->pm.dpm.new_active_crtcs = 0;
  1267. rdev->pm.dpm.new_active_crtc_count = 0;
  1268. list_for_each_entry(crtc,
  1269. &ddev->mode_config.crtc_list, head) {
  1270. radeon_crtc = to_radeon_crtc(crtc);
  1271. if (crtc->enabled) {
  1272. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1273. rdev->pm.dpm.new_active_crtc_count++;
  1274. }
  1275. }
  1276. /* update battery/ac status */
  1277. if (power_supply_is_system_supplied() > 0)
  1278. rdev->pm.dpm.ac_power = true;
  1279. else
  1280. rdev->pm.dpm.ac_power = false;
  1281. radeon_dpm_change_power_state_locked(rdev);
  1282. mutex_unlock(&rdev->pm.mutex);
  1283. }
  1284. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1285. {
  1286. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1287. radeon_pm_compute_clocks_dpm(rdev);
  1288. else
  1289. radeon_pm_compute_clocks_old(rdev);
  1290. }
  1291. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1292. {
  1293. int crtc, vpos, hpos, vbl_status;
  1294. bool in_vbl = true;
  1295. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1296. * otherwise return in_vbl == false.
  1297. */
  1298. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1299. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1300. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  1301. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1302. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1303. in_vbl = false;
  1304. }
  1305. }
  1306. return in_vbl;
  1307. }
  1308. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1309. {
  1310. u32 stat_crtc = 0;
  1311. bool in_vbl = radeon_pm_in_vbl(rdev);
  1312. if (in_vbl == false)
  1313. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1314. finish ? "exit" : "entry");
  1315. return in_vbl;
  1316. }
  1317. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1318. {
  1319. struct radeon_device *rdev;
  1320. int resched;
  1321. rdev = container_of(work, struct radeon_device,
  1322. pm.dynpm_idle_work.work);
  1323. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1324. mutex_lock(&rdev->pm.mutex);
  1325. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1326. int not_processed = 0;
  1327. int i;
  1328. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1329. struct radeon_ring *ring = &rdev->ring[i];
  1330. if (ring->ready) {
  1331. not_processed += radeon_fence_count_emitted(rdev, i);
  1332. if (not_processed >= 3)
  1333. break;
  1334. }
  1335. }
  1336. if (not_processed >= 3) { /* should upclock */
  1337. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1338. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1339. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1340. rdev->pm.dynpm_can_upclock) {
  1341. rdev->pm.dynpm_planned_action =
  1342. DYNPM_ACTION_UPCLOCK;
  1343. rdev->pm.dynpm_action_timeout = jiffies +
  1344. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1345. }
  1346. } else if (not_processed == 0) { /* should downclock */
  1347. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1348. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1349. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1350. rdev->pm.dynpm_can_downclock) {
  1351. rdev->pm.dynpm_planned_action =
  1352. DYNPM_ACTION_DOWNCLOCK;
  1353. rdev->pm.dynpm_action_timeout = jiffies +
  1354. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1355. }
  1356. }
  1357. /* Note, radeon_pm_set_clocks is called with static_switch set
  1358. * to false since we want to wait for vbl to avoid flicker.
  1359. */
  1360. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1361. jiffies > rdev->pm.dynpm_action_timeout) {
  1362. radeon_pm_get_dynpm_state(rdev);
  1363. radeon_pm_set_clocks(rdev);
  1364. }
  1365. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1366. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1367. }
  1368. mutex_unlock(&rdev->pm.mutex);
  1369. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1370. }
  1371. /*
  1372. * Debugfs info
  1373. */
  1374. #if defined(CONFIG_DEBUG_FS)
  1375. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1376. {
  1377. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1378. struct drm_device *dev = node->minor->dev;
  1379. struct radeon_device *rdev = dev->dev_private;
  1380. if (rdev->pm.dpm_enabled) {
  1381. mutex_lock(&rdev->pm.mutex);
  1382. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1383. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1384. else
  1385. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1386. mutex_unlock(&rdev->pm.mutex);
  1387. } else {
  1388. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1389. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1390. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1391. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1392. else
  1393. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1394. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1395. if (rdev->asic->pm.get_memory_clock)
  1396. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1397. if (rdev->pm.current_vddc)
  1398. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1399. if (rdev->asic->pm.get_pcie_lanes)
  1400. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1401. }
  1402. return 0;
  1403. }
  1404. static struct drm_info_list radeon_pm_info_list[] = {
  1405. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1406. };
  1407. #endif
  1408. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1409. {
  1410. #if defined(CONFIG_DEBUG_FS)
  1411. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1412. #else
  1413. return 0;
  1414. #endif
  1415. }