radeon_asic.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic_ring r100_gfx_ring = {
  167. .ib_execute = &r100_ring_ib_execute,
  168. .emit_fence = &r100_fence_ring_emit,
  169. .emit_semaphore = &r100_semaphore_ring_emit,
  170. .cs_parse = &r100_cs_parse,
  171. .ring_start = &r100_ring_start,
  172. .ring_test = &r100_ring_test,
  173. .ib_test = &r100_ib_test,
  174. .is_lockup = &r100_gpu_is_lockup,
  175. .get_rptr = &radeon_ring_generic_get_rptr,
  176. .get_wptr = &radeon_ring_generic_get_wptr,
  177. .set_wptr = &radeon_ring_generic_set_wptr,
  178. };
  179. static struct radeon_asic r100_asic = {
  180. .init = &r100_init,
  181. .fini = &r100_fini,
  182. .suspend = &r100_suspend,
  183. .resume = &r100_resume,
  184. .vga_set_state = &r100_vga_set_state,
  185. .asic_reset = &r100_asic_reset,
  186. .ioctl_wait_idle = NULL,
  187. .gui_idle = &r100_gui_idle,
  188. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  189. .gart = {
  190. .tlb_flush = &r100_pci_gart_tlb_flush,
  191. .set_page = &r100_pci_gart_set_page,
  192. },
  193. .ring = {
  194. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  195. },
  196. .irq = {
  197. .set = &r100_irq_set,
  198. .process = &r100_irq_process,
  199. },
  200. .display = {
  201. .bandwidth_update = &r100_bandwidth_update,
  202. .get_vblank_counter = &r100_get_vblank_counter,
  203. .wait_for_vblank = &r100_wait_for_vblank,
  204. .set_backlight_level = &radeon_legacy_set_backlight_level,
  205. .get_backlight_level = &radeon_legacy_get_backlight_level,
  206. },
  207. .copy = {
  208. .blit = &r100_copy_blit,
  209. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  210. .dma = NULL,
  211. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  212. .copy = &r100_copy_blit,
  213. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  214. },
  215. .surface = {
  216. .set_reg = r100_set_surface_reg,
  217. .clear_reg = r100_clear_surface_reg,
  218. },
  219. .hpd = {
  220. .init = &r100_hpd_init,
  221. .fini = &r100_hpd_fini,
  222. .sense = &r100_hpd_sense,
  223. .set_polarity = &r100_hpd_set_polarity,
  224. },
  225. .pm = {
  226. .misc = &r100_pm_misc,
  227. .prepare = &r100_pm_prepare,
  228. .finish = &r100_pm_finish,
  229. .init_profile = &r100_pm_init_profile,
  230. .get_dynpm_state = &r100_pm_get_dynpm_state,
  231. .get_engine_clock = &radeon_legacy_get_engine_clock,
  232. .set_engine_clock = &radeon_legacy_set_engine_clock,
  233. .get_memory_clock = &radeon_legacy_get_memory_clock,
  234. .set_memory_clock = NULL,
  235. .get_pcie_lanes = NULL,
  236. .set_pcie_lanes = NULL,
  237. .set_clock_gating = &radeon_legacy_set_clock_gating,
  238. },
  239. .pflip = {
  240. .pre_page_flip = &r100_pre_page_flip,
  241. .page_flip = &r100_page_flip,
  242. .post_page_flip = &r100_post_page_flip,
  243. },
  244. };
  245. static struct radeon_asic r200_asic = {
  246. .init = &r100_init,
  247. .fini = &r100_fini,
  248. .suspend = &r100_suspend,
  249. .resume = &r100_resume,
  250. .vga_set_state = &r100_vga_set_state,
  251. .asic_reset = &r100_asic_reset,
  252. .ioctl_wait_idle = NULL,
  253. .gui_idle = &r100_gui_idle,
  254. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  255. .gart = {
  256. .tlb_flush = &r100_pci_gart_tlb_flush,
  257. .set_page = &r100_pci_gart_set_page,
  258. },
  259. .ring = {
  260. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  261. },
  262. .irq = {
  263. .set = &r100_irq_set,
  264. .process = &r100_irq_process,
  265. },
  266. .display = {
  267. .bandwidth_update = &r100_bandwidth_update,
  268. .get_vblank_counter = &r100_get_vblank_counter,
  269. .wait_for_vblank = &r100_wait_for_vblank,
  270. .set_backlight_level = &radeon_legacy_set_backlight_level,
  271. .get_backlight_level = &radeon_legacy_get_backlight_level,
  272. },
  273. .copy = {
  274. .blit = &r100_copy_blit,
  275. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  276. .dma = &r200_copy_dma,
  277. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  278. .copy = &r100_copy_blit,
  279. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  280. },
  281. .surface = {
  282. .set_reg = r100_set_surface_reg,
  283. .clear_reg = r100_clear_surface_reg,
  284. },
  285. .hpd = {
  286. .init = &r100_hpd_init,
  287. .fini = &r100_hpd_fini,
  288. .sense = &r100_hpd_sense,
  289. .set_polarity = &r100_hpd_set_polarity,
  290. },
  291. .pm = {
  292. .misc = &r100_pm_misc,
  293. .prepare = &r100_pm_prepare,
  294. .finish = &r100_pm_finish,
  295. .init_profile = &r100_pm_init_profile,
  296. .get_dynpm_state = &r100_pm_get_dynpm_state,
  297. .get_engine_clock = &radeon_legacy_get_engine_clock,
  298. .set_engine_clock = &radeon_legacy_set_engine_clock,
  299. .get_memory_clock = &radeon_legacy_get_memory_clock,
  300. .set_memory_clock = NULL,
  301. .get_pcie_lanes = NULL,
  302. .set_pcie_lanes = NULL,
  303. .set_clock_gating = &radeon_legacy_set_clock_gating,
  304. },
  305. .pflip = {
  306. .pre_page_flip = &r100_pre_page_flip,
  307. .page_flip = &r100_page_flip,
  308. .post_page_flip = &r100_post_page_flip,
  309. },
  310. };
  311. static struct radeon_asic_ring r300_gfx_ring = {
  312. .ib_execute = &r100_ring_ib_execute,
  313. .emit_fence = &r300_fence_ring_emit,
  314. .emit_semaphore = &r100_semaphore_ring_emit,
  315. .cs_parse = &r300_cs_parse,
  316. .ring_start = &r300_ring_start,
  317. .ring_test = &r100_ring_test,
  318. .ib_test = &r100_ib_test,
  319. .is_lockup = &r100_gpu_is_lockup,
  320. .get_rptr = &radeon_ring_generic_get_rptr,
  321. .get_wptr = &radeon_ring_generic_get_wptr,
  322. .set_wptr = &radeon_ring_generic_set_wptr,
  323. };
  324. static struct radeon_asic r300_asic = {
  325. .init = &r300_init,
  326. .fini = &r300_fini,
  327. .suspend = &r300_suspend,
  328. .resume = &r300_resume,
  329. .vga_set_state = &r100_vga_set_state,
  330. .asic_reset = &r300_asic_reset,
  331. .ioctl_wait_idle = NULL,
  332. .gui_idle = &r100_gui_idle,
  333. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  334. .gart = {
  335. .tlb_flush = &r100_pci_gart_tlb_flush,
  336. .set_page = &r100_pci_gart_set_page,
  337. },
  338. .ring = {
  339. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  340. },
  341. .irq = {
  342. .set = &r100_irq_set,
  343. .process = &r100_irq_process,
  344. },
  345. .display = {
  346. .bandwidth_update = &r100_bandwidth_update,
  347. .get_vblank_counter = &r100_get_vblank_counter,
  348. .wait_for_vblank = &r100_wait_for_vblank,
  349. .set_backlight_level = &radeon_legacy_set_backlight_level,
  350. .get_backlight_level = &radeon_legacy_get_backlight_level,
  351. },
  352. .copy = {
  353. .blit = &r100_copy_blit,
  354. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  355. .dma = &r200_copy_dma,
  356. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  357. .copy = &r100_copy_blit,
  358. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  359. },
  360. .surface = {
  361. .set_reg = r100_set_surface_reg,
  362. .clear_reg = r100_clear_surface_reg,
  363. },
  364. .hpd = {
  365. .init = &r100_hpd_init,
  366. .fini = &r100_hpd_fini,
  367. .sense = &r100_hpd_sense,
  368. .set_polarity = &r100_hpd_set_polarity,
  369. },
  370. .pm = {
  371. .misc = &r100_pm_misc,
  372. .prepare = &r100_pm_prepare,
  373. .finish = &r100_pm_finish,
  374. .init_profile = &r100_pm_init_profile,
  375. .get_dynpm_state = &r100_pm_get_dynpm_state,
  376. .get_engine_clock = &radeon_legacy_get_engine_clock,
  377. .set_engine_clock = &radeon_legacy_set_engine_clock,
  378. .get_memory_clock = &radeon_legacy_get_memory_clock,
  379. .set_memory_clock = NULL,
  380. .get_pcie_lanes = &rv370_get_pcie_lanes,
  381. .set_pcie_lanes = &rv370_set_pcie_lanes,
  382. .set_clock_gating = &radeon_legacy_set_clock_gating,
  383. },
  384. .pflip = {
  385. .pre_page_flip = &r100_pre_page_flip,
  386. .page_flip = &r100_page_flip,
  387. .post_page_flip = &r100_post_page_flip,
  388. },
  389. };
  390. static struct radeon_asic r300_asic_pcie = {
  391. .init = &r300_init,
  392. .fini = &r300_fini,
  393. .suspend = &r300_suspend,
  394. .resume = &r300_resume,
  395. .vga_set_state = &r100_vga_set_state,
  396. .asic_reset = &r300_asic_reset,
  397. .ioctl_wait_idle = NULL,
  398. .gui_idle = &r100_gui_idle,
  399. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  400. .gart = {
  401. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  402. .set_page = &rv370_pcie_gart_set_page,
  403. },
  404. .ring = {
  405. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  406. },
  407. .irq = {
  408. .set = &r100_irq_set,
  409. .process = &r100_irq_process,
  410. },
  411. .display = {
  412. .bandwidth_update = &r100_bandwidth_update,
  413. .get_vblank_counter = &r100_get_vblank_counter,
  414. .wait_for_vblank = &r100_wait_for_vblank,
  415. .set_backlight_level = &radeon_legacy_set_backlight_level,
  416. .get_backlight_level = &radeon_legacy_get_backlight_level,
  417. },
  418. .copy = {
  419. .blit = &r100_copy_blit,
  420. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  421. .dma = &r200_copy_dma,
  422. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  423. .copy = &r100_copy_blit,
  424. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  425. },
  426. .surface = {
  427. .set_reg = r100_set_surface_reg,
  428. .clear_reg = r100_clear_surface_reg,
  429. },
  430. .hpd = {
  431. .init = &r100_hpd_init,
  432. .fini = &r100_hpd_fini,
  433. .sense = &r100_hpd_sense,
  434. .set_polarity = &r100_hpd_set_polarity,
  435. },
  436. .pm = {
  437. .misc = &r100_pm_misc,
  438. .prepare = &r100_pm_prepare,
  439. .finish = &r100_pm_finish,
  440. .init_profile = &r100_pm_init_profile,
  441. .get_dynpm_state = &r100_pm_get_dynpm_state,
  442. .get_engine_clock = &radeon_legacy_get_engine_clock,
  443. .set_engine_clock = &radeon_legacy_set_engine_clock,
  444. .get_memory_clock = &radeon_legacy_get_memory_clock,
  445. .set_memory_clock = NULL,
  446. .get_pcie_lanes = &rv370_get_pcie_lanes,
  447. .set_pcie_lanes = &rv370_set_pcie_lanes,
  448. .set_clock_gating = &radeon_legacy_set_clock_gating,
  449. },
  450. .pflip = {
  451. .pre_page_flip = &r100_pre_page_flip,
  452. .page_flip = &r100_page_flip,
  453. .post_page_flip = &r100_post_page_flip,
  454. },
  455. };
  456. static struct radeon_asic r420_asic = {
  457. .init = &r420_init,
  458. .fini = &r420_fini,
  459. .suspend = &r420_suspend,
  460. .resume = &r420_resume,
  461. .vga_set_state = &r100_vga_set_state,
  462. .asic_reset = &r300_asic_reset,
  463. .ioctl_wait_idle = NULL,
  464. .gui_idle = &r100_gui_idle,
  465. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  466. .gart = {
  467. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  468. .set_page = &rv370_pcie_gart_set_page,
  469. },
  470. .ring = {
  471. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  472. },
  473. .irq = {
  474. .set = &r100_irq_set,
  475. .process = &r100_irq_process,
  476. },
  477. .display = {
  478. .bandwidth_update = &r100_bandwidth_update,
  479. .get_vblank_counter = &r100_get_vblank_counter,
  480. .wait_for_vblank = &r100_wait_for_vblank,
  481. .set_backlight_level = &atombios_set_backlight_level,
  482. .get_backlight_level = &atombios_get_backlight_level,
  483. },
  484. .copy = {
  485. .blit = &r100_copy_blit,
  486. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  487. .dma = &r200_copy_dma,
  488. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  489. .copy = &r100_copy_blit,
  490. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  491. },
  492. .surface = {
  493. .set_reg = r100_set_surface_reg,
  494. .clear_reg = r100_clear_surface_reg,
  495. },
  496. .hpd = {
  497. .init = &r100_hpd_init,
  498. .fini = &r100_hpd_fini,
  499. .sense = &r100_hpd_sense,
  500. .set_polarity = &r100_hpd_set_polarity,
  501. },
  502. .pm = {
  503. .misc = &r100_pm_misc,
  504. .prepare = &r100_pm_prepare,
  505. .finish = &r100_pm_finish,
  506. .init_profile = &r420_pm_init_profile,
  507. .get_dynpm_state = &r100_pm_get_dynpm_state,
  508. .get_engine_clock = &radeon_atom_get_engine_clock,
  509. .set_engine_clock = &radeon_atom_set_engine_clock,
  510. .get_memory_clock = &radeon_atom_get_memory_clock,
  511. .set_memory_clock = &radeon_atom_set_memory_clock,
  512. .get_pcie_lanes = &rv370_get_pcie_lanes,
  513. .set_pcie_lanes = &rv370_set_pcie_lanes,
  514. .set_clock_gating = &radeon_atom_set_clock_gating,
  515. },
  516. .pflip = {
  517. .pre_page_flip = &r100_pre_page_flip,
  518. .page_flip = &r100_page_flip,
  519. .post_page_flip = &r100_post_page_flip,
  520. },
  521. };
  522. static struct radeon_asic rs400_asic = {
  523. .init = &rs400_init,
  524. .fini = &rs400_fini,
  525. .suspend = &rs400_suspend,
  526. .resume = &rs400_resume,
  527. .vga_set_state = &r100_vga_set_state,
  528. .asic_reset = &r300_asic_reset,
  529. .ioctl_wait_idle = NULL,
  530. .gui_idle = &r100_gui_idle,
  531. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  532. .gart = {
  533. .tlb_flush = &rs400_gart_tlb_flush,
  534. .set_page = &rs400_gart_set_page,
  535. },
  536. .ring = {
  537. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  538. },
  539. .irq = {
  540. .set = &r100_irq_set,
  541. .process = &r100_irq_process,
  542. },
  543. .display = {
  544. .bandwidth_update = &r100_bandwidth_update,
  545. .get_vblank_counter = &r100_get_vblank_counter,
  546. .wait_for_vblank = &r100_wait_for_vblank,
  547. .set_backlight_level = &radeon_legacy_set_backlight_level,
  548. .get_backlight_level = &radeon_legacy_get_backlight_level,
  549. },
  550. .copy = {
  551. .blit = &r100_copy_blit,
  552. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  553. .dma = &r200_copy_dma,
  554. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  555. .copy = &r100_copy_blit,
  556. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  557. },
  558. .surface = {
  559. .set_reg = r100_set_surface_reg,
  560. .clear_reg = r100_clear_surface_reg,
  561. },
  562. .hpd = {
  563. .init = &r100_hpd_init,
  564. .fini = &r100_hpd_fini,
  565. .sense = &r100_hpd_sense,
  566. .set_polarity = &r100_hpd_set_polarity,
  567. },
  568. .pm = {
  569. .misc = &r100_pm_misc,
  570. .prepare = &r100_pm_prepare,
  571. .finish = &r100_pm_finish,
  572. .init_profile = &r100_pm_init_profile,
  573. .get_dynpm_state = &r100_pm_get_dynpm_state,
  574. .get_engine_clock = &radeon_legacy_get_engine_clock,
  575. .set_engine_clock = &radeon_legacy_set_engine_clock,
  576. .get_memory_clock = &radeon_legacy_get_memory_clock,
  577. .set_memory_clock = NULL,
  578. .get_pcie_lanes = NULL,
  579. .set_pcie_lanes = NULL,
  580. .set_clock_gating = &radeon_legacy_set_clock_gating,
  581. },
  582. .pflip = {
  583. .pre_page_flip = &r100_pre_page_flip,
  584. .page_flip = &r100_page_flip,
  585. .post_page_flip = &r100_post_page_flip,
  586. },
  587. };
  588. static struct radeon_asic rs600_asic = {
  589. .init = &rs600_init,
  590. .fini = &rs600_fini,
  591. .suspend = &rs600_suspend,
  592. .resume = &rs600_resume,
  593. .vga_set_state = &r100_vga_set_state,
  594. .asic_reset = &rs600_asic_reset,
  595. .ioctl_wait_idle = NULL,
  596. .gui_idle = &r100_gui_idle,
  597. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  598. .gart = {
  599. .tlb_flush = &rs600_gart_tlb_flush,
  600. .set_page = &rs600_gart_set_page,
  601. },
  602. .ring = {
  603. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  604. },
  605. .irq = {
  606. .set = &rs600_irq_set,
  607. .process = &rs600_irq_process,
  608. },
  609. .display = {
  610. .bandwidth_update = &rs600_bandwidth_update,
  611. .get_vblank_counter = &rs600_get_vblank_counter,
  612. .wait_for_vblank = &avivo_wait_for_vblank,
  613. .set_backlight_level = &atombios_set_backlight_level,
  614. .get_backlight_level = &atombios_get_backlight_level,
  615. .hdmi_enable = &r600_hdmi_enable,
  616. .hdmi_setmode = &r600_hdmi_setmode,
  617. },
  618. .copy = {
  619. .blit = &r100_copy_blit,
  620. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  621. .dma = &r200_copy_dma,
  622. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  623. .copy = &r100_copy_blit,
  624. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  625. },
  626. .surface = {
  627. .set_reg = r100_set_surface_reg,
  628. .clear_reg = r100_clear_surface_reg,
  629. },
  630. .hpd = {
  631. .init = &rs600_hpd_init,
  632. .fini = &rs600_hpd_fini,
  633. .sense = &rs600_hpd_sense,
  634. .set_polarity = &rs600_hpd_set_polarity,
  635. },
  636. .pm = {
  637. .misc = &rs600_pm_misc,
  638. .prepare = &rs600_pm_prepare,
  639. .finish = &rs600_pm_finish,
  640. .init_profile = &r420_pm_init_profile,
  641. .get_dynpm_state = &r100_pm_get_dynpm_state,
  642. .get_engine_clock = &radeon_atom_get_engine_clock,
  643. .set_engine_clock = &radeon_atom_set_engine_clock,
  644. .get_memory_clock = &radeon_atom_get_memory_clock,
  645. .set_memory_clock = &radeon_atom_set_memory_clock,
  646. .get_pcie_lanes = NULL,
  647. .set_pcie_lanes = NULL,
  648. .set_clock_gating = &radeon_atom_set_clock_gating,
  649. },
  650. .pflip = {
  651. .pre_page_flip = &rs600_pre_page_flip,
  652. .page_flip = &rs600_page_flip,
  653. .post_page_flip = &rs600_post_page_flip,
  654. },
  655. };
  656. static struct radeon_asic rs690_asic = {
  657. .init = &rs690_init,
  658. .fini = &rs690_fini,
  659. .suspend = &rs690_suspend,
  660. .resume = &rs690_resume,
  661. .vga_set_state = &r100_vga_set_state,
  662. .asic_reset = &rs600_asic_reset,
  663. .ioctl_wait_idle = NULL,
  664. .gui_idle = &r100_gui_idle,
  665. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  666. .gart = {
  667. .tlb_flush = &rs400_gart_tlb_flush,
  668. .set_page = &rs400_gart_set_page,
  669. },
  670. .ring = {
  671. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  672. },
  673. .irq = {
  674. .set = &rs600_irq_set,
  675. .process = &rs600_irq_process,
  676. },
  677. .display = {
  678. .get_vblank_counter = &rs600_get_vblank_counter,
  679. .bandwidth_update = &rs690_bandwidth_update,
  680. .wait_for_vblank = &avivo_wait_for_vblank,
  681. .set_backlight_level = &atombios_set_backlight_level,
  682. .get_backlight_level = &atombios_get_backlight_level,
  683. .hdmi_enable = &r600_hdmi_enable,
  684. .hdmi_setmode = &r600_hdmi_setmode,
  685. },
  686. .copy = {
  687. .blit = &r100_copy_blit,
  688. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  689. .dma = &r200_copy_dma,
  690. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  691. .copy = &r200_copy_dma,
  692. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  693. },
  694. .surface = {
  695. .set_reg = r100_set_surface_reg,
  696. .clear_reg = r100_clear_surface_reg,
  697. },
  698. .hpd = {
  699. .init = &rs600_hpd_init,
  700. .fini = &rs600_hpd_fini,
  701. .sense = &rs600_hpd_sense,
  702. .set_polarity = &rs600_hpd_set_polarity,
  703. },
  704. .pm = {
  705. .misc = &rs600_pm_misc,
  706. .prepare = &rs600_pm_prepare,
  707. .finish = &rs600_pm_finish,
  708. .init_profile = &r420_pm_init_profile,
  709. .get_dynpm_state = &r100_pm_get_dynpm_state,
  710. .get_engine_clock = &radeon_atom_get_engine_clock,
  711. .set_engine_clock = &radeon_atom_set_engine_clock,
  712. .get_memory_clock = &radeon_atom_get_memory_clock,
  713. .set_memory_clock = &radeon_atom_set_memory_clock,
  714. .get_pcie_lanes = NULL,
  715. .set_pcie_lanes = NULL,
  716. .set_clock_gating = &radeon_atom_set_clock_gating,
  717. },
  718. .pflip = {
  719. .pre_page_flip = &rs600_pre_page_flip,
  720. .page_flip = &rs600_page_flip,
  721. .post_page_flip = &rs600_post_page_flip,
  722. },
  723. };
  724. static struct radeon_asic rv515_asic = {
  725. .init = &rv515_init,
  726. .fini = &rv515_fini,
  727. .suspend = &rv515_suspend,
  728. .resume = &rv515_resume,
  729. .vga_set_state = &r100_vga_set_state,
  730. .asic_reset = &rs600_asic_reset,
  731. .ioctl_wait_idle = NULL,
  732. .gui_idle = &r100_gui_idle,
  733. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  734. .gart = {
  735. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  736. .set_page = &rv370_pcie_gart_set_page,
  737. },
  738. .ring = {
  739. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  740. },
  741. .irq = {
  742. .set = &rs600_irq_set,
  743. .process = &rs600_irq_process,
  744. },
  745. .display = {
  746. .get_vblank_counter = &rs600_get_vblank_counter,
  747. .bandwidth_update = &rv515_bandwidth_update,
  748. .wait_for_vblank = &avivo_wait_for_vblank,
  749. .set_backlight_level = &atombios_set_backlight_level,
  750. .get_backlight_level = &atombios_get_backlight_level,
  751. },
  752. .copy = {
  753. .blit = &r100_copy_blit,
  754. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  755. .dma = &r200_copy_dma,
  756. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  757. .copy = &r100_copy_blit,
  758. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  759. },
  760. .surface = {
  761. .set_reg = r100_set_surface_reg,
  762. .clear_reg = r100_clear_surface_reg,
  763. },
  764. .hpd = {
  765. .init = &rs600_hpd_init,
  766. .fini = &rs600_hpd_fini,
  767. .sense = &rs600_hpd_sense,
  768. .set_polarity = &rs600_hpd_set_polarity,
  769. },
  770. .pm = {
  771. .misc = &rs600_pm_misc,
  772. .prepare = &rs600_pm_prepare,
  773. .finish = &rs600_pm_finish,
  774. .init_profile = &r420_pm_init_profile,
  775. .get_dynpm_state = &r100_pm_get_dynpm_state,
  776. .get_engine_clock = &radeon_atom_get_engine_clock,
  777. .set_engine_clock = &radeon_atom_set_engine_clock,
  778. .get_memory_clock = &radeon_atom_get_memory_clock,
  779. .set_memory_clock = &radeon_atom_set_memory_clock,
  780. .get_pcie_lanes = &rv370_get_pcie_lanes,
  781. .set_pcie_lanes = &rv370_set_pcie_lanes,
  782. .set_clock_gating = &radeon_atom_set_clock_gating,
  783. },
  784. .pflip = {
  785. .pre_page_flip = &rs600_pre_page_flip,
  786. .page_flip = &rs600_page_flip,
  787. .post_page_flip = &rs600_post_page_flip,
  788. },
  789. };
  790. static struct radeon_asic r520_asic = {
  791. .init = &r520_init,
  792. .fini = &rv515_fini,
  793. .suspend = &rv515_suspend,
  794. .resume = &r520_resume,
  795. .vga_set_state = &r100_vga_set_state,
  796. .asic_reset = &rs600_asic_reset,
  797. .ioctl_wait_idle = NULL,
  798. .gui_idle = &r100_gui_idle,
  799. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  800. .gart = {
  801. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  802. .set_page = &rv370_pcie_gart_set_page,
  803. },
  804. .ring = {
  805. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  806. },
  807. .irq = {
  808. .set = &rs600_irq_set,
  809. .process = &rs600_irq_process,
  810. },
  811. .display = {
  812. .bandwidth_update = &rv515_bandwidth_update,
  813. .get_vblank_counter = &rs600_get_vblank_counter,
  814. .wait_for_vblank = &avivo_wait_for_vblank,
  815. .set_backlight_level = &atombios_set_backlight_level,
  816. .get_backlight_level = &atombios_get_backlight_level,
  817. },
  818. .copy = {
  819. .blit = &r100_copy_blit,
  820. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  821. .dma = &r200_copy_dma,
  822. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  823. .copy = &r100_copy_blit,
  824. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  825. },
  826. .surface = {
  827. .set_reg = r100_set_surface_reg,
  828. .clear_reg = r100_clear_surface_reg,
  829. },
  830. .hpd = {
  831. .init = &rs600_hpd_init,
  832. .fini = &rs600_hpd_fini,
  833. .sense = &rs600_hpd_sense,
  834. .set_polarity = &rs600_hpd_set_polarity,
  835. },
  836. .pm = {
  837. .misc = &rs600_pm_misc,
  838. .prepare = &rs600_pm_prepare,
  839. .finish = &rs600_pm_finish,
  840. .init_profile = &r420_pm_init_profile,
  841. .get_dynpm_state = &r100_pm_get_dynpm_state,
  842. .get_engine_clock = &radeon_atom_get_engine_clock,
  843. .set_engine_clock = &radeon_atom_set_engine_clock,
  844. .get_memory_clock = &radeon_atom_get_memory_clock,
  845. .set_memory_clock = &radeon_atom_set_memory_clock,
  846. .get_pcie_lanes = &rv370_get_pcie_lanes,
  847. .set_pcie_lanes = &rv370_set_pcie_lanes,
  848. .set_clock_gating = &radeon_atom_set_clock_gating,
  849. },
  850. .pflip = {
  851. .pre_page_flip = &rs600_pre_page_flip,
  852. .page_flip = &rs600_page_flip,
  853. .post_page_flip = &rs600_post_page_flip,
  854. },
  855. };
  856. static struct radeon_asic_ring r600_gfx_ring = {
  857. .ib_execute = &r600_ring_ib_execute,
  858. .emit_fence = &r600_fence_ring_emit,
  859. .emit_semaphore = &r600_semaphore_ring_emit,
  860. .cs_parse = &r600_cs_parse,
  861. .ring_test = &r600_ring_test,
  862. .ib_test = &r600_ib_test,
  863. .is_lockup = &r600_gfx_is_lockup,
  864. .get_rptr = &radeon_ring_generic_get_rptr,
  865. .get_wptr = &radeon_ring_generic_get_wptr,
  866. .set_wptr = &radeon_ring_generic_set_wptr,
  867. };
  868. static struct radeon_asic_ring r600_dma_ring = {
  869. .ib_execute = &r600_dma_ring_ib_execute,
  870. .emit_fence = &r600_dma_fence_ring_emit,
  871. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  872. .cs_parse = &r600_dma_cs_parse,
  873. .ring_test = &r600_dma_ring_test,
  874. .ib_test = &r600_dma_ib_test,
  875. .is_lockup = &r600_dma_is_lockup,
  876. .get_rptr = &r600_dma_get_rptr,
  877. .get_wptr = &r600_dma_get_wptr,
  878. .set_wptr = &r600_dma_set_wptr,
  879. };
  880. static struct radeon_asic r600_asic = {
  881. .init = &r600_init,
  882. .fini = &r600_fini,
  883. .suspend = &r600_suspend,
  884. .resume = &r600_resume,
  885. .vga_set_state = &r600_vga_set_state,
  886. .asic_reset = &r600_asic_reset,
  887. .ioctl_wait_idle = r600_ioctl_wait_idle,
  888. .gui_idle = &r600_gui_idle,
  889. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  890. .get_xclk = &r600_get_xclk,
  891. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  892. .gart = {
  893. .tlb_flush = &r600_pcie_gart_tlb_flush,
  894. .set_page = &rs600_gart_set_page,
  895. },
  896. .ring = {
  897. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  898. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  899. },
  900. .irq = {
  901. .set = &r600_irq_set,
  902. .process = &r600_irq_process,
  903. },
  904. .display = {
  905. .bandwidth_update = &rv515_bandwidth_update,
  906. .get_vblank_counter = &rs600_get_vblank_counter,
  907. .wait_for_vblank = &avivo_wait_for_vblank,
  908. .set_backlight_level = &atombios_set_backlight_level,
  909. .get_backlight_level = &atombios_get_backlight_level,
  910. .hdmi_enable = &r600_hdmi_enable,
  911. .hdmi_setmode = &r600_hdmi_setmode,
  912. },
  913. .copy = {
  914. .blit = &r600_copy_cpdma,
  915. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  916. .dma = &r600_copy_dma,
  917. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  918. .copy = &r600_copy_cpdma,
  919. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  920. },
  921. .surface = {
  922. .set_reg = r600_set_surface_reg,
  923. .clear_reg = r600_clear_surface_reg,
  924. },
  925. .hpd = {
  926. .init = &r600_hpd_init,
  927. .fini = &r600_hpd_fini,
  928. .sense = &r600_hpd_sense,
  929. .set_polarity = &r600_hpd_set_polarity,
  930. },
  931. .pm = {
  932. .misc = &r600_pm_misc,
  933. .prepare = &rs600_pm_prepare,
  934. .finish = &rs600_pm_finish,
  935. .init_profile = &r600_pm_init_profile,
  936. .get_dynpm_state = &r600_pm_get_dynpm_state,
  937. .get_engine_clock = &radeon_atom_get_engine_clock,
  938. .set_engine_clock = &radeon_atom_set_engine_clock,
  939. .get_memory_clock = &radeon_atom_get_memory_clock,
  940. .set_memory_clock = &radeon_atom_set_memory_clock,
  941. .get_pcie_lanes = &r600_get_pcie_lanes,
  942. .set_pcie_lanes = &r600_set_pcie_lanes,
  943. .set_clock_gating = NULL,
  944. .get_temperature = &rv6xx_get_temp,
  945. },
  946. .pflip = {
  947. .pre_page_flip = &rs600_pre_page_flip,
  948. .page_flip = &rs600_page_flip,
  949. .post_page_flip = &rs600_post_page_flip,
  950. },
  951. };
  952. static struct radeon_asic rv6xx_asic = {
  953. .init = &r600_init,
  954. .fini = &r600_fini,
  955. .suspend = &r600_suspend,
  956. .resume = &r600_resume,
  957. .vga_set_state = &r600_vga_set_state,
  958. .asic_reset = &r600_asic_reset,
  959. .ioctl_wait_idle = r600_ioctl_wait_idle,
  960. .gui_idle = &r600_gui_idle,
  961. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  962. .get_xclk = &r600_get_xclk,
  963. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  964. .gart = {
  965. .tlb_flush = &r600_pcie_gart_tlb_flush,
  966. .set_page = &rs600_gart_set_page,
  967. },
  968. .ring = {
  969. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  970. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  971. },
  972. .irq = {
  973. .set = &r600_irq_set,
  974. .process = &r600_irq_process,
  975. },
  976. .display = {
  977. .bandwidth_update = &rv515_bandwidth_update,
  978. .get_vblank_counter = &rs600_get_vblank_counter,
  979. .wait_for_vblank = &avivo_wait_for_vblank,
  980. .set_backlight_level = &atombios_set_backlight_level,
  981. .get_backlight_level = &atombios_get_backlight_level,
  982. .hdmi_enable = &r600_hdmi_enable,
  983. .hdmi_setmode = &r600_hdmi_setmode,
  984. },
  985. .copy = {
  986. .blit = &r600_copy_cpdma,
  987. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  988. .dma = &r600_copy_dma,
  989. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  990. .copy = &r600_copy_cpdma,
  991. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  992. },
  993. .surface = {
  994. .set_reg = r600_set_surface_reg,
  995. .clear_reg = r600_clear_surface_reg,
  996. },
  997. .hpd = {
  998. .init = &r600_hpd_init,
  999. .fini = &r600_hpd_fini,
  1000. .sense = &r600_hpd_sense,
  1001. .set_polarity = &r600_hpd_set_polarity,
  1002. },
  1003. .pm = {
  1004. .misc = &r600_pm_misc,
  1005. .prepare = &rs600_pm_prepare,
  1006. .finish = &rs600_pm_finish,
  1007. .init_profile = &r600_pm_init_profile,
  1008. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1009. .get_engine_clock = &radeon_atom_get_engine_clock,
  1010. .set_engine_clock = &radeon_atom_set_engine_clock,
  1011. .get_memory_clock = &radeon_atom_get_memory_clock,
  1012. .set_memory_clock = &radeon_atom_set_memory_clock,
  1013. .get_pcie_lanes = &r600_get_pcie_lanes,
  1014. .set_pcie_lanes = &r600_set_pcie_lanes,
  1015. .set_clock_gating = NULL,
  1016. .get_temperature = &rv6xx_get_temp,
  1017. .set_uvd_clocks = &r600_set_uvd_clocks,
  1018. },
  1019. .dpm = {
  1020. .init = &rv6xx_dpm_init,
  1021. .setup_asic = &rv6xx_setup_asic,
  1022. .enable = &rv6xx_dpm_enable,
  1023. .disable = &rv6xx_dpm_disable,
  1024. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1025. .set_power_state = &rv6xx_dpm_set_power_state,
  1026. .post_set_power_state = &r600_dpm_post_set_power_state,
  1027. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1028. .fini = &rv6xx_dpm_fini,
  1029. .get_sclk = &rv6xx_dpm_get_sclk,
  1030. .get_mclk = &rv6xx_dpm_get_mclk,
  1031. .print_power_state = &rv6xx_dpm_print_power_state,
  1032. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1033. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1034. },
  1035. .pflip = {
  1036. .pre_page_flip = &rs600_pre_page_flip,
  1037. .page_flip = &rs600_page_flip,
  1038. .post_page_flip = &rs600_post_page_flip,
  1039. },
  1040. };
  1041. static struct radeon_asic rs780_asic = {
  1042. .init = &r600_init,
  1043. .fini = &r600_fini,
  1044. .suspend = &r600_suspend,
  1045. .resume = &r600_resume,
  1046. .vga_set_state = &r600_vga_set_state,
  1047. .asic_reset = &r600_asic_reset,
  1048. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1049. .gui_idle = &r600_gui_idle,
  1050. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1051. .get_xclk = &r600_get_xclk,
  1052. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1053. .gart = {
  1054. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1055. .set_page = &rs600_gart_set_page,
  1056. },
  1057. .ring = {
  1058. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1059. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1060. },
  1061. .irq = {
  1062. .set = &r600_irq_set,
  1063. .process = &r600_irq_process,
  1064. },
  1065. .display = {
  1066. .bandwidth_update = &rs690_bandwidth_update,
  1067. .get_vblank_counter = &rs600_get_vblank_counter,
  1068. .wait_for_vblank = &avivo_wait_for_vblank,
  1069. .set_backlight_level = &atombios_set_backlight_level,
  1070. .get_backlight_level = &atombios_get_backlight_level,
  1071. .hdmi_enable = &r600_hdmi_enable,
  1072. .hdmi_setmode = &r600_hdmi_setmode,
  1073. },
  1074. .copy = {
  1075. .blit = &r600_copy_cpdma,
  1076. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1077. .dma = &r600_copy_dma,
  1078. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1079. .copy = &r600_copy_cpdma,
  1080. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1081. },
  1082. .surface = {
  1083. .set_reg = r600_set_surface_reg,
  1084. .clear_reg = r600_clear_surface_reg,
  1085. },
  1086. .hpd = {
  1087. .init = &r600_hpd_init,
  1088. .fini = &r600_hpd_fini,
  1089. .sense = &r600_hpd_sense,
  1090. .set_polarity = &r600_hpd_set_polarity,
  1091. },
  1092. .pm = {
  1093. .misc = &r600_pm_misc,
  1094. .prepare = &rs600_pm_prepare,
  1095. .finish = &rs600_pm_finish,
  1096. .init_profile = &rs780_pm_init_profile,
  1097. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1098. .get_engine_clock = &radeon_atom_get_engine_clock,
  1099. .set_engine_clock = &radeon_atom_set_engine_clock,
  1100. .get_memory_clock = NULL,
  1101. .set_memory_clock = NULL,
  1102. .get_pcie_lanes = NULL,
  1103. .set_pcie_lanes = NULL,
  1104. .set_clock_gating = NULL,
  1105. .get_temperature = &rv6xx_get_temp,
  1106. .set_uvd_clocks = &r600_set_uvd_clocks,
  1107. },
  1108. .dpm = {
  1109. .init = &rs780_dpm_init,
  1110. .setup_asic = &rs780_dpm_setup_asic,
  1111. .enable = &rs780_dpm_enable,
  1112. .disable = &rs780_dpm_disable,
  1113. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1114. .set_power_state = &rs780_dpm_set_power_state,
  1115. .post_set_power_state = &r600_dpm_post_set_power_state,
  1116. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1117. .fini = &rs780_dpm_fini,
  1118. .get_sclk = &rs780_dpm_get_sclk,
  1119. .get_mclk = &rs780_dpm_get_mclk,
  1120. .print_power_state = &rs780_dpm_print_power_state,
  1121. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1122. .force_performance_level = &rs780_dpm_force_performance_level,
  1123. },
  1124. .pflip = {
  1125. .pre_page_flip = &rs600_pre_page_flip,
  1126. .page_flip = &rs600_page_flip,
  1127. .post_page_flip = &rs600_post_page_flip,
  1128. },
  1129. };
  1130. static struct radeon_asic_ring rv770_uvd_ring = {
  1131. .ib_execute = &uvd_v1_0_ib_execute,
  1132. .emit_fence = &uvd_v2_2_fence_emit,
  1133. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  1134. .cs_parse = &radeon_uvd_cs_parse,
  1135. .ring_test = &uvd_v1_0_ring_test,
  1136. .ib_test = &uvd_v1_0_ib_test,
  1137. .is_lockup = &radeon_ring_test_lockup,
  1138. .get_rptr = &uvd_v1_0_get_rptr,
  1139. .get_wptr = &uvd_v1_0_get_wptr,
  1140. .set_wptr = &uvd_v1_0_set_wptr,
  1141. };
  1142. static struct radeon_asic rv770_asic = {
  1143. .init = &rv770_init,
  1144. .fini = &rv770_fini,
  1145. .suspend = &rv770_suspend,
  1146. .resume = &rv770_resume,
  1147. .asic_reset = &r600_asic_reset,
  1148. .vga_set_state = &r600_vga_set_state,
  1149. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1150. .gui_idle = &r600_gui_idle,
  1151. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1152. .get_xclk = &rv770_get_xclk,
  1153. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1154. .gart = {
  1155. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1156. .set_page = &rs600_gart_set_page,
  1157. },
  1158. .ring = {
  1159. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1160. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1161. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1162. },
  1163. .irq = {
  1164. .set = &r600_irq_set,
  1165. .process = &r600_irq_process,
  1166. },
  1167. .display = {
  1168. .bandwidth_update = &rv515_bandwidth_update,
  1169. .get_vblank_counter = &rs600_get_vblank_counter,
  1170. .wait_for_vblank = &avivo_wait_for_vblank,
  1171. .set_backlight_level = &atombios_set_backlight_level,
  1172. .get_backlight_level = &atombios_get_backlight_level,
  1173. .hdmi_enable = &r600_hdmi_enable,
  1174. .hdmi_setmode = &r600_hdmi_setmode,
  1175. },
  1176. .copy = {
  1177. .blit = &r600_copy_cpdma,
  1178. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1179. .dma = &rv770_copy_dma,
  1180. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1181. .copy = &rv770_copy_dma,
  1182. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1183. },
  1184. .surface = {
  1185. .set_reg = r600_set_surface_reg,
  1186. .clear_reg = r600_clear_surface_reg,
  1187. },
  1188. .hpd = {
  1189. .init = &r600_hpd_init,
  1190. .fini = &r600_hpd_fini,
  1191. .sense = &r600_hpd_sense,
  1192. .set_polarity = &r600_hpd_set_polarity,
  1193. },
  1194. .pm = {
  1195. .misc = &rv770_pm_misc,
  1196. .prepare = &rs600_pm_prepare,
  1197. .finish = &rs600_pm_finish,
  1198. .init_profile = &r600_pm_init_profile,
  1199. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1200. .get_engine_clock = &radeon_atom_get_engine_clock,
  1201. .set_engine_clock = &radeon_atom_set_engine_clock,
  1202. .get_memory_clock = &radeon_atom_get_memory_clock,
  1203. .set_memory_clock = &radeon_atom_set_memory_clock,
  1204. .get_pcie_lanes = &r600_get_pcie_lanes,
  1205. .set_pcie_lanes = &r600_set_pcie_lanes,
  1206. .set_clock_gating = &radeon_atom_set_clock_gating,
  1207. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1208. .get_temperature = &rv770_get_temp,
  1209. },
  1210. .dpm = {
  1211. .init = &rv770_dpm_init,
  1212. .setup_asic = &rv770_dpm_setup_asic,
  1213. .enable = &rv770_dpm_enable,
  1214. .disable = &rv770_dpm_disable,
  1215. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1216. .set_power_state = &rv770_dpm_set_power_state,
  1217. .post_set_power_state = &r600_dpm_post_set_power_state,
  1218. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1219. .fini = &rv770_dpm_fini,
  1220. .get_sclk = &rv770_dpm_get_sclk,
  1221. .get_mclk = &rv770_dpm_get_mclk,
  1222. .print_power_state = &rv770_dpm_print_power_state,
  1223. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1224. .force_performance_level = &rv770_dpm_force_performance_level,
  1225. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1226. },
  1227. .pflip = {
  1228. .pre_page_flip = &rs600_pre_page_flip,
  1229. .page_flip = &rv770_page_flip,
  1230. .post_page_flip = &rs600_post_page_flip,
  1231. },
  1232. };
  1233. static struct radeon_asic_ring evergreen_gfx_ring = {
  1234. .ib_execute = &evergreen_ring_ib_execute,
  1235. .emit_fence = &r600_fence_ring_emit,
  1236. .emit_semaphore = &r600_semaphore_ring_emit,
  1237. .cs_parse = &evergreen_cs_parse,
  1238. .ring_test = &r600_ring_test,
  1239. .ib_test = &r600_ib_test,
  1240. .is_lockup = &evergreen_gfx_is_lockup,
  1241. .get_rptr = &radeon_ring_generic_get_rptr,
  1242. .get_wptr = &radeon_ring_generic_get_wptr,
  1243. .set_wptr = &radeon_ring_generic_set_wptr,
  1244. };
  1245. static struct radeon_asic_ring evergreen_dma_ring = {
  1246. .ib_execute = &evergreen_dma_ring_ib_execute,
  1247. .emit_fence = &evergreen_dma_fence_ring_emit,
  1248. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1249. .cs_parse = &evergreen_dma_cs_parse,
  1250. .ring_test = &r600_dma_ring_test,
  1251. .ib_test = &r600_dma_ib_test,
  1252. .is_lockup = &evergreen_dma_is_lockup,
  1253. .get_rptr = &r600_dma_get_rptr,
  1254. .get_wptr = &r600_dma_get_wptr,
  1255. .set_wptr = &r600_dma_set_wptr,
  1256. };
  1257. static struct radeon_asic evergreen_asic = {
  1258. .init = &evergreen_init,
  1259. .fini = &evergreen_fini,
  1260. .suspend = &evergreen_suspend,
  1261. .resume = &evergreen_resume,
  1262. .asic_reset = &evergreen_asic_reset,
  1263. .vga_set_state = &r600_vga_set_state,
  1264. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1265. .gui_idle = &r600_gui_idle,
  1266. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1267. .get_xclk = &rv770_get_xclk,
  1268. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1269. .gart = {
  1270. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1271. .set_page = &rs600_gart_set_page,
  1272. },
  1273. .ring = {
  1274. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1275. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1276. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1277. },
  1278. .irq = {
  1279. .set = &evergreen_irq_set,
  1280. .process = &evergreen_irq_process,
  1281. },
  1282. .display = {
  1283. .bandwidth_update = &evergreen_bandwidth_update,
  1284. .get_vblank_counter = &evergreen_get_vblank_counter,
  1285. .wait_for_vblank = &dce4_wait_for_vblank,
  1286. .set_backlight_level = &atombios_set_backlight_level,
  1287. .get_backlight_level = &atombios_get_backlight_level,
  1288. .hdmi_enable = &evergreen_hdmi_enable,
  1289. .hdmi_setmode = &evergreen_hdmi_setmode,
  1290. },
  1291. .copy = {
  1292. .blit = &r600_copy_cpdma,
  1293. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1294. .dma = &evergreen_copy_dma,
  1295. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1296. .copy = &evergreen_copy_dma,
  1297. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1298. },
  1299. .surface = {
  1300. .set_reg = r600_set_surface_reg,
  1301. .clear_reg = r600_clear_surface_reg,
  1302. },
  1303. .hpd = {
  1304. .init = &evergreen_hpd_init,
  1305. .fini = &evergreen_hpd_fini,
  1306. .sense = &evergreen_hpd_sense,
  1307. .set_polarity = &evergreen_hpd_set_polarity,
  1308. },
  1309. .pm = {
  1310. .misc = &evergreen_pm_misc,
  1311. .prepare = &evergreen_pm_prepare,
  1312. .finish = &evergreen_pm_finish,
  1313. .init_profile = &r600_pm_init_profile,
  1314. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1315. .get_engine_clock = &radeon_atom_get_engine_clock,
  1316. .set_engine_clock = &radeon_atom_set_engine_clock,
  1317. .get_memory_clock = &radeon_atom_get_memory_clock,
  1318. .set_memory_clock = &radeon_atom_set_memory_clock,
  1319. .get_pcie_lanes = &r600_get_pcie_lanes,
  1320. .set_pcie_lanes = &r600_set_pcie_lanes,
  1321. .set_clock_gating = NULL,
  1322. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1323. .get_temperature = &evergreen_get_temp,
  1324. },
  1325. .dpm = {
  1326. .init = &cypress_dpm_init,
  1327. .setup_asic = &cypress_dpm_setup_asic,
  1328. .enable = &cypress_dpm_enable,
  1329. .disable = &cypress_dpm_disable,
  1330. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1331. .set_power_state = &cypress_dpm_set_power_state,
  1332. .post_set_power_state = &r600_dpm_post_set_power_state,
  1333. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1334. .fini = &cypress_dpm_fini,
  1335. .get_sclk = &rv770_dpm_get_sclk,
  1336. .get_mclk = &rv770_dpm_get_mclk,
  1337. .print_power_state = &rv770_dpm_print_power_state,
  1338. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1339. .force_performance_level = &rv770_dpm_force_performance_level,
  1340. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1341. },
  1342. .pflip = {
  1343. .pre_page_flip = &evergreen_pre_page_flip,
  1344. .page_flip = &evergreen_page_flip,
  1345. .post_page_flip = &evergreen_post_page_flip,
  1346. },
  1347. };
  1348. static struct radeon_asic sumo_asic = {
  1349. .init = &evergreen_init,
  1350. .fini = &evergreen_fini,
  1351. .suspend = &evergreen_suspend,
  1352. .resume = &evergreen_resume,
  1353. .asic_reset = &evergreen_asic_reset,
  1354. .vga_set_state = &r600_vga_set_state,
  1355. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1356. .gui_idle = &r600_gui_idle,
  1357. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1358. .get_xclk = &r600_get_xclk,
  1359. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1360. .gart = {
  1361. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1362. .set_page = &rs600_gart_set_page,
  1363. },
  1364. .ring = {
  1365. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1366. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1367. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1368. },
  1369. .irq = {
  1370. .set = &evergreen_irq_set,
  1371. .process = &evergreen_irq_process,
  1372. },
  1373. .display = {
  1374. .bandwidth_update = &evergreen_bandwidth_update,
  1375. .get_vblank_counter = &evergreen_get_vblank_counter,
  1376. .wait_for_vblank = &dce4_wait_for_vblank,
  1377. .set_backlight_level = &atombios_set_backlight_level,
  1378. .get_backlight_level = &atombios_get_backlight_level,
  1379. .hdmi_enable = &evergreen_hdmi_enable,
  1380. .hdmi_setmode = &evergreen_hdmi_setmode,
  1381. },
  1382. .copy = {
  1383. .blit = &r600_copy_cpdma,
  1384. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1385. .dma = &evergreen_copy_dma,
  1386. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1387. .copy = &evergreen_copy_dma,
  1388. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1389. },
  1390. .surface = {
  1391. .set_reg = r600_set_surface_reg,
  1392. .clear_reg = r600_clear_surface_reg,
  1393. },
  1394. .hpd = {
  1395. .init = &evergreen_hpd_init,
  1396. .fini = &evergreen_hpd_fini,
  1397. .sense = &evergreen_hpd_sense,
  1398. .set_polarity = &evergreen_hpd_set_polarity,
  1399. },
  1400. .pm = {
  1401. .misc = &evergreen_pm_misc,
  1402. .prepare = &evergreen_pm_prepare,
  1403. .finish = &evergreen_pm_finish,
  1404. .init_profile = &sumo_pm_init_profile,
  1405. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1406. .get_engine_clock = &radeon_atom_get_engine_clock,
  1407. .set_engine_clock = &radeon_atom_set_engine_clock,
  1408. .get_memory_clock = NULL,
  1409. .set_memory_clock = NULL,
  1410. .get_pcie_lanes = NULL,
  1411. .set_pcie_lanes = NULL,
  1412. .set_clock_gating = NULL,
  1413. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1414. .get_temperature = &sumo_get_temp,
  1415. },
  1416. .dpm = {
  1417. .init = &sumo_dpm_init,
  1418. .setup_asic = &sumo_dpm_setup_asic,
  1419. .enable = &sumo_dpm_enable,
  1420. .disable = &sumo_dpm_disable,
  1421. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1422. .set_power_state = &sumo_dpm_set_power_state,
  1423. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1424. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1425. .fini = &sumo_dpm_fini,
  1426. .get_sclk = &sumo_dpm_get_sclk,
  1427. .get_mclk = &sumo_dpm_get_mclk,
  1428. .print_power_state = &sumo_dpm_print_power_state,
  1429. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1430. .force_performance_level = &sumo_dpm_force_performance_level,
  1431. },
  1432. .pflip = {
  1433. .pre_page_flip = &evergreen_pre_page_flip,
  1434. .page_flip = &evergreen_page_flip,
  1435. .post_page_flip = &evergreen_post_page_flip,
  1436. },
  1437. };
  1438. static struct radeon_asic btc_asic = {
  1439. .init = &evergreen_init,
  1440. .fini = &evergreen_fini,
  1441. .suspend = &evergreen_suspend,
  1442. .resume = &evergreen_resume,
  1443. .asic_reset = &evergreen_asic_reset,
  1444. .vga_set_state = &r600_vga_set_state,
  1445. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1446. .gui_idle = &r600_gui_idle,
  1447. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1448. .get_xclk = &rv770_get_xclk,
  1449. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1450. .gart = {
  1451. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1452. .set_page = &rs600_gart_set_page,
  1453. },
  1454. .ring = {
  1455. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1456. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1457. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1458. },
  1459. .irq = {
  1460. .set = &evergreen_irq_set,
  1461. .process = &evergreen_irq_process,
  1462. },
  1463. .display = {
  1464. .bandwidth_update = &evergreen_bandwidth_update,
  1465. .get_vblank_counter = &evergreen_get_vblank_counter,
  1466. .wait_for_vblank = &dce4_wait_for_vblank,
  1467. .set_backlight_level = &atombios_set_backlight_level,
  1468. .get_backlight_level = &atombios_get_backlight_level,
  1469. .hdmi_enable = &evergreen_hdmi_enable,
  1470. .hdmi_setmode = &evergreen_hdmi_setmode,
  1471. },
  1472. .copy = {
  1473. .blit = &r600_copy_cpdma,
  1474. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1475. .dma = &evergreen_copy_dma,
  1476. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1477. .copy = &evergreen_copy_dma,
  1478. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1479. },
  1480. .surface = {
  1481. .set_reg = r600_set_surface_reg,
  1482. .clear_reg = r600_clear_surface_reg,
  1483. },
  1484. .hpd = {
  1485. .init = &evergreen_hpd_init,
  1486. .fini = &evergreen_hpd_fini,
  1487. .sense = &evergreen_hpd_sense,
  1488. .set_polarity = &evergreen_hpd_set_polarity,
  1489. },
  1490. .pm = {
  1491. .misc = &evergreen_pm_misc,
  1492. .prepare = &evergreen_pm_prepare,
  1493. .finish = &evergreen_pm_finish,
  1494. .init_profile = &btc_pm_init_profile,
  1495. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1496. .get_engine_clock = &radeon_atom_get_engine_clock,
  1497. .set_engine_clock = &radeon_atom_set_engine_clock,
  1498. .get_memory_clock = &radeon_atom_get_memory_clock,
  1499. .set_memory_clock = &radeon_atom_set_memory_clock,
  1500. .get_pcie_lanes = &r600_get_pcie_lanes,
  1501. .set_pcie_lanes = &r600_set_pcie_lanes,
  1502. .set_clock_gating = NULL,
  1503. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1504. .get_temperature = &evergreen_get_temp,
  1505. },
  1506. .dpm = {
  1507. .init = &btc_dpm_init,
  1508. .setup_asic = &btc_dpm_setup_asic,
  1509. .enable = &btc_dpm_enable,
  1510. .disable = &btc_dpm_disable,
  1511. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1512. .set_power_state = &btc_dpm_set_power_state,
  1513. .post_set_power_state = &btc_dpm_post_set_power_state,
  1514. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1515. .fini = &btc_dpm_fini,
  1516. .get_sclk = &btc_dpm_get_sclk,
  1517. .get_mclk = &btc_dpm_get_mclk,
  1518. .print_power_state = &rv770_dpm_print_power_state,
  1519. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1520. .force_performance_level = &rv770_dpm_force_performance_level,
  1521. .vblank_too_short = &btc_dpm_vblank_too_short,
  1522. },
  1523. .pflip = {
  1524. .pre_page_flip = &evergreen_pre_page_flip,
  1525. .page_flip = &evergreen_page_flip,
  1526. .post_page_flip = &evergreen_post_page_flip,
  1527. },
  1528. };
  1529. static struct radeon_asic_ring cayman_gfx_ring = {
  1530. .ib_execute = &cayman_ring_ib_execute,
  1531. .ib_parse = &evergreen_ib_parse,
  1532. .emit_fence = &cayman_fence_ring_emit,
  1533. .emit_semaphore = &r600_semaphore_ring_emit,
  1534. .cs_parse = &evergreen_cs_parse,
  1535. .ring_test = &r600_ring_test,
  1536. .ib_test = &r600_ib_test,
  1537. .is_lockup = &cayman_gfx_is_lockup,
  1538. .vm_flush = &cayman_vm_flush,
  1539. .get_rptr = &radeon_ring_generic_get_rptr,
  1540. .get_wptr = &radeon_ring_generic_get_wptr,
  1541. .set_wptr = &radeon_ring_generic_set_wptr,
  1542. };
  1543. static struct radeon_asic_ring cayman_dma_ring = {
  1544. .ib_execute = &cayman_dma_ring_ib_execute,
  1545. .ib_parse = &evergreen_dma_ib_parse,
  1546. .emit_fence = &evergreen_dma_fence_ring_emit,
  1547. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1548. .cs_parse = &evergreen_dma_cs_parse,
  1549. .ring_test = &r600_dma_ring_test,
  1550. .ib_test = &r600_dma_ib_test,
  1551. .is_lockup = &cayman_dma_is_lockup,
  1552. .vm_flush = &cayman_dma_vm_flush,
  1553. .get_rptr = &r600_dma_get_rptr,
  1554. .get_wptr = &r600_dma_get_wptr,
  1555. .set_wptr = &r600_dma_set_wptr
  1556. };
  1557. static struct radeon_asic_ring cayman_uvd_ring = {
  1558. .ib_execute = &uvd_v1_0_ib_execute,
  1559. .emit_fence = &uvd_v2_2_fence_emit,
  1560. .emit_semaphore = &uvd_v3_1_semaphore_emit,
  1561. .cs_parse = &radeon_uvd_cs_parse,
  1562. .ring_test = &uvd_v1_0_ring_test,
  1563. .ib_test = &uvd_v1_0_ib_test,
  1564. .is_lockup = &radeon_ring_test_lockup,
  1565. .get_rptr = &uvd_v1_0_get_rptr,
  1566. .get_wptr = &uvd_v1_0_get_wptr,
  1567. .set_wptr = &uvd_v1_0_set_wptr,
  1568. };
  1569. static struct radeon_asic cayman_asic = {
  1570. .init = &cayman_init,
  1571. .fini = &cayman_fini,
  1572. .suspend = &cayman_suspend,
  1573. .resume = &cayman_resume,
  1574. .asic_reset = &cayman_asic_reset,
  1575. .vga_set_state = &r600_vga_set_state,
  1576. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1577. .gui_idle = &r600_gui_idle,
  1578. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1579. .get_xclk = &rv770_get_xclk,
  1580. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1581. .gart = {
  1582. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1583. .set_page = &rs600_gart_set_page,
  1584. },
  1585. .vm = {
  1586. .init = &cayman_vm_init,
  1587. .fini = &cayman_vm_fini,
  1588. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1589. .set_page = &cayman_vm_set_page,
  1590. },
  1591. .ring = {
  1592. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1593. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1594. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1595. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1596. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1597. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1598. },
  1599. .irq = {
  1600. .set = &evergreen_irq_set,
  1601. .process = &evergreen_irq_process,
  1602. },
  1603. .display = {
  1604. .bandwidth_update = &evergreen_bandwidth_update,
  1605. .get_vblank_counter = &evergreen_get_vblank_counter,
  1606. .wait_for_vblank = &dce4_wait_for_vblank,
  1607. .set_backlight_level = &atombios_set_backlight_level,
  1608. .get_backlight_level = &atombios_get_backlight_level,
  1609. .hdmi_enable = &evergreen_hdmi_enable,
  1610. .hdmi_setmode = &evergreen_hdmi_setmode,
  1611. },
  1612. .copy = {
  1613. .blit = &r600_copy_cpdma,
  1614. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1615. .dma = &evergreen_copy_dma,
  1616. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1617. .copy = &evergreen_copy_dma,
  1618. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1619. },
  1620. .surface = {
  1621. .set_reg = r600_set_surface_reg,
  1622. .clear_reg = r600_clear_surface_reg,
  1623. },
  1624. .hpd = {
  1625. .init = &evergreen_hpd_init,
  1626. .fini = &evergreen_hpd_fini,
  1627. .sense = &evergreen_hpd_sense,
  1628. .set_polarity = &evergreen_hpd_set_polarity,
  1629. },
  1630. .pm = {
  1631. .misc = &evergreen_pm_misc,
  1632. .prepare = &evergreen_pm_prepare,
  1633. .finish = &evergreen_pm_finish,
  1634. .init_profile = &btc_pm_init_profile,
  1635. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1636. .get_engine_clock = &radeon_atom_get_engine_clock,
  1637. .set_engine_clock = &radeon_atom_set_engine_clock,
  1638. .get_memory_clock = &radeon_atom_get_memory_clock,
  1639. .set_memory_clock = &radeon_atom_set_memory_clock,
  1640. .get_pcie_lanes = &r600_get_pcie_lanes,
  1641. .set_pcie_lanes = &r600_set_pcie_lanes,
  1642. .set_clock_gating = NULL,
  1643. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1644. .get_temperature = &evergreen_get_temp,
  1645. },
  1646. .dpm = {
  1647. .init = &ni_dpm_init,
  1648. .setup_asic = &ni_dpm_setup_asic,
  1649. .enable = &ni_dpm_enable,
  1650. .disable = &ni_dpm_disable,
  1651. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1652. .set_power_state = &ni_dpm_set_power_state,
  1653. .post_set_power_state = &ni_dpm_post_set_power_state,
  1654. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1655. .fini = &ni_dpm_fini,
  1656. .get_sclk = &ni_dpm_get_sclk,
  1657. .get_mclk = &ni_dpm_get_mclk,
  1658. .print_power_state = &ni_dpm_print_power_state,
  1659. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1660. .force_performance_level = &ni_dpm_force_performance_level,
  1661. .vblank_too_short = &ni_dpm_vblank_too_short,
  1662. },
  1663. .pflip = {
  1664. .pre_page_flip = &evergreen_pre_page_flip,
  1665. .page_flip = &evergreen_page_flip,
  1666. .post_page_flip = &evergreen_post_page_flip,
  1667. },
  1668. };
  1669. static struct radeon_asic trinity_asic = {
  1670. .init = &cayman_init,
  1671. .fini = &cayman_fini,
  1672. .suspend = &cayman_suspend,
  1673. .resume = &cayman_resume,
  1674. .asic_reset = &cayman_asic_reset,
  1675. .vga_set_state = &r600_vga_set_state,
  1676. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1677. .gui_idle = &r600_gui_idle,
  1678. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1679. .get_xclk = &r600_get_xclk,
  1680. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1681. .gart = {
  1682. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1683. .set_page = &rs600_gart_set_page,
  1684. },
  1685. .vm = {
  1686. .init = &cayman_vm_init,
  1687. .fini = &cayman_vm_fini,
  1688. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1689. .set_page = &cayman_vm_set_page,
  1690. },
  1691. .ring = {
  1692. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1693. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1694. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1695. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1696. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1697. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1698. },
  1699. .irq = {
  1700. .set = &evergreen_irq_set,
  1701. .process = &evergreen_irq_process,
  1702. },
  1703. .display = {
  1704. .bandwidth_update = &dce6_bandwidth_update,
  1705. .get_vblank_counter = &evergreen_get_vblank_counter,
  1706. .wait_for_vblank = &dce4_wait_for_vblank,
  1707. .set_backlight_level = &atombios_set_backlight_level,
  1708. .get_backlight_level = &atombios_get_backlight_level,
  1709. .hdmi_enable = &evergreen_hdmi_enable,
  1710. .hdmi_setmode = &evergreen_hdmi_setmode,
  1711. },
  1712. .copy = {
  1713. .blit = &r600_copy_cpdma,
  1714. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1715. .dma = &evergreen_copy_dma,
  1716. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1717. .copy = &evergreen_copy_dma,
  1718. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1719. },
  1720. .surface = {
  1721. .set_reg = r600_set_surface_reg,
  1722. .clear_reg = r600_clear_surface_reg,
  1723. },
  1724. .hpd = {
  1725. .init = &evergreen_hpd_init,
  1726. .fini = &evergreen_hpd_fini,
  1727. .sense = &evergreen_hpd_sense,
  1728. .set_polarity = &evergreen_hpd_set_polarity,
  1729. },
  1730. .pm = {
  1731. .misc = &evergreen_pm_misc,
  1732. .prepare = &evergreen_pm_prepare,
  1733. .finish = &evergreen_pm_finish,
  1734. .init_profile = &sumo_pm_init_profile,
  1735. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1736. .get_engine_clock = &radeon_atom_get_engine_clock,
  1737. .set_engine_clock = &radeon_atom_set_engine_clock,
  1738. .get_memory_clock = NULL,
  1739. .set_memory_clock = NULL,
  1740. .get_pcie_lanes = NULL,
  1741. .set_pcie_lanes = NULL,
  1742. .set_clock_gating = NULL,
  1743. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1744. .get_temperature = &tn_get_temp,
  1745. },
  1746. .dpm = {
  1747. .init = &trinity_dpm_init,
  1748. .setup_asic = &trinity_dpm_setup_asic,
  1749. .enable = &trinity_dpm_enable,
  1750. .disable = &trinity_dpm_disable,
  1751. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  1752. .set_power_state = &trinity_dpm_set_power_state,
  1753. .post_set_power_state = &trinity_dpm_post_set_power_state,
  1754. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  1755. .fini = &trinity_dpm_fini,
  1756. .get_sclk = &trinity_dpm_get_sclk,
  1757. .get_mclk = &trinity_dpm_get_mclk,
  1758. .print_power_state = &trinity_dpm_print_power_state,
  1759. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  1760. .force_performance_level = &trinity_dpm_force_performance_level,
  1761. .enable_bapm = &trinity_dpm_enable_bapm,
  1762. },
  1763. .pflip = {
  1764. .pre_page_flip = &evergreen_pre_page_flip,
  1765. .page_flip = &evergreen_page_flip,
  1766. .post_page_flip = &evergreen_post_page_flip,
  1767. },
  1768. };
  1769. static struct radeon_asic_ring si_gfx_ring = {
  1770. .ib_execute = &si_ring_ib_execute,
  1771. .ib_parse = &si_ib_parse,
  1772. .emit_fence = &si_fence_ring_emit,
  1773. .emit_semaphore = &r600_semaphore_ring_emit,
  1774. .cs_parse = NULL,
  1775. .ring_test = &r600_ring_test,
  1776. .ib_test = &r600_ib_test,
  1777. .is_lockup = &si_gfx_is_lockup,
  1778. .vm_flush = &si_vm_flush,
  1779. .get_rptr = &radeon_ring_generic_get_rptr,
  1780. .get_wptr = &radeon_ring_generic_get_wptr,
  1781. .set_wptr = &radeon_ring_generic_set_wptr,
  1782. };
  1783. static struct radeon_asic_ring si_dma_ring = {
  1784. .ib_execute = &cayman_dma_ring_ib_execute,
  1785. .ib_parse = &evergreen_dma_ib_parse,
  1786. .emit_fence = &evergreen_dma_fence_ring_emit,
  1787. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1788. .cs_parse = NULL,
  1789. .ring_test = &r600_dma_ring_test,
  1790. .ib_test = &r600_dma_ib_test,
  1791. .is_lockup = &si_dma_is_lockup,
  1792. .vm_flush = &si_dma_vm_flush,
  1793. .get_rptr = &r600_dma_get_rptr,
  1794. .get_wptr = &r600_dma_get_wptr,
  1795. .set_wptr = &r600_dma_set_wptr,
  1796. };
  1797. static struct radeon_asic si_asic = {
  1798. .init = &si_init,
  1799. .fini = &si_fini,
  1800. .suspend = &si_suspend,
  1801. .resume = &si_resume,
  1802. .asic_reset = &si_asic_reset,
  1803. .vga_set_state = &r600_vga_set_state,
  1804. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1805. .gui_idle = &r600_gui_idle,
  1806. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1807. .get_xclk = &si_get_xclk,
  1808. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1809. .gart = {
  1810. .tlb_flush = &si_pcie_gart_tlb_flush,
  1811. .set_page = &rs600_gart_set_page,
  1812. },
  1813. .vm = {
  1814. .init = &si_vm_init,
  1815. .fini = &si_vm_fini,
  1816. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1817. .set_page = &si_vm_set_page,
  1818. },
  1819. .ring = {
  1820. [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
  1821. [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
  1822. [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
  1823. [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
  1824. [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
  1825. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1826. },
  1827. .irq = {
  1828. .set = &si_irq_set,
  1829. .process = &si_irq_process,
  1830. },
  1831. .display = {
  1832. .bandwidth_update = &dce6_bandwidth_update,
  1833. .get_vblank_counter = &evergreen_get_vblank_counter,
  1834. .wait_for_vblank = &dce4_wait_for_vblank,
  1835. .set_backlight_level = &atombios_set_backlight_level,
  1836. .get_backlight_level = &atombios_get_backlight_level,
  1837. .hdmi_enable = &evergreen_hdmi_enable,
  1838. .hdmi_setmode = &evergreen_hdmi_setmode,
  1839. },
  1840. .copy = {
  1841. .blit = NULL,
  1842. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1843. .dma = &si_copy_dma,
  1844. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1845. .copy = &si_copy_dma,
  1846. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1847. },
  1848. .surface = {
  1849. .set_reg = r600_set_surface_reg,
  1850. .clear_reg = r600_clear_surface_reg,
  1851. },
  1852. .hpd = {
  1853. .init = &evergreen_hpd_init,
  1854. .fini = &evergreen_hpd_fini,
  1855. .sense = &evergreen_hpd_sense,
  1856. .set_polarity = &evergreen_hpd_set_polarity,
  1857. },
  1858. .pm = {
  1859. .misc = &evergreen_pm_misc,
  1860. .prepare = &evergreen_pm_prepare,
  1861. .finish = &evergreen_pm_finish,
  1862. .init_profile = &sumo_pm_init_profile,
  1863. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1864. .get_engine_clock = &radeon_atom_get_engine_clock,
  1865. .set_engine_clock = &radeon_atom_set_engine_clock,
  1866. .get_memory_clock = &radeon_atom_get_memory_clock,
  1867. .set_memory_clock = &radeon_atom_set_memory_clock,
  1868. .get_pcie_lanes = &r600_get_pcie_lanes,
  1869. .set_pcie_lanes = &r600_set_pcie_lanes,
  1870. .set_clock_gating = NULL,
  1871. .set_uvd_clocks = &si_set_uvd_clocks,
  1872. .get_temperature = &si_get_temp,
  1873. },
  1874. .dpm = {
  1875. .init = &si_dpm_init,
  1876. .setup_asic = &si_dpm_setup_asic,
  1877. .enable = &si_dpm_enable,
  1878. .disable = &si_dpm_disable,
  1879. .pre_set_power_state = &si_dpm_pre_set_power_state,
  1880. .set_power_state = &si_dpm_set_power_state,
  1881. .post_set_power_state = &si_dpm_post_set_power_state,
  1882. .display_configuration_changed = &si_dpm_display_configuration_changed,
  1883. .fini = &si_dpm_fini,
  1884. .get_sclk = &ni_dpm_get_sclk,
  1885. .get_mclk = &ni_dpm_get_mclk,
  1886. .print_power_state = &ni_dpm_print_power_state,
  1887. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  1888. .force_performance_level = &si_dpm_force_performance_level,
  1889. .vblank_too_short = &ni_dpm_vblank_too_short,
  1890. },
  1891. .pflip = {
  1892. .pre_page_flip = &evergreen_pre_page_flip,
  1893. .page_flip = &evergreen_page_flip,
  1894. .post_page_flip = &evergreen_post_page_flip,
  1895. },
  1896. };
  1897. static struct radeon_asic_ring ci_gfx_ring = {
  1898. .ib_execute = &cik_ring_ib_execute,
  1899. .ib_parse = &cik_ib_parse,
  1900. .emit_fence = &cik_fence_gfx_ring_emit,
  1901. .emit_semaphore = &cik_semaphore_ring_emit,
  1902. .cs_parse = NULL,
  1903. .ring_test = &cik_ring_test,
  1904. .ib_test = &cik_ib_test,
  1905. .is_lockup = &cik_gfx_is_lockup,
  1906. .vm_flush = &cik_vm_flush,
  1907. .get_rptr = &radeon_ring_generic_get_rptr,
  1908. .get_wptr = &radeon_ring_generic_get_wptr,
  1909. .set_wptr = &radeon_ring_generic_set_wptr,
  1910. };
  1911. static struct radeon_asic_ring ci_cp_ring = {
  1912. .ib_execute = &cik_ring_ib_execute,
  1913. .ib_parse = &cik_ib_parse,
  1914. .emit_fence = &cik_fence_compute_ring_emit,
  1915. .emit_semaphore = &cik_semaphore_ring_emit,
  1916. .cs_parse = NULL,
  1917. .ring_test = &cik_ring_test,
  1918. .ib_test = &cik_ib_test,
  1919. .is_lockup = &cik_gfx_is_lockup,
  1920. .vm_flush = &cik_vm_flush,
  1921. .get_rptr = &cik_compute_ring_get_rptr,
  1922. .get_wptr = &cik_compute_ring_get_wptr,
  1923. .set_wptr = &cik_compute_ring_set_wptr,
  1924. };
  1925. static struct radeon_asic_ring ci_dma_ring = {
  1926. .ib_execute = &cik_sdma_ring_ib_execute,
  1927. .ib_parse = &cik_ib_parse,
  1928. .emit_fence = &cik_sdma_fence_ring_emit,
  1929. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  1930. .cs_parse = NULL,
  1931. .ring_test = &cik_sdma_ring_test,
  1932. .ib_test = &cik_sdma_ib_test,
  1933. .is_lockup = &cik_sdma_is_lockup,
  1934. .vm_flush = &cik_dma_vm_flush,
  1935. .get_rptr = &r600_dma_get_rptr,
  1936. .get_wptr = &r600_dma_get_wptr,
  1937. .set_wptr = &r600_dma_set_wptr,
  1938. };
  1939. static struct radeon_asic ci_asic = {
  1940. .init = &cik_init,
  1941. .fini = &cik_fini,
  1942. .suspend = &cik_suspend,
  1943. .resume = &cik_resume,
  1944. .asic_reset = &cik_asic_reset,
  1945. .vga_set_state = &r600_vga_set_state,
  1946. .ioctl_wait_idle = NULL,
  1947. .gui_idle = &r600_gui_idle,
  1948. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1949. .get_xclk = &cik_get_xclk,
  1950. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  1951. .gart = {
  1952. .tlb_flush = &cik_pcie_gart_tlb_flush,
  1953. .set_page = &rs600_gart_set_page,
  1954. },
  1955. .vm = {
  1956. .init = &cik_vm_init,
  1957. .fini = &cik_vm_fini,
  1958. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1959. .set_page = &cik_vm_set_page,
  1960. },
  1961. .ring = {
  1962. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  1963. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  1964. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  1965. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  1966. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  1967. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1968. },
  1969. .irq = {
  1970. .set = &cik_irq_set,
  1971. .process = &cik_irq_process,
  1972. },
  1973. .display = {
  1974. .bandwidth_update = &dce8_bandwidth_update,
  1975. .get_vblank_counter = &evergreen_get_vblank_counter,
  1976. .wait_for_vblank = &dce4_wait_for_vblank,
  1977. .hdmi_enable = &evergreen_hdmi_enable,
  1978. .hdmi_setmode = &evergreen_hdmi_setmode,
  1979. },
  1980. .copy = {
  1981. .blit = NULL,
  1982. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1983. .dma = &cik_copy_dma,
  1984. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1985. .copy = &cik_copy_dma,
  1986. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1987. },
  1988. .surface = {
  1989. .set_reg = r600_set_surface_reg,
  1990. .clear_reg = r600_clear_surface_reg,
  1991. },
  1992. .hpd = {
  1993. .init = &evergreen_hpd_init,
  1994. .fini = &evergreen_hpd_fini,
  1995. .sense = &evergreen_hpd_sense,
  1996. .set_polarity = &evergreen_hpd_set_polarity,
  1997. },
  1998. .pm = {
  1999. .misc = &evergreen_pm_misc,
  2000. .prepare = &evergreen_pm_prepare,
  2001. .finish = &evergreen_pm_finish,
  2002. .init_profile = &sumo_pm_init_profile,
  2003. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2004. .get_engine_clock = &radeon_atom_get_engine_clock,
  2005. .set_engine_clock = &radeon_atom_set_engine_clock,
  2006. .get_memory_clock = &radeon_atom_get_memory_clock,
  2007. .set_memory_clock = &radeon_atom_set_memory_clock,
  2008. .get_pcie_lanes = NULL,
  2009. .set_pcie_lanes = NULL,
  2010. .set_clock_gating = NULL,
  2011. .set_uvd_clocks = &cik_set_uvd_clocks,
  2012. .get_temperature = &ci_get_temp,
  2013. },
  2014. .dpm = {
  2015. .init = &ci_dpm_init,
  2016. .setup_asic = &ci_dpm_setup_asic,
  2017. .enable = &ci_dpm_enable,
  2018. .disable = &ci_dpm_disable,
  2019. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2020. .set_power_state = &ci_dpm_set_power_state,
  2021. .post_set_power_state = &ci_dpm_post_set_power_state,
  2022. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2023. .fini = &ci_dpm_fini,
  2024. .get_sclk = &ci_dpm_get_sclk,
  2025. .get_mclk = &ci_dpm_get_mclk,
  2026. .print_power_state = &ci_dpm_print_power_state,
  2027. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2028. .force_performance_level = &ci_dpm_force_performance_level,
  2029. .vblank_too_short = &ci_dpm_vblank_too_short,
  2030. .powergate_uvd = &ci_dpm_powergate_uvd,
  2031. },
  2032. .pflip = {
  2033. .pre_page_flip = &evergreen_pre_page_flip,
  2034. .page_flip = &evergreen_page_flip,
  2035. .post_page_flip = &evergreen_post_page_flip,
  2036. },
  2037. };
  2038. static struct radeon_asic kv_asic = {
  2039. .init = &cik_init,
  2040. .fini = &cik_fini,
  2041. .suspend = &cik_suspend,
  2042. .resume = &cik_resume,
  2043. .asic_reset = &cik_asic_reset,
  2044. .vga_set_state = &r600_vga_set_state,
  2045. .ioctl_wait_idle = NULL,
  2046. .gui_idle = &r600_gui_idle,
  2047. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2048. .get_xclk = &cik_get_xclk,
  2049. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2050. .gart = {
  2051. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2052. .set_page = &rs600_gart_set_page,
  2053. },
  2054. .vm = {
  2055. .init = &cik_vm_init,
  2056. .fini = &cik_vm_fini,
  2057. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2058. .set_page = &cik_vm_set_page,
  2059. },
  2060. .ring = {
  2061. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2062. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2063. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2064. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2065. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2066. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2067. },
  2068. .irq = {
  2069. .set = &cik_irq_set,
  2070. .process = &cik_irq_process,
  2071. },
  2072. .display = {
  2073. .bandwidth_update = &dce8_bandwidth_update,
  2074. .get_vblank_counter = &evergreen_get_vblank_counter,
  2075. .wait_for_vblank = &dce4_wait_for_vblank,
  2076. .hdmi_enable = &evergreen_hdmi_enable,
  2077. .hdmi_setmode = &evergreen_hdmi_setmode,
  2078. },
  2079. .copy = {
  2080. .blit = NULL,
  2081. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2082. .dma = &cik_copy_dma,
  2083. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2084. .copy = &cik_copy_dma,
  2085. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2086. },
  2087. .surface = {
  2088. .set_reg = r600_set_surface_reg,
  2089. .clear_reg = r600_clear_surface_reg,
  2090. },
  2091. .hpd = {
  2092. .init = &evergreen_hpd_init,
  2093. .fini = &evergreen_hpd_fini,
  2094. .sense = &evergreen_hpd_sense,
  2095. .set_polarity = &evergreen_hpd_set_polarity,
  2096. },
  2097. .pm = {
  2098. .misc = &evergreen_pm_misc,
  2099. .prepare = &evergreen_pm_prepare,
  2100. .finish = &evergreen_pm_finish,
  2101. .init_profile = &sumo_pm_init_profile,
  2102. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2103. .get_engine_clock = &radeon_atom_get_engine_clock,
  2104. .set_engine_clock = &radeon_atom_set_engine_clock,
  2105. .get_memory_clock = &radeon_atom_get_memory_clock,
  2106. .set_memory_clock = &radeon_atom_set_memory_clock,
  2107. .get_pcie_lanes = NULL,
  2108. .set_pcie_lanes = NULL,
  2109. .set_clock_gating = NULL,
  2110. .set_uvd_clocks = &cik_set_uvd_clocks,
  2111. .get_temperature = &kv_get_temp,
  2112. },
  2113. .dpm = {
  2114. .init = &kv_dpm_init,
  2115. .setup_asic = &kv_dpm_setup_asic,
  2116. .enable = &kv_dpm_enable,
  2117. .disable = &kv_dpm_disable,
  2118. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2119. .set_power_state = &kv_dpm_set_power_state,
  2120. .post_set_power_state = &kv_dpm_post_set_power_state,
  2121. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2122. .fini = &kv_dpm_fini,
  2123. .get_sclk = &kv_dpm_get_sclk,
  2124. .get_mclk = &kv_dpm_get_mclk,
  2125. .print_power_state = &kv_dpm_print_power_state,
  2126. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2127. .force_performance_level = &kv_dpm_force_performance_level,
  2128. .powergate_uvd = &kv_dpm_powergate_uvd,
  2129. .enable_bapm = &kv_dpm_enable_bapm,
  2130. },
  2131. .pflip = {
  2132. .pre_page_flip = &evergreen_pre_page_flip,
  2133. .page_flip = &evergreen_page_flip,
  2134. .post_page_flip = &evergreen_post_page_flip,
  2135. },
  2136. };
  2137. /**
  2138. * radeon_asic_init - register asic specific callbacks
  2139. *
  2140. * @rdev: radeon device pointer
  2141. *
  2142. * Registers the appropriate asic specific callbacks for each
  2143. * chip family. Also sets other asics specific info like the number
  2144. * of crtcs and the register aperture accessors (all asics).
  2145. * Returns 0 for success.
  2146. */
  2147. int radeon_asic_init(struct radeon_device *rdev)
  2148. {
  2149. radeon_register_accessor_init(rdev);
  2150. /* set the number of crtcs */
  2151. if (rdev->flags & RADEON_SINGLE_CRTC)
  2152. rdev->num_crtc = 1;
  2153. else
  2154. rdev->num_crtc = 2;
  2155. rdev->has_uvd = false;
  2156. switch (rdev->family) {
  2157. case CHIP_R100:
  2158. case CHIP_RV100:
  2159. case CHIP_RS100:
  2160. case CHIP_RV200:
  2161. case CHIP_RS200:
  2162. rdev->asic = &r100_asic;
  2163. break;
  2164. case CHIP_R200:
  2165. case CHIP_RV250:
  2166. case CHIP_RS300:
  2167. case CHIP_RV280:
  2168. rdev->asic = &r200_asic;
  2169. break;
  2170. case CHIP_R300:
  2171. case CHIP_R350:
  2172. case CHIP_RV350:
  2173. case CHIP_RV380:
  2174. if (rdev->flags & RADEON_IS_PCIE)
  2175. rdev->asic = &r300_asic_pcie;
  2176. else
  2177. rdev->asic = &r300_asic;
  2178. break;
  2179. case CHIP_R420:
  2180. case CHIP_R423:
  2181. case CHIP_RV410:
  2182. rdev->asic = &r420_asic;
  2183. /* handle macs */
  2184. if (rdev->bios == NULL) {
  2185. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2186. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2187. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2188. rdev->asic->pm.set_memory_clock = NULL;
  2189. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2190. }
  2191. break;
  2192. case CHIP_RS400:
  2193. case CHIP_RS480:
  2194. rdev->asic = &rs400_asic;
  2195. break;
  2196. case CHIP_RS600:
  2197. rdev->asic = &rs600_asic;
  2198. break;
  2199. case CHIP_RS690:
  2200. case CHIP_RS740:
  2201. rdev->asic = &rs690_asic;
  2202. break;
  2203. case CHIP_RV515:
  2204. rdev->asic = &rv515_asic;
  2205. break;
  2206. case CHIP_R520:
  2207. case CHIP_RV530:
  2208. case CHIP_RV560:
  2209. case CHIP_RV570:
  2210. case CHIP_R580:
  2211. rdev->asic = &r520_asic;
  2212. break;
  2213. case CHIP_R600:
  2214. rdev->asic = &r600_asic;
  2215. break;
  2216. case CHIP_RV610:
  2217. case CHIP_RV630:
  2218. case CHIP_RV620:
  2219. case CHIP_RV635:
  2220. case CHIP_RV670:
  2221. rdev->asic = &rv6xx_asic;
  2222. rdev->has_uvd = true;
  2223. break;
  2224. case CHIP_RS780:
  2225. case CHIP_RS880:
  2226. rdev->asic = &rs780_asic;
  2227. rdev->has_uvd = true;
  2228. break;
  2229. case CHIP_RV770:
  2230. case CHIP_RV730:
  2231. case CHIP_RV710:
  2232. case CHIP_RV740:
  2233. rdev->asic = &rv770_asic;
  2234. rdev->has_uvd = true;
  2235. break;
  2236. case CHIP_CEDAR:
  2237. case CHIP_REDWOOD:
  2238. case CHIP_JUNIPER:
  2239. case CHIP_CYPRESS:
  2240. case CHIP_HEMLOCK:
  2241. /* set num crtcs */
  2242. if (rdev->family == CHIP_CEDAR)
  2243. rdev->num_crtc = 4;
  2244. else
  2245. rdev->num_crtc = 6;
  2246. rdev->asic = &evergreen_asic;
  2247. rdev->has_uvd = true;
  2248. break;
  2249. case CHIP_PALM:
  2250. case CHIP_SUMO:
  2251. case CHIP_SUMO2:
  2252. rdev->asic = &sumo_asic;
  2253. rdev->has_uvd = true;
  2254. break;
  2255. case CHIP_BARTS:
  2256. case CHIP_TURKS:
  2257. case CHIP_CAICOS:
  2258. /* set num crtcs */
  2259. if (rdev->family == CHIP_CAICOS)
  2260. rdev->num_crtc = 4;
  2261. else
  2262. rdev->num_crtc = 6;
  2263. rdev->asic = &btc_asic;
  2264. rdev->has_uvd = true;
  2265. break;
  2266. case CHIP_CAYMAN:
  2267. rdev->asic = &cayman_asic;
  2268. /* set num crtcs */
  2269. rdev->num_crtc = 6;
  2270. rdev->has_uvd = true;
  2271. break;
  2272. case CHIP_ARUBA:
  2273. rdev->asic = &trinity_asic;
  2274. /* set num crtcs */
  2275. rdev->num_crtc = 4;
  2276. rdev->has_uvd = true;
  2277. break;
  2278. case CHIP_TAHITI:
  2279. case CHIP_PITCAIRN:
  2280. case CHIP_VERDE:
  2281. case CHIP_OLAND:
  2282. case CHIP_HAINAN:
  2283. rdev->asic = &si_asic;
  2284. /* set num crtcs */
  2285. if (rdev->family == CHIP_HAINAN)
  2286. rdev->num_crtc = 0;
  2287. else if (rdev->family == CHIP_OLAND)
  2288. rdev->num_crtc = 2;
  2289. else
  2290. rdev->num_crtc = 6;
  2291. if (rdev->family == CHIP_HAINAN)
  2292. rdev->has_uvd = false;
  2293. else
  2294. rdev->has_uvd = true;
  2295. switch (rdev->family) {
  2296. case CHIP_TAHITI:
  2297. rdev->cg_flags =
  2298. RADEON_CG_SUPPORT_GFX_MGCG |
  2299. RADEON_CG_SUPPORT_GFX_MGLS |
  2300. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2301. RADEON_CG_SUPPORT_GFX_CGLS |
  2302. RADEON_CG_SUPPORT_GFX_CGTS |
  2303. RADEON_CG_SUPPORT_GFX_CP_LS |
  2304. RADEON_CG_SUPPORT_MC_MGCG |
  2305. RADEON_CG_SUPPORT_SDMA_MGCG |
  2306. RADEON_CG_SUPPORT_BIF_LS |
  2307. RADEON_CG_SUPPORT_VCE_MGCG |
  2308. RADEON_CG_SUPPORT_UVD_MGCG |
  2309. RADEON_CG_SUPPORT_HDP_LS |
  2310. RADEON_CG_SUPPORT_HDP_MGCG;
  2311. rdev->pg_flags = 0;
  2312. break;
  2313. case CHIP_PITCAIRN:
  2314. rdev->cg_flags =
  2315. RADEON_CG_SUPPORT_GFX_MGCG |
  2316. RADEON_CG_SUPPORT_GFX_MGLS |
  2317. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2318. RADEON_CG_SUPPORT_GFX_CGLS |
  2319. RADEON_CG_SUPPORT_GFX_CGTS |
  2320. RADEON_CG_SUPPORT_GFX_CP_LS |
  2321. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2322. RADEON_CG_SUPPORT_MC_LS |
  2323. RADEON_CG_SUPPORT_MC_MGCG |
  2324. RADEON_CG_SUPPORT_SDMA_MGCG |
  2325. RADEON_CG_SUPPORT_BIF_LS |
  2326. RADEON_CG_SUPPORT_VCE_MGCG |
  2327. RADEON_CG_SUPPORT_UVD_MGCG |
  2328. RADEON_CG_SUPPORT_HDP_LS |
  2329. RADEON_CG_SUPPORT_HDP_MGCG;
  2330. rdev->pg_flags = 0;
  2331. break;
  2332. case CHIP_VERDE:
  2333. rdev->cg_flags =
  2334. RADEON_CG_SUPPORT_GFX_MGCG |
  2335. RADEON_CG_SUPPORT_GFX_MGLS |
  2336. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2337. RADEON_CG_SUPPORT_GFX_CGLS |
  2338. RADEON_CG_SUPPORT_GFX_CGTS |
  2339. RADEON_CG_SUPPORT_GFX_CP_LS |
  2340. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2341. RADEON_CG_SUPPORT_MC_LS |
  2342. RADEON_CG_SUPPORT_MC_MGCG |
  2343. RADEON_CG_SUPPORT_SDMA_MGCG |
  2344. RADEON_CG_SUPPORT_BIF_LS |
  2345. RADEON_CG_SUPPORT_VCE_MGCG |
  2346. RADEON_CG_SUPPORT_UVD_MGCG |
  2347. RADEON_CG_SUPPORT_HDP_LS |
  2348. RADEON_CG_SUPPORT_HDP_MGCG;
  2349. rdev->pg_flags = 0 |
  2350. /*RADEON_PG_SUPPORT_GFX_PG | */
  2351. RADEON_PG_SUPPORT_SDMA;
  2352. break;
  2353. case CHIP_OLAND:
  2354. rdev->cg_flags =
  2355. RADEON_CG_SUPPORT_GFX_MGCG |
  2356. RADEON_CG_SUPPORT_GFX_MGLS |
  2357. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2358. RADEON_CG_SUPPORT_GFX_CGLS |
  2359. RADEON_CG_SUPPORT_GFX_CGTS |
  2360. RADEON_CG_SUPPORT_GFX_CP_LS |
  2361. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2362. RADEON_CG_SUPPORT_MC_LS |
  2363. RADEON_CG_SUPPORT_MC_MGCG |
  2364. RADEON_CG_SUPPORT_SDMA_MGCG |
  2365. RADEON_CG_SUPPORT_BIF_LS |
  2366. RADEON_CG_SUPPORT_UVD_MGCG |
  2367. RADEON_CG_SUPPORT_HDP_LS |
  2368. RADEON_CG_SUPPORT_HDP_MGCG;
  2369. rdev->pg_flags = 0;
  2370. break;
  2371. case CHIP_HAINAN:
  2372. rdev->cg_flags =
  2373. RADEON_CG_SUPPORT_GFX_MGCG |
  2374. RADEON_CG_SUPPORT_GFX_MGLS |
  2375. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2376. RADEON_CG_SUPPORT_GFX_CGLS |
  2377. RADEON_CG_SUPPORT_GFX_CGTS |
  2378. RADEON_CG_SUPPORT_GFX_CP_LS |
  2379. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2380. RADEON_CG_SUPPORT_MC_LS |
  2381. RADEON_CG_SUPPORT_MC_MGCG |
  2382. RADEON_CG_SUPPORT_SDMA_MGCG |
  2383. RADEON_CG_SUPPORT_BIF_LS |
  2384. RADEON_CG_SUPPORT_HDP_LS |
  2385. RADEON_CG_SUPPORT_HDP_MGCG;
  2386. rdev->pg_flags = 0;
  2387. break;
  2388. default:
  2389. rdev->cg_flags = 0;
  2390. rdev->pg_flags = 0;
  2391. break;
  2392. }
  2393. break;
  2394. case CHIP_BONAIRE:
  2395. rdev->asic = &ci_asic;
  2396. rdev->num_crtc = 6;
  2397. rdev->has_uvd = true;
  2398. rdev->cg_flags =
  2399. RADEON_CG_SUPPORT_GFX_MGCG |
  2400. RADEON_CG_SUPPORT_GFX_MGLS |
  2401. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2402. RADEON_CG_SUPPORT_GFX_CGLS |
  2403. RADEON_CG_SUPPORT_GFX_CGTS |
  2404. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2405. RADEON_CG_SUPPORT_GFX_CP_LS |
  2406. RADEON_CG_SUPPORT_MC_LS |
  2407. RADEON_CG_SUPPORT_MC_MGCG |
  2408. RADEON_CG_SUPPORT_SDMA_MGCG |
  2409. RADEON_CG_SUPPORT_SDMA_LS |
  2410. RADEON_CG_SUPPORT_BIF_LS |
  2411. RADEON_CG_SUPPORT_VCE_MGCG |
  2412. RADEON_CG_SUPPORT_UVD_MGCG |
  2413. RADEON_CG_SUPPORT_HDP_LS |
  2414. RADEON_CG_SUPPORT_HDP_MGCG;
  2415. rdev->pg_flags = 0;
  2416. break;
  2417. case CHIP_KAVERI:
  2418. case CHIP_KABINI:
  2419. rdev->asic = &kv_asic;
  2420. /* set num crtcs */
  2421. if (rdev->family == CHIP_KAVERI) {
  2422. rdev->num_crtc = 4;
  2423. rdev->cg_flags =
  2424. RADEON_CG_SUPPORT_GFX_MGCG |
  2425. RADEON_CG_SUPPORT_GFX_MGLS |
  2426. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2427. RADEON_CG_SUPPORT_GFX_CGLS |
  2428. RADEON_CG_SUPPORT_GFX_CGTS |
  2429. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2430. RADEON_CG_SUPPORT_GFX_CP_LS |
  2431. RADEON_CG_SUPPORT_SDMA_MGCG |
  2432. RADEON_CG_SUPPORT_SDMA_LS |
  2433. RADEON_CG_SUPPORT_BIF_LS |
  2434. RADEON_CG_SUPPORT_VCE_MGCG |
  2435. RADEON_CG_SUPPORT_UVD_MGCG |
  2436. RADEON_CG_SUPPORT_HDP_LS |
  2437. RADEON_CG_SUPPORT_HDP_MGCG;
  2438. rdev->pg_flags = 0;
  2439. /*RADEON_PG_SUPPORT_GFX_PG |
  2440. RADEON_PG_SUPPORT_GFX_SMG |
  2441. RADEON_PG_SUPPORT_GFX_DMG |
  2442. RADEON_PG_SUPPORT_UVD |
  2443. RADEON_PG_SUPPORT_VCE |
  2444. RADEON_PG_SUPPORT_CP |
  2445. RADEON_PG_SUPPORT_GDS |
  2446. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2447. RADEON_PG_SUPPORT_ACP |
  2448. RADEON_PG_SUPPORT_SAMU;*/
  2449. } else {
  2450. rdev->num_crtc = 2;
  2451. rdev->cg_flags =
  2452. RADEON_CG_SUPPORT_GFX_MGCG |
  2453. RADEON_CG_SUPPORT_GFX_MGLS |
  2454. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2455. RADEON_CG_SUPPORT_GFX_CGLS |
  2456. RADEON_CG_SUPPORT_GFX_CGTS |
  2457. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2458. RADEON_CG_SUPPORT_GFX_CP_LS |
  2459. RADEON_CG_SUPPORT_SDMA_MGCG |
  2460. RADEON_CG_SUPPORT_SDMA_LS |
  2461. RADEON_CG_SUPPORT_BIF_LS |
  2462. RADEON_CG_SUPPORT_VCE_MGCG |
  2463. RADEON_CG_SUPPORT_UVD_MGCG |
  2464. RADEON_CG_SUPPORT_HDP_LS |
  2465. RADEON_CG_SUPPORT_HDP_MGCG;
  2466. rdev->pg_flags = 0;
  2467. /*RADEON_PG_SUPPORT_GFX_PG |
  2468. RADEON_PG_SUPPORT_GFX_SMG |
  2469. RADEON_PG_SUPPORT_UVD |
  2470. RADEON_PG_SUPPORT_VCE |
  2471. RADEON_PG_SUPPORT_CP |
  2472. RADEON_PG_SUPPORT_GDS |
  2473. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2474. RADEON_PG_SUPPORT_SAMU;*/
  2475. }
  2476. rdev->has_uvd = true;
  2477. break;
  2478. default:
  2479. /* FIXME: not supported yet */
  2480. return -EINVAL;
  2481. }
  2482. if (rdev->flags & RADEON_IS_IGP) {
  2483. rdev->asic->pm.get_memory_clock = NULL;
  2484. rdev->asic->pm.set_memory_clock = NULL;
  2485. }
  2486. return 0;
  2487. }