radeon.h 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. extern int radeon_dpm;
  94. extern int radeon_aspm;
  95. /*
  96. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  97. * symbol;
  98. */
  99. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  100. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  101. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  102. #define RADEON_IB_POOL_SIZE 16
  103. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  104. #define RADEONFB_CONN_LIMIT 4
  105. #define RADEON_BIOS_NUM_SCRATCH 8
  106. /* max number of rings */
  107. #define RADEON_NUM_RINGS 6
  108. /* fence seq are set to this number when signaled */
  109. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  110. /* internal ring indices */
  111. /* r1xx+ has gfx CP ring */
  112. #define RADEON_RING_TYPE_GFX_INDEX 0
  113. /* cayman has 2 compute CP rings */
  114. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  115. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  116. /* R600+ has an async dma ring */
  117. #define R600_RING_TYPE_DMA_INDEX 3
  118. /* cayman add a second async dma ring */
  119. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  120. /* R600+ */
  121. #define R600_RING_TYPE_UVD_INDEX 5
  122. /* hardcode those limit for now */
  123. #define RADEON_VA_IB_OFFSET (1 << 20)
  124. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  125. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  126. /* reset flags */
  127. #define RADEON_RESET_GFX (1 << 0)
  128. #define RADEON_RESET_COMPUTE (1 << 1)
  129. #define RADEON_RESET_DMA (1 << 2)
  130. #define RADEON_RESET_CP (1 << 3)
  131. #define RADEON_RESET_GRBM (1 << 4)
  132. #define RADEON_RESET_DMA1 (1 << 5)
  133. #define RADEON_RESET_RLC (1 << 6)
  134. #define RADEON_RESET_SEM (1 << 7)
  135. #define RADEON_RESET_IH (1 << 8)
  136. #define RADEON_RESET_VMC (1 << 9)
  137. #define RADEON_RESET_MC (1 << 10)
  138. #define RADEON_RESET_DISPLAY (1 << 11)
  139. /* CG block flags */
  140. #define RADEON_CG_BLOCK_GFX (1 << 0)
  141. #define RADEON_CG_BLOCK_MC (1 << 1)
  142. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  143. #define RADEON_CG_BLOCK_UVD (1 << 3)
  144. #define RADEON_CG_BLOCK_VCE (1 << 4)
  145. #define RADEON_CG_BLOCK_HDP (1 << 5)
  146. #define RADEON_CG_BLOCK_BIF (1 << 6)
  147. /* CG flags */
  148. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  149. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  150. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  151. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  152. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  153. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  154. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  155. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  156. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  157. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  158. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  159. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  160. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  161. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  162. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  163. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  164. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  165. /* PG flags */
  166. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  167. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  168. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  169. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  170. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  171. #define RADEON_PG_SUPPORT_CP (1 << 5)
  172. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  173. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  174. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  175. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  176. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  177. /* max cursor sizes (in pixels) */
  178. #define CURSOR_WIDTH 64
  179. #define CURSOR_HEIGHT 64
  180. #define CIK_CURSOR_WIDTH 128
  181. #define CIK_CURSOR_HEIGHT 128
  182. /*
  183. * Errata workarounds.
  184. */
  185. enum radeon_pll_errata {
  186. CHIP_ERRATA_R300_CG = 0x00000001,
  187. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  188. CHIP_ERRATA_PLL_DELAY = 0x00000004
  189. };
  190. struct radeon_device;
  191. /*
  192. * BIOS.
  193. */
  194. bool radeon_get_bios(struct radeon_device *rdev);
  195. /*
  196. * Dummy page
  197. */
  198. struct radeon_dummy_page {
  199. struct page *page;
  200. dma_addr_t addr;
  201. };
  202. int radeon_dummy_page_init(struct radeon_device *rdev);
  203. void radeon_dummy_page_fini(struct radeon_device *rdev);
  204. /*
  205. * Clocks
  206. */
  207. struct radeon_clock {
  208. struct radeon_pll p1pll;
  209. struct radeon_pll p2pll;
  210. struct radeon_pll dcpll;
  211. struct radeon_pll spll;
  212. struct radeon_pll mpll;
  213. /* 10 Khz units */
  214. uint32_t default_mclk;
  215. uint32_t default_sclk;
  216. uint32_t default_dispclk;
  217. uint32_t current_dispclk;
  218. uint32_t dp_extclk;
  219. uint32_t max_pixel_clock;
  220. };
  221. /*
  222. * Power management
  223. */
  224. int radeon_pm_init(struct radeon_device *rdev);
  225. void radeon_pm_fini(struct radeon_device *rdev);
  226. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  227. void radeon_pm_suspend(struct radeon_device *rdev);
  228. void radeon_pm_resume(struct radeon_device *rdev);
  229. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  230. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  231. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  232. u8 clock_type,
  233. u32 clock,
  234. bool strobe_mode,
  235. struct atom_clock_dividers *dividers);
  236. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  237. u32 clock,
  238. bool strobe_mode,
  239. struct atom_mpll_param *mpll_param);
  240. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  241. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  242. u16 voltage_level, u8 voltage_type,
  243. u32 *gpio_value, u32 *gpio_mask);
  244. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  245. u32 eng_clock, u32 mem_clock);
  246. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  247. u8 voltage_type, u16 *voltage_step);
  248. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  249. u16 voltage_id, u16 *voltage);
  250. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  251. u16 *voltage,
  252. u16 leakage_idx);
  253. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  254. u16 *leakage_id);
  255. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  256. u16 *vddc, u16 *vddci,
  257. u16 virtual_voltage_id,
  258. u16 vbios_voltage_id);
  259. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  260. u8 voltage_type,
  261. u16 nominal_voltage,
  262. u16 *true_voltage);
  263. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  264. u8 voltage_type, u16 *min_voltage);
  265. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  266. u8 voltage_type, u16 *max_voltage);
  267. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  268. u8 voltage_type, u8 voltage_mode,
  269. struct atom_voltage_table *voltage_table);
  270. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  271. u8 voltage_type, u8 voltage_mode);
  272. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  273. u32 mem_clock);
  274. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  275. u32 mem_clock);
  276. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  277. u8 module_index,
  278. struct atom_mc_reg_table *reg_table);
  279. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  280. u8 module_index, struct atom_memory_info *mem_info);
  281. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  282. bool gddr5, u8 module_index,
  283. struct atom_memory_clock_range_table *mclk_range_table);
  284. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  285. u16 voltage_id, u16 *voltage);
  286. void rs690_pm_info(struct radeon_device *rdev);
  287. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  288. unsigned *bankh, unsigned *mtaspect,
  289. unsigned *tile_split);
  290. /*
  291. * Fences.
  292. */
  293. struct radeon_fence_driver {
  294. uint32_t scratch_reg;
  295. uint64_t gpu_addr;
  296. volatile uint32_t *cpu_addr;
  297. /* sync_seq is protected by ring emission lock */
  298. uint64_t sync_seq[RADEON_NUM_RINGS];
  299. atomic64_t last_seq;
  300. unsigned long last_activity;
  301. bool initialized;
  302. };
  303. struct radeon_fence {
  304. struct radeon_device *rdev;
  305. struct kref kref;
  306. /* protected by radeon_fence.lock */
  307. uint64_t seq;
  308. /* RB, DMA, etc. */
  309. unsigned ring;
  310. };
  311. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  312. int radeon_fence_driver_init(struct radeon_device *rdev);
  313. void radeon_fence_driver_fini(struct radeon_device *rdev);
  314. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  315. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  316. void radeon_fence_process(struct radeon_device *rdev, int ring);
  317. bool radeon_fence_signaled(struct radeon_fence *fence);
  318. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  319. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  320. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  321. int radeon_fence_wait_any(struct radeon_device *rdev,
  322. struct radeon_fence **fences,
  323. bool intr);
  324. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  325. void radeon_fence_unref(struct radeon_fence **fence);
  326. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  327. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  328. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  329. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  330. struct radeon_fence *b)
  331. {
  332. if (!a) {
  333. return b;
  334. }
  335. if (!b) {
  336. return a;
  337. }
  338. BUG_ON(a->ring != b->ring);
  339. if (a->seq > b->seq) {
  340. return a;
  341. } else {
  342. return b;
  343. }
  344. }
  345. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  346. struct radeon_fence *b)
  347. {
  348. if (!a) {
  349. return false;
  350. }
  351. if (!b) {
  352. return true;
  353. }
  354. BUG_ON(a->ring != b->ring);
  355. return a->seq < b->seq;
  356. }
  357. /*
  358. * Tiling registers
  359. */
  360. struct radeon_surface_reg {
  361. struct radeon_bo *bo;
  362. };
  363. #define RADEON_GEM_MAX_SURFACES 8
  364. /*
  365. * TTM.
  366. */
  367. struct radeon_mman {
  368. struct ttm_bo_global_ref bo_global_ref;
  369. struct drm_global_reference mem_global_ref;
  370. struct ttm_bo_device bdev;
  371. bool mem_global_referenced;
  372. bool initialized;
  373. };
  374. /* bo virtual address in a specific vm */
  375. struct radeon_bo_va {
  376. /* protected by bo being reserved */
  377. struct list_head bo_list;
  378. uint64_t soffset;
  379. uint64_t eoffset;
  380. uint32_t flags;
  381. bool valid;
  382. unsigned ref_count;
  383. /* protected by vm mutex */
  384. struct list_head vm_list;
  385. /* constant after initialization */
  386. struct radeon_vm *vm;
  387. struct radeon_bo *bo;
  388. };
  389. struct radeon_bo {
  390. /* Protected by gem.mutex */
  391. struct list_head list;
  392. /* Protected by tbo.reserved */
  393. u32 placements[3];
  394. struct ttm_placement placement;
  395. struct ttm_buffer_object tbo;
  396. struct ttm_bo_kmap_obj kmap;
  397. unsigned pin_count;
  398. void *kptr;
  399. u32 tiling_flags;
  400. u32 pitch;
  401. int surface_reg;
  402. /* list of all virtual address to which this bo
  403. * is associated to
  404. */
  405. struct list_head va;
  406. /* Constant after initialization */
  407. struct radeon_device *rdev;
  408. struct drm_gem_object gem_base;
  409. struct ttm_bo_kmap_obj dma_buf_vmap;
  410. pid_t pid;
  411. };
  412. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  413. struct radeon_bo_list {
  414. struct ttm_validate_buffer tv;
  415. struct radeon_bo *bo;
  416. uint64_t gpu_offset;
  417. bool written;
  418. unsigned domain;
  419. unsigned alt_domain;
  420. u32 tiling_flags;
  421. };
  422. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  423. /* sub-allocation manager, it has to be protected by another lock.
  424. * By conception this is an helper for other part of the driver
  425. * like the indirect buffer or semaphore, which both have their
  426. * locking.
  427. *
  428. * Principe is simple, we keep a list of sub allocation in offset
  429. * order (first entry has offset == 0, last entry has the highest
  430. * offset).
  431. *
  432. * When allocating new object we first check if there is room at
  433. * the end total_size - (last_object_offset + last_object_size) >=
  434. * alloc_size. If so we allocate new object there.
  435. *
  436. * When there is not enough room at the end, we start waiting for
  437. * each sub object until we reach object_offset+object_size >=
  438. * alloc_size, this object then become the sub object we return.
  439. *
  440. * Alignment can't be bigger than page size.
  441. *
  442. * Hole are not considered for allocation to keep things simple.
  443. * Assumption is that there won't be hole (all object on same
  444. * alignment).
  445. */
  446. struct radeon_sa_manager {
  447. wait_queue_head_t wq;
  448. struct radeon_bo *bo;
  449. struct list_head *hole;
  450. struct list_head flist[RADEON_NUM_RINGS];
  451. struct list_head olist;
  452. unsigned size;
  453. uint64_t gpu_addr;
  454. void *cpu_ptr;
  455. uint32_t domain;
  456. uint32_t align;
  457. };
  458. struct radeon_sa_bo;
  459. /* sub-allocation buffer */
  460. struct radeon_sa_bo {
  461. struct list_head olist;
  462. struct list_head flist;
  463. struct radeon_sa_manager *manager;
  464. unsigned soffset;
  465. unsigned eoffset;
  466. struct radeon_fence *fence;
  467. };
  468. /*
  469. * GEM objects.
  470. */
  471. struct radeon_gem {
  472. struct mutex mutex;
  473. struct list_head objects;
  474. };
  475. int radeon_gem_init(struct radeon_device *rdev);
  476. void radeon_gem_fini(struct radeon_device *rdev);
  477. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  478. int alignment, int initial_domain,
  479. bool discardable, bool kernel,
  480. struct drm_gem_object **obj);
  481. int radeon_mode_dumb_create(struct drm_file *file_priv,
  482. struct drm_device *dev,
  483. struct drm_mode_create_dumb *args);
  484. int radeon_mode_dumb_mmap(struct drm_file *filp,
  485. struct drm_device *dev,
  486. uint32_t handle, uint64_t *offset_p);
  487. /*
  488. * Semaphores.
  489. */
  490. /* everything here is constant */
  491. struct radeon_semaphore {
  492. struct radeon_sa_bo *sa_bo;
  493. signed waiters;
  494. uint64_t gpu_addr;
  495. };
  496. int radeon_semaphore_create(struct radeon_device *rdev,
  497. struct radeon_semaphore **semaphore);
  498. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  499. struct radeon_semaphore *semaphore);
  500. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  501. struct radeon_semaphore *semaphore);
  502. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  503. struct radeon_semaphore *semaphore,
  504. int signaler, int waiter);
  505. void radeon_semaphore_free(struct radeon_device *rdev,
  506. struct radeon_semaphore **semaphore,
  507. struct radeon_fence *fence);
  508. /*
  509. * GART structures, functions & helpers
  510. */
  511. struct radeon_mc;
  512. #define RADEON_GPU_PAGE_SIZE 4096
  513. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  514. #define RADEON_GPU_PAGE_SHIFT 12
  515. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  516. struct radeon_gart {
  517. dma_addr_t table_addr;
  518. struct radeon_bo *robj;
  519. void *ptr;
  520. unsigned num_gpu_pages;
  521. unsigned num_cpu_pages;
  522. unsigned table_size;
  523. struct page **pages;
  524. dma_addr_t *pages_addr;
  525. bool ready;
  526. };
  527. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  528. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  529. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  530. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  531. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  532. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  533. int radeon_gart_init(struct radeon_device *rdev);
  534. void radeon_gart_fini(struct radeon_device *rdev);
  535. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  536. int pages);
  537. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  538. int pages, struct page **pagelist,
  539. dma_addr_t *dma_addr);
  540. void radeon_gart_restore(struct radeon_device *rdev);
  541. /*
  542. * GPU MC structures, functions & helpers
  543. */
  544. struct radeon_mc {
  545. resource_size_t aper_size;
  546. resource_size_t aper_base;
  547. resource_size_t agp_base;
  548. /* for some chips with <= 32MB we need to lie
  549. * about vram size near mc fb location */
  550. u64 mc_vram_size;
  551. u64 visible_vram_size;
  552. u64 gtt_size;
  553. u64 gtt_start;
  554. u64 gtt_end;
  555. u64 vram_start;
  556. u64 vram_end;
  557. unsigned vram_width;
  558. u64 real_vram_size;
  559. int vram_mtrr;
  560. bool vram_is_ddr;
  561. bool igp_sideport_enabled;
  562. u64 gtt_base_align;
  563. u64 mc_mask;
  564. };
  565. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  566. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  567. /*
  568. * GPU scratch registers structures, functions & helpers
  569. */
  570. struct radeon_scratch {
  571. unsigned num_reg;
  572. uint32_t reg_base;
  573. bool free[32];
  574. uint32_t reg[32];
  575. };
  576. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  577. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  578. /*
  579. * GPU doorbell structures, functions & helpers
  580. */
  581. struct radeon_doorbell {
  582. u32 num_pages;
  583. bool free[1024];
  584. /* doorbell mmio */
  585. resource_size_t base;
  586. resource_size_t size;
  587. void __iomem *ptr;
  588. };
  589. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  590. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  591. /*
  592. * IRQS.
  593. */
  594. struct radeon_unpin_work {
  595. struct work_struct work;
  596. struct radeon_device *rdev;
  597. int crtc_id;
  598. struct radeon_fence *fence;
  599. struct drm_pending_vblank_event *event;
  600. struct radeon_bo *old_rbo;
  601. u64 new_crtc_base;
  602. };
  603. struct r500_irq_stat_regs {
  604. u32 disp_int;
  605. u32 hdmi0_status;
  606. };
  607. struct r600_irq_stat_regs {
  608. u32 disp_int;
  609. u32 disp_int_cont;
  610. u32 disp_int_cont2;
  611. u32 d1grph_int;
  612. u32 d2grph_int;
  613. u32 hdmi0_status;
  614. u32 hdmi1_status;
  615. };
  616. struct evergreen_irq_stat_regs {
  617. u32 disp_int;
  618. u32 disp_int_cont;
  619. u32 disp_int_cont2;
  620. u32 disp_int_cont3;
  621. u32 disp_int_cont4;
  622. u32 disp_int_cont5;
  623. u32 d1grph_int;
  624. u32 d2grph_int;
  625. u32 d3grph_int;
  626. u32 d4grph_int;
  627. u32 d5grph_int;
  628. u32 d6grph_int;
  629. u32 afmt_status1;
  630. u32 afmt_status2;
  631. u32 afmt_status3;
  632. u32 afmt_status4;
  633. u32 afmt_status5;
  634. u32 afmt_status6;
  635. };
  636. struct cik_irq_stat_regs {
  637. u32 disp_int;
  638. u32 disp_int_cont;
  639. u32 disp_int_cont2;
  640. u32 disp_int_cont3;
  641. u32 disp_int_cont4;
  642. u32 disp_int_cont5;
  643. u32 disp_int_cont6;
  644. };
  645. union radeon_irq_stat_regs {
  646. struct r500_irq_stat_regs r500;
  647. struct r600_irq_stat_regs r600;
  648. struct evergreen_irq_stat_regs evergreen;
  649. struct cik_irq_stat_regs cik;
  650. };
  651. #define RADEON_MAX_HPD_PINS 6
  652. #define RADEON_MAX_CRTCS 6
  653. #define RADEON_MAX_AFMT_BLOCKS 7
  654. struct radeon_irq {
  655. bool installed;
  656. spinlock_t lock;
  657. atomic_t ring_int[RADEON_NUM_RINGS];
  658. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  659. atomic_t pflip[RADEON_MAX_CRTCS];
  660. wait_queue_head_t vblank_queue;
  661. bool hpd[RADEON_MAX_HPD_PINS];
  662. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  663. union radeon_irq_stat_regs stat_regs;
  664. bool dpm_thermal;
  665. };
  666. int radeon_irq_kms_init(struct radeon_device *rdev);
  667. void radeon_irq_kms_fini(struct radeon_device *rdev);
  668. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  669. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  670. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  671. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  672. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  673. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  674. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  675. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  676. /*
  677. * CP & rings.
  678. */
  679. struct radeon_ib {
  680. struct radeon_sa_bo *sa_bo;
  681. uint32_t length_dw;
  682. uint64_t gpu_addr;
  683. uint32_t *ptr;
  684. int ring;
  685. struct radeon_fence *fence;
  686. struct radeon_vm *vm;
  687. bool is_const_ib;
  688. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  689. struct radeon_semaphore *semaphore;
  690. };
  691. struct radeon_ring {
  692. struct radeon_bo *ring_obj;
  693. volatile uint32_t *ring;
  694. unsigned rptr;
  695. unsigned rptr_offs;
  696. unsigned rptr_reg;
  697. unsigned rptr_save_reg;
  698. u64 next_rptr_gpu_addr;
  699. volatile u32 *next_rptr_cpu_addr;
  700. unsigned wptr;
  701. unsigned wptr_old;
  702. unsigned wptr_reg;
  703. unsigned ring_size;
  704. unsigned ring_free_dw;
  705. int count_dw;
  706. unsigned long last_activity;
  707. unsigned last_rptr;
  708. uint64_t gpu_addr;
  709. uint32_t align_mask;
  710. uint32_t ptr_mask;
  711. bool ready;
  712. u32 nop;
  713. u32 idx;
  714. u64 last_semaphore_signal_addr;
  715. u64 last_semaphore_wait_addr;
  716. /* for CIK queues */
  717. u32 me;
  718. u32 pipe;
  719. u32 queue;
  720. struct radeon_bo *mqd_obj;
  721. u32 doorbell_page_num;
  722. u32 doorbell_offset;
  723. unsigned wptr_offs;
  724. };
  725. struct radeon_mec {
  726. struct radeon_bo *hpd_eop_obj;
  727. u64 hpd_eop_gpu_addr;
  728. u32 num_pipe;
  729. u32 num_mec;
  730. u32 num_queue;
  731. };
  732. /*
  733. * VM
  734. */
  735. /* maximum number of VMIDs */
  736. #define RADEON_NUM_VM 16
  737. /* defines number of bits in page table versus page directory,
  738. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  739. * table and the remaining 19 bits are in the page directory */
  740. #define RADEON_VM_BLOCK_SIZE 9
  741. /* number of entries in page table */
  742. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  743. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  744. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  745. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  746. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  747. struct radeon_vm {
  748. struct list_head list;
  749. struct list_head va;
  750. unsigned id;
  751. /* contains the page directory */
  752. struct radeon_sa_bo *page_directory;
  753. uint64_t pd_gpu_addr;
  754. /* array of page tables, one for each page directory entry */
  755. struct radeon_sa_bo **page_tables;
  756. struct mutex mutex;
  757. /* last fence for cs using this vm */
  758. struct radeon_fence *fence;
  759. /* last flush or NULL if we still need to flush */
  760. struct radeon_fence *last_flush;
  761. };
  762. struct radeon_vm_manager {
  763. struct mutex lock;
  764. struct list_head lru_vm;
  765. struct radeon_fence *active[RADEON_NUM_VM];
  766. struct radeon_sa_manager sa_manager;
  767. uint32_t max_pfn;
  768. /* number of VMIDs */
  769. unsigned nvm;
  770. /* vram base address for page table entry */
  771. u64 vram_base_offset;
  772. /* is vm enabled? */
  773. bool enabled;
  774. };
  775. /*
  776. * file private structure
  777. */
  778. struct radeon_fpriv {
  779. struct radeon_vm vm;
  780. };
  781. /*
  782. * R6xx+ IH ring
  783. */
  784. struct r600_ih {
  785. struct radeon_bo *ring_obj;
  786. volatile uint32_t *ring;
  787. unsigned rptr;
  788. unsigned ring_size;
  789. uint64_t gpu_addr;
  790. uint32_t ptr_mask;
  791. atomic_t lock;
  792. bool enabled;
  793. };
  794. /*
  795. * RLC stuff
  796. */
  797. #include "clearstate_defs.h"
  798. struct radeon_rlc {
  799. /* for power gating */
  800. struct radeon_bo *save_restore_obj;
  801. uint64_t save_restore_gpu_addr;
  802. volatile uint32_t *sr_ptr;
  803. const u32 *reg_list;
  804. u32 reg_list_size;
  805. /* for clear state */
  806. struct radeon_bo *clear_state_obj;
  807. uint64_t clear_state_gpu_addr;
  808. volatile uint32_t *cs_ptr;
  809. const struct cs_section_def *cs_data;
  810. u32 clear_state_size;
  811. /* for cp tables */
  812. struct radeon_bo *cp_table_obj;
  813. uint64_t cp_table_gpu_addr;
  814. volatile uint32_t *cp_table_ptr;
  815. u32 cp_table_size;
  816. };
  817. int radeon_ib_get(struct radeon_device *rdev, int ring,
  818. struct radeon_ib *ib, struct radeon_vm *vm,
  819. unsigned size);
  820. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  821. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  822. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  823. struct radeon_ib *const_ib);
  824. int radeon_ib_pool_init(struct radeon_device *rdev);
  825. void radeon_ib_pool_fini(struct radeon_device *rdev);
  826. int radeon_ib_ring_tests(struct radeon_device *rdev);
  827. /* Ring access between begin & end cannot sleep */
  828. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  829. struct radeon_ring *ring);
  830. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  831. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  832. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  833. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  834. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  835. void radeon_ring_undo(struct radeon_ring *ring);
  836. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  837. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  838. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  839. void radeon_ring_lockup_update(struct radeon_ring *ring);
  840. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  841. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  842. uint32_t **data);
  843. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  844. unsigned size, uint32_t *data);
  845. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  846. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
  847. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  848. /* r600 async dma */
  849. void r600_dma_stop(struct radeon_device *rdev);
  850. int r600_dma_resume(struct radeon_device *rdev);
  851. void r600_dma_fini(struct radeon_device *rdev);
  852. void cayman_dma_stop(struct radeon_device *rdev);
  853. int cayman_dma_resume(struct radeon_device *rdev);
  854. void cayman_dma_fini(struct radeon_device *rdev);
  855. /*
  856. * CS.
  857. */
  858. struct radeon_cs_reloc {
  859. struct drm_gem_object *gobj;
  860. struct radeon_bo *robj;
  861. struct radeon_bo_list lobj;
  862. uint32_t handle;
  863. uint32_t flags;
  864. };
  865. struct radeon_cs_chunk {
  866. uint32_t chunk_id;
  867. uint32_t length_dw;
  868. int kpage_idx[2];
  869. uint32_t *kpage[2];
  870. uint32_t *kdata;
  871. void __user *user_ptr;
  872. int last_copied_page;
  873. int last_page_index;
  874. };
  875. struct radeon_cs_parser {
  876. struct device *dev;
  877. struct radeon_device *rdev;
  878. struct drm_file *filp;
  879. /* chunks */
  880. unsigned nchunks;
  881. struct radeon_cs_chunk *chunks;
  882. uint64_t *chunks_array;
  883. /* IB */
  884. unsigned idx;
  885. /* relocations */
  886. unsigned nrelocs;
  887. struct radeon_cs_reloc *relocs;
  888. struct radeon_cs_reloc **relocs_ptr;
  889. struct list_head validated;
  890. unsigned dma_reloc_idx;
  891. /* indices of various chunks */
  892. int chunk_ib_idx;
  893. int chunk_relocs_idx;
  894. int chunk_flags_idx;
  895. int chunk_const_ib_idx;
  896. struct radeon_ib ib;
  897. struct radeon_ib const_ib;
  898. void *track;
  899. unsigned family;
  900. int parser_error;
  901. u32 cs_flags;
  902. u32 ring;
  903. s32 priority;
  904. struct ww_acquire_ctx ticket;
  905. };
  906. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  907. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  908. struct radeon_cs_packet {
  909. unsigned idx;
  910. unsigned type;
  911. unsigned reg;
  912. unsigned opcode;
  913. int count;
  914. unsigned one_reg_wr;
  915. };
  916. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  917. struct radeon_cs_packet *pkt,
  918. unsigned idx, unsigned reg);
  919. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  920. struct radeon_cs_packet *pkt);
  921. /*
  922. * AGP
  923. */
  924. int radeon_agp_init(struct radeon_device *rdev);
  925. void radeon_agp_resume(struct radeon_device *rdev);
  926. void radeon_agp_suspend(struct radeon_device *rdev);
  927. void radeon_agp_fini(struct radeon_device *rdev);
  928. /*
  929. * Writeback
  930. */
  931. struct radeon_wb {
  932. struct radeon_bo *wb_obj;
  933. volatile uint32_t *wb;
  934. uint64_t gpu_addr;
  935. bool enabled;
  936. bool use_event;
  937. };
  938. #define RADEON_WB_SCRATCH_OFFSET 0
  939. #define RADEON_WB_RING0_NEXT_RPTR 256
  940. #define RADEON_WB_CP_RPTR_OFFSET 1024
  941. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  942. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  943. #define R600_WB_DMA_RPTR_OFFSET 1792
  944. #define R600_WB_IH_WPTR_OFFSET 2048
  945. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  946. #define R600_WB_EVENT_OFFSET 3072
  947. #define CIK_WB_CP1_WPTR_OFFSET 3328
  948. #define CIK_WB_CP2_WPTR_OFFSET 3584
  949. /**
  950. * struct radeon_pm - power management datas
  951. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  952. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  953. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  954. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  955. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  956. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  957. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  958. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  959. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  960. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  961. * @needed_bandwidth: current bandwidth needs
  962. *
  963. * It keeps track of various data needed to take powermanagement decision.
  964. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  965. * Equation between gpu/memory clock and available bandwidth is hw dependent
  966. * (type of memory, bus size, efficiency, ...)
  967. */
  968. enum radeon_pm_method {
  969. PM_METHOD_PROFILE,
  970. PM_METHOD_DYNPM,
  971. PM_METHOD_DPM,
  972. };
  973. enum radeon_dynpm_state {
  974. DYNPM_STATE_DISABLED,
  975. DYNPM_STATE_MINIMUM,
  976. DYNPM_STATE_PAUSED,
  977. DYNPM_STATE_ACTIVE,
  978. DYNPM_STATE_SUSPENDED,
  979. };
  980. enum radeon_dynpm_action {
  981. DYNPM_ACTION_NONE,
  982. DYNPM_ACTION_MINIMUM,
  983. DYNPM_ACTION_DOWNCLOCK,
  984. DYNPM_ACTION_UPCLOCK,
  985. DYNPM_ACTION_DEFAULT
  986. };
  987. enum radeon_voltage_type {
  988. VOLTAGE_NONE = 0,
  989. VOLTAGE_GPIO,
  990. VOLTAGE_VDDC,
  991. VOLTAGE_SW
  992. };
  993. enum radeon_pm_state_type {
  994. /* not used for dpm */
  995. POWER_STATE_TYPE_DEFAULT,
  996. POWER_STATE_TYPE_POWERSAVE,
  997. /* user selectable states */
  998. POWER_STATE_TYPE_BATTERY,
  999. POWER_STATE_TYPE_BALANCED,
  1000. POWER_STATE_TYPE_PERFORMANCE,
  1001. /* internal states */
  1002. POWER_STATE_TYPE_INTERNAL_UVD,
  1003. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1004. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1005. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1006. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1007. POWER_STATE_TYPE_INTERNAL_BOOT,
  1008. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1009. POWER_STATE_TYPE_INTERNAL_ACPI,
  1010. POWER_STATE_TYPE_INTERNAL_ULV,
  1011. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1012. };
  1013. enum radeon_pm_profile_type {
  1014. PM_PROFILE_DEFAULT,
  1015. PM_PROFILE_AUTO,
  1016. PM_PROFILE_LOW,
  1017. PM_PROFILE_MID,
  1018. PM_PROFILE_HIGH,
  1019. };
  1020. #define PM_PROFILE_DEFAULT_IDX 0
  1021. #define PM_PROFILE_LOW_SH_IDX 1
  1022. #define PM_PROFILE_MID_SH_IDX 2
  1023. #define PM_PROFILE_HIGH_SH_IDX 3
  1024. #define PM_PROFILE_LOW_MH_IDX 4
  1025. #define PM_PROFILE_MID_MH_IDX 5
  1026. #define PM_PROFILE_HIGH_MH_IDX 6
  1027. #define PM_PROFILE_MAX 7
  1028. struct radeon_pm_profile {
  1029. int dpms_off_ps_idx;
  1030. int dpms_on_ps_idx;
  1031. int dpms_off_cm_idx;
  1032. int dpms_on_cm_idx;
  1033. };
  1034. enum radeon_int_thermal_type {
  1035. THERMAL_TYPE_NONE,
  1036. THERMAL_TYPE_EXTERNAL,
  1037. THERMAL_TYPE_EXTERNAL_GPIO,
  1038. THERMAL_TYPE_RV6XX,
  1039. THERMAL_TYPE_RV770,
  1040. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1041. THERMAL_TYPE_EVERGREEN,
  1042. THERMAL_TYPE_SUMO,
  1043. THERMAL_TYPE_NI,
  1044. THERMAL_TYPE_SI,
  1045. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1046. THERMAL_TYPE_CI,
  1047. THERMAL_TYPE_KV,
  1048. };
  1049. struct radeon_voltage {
  1050. enum radeon_voltage_type type;
  1051. /* gpio voltage */
  1052. struct radeon_gpio_rec gpio;
  1053. u32 delay; /* delay in usec from voltage drop to sclk change */
  1054. bool active_high; /* voltage drop is active when bit is high */
  1055. /* VDDC voltage */
  1056. u8 vddc_id; /* index into vddc voltage table */
  1057. u8 vddci_id; /* index into vddci voltage table */
  1058. bool vddci_enabled;
  1059. /* r6xx+ sw */
  1060. u16 voltage;
  1061. /* evergreen+ vddci */
  1062. u16 vddci;
  1063. };
  1064. /* clock mode flags */
  1065. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1066. struct radeon_pm_clock_info {
  1067. /* memory clock */
  1068. u32 mclk;
  1069. /* engine clock */
  1070. u32 sclk;
  1071. /* voltage info */
  1072. struct radeon_voltage voltage;
  1073. /* standardized clock flags */
  1074. u32 flags;
  1075. };
  1076. /* state flags */
  1077. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1078. struct radeon_power_state {
  1079. enum radeon_pm_state_type type;
  1080. struct radeon_pm_clock_info *clock_info;
  1081. /* number of valid clock modes in this power state */
  1082. int num_clock_modes;
  1083. struct radeon_pm_clock_info *default_clock_mode;
  1084. /* standardized state flags */
  1085. u32 flags;
  1086. u32 misc; /* vbios specific flags */
  1087. u32 misc2; /* vbios specific flags */
  1088. int pcie_lanes; /* pcie lanes */
  1089. };
  1090. /*
  1091. * Some modes are overclocked by very low value, accept them
  1092. */
  1093. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1094. enum radeon_dpm_auto_throttle_src {
  1095. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1096. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1097. };
  1098. enum radeon_dpm_event_src {
  1099. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1100. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1101. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1102. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1103. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1104. };
  1105. struct radeon_ps {
  1106. u32 caps; /* vbios flags */
  1107. u32 class; /* vbios flags */
  1108. u32 class2; /* vbios flags */
  1109. /* UVD clocks */
  1110. u32 vclk;
  1111. u32 dclk;
  1112. /* VCE clocks */
  1113. u32 evclk;
  1114. u32 ecclk;
  1115. /* asic priv */
  1116. void *ps_priv;
  1117. };
  1118. struct radeon_dpm_thermal {
  1119. /* thermal interrupt work */
  1120. struct work_struct work;
  1121. /* low temperature threshold */
  1122. int min_temp;
  1123. /* high temperature threshold */
  1124. int max_temp;
  1125. /* was interrupt low to high or high to low */
  1126. bool high_to_low;
  1127. };
  1128. enum radeon_clk_action
  1129. {
  1130. RADEON_SCLK_UP = 1,
  1131. RADEON_SCLK_DOWN
  1132. };
  1133. struct radeon_blacklist_clocks
  1134. {
  1135. u32 sclk;
  1136. u32 mclk;
  1137. enum radeon_clk_action action;
  1138. };
  1139. struct radeon_clock_and_voltage_limits {
  1140. u32 sclk;
  1141. u32 mclk;
  1142. u32 vddc;
  1143. u32 vddci;
  1144. };
  1145. struct radeon_clock_array {
  1146. u32 count;
  1147. u32 *values;
  1148. };
  1149. struct radeon_clock_voltage_dependency_entry {
  1150. u32 clk;
  1151. u16 v;
  1152. };
  1153. struct radeon_clock_voltage_dependency_table {
  1154. u32 count;
  1155. struct radeon_clock_voltage_dependency_entry *entries;
  1156. };
  1157. union radeon_cac_leakage_entry {
  1158. struct {
  1159. u16 vddc;
  1160. u32 leakage;
  1161. };
  1162. struct {
  1163. u16 vddc1;
  1164. u16 vddc2;
  1165. u16 vddc3;
  1166. };
  1167. };
  1168. struct radeon_cac_leakage_table {
  1169. u32 count;
  1170. union radeon_cac_leakage_entry *entries;
  1171. };
  1172. struct radeon_phase_shedding_limits_entry {
  1173. u16 voltage;
  1174. u32 sclk;
  1175. u32 mclk;
  1176. };
  1177. struct radeon_phase_shedding_limits_table {
  1178. u32 count;
  1179. struct radeon_phase_shedding_limits_entry *entries;
  1180. };
  1181. struct radeon_uvd_clock_voltage_dependency_entry {
  1182. u32 vclk;
  1183. u32 dclk;
  1184. u16 v;
  1185. };
  1186. struct radeon_uvd_clock_voltage_dependency_table {
  1187. u8 count;
  1188. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1189. };
  1190. struct radeon_vce_clock_voltage_dependency_entry {
  1191. u32 ecclk;
  1192. u32 evclk;
  1193. u16 v;
  1194. };
  1195. struct radeon_vce_clock_voltage_dependency_table {
  1196. u8 count;
  1197. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1198. };
  1199. struct radeon_ppm_table {
  1200. u8 ppm_design;
  1201. u16 cpu_core_number;
  1202. u32 platform_tdp;
  1203. u32 small_ac_platform_tdp;
  1204. u32 platform_tdc;
  1205. u32 small_ac_platform_tdc;
  1206. u32 apu_tdp;
  1207. u32 dgpu_tdp;
  1208. u32 dgpu_ulv_power;
  1209. u32 tj_max;
  1210. };
  1211. struct radeon_cac_tdp_table {
  1212. u16 tdp;
  1213. u16 configurable_tdp;
  1214. u16 tdc;
  1215. u16 battery_power_limit;
  1216. u16 small_power_limit;
  1217. u16 low_cac_leakage;
  1218. u16 high_cac_leakage;
  1219. u16 maximum_power_delivery_limit;
  1220. };
  1221. struct radeon_dpm_dynamic_state {
  1222. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1223. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1224. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1225. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1226. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1227. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1228. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1229. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1230. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1231. struct radeon_clock_array valid_sclk_values;
  1232. struct radeon_clock_array valid_mclk_values;
  1233. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1234. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1235. u32 mclk_sclk_ratio;
  1236. u32 sclk_mclk_delta;
  1237. u16 vddc_vddci_delta;
  1238. u16 min_vddc_for_pcie_gen2;
  1239. struct radeon_cac_leakage_table cac_leakage_table;
  1240. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1241. struct radeon_ppm_table *ppm_table;
  1242. struct radeon_cac_tdp_table *cac_tdp_table;
  1243. };
  1244. struct radeon_dpm_fan {
  1245. u16 t_min;
  1246. u16 t_med;
  1247. u16 t_high;
  1248. u16 pwm_min;
  1249. u16 pwm_med;
  1250. u16 pwm_high;
  1251. u8 t_hyst;
  1252. u32 cycle_delay;
  1253. u16 t_max;
  1254. bool ucode_fan_control;
  1255. };
  1256. enum radeon_pcie_gen {
  1257. RADEON_PCIE_GEN1 = 0,
  1258. RADEON_PCIE_GEN2 = 1,
  1259. RADEON_PCIE_GEN3 = 2,
  1260. RADEON_PCIE_GEN_INVALID = 0xffff
  1261. };
  1262. enum radeon_dpm_forced_level {
  1263. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1264. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1265. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1266. };
  1267. struct radeon_dpm {
  1268. struct radeon_ps *ps;
  1269. /* number of valid power states */
  1270. int num_ps;
  1271. /* current power state that is active */
  1272. struct radeon_ps *current_ps;
  1273. /* requested power state */
  1274. struct radeon_ps *requested_ps;
  1275. /* boot up power state */
  1276. struct radeon_ps *boot_ps;
  1277. /* default uvd power state */
  1278. struct radeon_ps *uvd_ps;
  1279. enum radeon_pm_state_type state;
  1280. enum radeon_pm_state_type user_state;
  1281. u32 platform_caps;
  1282. u32 voltage_response_time;
  1283. u32 backbias_response_time;
  1284. void *priv;
  1285. u32 new_active_crtcs;
  1286. int new_active_crtc_count;
  1287. u32 current_active_crtcs;
  1288. int current_active_crtc_count;
  1289. struct radeon_dpm_dynamic_state dyn_state;
  1290. struct radeon_dpm_fan fan;
  1291. u32 tdp_limit;
  1292. u32 near_tdp_limit;
  1293. u32 near_tdp_limit_adjusted;
  1294. u32 sq_ramping_threshold;
  1295. u32 cac_leakage;
  1296. u16 tdp_od_limit;
  1297. u32 tdp_adjustment;
  1298. u16 load_line_slope;
  1299. bool power_control;
  1300. bool ac_power;
  1301. /* special states active */
  1302. bool thermal_active;
  1303. bool uvd_active;
  1304. /* thermal handling */
  1305. struct radeon_dpm_thermal thermal;
  1306. /* forced levels */
  1307. enum radeon_dpm_forced_level forced_level;
  1308. /* track UVD streams */
  1309. unsigned sd;
  1310. unsigned hd;
  1311. };
  1312. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1313. struct radeon_pm {
  1314. struct mutex mutex;
  1315. /* write locked while reprogramming mclk */
  1316. struct rw_semaphore mclk_lock;
  1317. u32 active_crtcs;
  1318. int active_crtc_count;
  1319. int req_vblank;
  1320. bool vblank_sync;
  1321. fixed20_12 max_bandwidth;
  1322. fixed20_12 igp_sideport_mclk;
  1323. fixed20_12 igp_system_mclk;
  1324. fixed20_12 igp_ht_link_clk;
  1325. fixed20_12 igp_ht_link_width;
  1326. fixed20_12 k8_bandwidth;
  1327. fixed20_12 sideport_bandwidth;
  1328. fixed20_12 ht_bandwidth;
  1329. fixed20_12 core_bandwidth;
  1330. fixed20_12 sclk;
  1331. fixed20_12 mclk;
  1332. fixed20_12 needed_bandwidth;
  1333. struct radeon_power_state *power_state;
  1334. /* number of valid power states */
  1335. int num_power_states;
  1336. int current_power_state_index;
  1337. int current_clock_mode_index;
  1338. int requested_power_state_index;
  1339. int requested_clock_mode_index;
  1340. int default_power_state_index;
  1341. u32 current_sclk;
  1342. u32 current_mclk;
  1343. u16 current_vddc;
  1344. u16 current_vddci;
  1345. u32 default_sclk;
  1346. u32 default_mclk;
  1347. u16 default_vddc;
  1348. u16 default_vddci;
  1349. struct radeon_i2c_chan *i2c_bus;
  1350. /* selected pm method */
  1351. enum radeon_pm_method pm_method;
  1352. /* dynpm power management */
  1353. struct delayed_work dynpm_idle_work;
  1354. enum radeon_dynpm_state dynpm_state;
  1355. enum radeon_dynpm_action dynpm_planned_action;
  1356. unsigned long dynpm_action_timeout;
  1357. bool dynpm_can_upclock;
  1358. bool dynpm_can_downclock;
  1359. /* profile-based power management */
  1360. enum radeon_pm_profile_type profile;
  1361. int profile_index;
  1362. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1363. /* internal thermal controller on rv6xx+ */
  1364. enum radeon_int_thermal_type int_thermal_type;
  1365. struct device *int_hwmon_dev;
  1366. /* dpm */
  1367. bool dpm_enabled;
  1368. struct radeon_dpm dpm;
  1369. };
  1370. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1371. enum radeon_pm_state_type ps_type,
  1372. int instance);
  1373. /*
  1374. * UVD
  1375. */
  1376. #define RADEON_MAX_UVD_HANDLES 10
  1377. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1378. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1379. struct radeon_uvd {
  1380. struct radeon_bo *vcpu_bo;
  1381. void *cpu_addr;
  1382. uint64_t gpu_addr;
  1383. void *saved_bo;
  1384. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1385. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1386. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1387. struct delayed_work idle_work;
  1388. };
  1389. int radeon_uvd_init(struct radeon_device *rdev);
  1390. void radeon_uvd_fini(struct radeon_device *rdev);
  1391. int radeon_uvd_suspend(struct radeon_device *rdev);
  1392. int radeon_uvd_resume(struct radeon_device *rdev);
  1393. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1394. uint32_t handle, struct radeon_fence **fence);
  1395. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1396. uint32_t handle, struct radeon_fence **fence);
  1397. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1398. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1399. struct drm_file *filp);
  1400. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1401. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1402. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1403. unsigned vclk, unsigned dclk,
  1404. unsigned vco_min, unsigned vco_max,
  1405. unsigned fb_factor, unsigned fb_mask,
  1406. unsigned pd_min, unsigned pd_max,
  1407. unsigned pd_even,
  1408. unsigned *optimal_fb_div,
  1409. unsigned *optimal_vclk_div,
  1410. unsigned *optimal_dclk_div);
  1411. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1412. unsigned cg_upll_func_cntl);
  1413. struct r600_audio_pin {
  1414. int channels;
  1415. int rate;
  1416. int bits_per_sample;
  1417. u8 status_bits;
  1418. u8 category_code;
  1419. u32 offset;
  1420. bool connected;
  1421. u32 id;
  1422. };
  1423. struct r600_audio {
  1424. bool enabled;
  1425. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1426. int num_pins;
  1427. };
  1428. /*
  1429. * Benchmarking
  1430. */
  1431. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1432. /*
  1433. * Testing
  1434. */
  1435. void radeon_test_moves(struct radeon_device *rdev);
  1436. void radeon_test_ring_sync(struct radeon_device *rdev,
  1437. struct radeon_ring *cpA,
  1438. struct radeon_ring *cpB);
  1439. void radeon_test_syncing(struct radeon_device *rdev);
  1440. /*
  1441. * Debugfs
  1442. */
  1443. struct radeon_debugfs {
  1444. struct drm_info_list *files;
  1445. unsigned num_files;
  1446. };
  1447. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1448. struct drm_info_list *files,
  1449. unsigned nfiles);
  1450. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1451. /*
  1452. * ASIC ring specific functions.
  1453. */
  1454. struct radeon_asic_ring {
  1455. /* ring read/write ptr handling */
  1456. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1457. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1458. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1459. /* validating and patching of IBs */
  1460. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1461. int (*cs_parse)(struct radeon_cs_parser *p);
  1462. /* command emmit functions */
  1463. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1464. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1465. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1466. struct radeon_semaphore *semaphore, bool emit_wait);
  1467. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1468. /* testing functions */
  1469. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1470. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1471. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1472. /* deprecated */
  1473. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1474. };
  1475. /*
  1476. * ASIC specific functions.
  1477. */
  1478. struct radeon_asic {
  1479. int (*init)(struct radeon_device *rdev);
  1480. void (*fini)(struct radeon_device *rdev);
  1481. int (*resume)(struct radeon_device *rdev);
  1482. int (*suspend)(struct radeon_device *rdev);
  1483. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1484. int (*asic_reset)(struct radeon_device *rdev);
  1485. /* ioctl hw specific callback. Some hw might want to perform special
  1486. * operation on specific ioctl. For instance on wait idle some hw
  1487. * might want to perform and HDP flush through MMIO as it seems that
  1488. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1489. * through ring.
  1490. */
  1491. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1492. /* check if 3D engine is idle */
  1493. bool (*gui_idle)(struct radeon_device *rdev);
  1494. /* wait for mc_idle */
  1495. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1496. /* get the reference clock */
  1497. u32 (*get_xclk)(struct radeon_device *rdev);
  1498. /* get the gpu clock counter */
  1499. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1500. /* gart */
  1501. struct {
  1502. void (*tlb_flush)(struct radeon_device *rdev);
  1503. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1504. } gart;
  1505. struct {
  1506. int (*init)(struct radeon_device *rdev);
  1507. void (*fini)(struct radeon_device *rdev);
  1508. u32 pt_ring_index;
  1509. void (*set_page)(struct radeon_device *rdev,
  1510. struct radeon_ib *ib,
  1511. uint64_t pe,
  1512. uint64_t addr, unsigned count,
  1513. uint32_t incr, uint32_t flags);
  1514. } vm;
  1515. /* ring specific callbacks */
  1516. struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1517. /* irqs */
  1518. struct {
  1519. int (*set)(struct radeon_device *rdev);
  1520. int (*process)(struct radeon_device *rdev);
  1521. } irq;
  1522. /* displays */
  1523. struct {
  1524. /* display watermarks */
  1525. void (*bandwidth_update)(struct radeon_device *rdev);
  1526. /* get frame count */
  1527. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1528. /* wait for vblank */
  1529. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1530. /* set backlight level */
  1531. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1532. /* get backlight level */
  1533. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1534. /* audio callbacks */
  1535. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1536. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1537. } display;
  1538. /* copy functions for bo handling */
  1539. struct {
  1540. int (*blit)(struct radeon_device *rdev,
  1541. uint64_t src_offset,
  1542. uint64_t dst_offset,
  1543. unsigned num_gpu_pages,
  1544. struct radeon_fence **fence);
  1545. u32 blit_ring_index;
  1546. int (*dma)(struct radeon_device *rdev,
  1547. uint64_t src_offset,
  1548. uint64_t dst_offset,
  1549. unsigned num_gpu_pages,
  1550. struct radeon_fence **fence);
  1551. u32 dma_ring_index;
  1552. /* method used for bo copy */
  1553. int (*copy)(struct radeon_device *rdev,
  1554. uint64_t src_offset,
  1555. uint64_t dst_offset,
  1556. unsigned num_gpu_pages,
  1557. struct radeon_fence **fence);
  1558. /* ring used for bo copies */
  1559. u32 copy_ring_index;
  1560. } copy;
  1561. /* surfaces */
  1562. struct {
  1563. int (*set_reg)(struct radeon_device *rdev, int reg,
  1564. uint32_t tiling_flags, uint32_t pitch,
  1565. uint32_t offset, uint32_t obj_size);
  1566. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1567. } surface;
  1568. /* hotplug detect */
  1569. struct {
  1570. void (*init)(struct radeon_device *rdev);
  1571. void (*fini)(struct radeon_device *rdev);
  1572. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1573. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1574. } hpd;
  1575. /* static power management */
  1576. struct {
  1577. void (*misc)(struct radeon_device *rdev);
  1578. void (*prepare)(struct radeon_device *rdev);
  1579. void (*finish)(struct radeon_device *rdev);
  1580. void (*init_profile)(struct radeon_device *rdev);
  1581. void (*get_dynpm_state)(struct radeon_device *rdev);
  1582. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1583. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1584. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1585. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1586. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1587. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1588. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1589. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1590. int (*get_temperature)(struct radeon_device *rdev);
  1591. } pm;
  1592. /* dynamic power management */
  1593. struct {
  1594. int (*init)(struct radeon_device *rdev);
  1595. void (*setup_asic)(struct radeon_device *rdev);
  1596. int (*enable)(struct radeon_device *rdev);
  1597. void (*disable)(struct radeon_device *rdev);
  1598. int (*pre_set_power_state)(struct radeon_device *rdev);
  1599. int (*set_power_state)(struct radeon_device *rdev);
  1600. void (*post_set_power_state)(struct radeon_device *rdev);
  1601. void (*display_configuration_changed)(struct radeon_device *rdev);
  1602. void (*fini)(struct radeon_device *rdev);
  1603. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1604. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1605. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1606. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1607. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1608. bool (*vblank_too_short)(struct radeon_device *rdev);
  1609. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1610. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1611. } dpm;
  1612. /* pageflipping */
  1613. struct {
  1614. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1615. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1616. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1617. } pflip;
  1618. };
  1619. /*
  1620. * Asic structures
  1621. */
  1622. struct r100_asic {
  1623. const unsigned *reg_safe_bm;
  1624. unsigned reg_safe_bm_size;
  1625. u32 hdp_cntl;
  1626. };
  1627. struct r300_asic {
  1628. const unsigned *reg_safe_bm;
  1629. unsigned reg_safe_bm_size;
  1630. u32 resync_scratch;
  1631. u32 hdp_cntl;
  1632. };
  1633. struct r600_asic {
  1634. unsigned max_pipes;
  1635. unsigned max_tile_pipes;
  1636. unsigned max_simds;
  1637. unsigned max_backends;
  1638. unsigned max_gprs;
  1639. unsigned max_threads;
  1640. unsigned max_stack_entries;
  1641. unsigned max_hw_contexts;
  1642. unsigned max_gs_threads;
  1643. unsigned sx_max_export_size;
  1644. unsigned sx_max_export_pos_size;
  1645. unsigned sx_max_export_smx_size;
  1646. unsigned sq_num_cf_insts;
  1647. unsigned tiling_nbanks;
  1648. unsigned tiling_npipes;
  1649. unsigned tiling_group_size;
  1650. unsigned tile_config;
  1651. unsigned backend_map;
  1652. };
  1653. struct rv770_asic {
  1654. unsigned max_pipes;
  1655. unsigned max_tile_pipes;
  1656. unsigned max_simds;
  1657. unsigned max_backends;
  1658. unsigned max_gprs;
  1659. unsigned max_threads;
  1660. unsigned max_stack_entries;
  1661. unsigned max_hw_contexts;
  1662. unsigned max_gs_threads;
  1663. unsigned sx_max_export_size;
  1664. unsigned sx_max_export_pos_size;
  1665. unsigned sx_max_export_smx_size;
  1666. unsigned sq_num_cf_insts;
  1667. unsigned sx_num_of_sets;
  1668. unsigned sc_prim_fifo_size;
  1669. unsigned sc_hiz_tile_fifo_size;
  1670. unsigned sc_earlyz_tile_fifo_fize;
  1671. unsigned tiling_nbanks;
  1672. unsigned tiling_npipes;
  1673. unsigned tiling_group_size;
  1674. unsigned tile_config;
  1675. unsigned backend_map;
  1676. };
  1677. struct evergreen_asic {
  1678. unsigned num_ses;
  1679. unsigned max_pipes;
  1680. unsigned max_tile_pipes;
  1681. unsigned max_simds;
  1682. unsigned max_backends;
  1683. unsigned max_gprs;
  1684. unsigned max_threads;
  1685. unsigned max_stack_entries;
  1686. unsigned max_hw_contexts;
  1687. unsigned max_gs_threads;
  1688. unsigned sx_max_export_size;
  1689. unsigned sx_max_export_pos_size;
  1690. unsigned sx_max_export_smx_size;
  1691. unsigned sq_num_cf_insts;
  1692. unsigned sx_num_of_sets;
  1693. unsigned sc_prim_fifo_size;
  1694. unsigned sc_hiz_tile_fifo_size;
  1695. unsigned sc_earlyz_tile_fifo_size;
  1696. unsigned tiling_nbanks;
  1697. unsigned tiling_npipes;
  1698. unsigned tiling_group_size;
  1699. unsigned tile_config;
  1700. unsigned backend_map;
  1701. };
  1702. struct cayman_asic {
  1703. unsigned max_shader_engines;
  1704. unsigned max_pipes_per_simd;
  1705. unsigned max_tile_pipes;
  1706. unsigned max_simds_per_se;
  1707. unsigned max_backends_per_se;
  1708. unsigned max_texture_channel_caches;
  1709. unsigned max_gprs;
  1710. unsigned max_threads;
  1711. unsigned max_gs_threads;
  1712. unsigned max_stack_entries;
  1713. unsigned sx_num_of_sets;
  1714. unsigned sx_max_export_size;
  1715. unsigned sx_max_export_pos_size;
  1716. unsigned sx_max_export_smx_size;
  1717. unsigned max_hw_contexts;
  1718. unsigned sq_num_cf_insts;
  1719. unsigned sc_prim_fifo_size;
  1720. unsigned sc_hiz_tile_fifo_size;
  1721. unsigned sc_earlyz_tile_fifo_size;
  1722. unsigned num_shader_engines;
  1723. unsigned num_shader_pipes_per_simd;
  1724. unsigned num_tile_pipes;
  1725. unsigned num_simds_per_se;
  1726. unsigned num_backends_per_se;
  1727. unsigned backend_disable_mask_per_asic;
  1728. unsigned backend_map;
  1729. unsigned num_texture_channel_caches;
  1730. unsigned mem_max_burst_length_bytes;
  1731. unsigned mem_row_size_in_kb;
  1732. unsigned shader_engine_tile_size;
  1733. unsigned num_gpus;
  1734. unsigned multi_gpu_tile_size;
  1735. unsigned tile_config;
  1736. };
  1737. struct si_asic {
  1738. unsigned max_shader_engines;
  1739. unsigned max_tile_pipes;
  1740. unsigned max_cu_per_sh;
  1741. unsigned max_sh_per_se;
  1742. unsigned max_backends_per_se;
  1743. unsigned max_texture_channel_caches;
  1744. unsigned max_gprs;
  1745. unsigned max_gs_threads;
  1746. unsigned max_hw_contexts;
  1747. unsigned sc_prim_fifo_size_frontend;
  1748. unsigned sc_prim_fifo_size_backend;
  1749. unsigned sc_hiz_tile_fifo_size;
  1750. unsigned sc_earlyz_tile_fifo_size;
  1751. unsigned num_tile_pipes;
  1752. unsigned num_backends_per_se;
  1753. unsigned backend_disable_mask_per_asic;
  1754. unsigned backend_map;
  1755. unsigned num_texture_channel_caches;
  1756. unsigned mem_max_burst_length_bytes;
  1757. unsigned mem_row_size_in_kb;
  1758. unsigned shader_engine_tile_size;
  1759. unsigned num_gpus;
  1760. unsigned multi_gpu_tile_size;
  1761. unsigned tile_config;
  1762. uint32_t tile_mode_array[32];
  1763. };
  1764. struct cik_asic {
  1765. unsigned max_shader_engines;
  1766. unsigned max_tile_pipes;
  1767. unsigned max_cu_per_sh;
  1768. unsigned max_sh_per_se;
  1769. unsigned max_backends_per_se;
  1770. unsigned max_texture_channel_caches;
  1771. unsigned max_gprs;
  1772. unsigned max_gs_threads;
  1773. unsigned max_hw_contexts;
  1774. unsigned sc_prim_fifo_size_frontend;
  1775. unsigned sc_prim_fifo_size_backend;
  1776. unsigned sc_hiz_tile_fifo_size;
  1777. unsigned sc_earlyz_tile_fifo_size;
  1778. unsigned num_tile_pipes;
  1779. unsigned num_backends_per_se;
  1780. unsigned backend_disable_mask_per_asic;
  1781. unsigned backend_map;
  1782. unsigned num_texture_channel_caches;
  1783. unsigned mem_max_burst_length_bytes;
  1784. unsigned mem_row_size_in_kb;
  1785. unsigned shader_engine_tile_size;
  1786. unsigned num_gpus;
  1787. unsigned multi_gpu_tile_size;
  1788. unsigned tile_config;
  1789. uint32_t tile_mode_array[32];
  1790. };
  1791. union radeon_asic_config {
  1792. struct r300_asic r300;
  1793. struct r100_asic r100;
  1794. struct r600_asic r600;
  1795. struct rv770_asic rv770;
  1796. struct evergreen_asic evergreen;
  1797. struct cayman_asic cayman;
  1798. struct si_asic si;
  1799. struct cik_asic cik;
  1800. };
  1801. /*
  1802. * asic initizalization from radeon_asic.c
  1803. */
  1804. void radeon_agp_disable(struct radeon_device *rdev);
  1805. int radeon_asic_init(struct radeon_device *rdev);
  1806. /*
  1807. * IOCTL.
  1808. */
  1809. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1810. struct drm_file *filp);
  1811. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1812. struct drm_file *filp);
  1813. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1814. struct drm_file *file_priv);
  1815. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1816. struct drm_file *file_priv);
  1817. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1818. struct drm_file *file_priv);
  1819. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1820. struct drm_file *file_priv);
  1821. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1822. struct drm_file *filp);
  1823. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1824. struct drm_file *filp);
  1825. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1826. struct drm_file *filp);
  1827. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1828. struct drm_file *filp);
  1829. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1830. struct drm_file *filp);
  1831. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1832. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1833. struct drm_file *filp);
  1834. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1835. struct drm_file *filp);
  1836. /* VRAM scratch page for HDP bug, default vram page */
  1837. struct r600_vram_scratch {
  1838. struct radeon_bo *robj;
  1839. volatile uint32_t *ptr;
  1840. u64 gpu_addr;
  1841. };
  1842. /*
  1843. * ACPI
  1844. */
  1845. struct radeon_atif_notification_cfg {
  1846. bool enabled;
  1847. int command_code;
  1848. };
  1849. struct radeon_atif_notifications {
  1850. bool display_switch;
  1851. bool expansion_mode_change;
  1852. bool thermal_state;
  1853. bool forced_power_state;
  1854. bool system_power_state;
  1855. bool display_conf_change;
  1856. bool px_gfx_switch;
  1857. bool brightness_change;
  1858. bool dgpu_display_event;
  1859. };
  1860. struct radeon_atif_functions {
  1861. bool system_params;
  1862. bool sbios_requests;
  1863. bool select_active_disp;
  1864. bool lid_state;
  1865. bool get_tv_standard;
  1866. bool set_tv_standard;
  1867. bool get_panel_expansion_mode;
  1868. bool set_panel_expansion_mode;
  1869. bool temperature_change;
  1870. bool graphics_device_types;
  1871. };
  1872. struct radeon_atif {
  1873. struct radeon_atif_notifications notifications;
  1874. struct radeon_atif_functions functions;
  1875. struct radeon_atif_notification_cfg notification_cfg;
  1876. struct radeon_encoder *encoder_for_bl;
  1877. };
  1878. struct radeon_atcs_functions {
  1879. bool get_ext_state;
  1880. bool pcie_perf_req;
  1881. bool pcie_dev_rdy;
  1882. bool pcie_bus_width;
  1883. };
  1884. struct radeon_atcs {
  1885. struct radeon_atcs_functions functions;
  1886. };
  1887. /*
  1888. * Core structure, functions and helpers.
  1889. */
  1890. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1891. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1892. struct radeon_device {
  1893. struct device *dev;
  1894. struct drm_device *ddev;
  1895. struct pci_dev *pdev;
  1896. struct rw_semaphore exclusive_lock;
  1897. /* ASIC */
  1898. union radeon_asic_config config;
  1899. enum radeon_family family;
  1900. unsigned long flags;
  1901. int usec_timeout;
  1902. enum radeon_pll_errata pll_errata;
  1903. int num_gb_pipes;
  1904. int num_z_pipes;
  1905. int disp_priority;
  1906. /* BIOS */
  1907. uint8_t *bios;
  1908. bool is_atom_bios;
  1909. uint16_t bios_header_start;
  1910. struct radeon_bo *stollen_vga_memory;
  1911. /* Register mmio */
  1912. resource_size_t rmmio_base;
  1913. resource_size_t rmmio_size;
  1914. /* protects concurrent MM_INDEX/DATA based register access */
  1915. spinlock_t mmio_idx_lock;
  1916. /* protects concurrent SMC based register access */
  1917. spinlock_t smc_idx_lock;
  1918. /* protects concurrent PLL register access */
  1919. spinlock_t pll_idx_lock;
  1920. /* protects concurrent MC register access */
  1921. spinlock_t mc_idx_lock;
  1922. /* protects concurrent PCIE register access */
  1923. spinlock_t pcie_idx_lock;
  1924. /* protects concurrent PCIE_PORT register access */
  1925. spinlock_t pciep_idx_lock;
  1926. /* protects concurrent PIF register access */
  1927. spinlock_t pif_idx_lock;
  1928. /* protects concurrent CG register access */
  1929. spinlock_t cg_idx_lock;
  1930. /* protects concurrent UVD register access */
  1931. spinlock_t uvd_idx_lock;
  1932. /* protects concurrent RCU register access */
  1933. spinlock_t rcu_idx_lock;
  1934. /* protects concurrent DIDT register access */
  1935. spinlock_t didt_idx_lock;
  1936. /* protects concurrent ENDPOINT (audio) register access */
  1937. spinlock_t end_idx_lock;
  1938. void __iomem *rmmio;
  1939. radeon_rreg_t mc_rreg;
  1940. radeon_wreg_t mc_wreg;
  1941. radeon_rreg_t pll_rreg;
  1942. radeon_wreg_t pll_wreg;
  1943. uint32_t pcie_reg_mask;
  1944. radeon_rreg_t pciep_rreg;
  1945. radeon_wreg_t pciep_wreg;
  1946. /* io port */
  1947. void __iomem *rio_mem;
  1948. resource_size_t rio_mem_size;
  1949. struct radeon_clock clock;
  1950. struct radeon_mc mc;
  1951. struct radeon_gart gart;
  1952. struct radeon_mode_info mode_info;
  1953. struct radeon_scratch scratch;
  1954. struct radeon_doorbell doorbell;
  1955. struct radeon_mman mman;
  1956. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1957. wait_queue_head_t fence_queue;
  1958. struct mutex ring_lock;
  1959. struct radeon_ring ring[RADEON_NUM_RINGS];
  1960. bool ib_pool_ready;
  1961. struct radeon_sa_manager ring_tmp_bo;
  1962. struct radeon_irq irq;
  1963. struct radeon_asic *asic;
  1964. struct radeon_gem gem;
  1965. struct radeon_pm pm;
  1966. struct radeon_uvd uvd;
  1967. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1968. struct radeon_wb wb;
  1969. struct radeon_dummy_page dummy_page;
  1970. bool shutdown;
  1971. bool suspend;
  1972. bool need_dma32;
  1973. bool accel_working;
  1974. bool fastfb_working; /* IGP feature*/
  1975. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1976. const struct firmware *me_fw; /* all family ME firmware */
  1977. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1978. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1979. const struct firmware *mc_fw; /* NI MC firmware */
  1980. const struct firmware *ce_fw; /* SI CE firmware */
  1981. const struct firmware *mec_fw; /* CIK MEC firmware */
  1982. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1983. const struct firmware *smc_fw; /* SMC firmware */
  1984. const struct firmware *uvd_fw; /* UVD firmware */
  1985. struct r600_vram_scratch vram_scratch;
  1986. int msi_enabled; /* msi enabled */
  1987. struct r600_ih ih; /* r6/700 interrupt ring */
  1988. struct radeon_rlc rlc;
  1989. struct radeon_mec mec;
  1990. struct work_struct hotplug_work;
  1991. struct work_struct audio_work;
  1992. struct work_struct reset_work;
  1993. int num_crtc; /* number of crtcs */
  1994. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1995. bool has_uvd;
  1996. struct r600_audio audio; /* audio stuff */
  1997. struct notifier_block acpi_nb;
  1998. /* only one userspace can use Hyperz features or CMASK at a time */
  1999. struct drm_file *hyperz_filp;
  2000. struct drm_file *cmask_filp;
  2001. /* i2c buses */
  2002. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2003. /* debugfs */
  2004. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  2005. unsigned debugfs_count;
  2006. /* virtual memory */
  2007. struct radeon_vm_manager vm_manager;
  2008. struct mutex gpu_clock_mutex;
  2009. /* ACPI interface */
  2010. struct radeon_atif atif;
  2011. struct radeon_atcs atcs;
  2012. /* srbm instance registers */
  2013. struct mutex srbm_mutex;
  2014. /* clock, powergating flags */
  2015. u32 cg_flags;
  2016. u32 pg_flags;
  2017. };
  2018. int radeon_device_init(struct radeon_device *rdev,
  2019. struct drm_device *ddev,
  2020. struct pci_dev *pdev,
  2021. uint32_t flags);
  2022. void radeon_device_fini(struct radeon_device *rdev);
  2023. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2024. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2025. bool always_indirect);
  2026. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2027. bool always_indirect);
  2028. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2029. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2030. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  2031. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  2032. /*
  2033. * Cast helper
  2034. */
  2035. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  2036. /*
  2037. * Registers read & write functions.
  2038. */
  2039. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2040. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2041. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2042. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2043. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2044. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2045. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  2046. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2047. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2048. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2049. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2050. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2051. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2052. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2053. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2054. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2055. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2056. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2057. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2058. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2059. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2060. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2061. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2062. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2063. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2064. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2065. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2066. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2067. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2068. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2069. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2070. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2071. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2072. #define WREG32_P(reg, val, mask) \
  2073. do { \
  2074. uint32_t tmp_ = RREG32(reg); \
  2075. tmp_ &= (mask); \
  2076. tmp_ |= ((val) & ~(mask)); \
  2077. WREG32(reg, tmp_); \
  2078. } while (0)
  2079. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2080. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2081. #define WREG32_PLL_P(reg, val, mask) \
  2082. do { \
  2083. uint32_t tmp_ = RREG32_PLL(reg); \
  2084. tmp_ &= (mask); \
  2085. tmp_ |= ((val) & ~(mask)); \
  2086. WREG32_PLL(reg, tmp_); \
  2087. } while (0)
  2088. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2089. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2090. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2091. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  2092. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  2093. /*
  2094. * Indirect registers accessor
  2095. */
  2096. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  2097. {
  2098. unsigned long flags;
  2099. uint32_t r;
  2100. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2101. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2102. r = RREG32(RADEON_PCIE_DATA);
  2103. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2104. return r;
  2105. }
  2106. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2107. {
  2108. unsigned long flags;
  2109. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2110. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2111. WREG32(RADEON_PCIE_DATA, (v));
  2112. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2113. }
  2114. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2115. {
  2116. unsigned long flags;
  2117. u32 r;
  2118. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2119. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2120. r = RREG32(TN_SMC_IND_DATA_0);
  2121. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2122. return r;
  2123. }
  2124. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2125. {
  2126. unsigned long flags;
  2127. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2128. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2129. WREG32(TN_SMC_IND_DATA_0, (v));
  2130. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2131. }
  2132. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2133. {
  2134. unsigned long flags;
  2135. u32 r;
  2136. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2137. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2138. r = RREG32(R600_RCU_DATA);
  2139. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2140. return r;
  2141. }
  2142. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2143. {
  2144. unsigned long flags;
  2145. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2146. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2147. WREG32(R600_RCU_DATA, (v));
  2148. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2149. }
  2150. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2151. {
  2152. unsigned long flags;
  2153. u32 r;
  2154. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2155. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2156. r = RREG32(EVERGREEN_CG_IND_DATA);
  2157. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2158. return r;
  2159. }
  2160. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2161. {
  2162. unsigned long flags;
  2163. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2164. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2165. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2166. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2167. }
  2168. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2169. {
  2170. unsigned long flags;
  2171. u32 r;
  2172. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2173. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2174. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2175. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2176. return r;
  2177. }
  2178. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2179. {
  2180. unsigned long flags;
  2181. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2182. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2183. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2184. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2185. }
  2186. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2187. {
  2188. unsigned long flags;
  2189. u32 r;
  2190. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2191. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2192. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2193. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2194. return r;
  2195. }
  2196. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2197. {
  2198. unsigned long flags;
  2199. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2200. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2201. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2202. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2203. }
  2204. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2205. {
  2206. unsigned long flags;
  2207. u32 r;
  2208. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2209. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2210. r = RREG32(R600_UVD_CTX_DATA);
  2211. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2212. return r;
  2213. }
  2214. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2215. {
  2216. unsigned long flags;
  2217. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2218. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2219. WREG32(R600_UVD_CTX_DATA, (v));
  2220. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2221. }
  2222. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2223. {
  2224. unsigned long flags;
  2225. u32 r;
  2226. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2227. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2228. r = RREG32(CIK_DIDT_IND_DATA);
  2229. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2230. return r;
  2231. }
  2232. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2233. {
  2234. unsigned long flags;
  2235. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2236. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2237. WREG32(CIK_DIDT_IND_DATA, (v));
  2238. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2239. }
  2240. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2241. /*
  2242. * ASICs helpers.
  2243. */
  2244. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2245. (rdev->pdev->device == 0x5969))
  2246. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2247. (rdev->family == CHIP_RV200) || \
  2248. (rdev->family == CHIP_RS100) || \
  2249. (rdev->family == CHIP_RS200) || \
  2250. (rdev->family == CHIP_RV250) || \
  2251. (rdev->family == CHIP_RV280) || \
  2252. (rdev->family == CHIP_RS300))
  2253. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2254. (rdev->family == CHIP_RV350) || \
  2255. (rdev->family == CHIP_R350) || \
  2256. (rdev->family == CHIP_RV380) || \
  2257. (rdev->family == CHIP_R420) || \
  2258. (rdev->family == CHIP_R423) || \
  2259. (rdev->family == CHIP_RV410) || \
  2260. (rdev->family == CHIP_RS400) || \
  2261. (rdev->family == CHIP_RS480))
  2262. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2263. (rdev->ddev->pdev->device == 0x9443) || \
  2264. (rdev->ddev->pdev->device == 0x944B) || \
  2265. (rdev->ddev->pdev->device == 0x9506) || \
  2266. (rdev->ddev->pdev->device == 0x9509) || \
  2267. (rdev->ddev->pdev->device == 0x950F) || \
  2268. (rdev->ddev->pdev->device == 0x689C) || \
  2269. (rdev->ddev->pdev->device == 0x689D))
  2270. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2271. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2272. (rdev->family == CHIP_RS690) || \
  2273. (rdev->family == CHIP_RS740) || \
  2274. (rdev->family >= CHIP_R600))
  2275. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2276. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2277. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2278. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2279. (rdev->flags & RADEON_IS_IGP))
  2280. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2281. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2282. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2283. (rdev->flags & RADEON_IS_IGP))
  2284. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2285. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2286. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2287. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2288. (rdev->ddev->pdev->device == 0x6850) || \
  2289. (rdev->ddev->pdev->device == 0x6858) || \
  2290. (rdev->ddev->pdev->device == 0x6859) || \
  2291. (rdev->ddev->pdev->device == 0x6840) || \
  2292. (rdev->ddev->pdev->device == 0x6841) || \
  2293. (rdev->ddev->pdev->device == 0x6842) || \
  2294. (rdev->ddev->pdev->device == 0x6843))
  2295. /*
  2296. * BIOS helpers.
  2297. */
  2298. #define RBIOS8(i) (rdev->bios[i])
  2299. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2300. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2301. int radeon_combios_init(struct radeon_device *rdev);
  2302. void radeon_combios_fini(struct radeon_device *rdev);
  2303. int radeon_atombios_init(struct radeon_device *rdev);
  2304. void radeon_atombios_fini(struct radeon_device *rdev);
  2305. /*
  2306. * RING helpers.
  2307. */
  2308. #if DRM_DEBUG_CODE == 0
  2309. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2310. {
  2311. ring->ring[ring->wptr++] = v;
  2312. ring->wptr &= ring->ptr_mask;
  2313. ring->count_dw--;
  2314. ring->ring_free_dw--;
  2315. }
  2316. #else
  2317. /* With debugging this is just too big to inline */
  2318. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  2319. #endif
  2320. /*
  2321. * ASICs macro.
  2322. */
  2323. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2324. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2325. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2326. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2327. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2328. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2329. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2330. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2331. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  2332. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2333. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2334. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2335. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2336. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2337. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2338. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2339. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2340. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2341. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
  2342. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2343. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2344. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2345. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2346. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2347. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2348. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2349. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2350. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2351. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2352. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2353. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2354. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  2355. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  2356. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  2357. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2358. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2359. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2360. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2361. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2362. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2363. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2364. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2365. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2366. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2367. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2368. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2369. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2370. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2371. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2372. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2373. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2374. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2375. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2376. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2377. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2378. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2379. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2380. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2381. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2382. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  2383. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2384. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  2385. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2386. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2387. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2388. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2389. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2390. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2391. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2392. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2393. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2394. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2395. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2396. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2397. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2398. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2399. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2400. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2401. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2402. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2403. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2404. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2405. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2406. /* Common functions */
  2407. /* AGP */
  2408. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2409. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2410. extern void radeon_agp_disable(struct radeon_device *rdev);
  2411. extern int radeon_modeset_init(struct radeon_device *rdev);
  2412. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2413. extern bool radeon_card_posted(struct radeon_device *rdev);
  2414. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2415. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2416. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2417. extern void radeon_scratch_init(struct radeon_device *rdev);
  2418. extern void radeon_wb_fini(struct radeon_device *rdev);
  2419. extern int radeon_wb_init(struct radeon_device *rdev);
  2420. extern void radeon_wb_disable(struct radeon_device *rdev);
  2421. extern void radeon_surface_init(struct radeon_device *rdev);
  2422. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2423. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2424. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2425. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2426. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2427. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2428. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2429. extern int radeon_resume_kms(struct drm_device *dev);
  2430. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  2431. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2432. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2433. const u32 *registers,
  2434. const u32 array_size);
  2435. /*
  2436. * vm
  2437. */
  2438. int radeon_vm_manager_init(struct radeon_device *rdev);
  2439. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2440. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2441. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2442. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  2443. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  2444. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2445. struct radeon_vm *vm, int ring);
  2446. void radeon_vm_fence(struct radeon_device *rdev,
  2447. struct radeon_vm *vm,
  2448. struct radeon_fence *fence);
  2449. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2450. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  2451. struct radeon_vm *vm,
  2452. struct radeon_bo *bo,
  2453. struct ttm_mem_reg *mem);
  2454. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2455. struct radeon_bo *bo);
  2456. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2457. struct radeon_bo *bo);
  2458. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2459. struct radeon_vm *vm,
  2460. struct radeon_bo *bo);
  2461. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2462. struct radeon_bo_va *bo_va,
  2463. uint64_t offset,
  2464. uint32_t flags);
  2465. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  2466. struct radeon_bo_va *bo_va);
  2467. /* audio */
  2468. void r600_audio_update_hdmi(struct work_struct *work);
  2469. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2470. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2471. /*
  2472. * R600 vram scratch functions
  2473. */
  2474. int r600_vram_scratch_init(struct radeon_device *rdev);
  2475. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2476. /*
  2477. * r600 cs checking helper
  2478. */
  2479. unsigned r600_mip_minify(unsigned size, unsigned level);
  2480. bool r600_fmt_is_valid_color(u32 format);
  2481. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2482. int r600_fmt_get_blocksize(u32 format);
  2483. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2484. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2485. /*
  2486. * r600 functions used by radeon_encoder.c
  2487. */
  2488. struct radeon_hdmi_acr {
  2489. u32 clock;
  2490. int n_32khz;
  2491. int cts_32khz;
  2492. int n_44_1khz;
  2493. int cts_44_1khz;
  2494. int n_48khz;
  2495. int cts_48khz;
  2496. };
  2497. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2498. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2499. u32 tiling_pipe_num,
  2500. u32 max_rb_num,
  2501. u32 total_max_rb_num,
  2502. u32 enabled_rb_mask);
  2503. /*
  2504. * evergreen functions used by radeon_encoder.c
  2505. */
  2506. extern int ni_init_microcode(struct radeon_device *rdev);
  2507. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2508. /* radeon_acpi.c */
  2509. #if defined(CONFIG_ACPI)
  2510. extern int radeon_acpi_init(struct radeon_device *rdev);
  2511. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2512. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2513. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2514. u8 perf_req, bool advertise);
  2515. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2516. #else
  2517. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2518. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2519. #endif
  2520. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2521. struct radeon_cs_packet *pkt,
  2522. unsigned idx);
  2523. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2524. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2525. struct radeon_cs_packet *pkt);
  2526. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2527. struct radeon_cs_reloc **cs_reloc,
  2528. int nomm);
  2529. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2530. uint32_t *vline_start_end,
  2531. uint32_t *vline_status);
  2532. #include "radeon_object.h"
  2533. #endif