r600_dpm.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "r600d.h"
  27. #include "r600_dpm.h"
  28. #include "atom.h"
  29. const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  30. {
  31. R600_UTC_DFLT_00,
  32. R600_UTC_DFLT_01,
  33. R600_UTC_DFLT_02,
  34. R600_UTC_DFLT_03,
  35. R600_UTC_DFLT_04,
  36. R600_UTC_DFLT_05,
  37. R600_UTC_DFLT_06,
  38. R600_UTC_DFLT_07,
  39. R600_UTC_DFLT_08,
  40. R600_UTC_DFLT_09,
  41. R600_UTC_DFLT_10,
  42. R600_UTC_DFLT_11,
  43. R600_UTC_DFLT_12,
  44. R600_UTC_DFLT_13,
  45. R600_UTC_DFLT_14,
  46. };
  47. const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  48. {
  49. R600_DTC_DFLT_00,
  50. R600_DTC_DFLT_01,
  51. R600_DTC_DFLT_02,
  52. R600_DTC_DFLT_03,
  53. R600_DTC_DFLT_04,
  54. R600_DTC_DFLT_05,
  55. R600_DTC_DFLT_06,
  56. R600_DTC_DFLT_07,
  57. R600_DTC_DFLT_08,
  58. R600_DTC_DFLT_09,
  59. R600_DTC_DFLT_10,
  60. R600_DTC_DFLT_11,
  61. R600_DTC_DFLT_12,
  62. R600_DTC_DFLT_13,
  63. R600_DTC_DFLT_14,
  64. };
  65. void r600_dpm_print_class_info(u32 class, u32 class2)
  66. {
  67. printk("\tui class: ");
  68. switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  69. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  70. default:
  71. printk("none\n");
  72. break;
  73. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  74. printk("battery\n");
  75. break;
  76. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  77. printk("balanced\n");
  78. break;
  79. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  80. printk("performance\n");
  81. break;
  82. }
  83. printk("\tinternal class: ");
  84. if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
  85. (class2 == 0))
  86. printk("none");
  87. else {
  88. if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  89. printk("boot ");
  90. if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  91. printk("thermal ");
  92. if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
  93. printk("limited_pwr ");
  94. if (class & ATOM_PPLIB_CLASSIFICATION_REST)
  95. printk("rest ");
  96. if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
  97. printk("forced ");
  98. if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  99. printk("3d_perf ");
  100. if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
  101. printk("ovrdrv ");
  102. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  103. printk("uvd ");
  104. if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
  105. printk("3d_low ");
  106. if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  107. printk("acpi ");
  108. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  109. printk("uvd_hd2 ");
  110. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  111. printk("uvd_hd ");
  112. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  113. printk("uvd_sd ");
  114. if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
  115. printk("limited_pwr2 ");
  116. if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  117. printk("ulv ");
  118. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  119. printk("uvd_mvc ");
  120. }
  121. printk("\n");
  122. }
  123. void r600_dpm_print_cap_info(u32 caps)
  124. {
  125. printk("\tcaps: ");
  126. if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  127. printk("single_disp ");
  128. if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
  129. printk("video ");
  130. if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
  131. printk("no_dc ");
  132. printk("\n");
  133. }
  134. void r600_dpm_print_ps_status(struct radeon_device *rdev,
  135. struct radeon_ps *rps)
  136. {
  137. printk("\tstatus: ");
  138. if (rps == rdev->pm.dpm.current_ps)
  139. printk("c ");
  140. if (rps == rdev->pm.dpm.requested_ps)
  141. printk("r ");
  142. if (rps == rdev->pm.dpm.boot_ps)
  143. printk("b ");
  144. printk("\n");
  145. }
  146. u32 r600_dpm_get_vblank_time(struct radeon_device *rdev)
  147. {
  148. struct drm_device *dev = rdev->ddev;
  149. struct drm_crtc *crtc;
  150. struct radeon_crtc *radeon_crtc;
  151. u32 line_time_us, vblank_lines;
  152. u32 vblank_time_us = 0xffffffff; /* if the displays are off, vblank time is max */
  153. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  154. radeon_crtc = to_radeon_crtc(crtc);
  155. if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
  156. line_time_us = (radeon_crtc->hw_mode.crtc_htotal * 1000) /
  157. radeon_crtc->hw_mode.clock;
  158. vblank_lines = radeon_crtc->hw_mode.crtc_vblank_end -
  159. radeon_crtc->hw_mode.crtc_vdisplay +
  160. (radeon_crtc->v_border * 2);
  161. vblank_time_us = vblank_lines * line_time_us;
  162. break;
  163. }
  164. }
  165. return vblank_time_us;
  166. }
  167. u32 r600_dpm_get_vrefresh(struct radeon_device *rdev)
  168. {
  169. struct drm_device *dev = rdev->ddev;
  170. struct drm_crtc *crtc;
  171. struct radeon_crtc *radeon_crtc;
  172. u32 vrefresh = 0;
  173. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  174. radeon_crtc = to_radeon_crtc(crtc);
  175. if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
  176. vrefresh = radeon_crtc->hw_mode.vrefresh;
  177. break;
  178. }
  179. }
  180. return vrefresh;
  181. }
  182. void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  183. u32 *p, u32 *u)
  184. {
  185. u32 b_c = 0;
  186. u32 i_c;
  187. u32 tmp;
  188. i_c = (i * r_c) / 100;
  189. tmp = i_c >> p_b;
  190. while (tmp) {
  191. b_c++;
  192. tmp >>= 1;
  193. }
  194. *u = (b_c + 1) / 2;
  195. *p = i_c / (1 << (2 * (*u)));
  196. }
  197. int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  198. {
  199. u32 k, a, ah, al;
  200. u32 t1;
  201. if ((fl == 0) || (fh == 0) || (fl > fh))
  202. return -EINVAL;
  203. k = (100 * fh) / fl;
  204. t1 = (t * (k - 100));
  205. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  206. a = (a + 5) / 10;
  207. ah = ((a * t) + 5000) / 10000;
  208. al = a - ah;
  209. *th = t - ah;
  210. *tl = t + al;
  211. return 0;
  212. }
  213. void r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
  214. {
  215. int i;
  216. if (enable) {
  217. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  218. } else {
  219. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  220. WREG32(CG_RLC_REQ_AND_RSP, 0x2);
  221. for (i = 0; i < rdev->usec_timeout; i++) {
  222. if (((RREG32(CG_RLC_REQ_AND_RSP) & CG_RLC_RSP_TYPE_MASK) >> CG_RLC_RSP_TYPE_SHIFT) == 1)
  223. break;
  224. udelay(1);
  225. }
  226. WREG32(CG_RLC_REQ_AND_RSP, 0x0);
  227. WREG32(GRBM_PWR_CNTL, 0x1);
  228. RREG32(GRBM_PWR_CNTL);
  229. }
  230. }
  231. void r600_dynamicpm_enable(struct radeon_device *rdev, bool enable)
  232. {
  233. if (enable)
  234. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  235. else
  236. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  237. }
  238. void r600_enable_thermal_protection(struct radeon_device *rdev, bool enable)
  239. {
  240. if (enable)
  241. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  242. else
  243. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  244. }
  245. void r600_enable_acpi_pm(struct radeon_device *rdev)
  246. {
  247. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  248. }
  249. void r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable)
  250. {
  251. if (enable)
  252. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  253. else
  254. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  255. }
  256. bool r600_dynamicpm_enabled(struct radeon_device *rdev)
  257. {
  258. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  259. return true;
  260. else
  261. return false;
  262. }
  263. void r600_enable_sclk_control(struct radeon_device *rdev, bool enable)
  264. {
  265. if (enable)
  266. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  267. else
  268. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  269. }
  270. void r600_enable_mclk_control(struct radeon_device *rdev, bool enable)
  271. {
  272. if (enable)
  273. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  274. else
  275. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  276. }
  277. void r600_enable_spll_bypass(struct radeon_device *rdev, bool enable)
  278. {
  279. if (enable)
  280. WREG32_P(CG_SPLL_FUNC_CNTL, SPLL_BYPASS_EN, ~SPLL_BYPASS_EN);
  281. else
  282. WREG32_P(CG_SPLL_FUNC_CNTL, 0, ~SPLL_BYPASS_EN);
  283. }
  284. void r600_wait_for_spll_change(struct radeon_device *rdev)
  285. {
  286. int i;
  287. for (i = 0; i < rdev->usec_timeout; i++) {
  288. if (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_CHG_STATUS)
  289. break;
  290. udelay(1);
  291. }
  292. }
  293. void r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p)
  294. {
  295. WREG32(CG_BSP, BSP(p) | BSU(u));
  296. }
  297. void r600_set_at(struct radeon_device *rdev,
  298. u32 l_to_m, u32 m_to_h,
  299. u32 h_to_m, u32 m_to_l)
  300. {
  301. WREG32(CG_RT, FLS(l_to_m) | FMS(m_to_h));
  302. WREG32(CG_LT, FHS(h_to_m) | FMS(m_to_l));
  303. }
  304. void r600_set_tc(struct radeon_device *rdev,
  305. u32 index, u32 u_t, u32 d_t)
  306. {
  307. WREG32(CG_FFCT_0 + (index * 4), UTC_0(u_t) | DTC_0(d_t));
  308. }
  309. void r600_select_td(struct radeon_device *rdev,
  310. enum r600_td td)
  311. {
  312. if (td == R600_TD_AUTO)
  313. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  314. else
  315. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  316. if (td == R600_TD_UP)
  317. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  318. if (td == R600_TD_DOWN)
  319. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  320. }
  321. void r600_set_vrc(struct radeon_device *rdev, u32 vrv)
  322. {
  323. WREG32(CG_FTV, vrv);
  324. }
  325. void r600_set_tpu(struct radeon_device *rdev, u32 u)
  326. {
  327. WREG32_P(CG_TPC, TPU(u), ~TPU_MASK);
  328. }
  329. void r600_set_tpc(struct radeon_device *rdev, u32 c)
  330. {
  331. WREG32_P(CG_TPC, TPCC(c), ~TPCC_MASK);
  332. }
  333. void r600_set_sstu(struct radeon_device *rdev, u32 u)
  334. {
  335. WREG32_P(CG_SSP, CG_SSTU(u), ~CG_SSTU_MASK);
  336. }
  337. void r600_set_sst(struct radeon_device *rdev, u32 t)
  338. {
  339. WREG32_P(CG_SSP, CG_SST(t), ~CG_SST_MASK);
  340. }
  341. void r600_set_git(struct radeon_device *rdev, u32 t)
  342. {
  343. WREG32_P(CG_GIT, CG_GICST(t), ~CG_GICST_MASK);
  344. }
  345. void r600_set_fctu(struct radeon_device *rdev, u32 u)
  346. {
  347. WREG32_P(CG_FC_T, FC_TU(u), ~FC_TU_MASK);
  348. }
  349. void r600_set_fct(struct radeon_device *rdev, u32 t)
  350. {
  351. WREG32_P(CG_FC_T, FC_T(t), ~FC_T_MASK);
  352. }
  353. void r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p)
  354. {
  355. WREG32_P(CG_CTX_CGTT3D_R, PHC(p), ~PHC_MASK);
  356. }
  357. void r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s)
  358. {
  359. WREG32_P(CG_CTX_CGTT3D_R, SDC(s), ~SDC_MASK);
  360. }
  361. void r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u)
  362. {
  363. WREG32_P(CG_VDDC3D_OOR, SU(u), ~SU_MASK);
  364. }
  365. void r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p)
  366. {
  367. WREG32_P(CG_VDDC3D_OOR, PHC(p), ~PHC_MASK);
  368. }
  369. void r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s)
  370. {
  371. WREG32_P(CG_VDDC3D_OOR, SDC(s), ~SDC_MASK);
  372. }
  373. void r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time)
  374. {
  375. WREG32_P(MPLL_TIME, MPLL_LOCK_TIME(lock_time), ~MPLL_LOCK_TIME_MASK);
  376. }
  377. void r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time)
  378. {
  379. WREG32_P(MPLL_TIME, MPLL_RESET_TIME(reset_time), ~MPLL_RESET_TIME_MASK);
  380. }
  381. void r600_engine_clock_entry_enable(struct radeon_device *rdev,
  382. u32 index, bool enable)
  383. {
  384. if (enable)
  385. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  386. STEP_0_SPLL_ENTRY_VALID, ~STEP_0_SPLL_ENTRY_VALID);
  387. else
  388. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  389. 0, ~STEP_0_SPLL_ENTRY_VALID);
  390. }
  391. void r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
  392. u32 index, bool enable)
  393. {
  394. if (enable)
  395. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  396. STEP_0_SPLL_STEP_ENABLE, ~STEP_0_SPLL_STEP_ENABLE);
  397. else
  398. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  399. 0, ~STEP_0_SPLL_STEP_ENABLE);
  400. }
  401. void r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
  402. u32 index, bool enable)
  403. {
  404. if (enable)
  405. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  406. STEP_0_POST_DIV_EN, ~STEP_0_POST_DIV_EN);
  407. else
  408. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  409. 0, ~STEP_0_POST_DIV_EN);
  410. }
  411. void r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
  412. u32 index, u32 divider)
  413. {
  414. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  415. STEP_0_SPLL_POST_DIV(divider), ~STEP_0_SPLL_POST_DIV_MASK);
  416. }
  417. void r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
  418. u32 index, u32 divider)
  419. {
  420. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  421. STEP_0_SPLL_REF_DIV(divider), ~STEP_0_SPLL_REF_DIV_MASK);
  422. }
  423. void r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
  424. u32 index, u32 divider)
  425. {
  426. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  427. STEP_0_SPLL_FB_DIV(divider), ~STEP_0_SPLL_FB_DIV_MASK);
  428. }
  429. void r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
  430. u32 index, u32 step_time)
  431. {
  432. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  433. STEP_0_SPLL_STEP_TIME(step_time), ~STEP_0_SPLL_STEP_TIME_MASK);
  434. }
  435. void r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u)
  436. {
  437. WREG32_P(VID_RT, SSTU(u), ~SSTU_MASK);
  438. }
  439. void r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u)
  440. {
  441. WREG32_P(VID_RT, VID_CRTU(u), ~VID_CRTU_MASK);
  442. }
  443. void r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt)
  444. {
  445. WREG32_P(VID_RT, VID_CRT(rt), ~VID_CRT_MASK);
  446. }
  447. void r600_voltage_control_enable_pins(struct radeon_device *rdev,
  448. u64 mask)
  449. {
  450. WREG32(LOWER_GPIO_ENABLE, mask & 0xffffffff);
  451. WREG32(UPPER_GPIO_ENABLE, upper_32_bits(mask));
  452. }
  453. void r600_voltage_control_program_voltages(struct radeon_device *rdev,
  454. enum r600_power_level index, u64 pins)
  455. {
  456. u32 tmp, mask;
  457. u32 ix = 3 - (3 & index);
  458. WREG32(CTXSW_VID_LOWER_GPIO_CNTL + (ix * 4), pins & 0xffffffff);
  459. mask = 7 << (3 * ix);
  460. tmp = RREG32(VID_UPPER_GPIO_CNTL);
  461. tmp = (tmp & ~mask) | ((pins >> (32 - (3 * ix))) & mask);
  462. WREG32(VID_UPPER_GPIO_CNTL, tmp);
  463. }
  464. void r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
  465. u64 mask)
  466. {
  467. u32 gpio;
  468. gpio = RREG32(GPIOPAD_MASK);
  469. gpio &= ~mask;
  470. WREG32(GPIOPAD_MASK, gpio);
  471. gpio = RREG32(GPIOPAD_EN);
  472. gpio &= ~mask;
  473. WREG32(GPIOPAD_EN, gpio);
  474. gpio = RREG32(GPIOPAD_A);
  475. gpio &= ~mask;
  476. WREG32(GPIOPAD_A, gpio);
  477. }
  478. void r600_power_level_enable(struct radeon_device *rdev,
  479. enum r600_power_level index, bool enable)
  480. {
  481. u32 ix = 3 - (3 & index);
  482. if (enable)
  483. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), CTXSW_FREQ_STATE_ENABLE,
  484. ~CTXSW_FREQ_STATE_ENABLE);
  485. else
  486. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), 0,
  487. ~CTXSW_FREQ_STATE_ENABLE);
  488. }
  489. void r600_power_level_set_voltage_index(struct radeon_device *rdev,
  490. enum r600_power_level index, u32 voltage_index)
  491. {
  492. u32 ix = 3 - (3 & index);
  493. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  494. CTXSW_FREQ_VIDS_CFG_INDEX(voltage_index), ~CTXSW_FREQ_VIDS_CFG_INDEX_MASK);
  495. }
  496. void r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
  497. enum r600_power_level index, u32 mem_clock_index)
  498. {
  499. u32 ix = 3 - (3 & index);
  500. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  501. CTXSW_FREQ_MCLK_CFG_INDEX(mem_clock_index), ~CTXSW_FREQ_MCLK_CFG_INDEX_MASK);
  502. }
  503. void r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
  504. enum r600_power_level index, u32 eng_clock_index)
  505. {
  506. u32 ix = 3 - (3 & index);
  507. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  508. CTXSW_FREQ_SCLK_CFG_INDEX(eng_clock_index), ~CTXSW_FREQ_SCLK_CFG_INDEX_MASK);
  509. }
  510. void r600_power_level_set_watermark_id(struct radeon_device *rdev,
  511. enum r600_power_level index,
  512. enum r600_display_watermark watermark_id)
  513. {
  514. u32 ix = 3 - (3 & index);
  515. u32 tmp = 0;
  516. if (watermark_id == R600_DISPLAY_WATERMARK_HIGH)
  517. tmp = CTXSW_FREQ_DISPLAY_WATERMARK;
  518. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_DISPLAY_WATERMARK);
  519. }
  520. void r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
  521. enum r600_power_level index, bool compatible)
  522. {
  523. u32 ix = 3 - (3 & index);
  524. u32 tmp = 0;
  525. if (compatible)
  526. tmp = CTXSW_FREQ_GEN2PCIE_VOLT;
  527. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_GEN2PCIE_VOLT);
  528. }
  529. enum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev)
  530. {
  531. u32 tmp;
  532. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK;
  533. tmp >>= CURRENT_PROFILE_INDEX_SHIFT;
  534. return tmp;
  535. }
  536. enum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev)
  537. {
  538. u32 tmp;
  539. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_PROFILE_INDEX_MASK;
  540. tmp >>= TARGET_PROFILE_INDEX_SHIFT;
  541. return tmp;
  542. }
  543. void r600_power_level_set_enter_index(struct radeon_device *rdev,
  544. enum r600_power_level index)
  545. {
  546. WREG32_P(TARGET_AND_CURRENT_PROFILE_INDEX, DYN_PWR_ENTER_INDEX(index),
  547. ~DYN_PWR_ENTER_INDEX_MASK);
  548. }
  549. void r600_wait_for_power_level_unequal(struct radeon_device *rdev,
  550. enum r600_power_level index)
  551. {
  552. int i;
  553. for (i = 0; i < rdev->usec_timeout; i++) {
  554. if (r600_power_level_get_target_index(rdev) != index)
  555. break;
  556. udelay(1);
  557. }
  558. for (i = 0; i < rdev->usec_timeout; i++) {
  559. if (r600_power_level_get_current_index(rdev) != index)
  560. break;
  561. udelay(1);
  562. }
  563. }
  564. void r600_wait_for_power_level(struct radeon_device *rdev,
  565. enum r600_power_level index)
  566. {
  567. int i;
  568. for (i = 0; i < rdev->usec_timeout; i++) {
  569. if (r600_power_level_get_target_index(rdev) == index)
  570. break;
  571. udelay(1);
  572. }
  573. for (i = 0; i < rdev->usec_timeout; i++) {
  574. if (r600_power_level_get_current_index(rdev) == index)
  575. break;
  576. udelay(1);
  577. }
  578. }
  579. void r600_start_dpm(struct radeon_device *rdev)
  580. {
  581. r600_enable_sclk_control(rdev, false);
  582. r600_enable_mclk_control(rdev, false);
  583. r600_dynamicpm_enable(rdev, true);
  584. radeon_wait_for_vblank(rdev, 0);
  585. radeon_wait_for_vblank(rdev, 1);
  586. r600_enable_spll_bypass(rdev, true);
  587. r600_wait_for_spll_change(rdev);
  588. r600_enable_spll_bypass(rdev, false);
  589. r600_wait_for_spll_change(rdev);
  590. r600_enable_spll_bypass(rdev, true);
  591. r600_wait_for_spll_change(rdev);
  592. r600_enable_spll_bypass(rdev, false);
  593. r600_wait_for_spll_change(rdev);
  594. r600_enable_sclk_control(rdev, true);
  595. r600_enable_mclk_control(rdev, true);
  596. }
  597. void r600_stop_dpm(struct radeon_device *rdev)
  598. {
  599. r600_dynamicpm_enable(rdev, false);
  600. }
  601. int r600_dpm_pre_set_power_state(struct radeon_device *rdev)
  602. {
  603. return 0;
  604. }
  605. void r600_dpm_post_set_power_state(struct radeon_device *rdev)
  606. {
  607. }
  608. bool r600_is_uvd_state(u32 class, u32 class2)
  609. {
  610. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  611. return true;
  612. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  613. return true;
  614. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  615. return true;
  616. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  617. return true;
  618. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  619. return true;
  620. return false;
  621. }
  622. int r600_set_thermal_temperature_range(struct radeon_device *rdev,
  623. int min_temp, int max_temp)
  624. {
  625. int low_temp = 0 * 1000;
  626. int high_temp = 255 * 1000;
  627. if (low_temp < min_temp)
  628. low_temp = min_temp;
  629. if (high_temp > max_temp)
  630. high_temp = max_temp;
  631. if (high_temp < low_temp) {
  632. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  633. return -EINVAL;
  634. }
  635. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  636. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  637. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  638. rdev->pm.dpm.thermal.min_temp = low_temp;
  639. rdev->pm.dpm.thermal.max_temp = high_temp;
  640. return 0;
  641. }
  642. bool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)
  643. {
  644. switch (sensor) {
  645. case THERMAL_TYPE_RV6XX:
  646. case THERMAL_TYPE_RV770:
  647. case THERMAL_TYPE_EVERGREEN:
  648. case THERMAL_TYPE_SUMO:
  649. case THERMAL_TYPE_NI:
  650. case THERMAL_TYPE_SI:
  651. case THERMAL_TYPE_CI:
  652. case THERMAL_TYPE_KV:
  653. return true;
  654. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  655. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  656. return false; /* need special handling */
  657. case THERMAL_TYPE_NONE:
  658. case THERMAL_TYPE_EXTERNAL:
  659. case THERMAL_TYPE_EXTERNAL_GPIO:
  660. default:
  661. return false;
  662. }
  663. }
  664. union power_info {
  665. struct _ATOM_POWERPLAY_INFO info;
  666. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  667. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  668. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  669. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  670. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  671. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  672. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  673. };
  674. union fan_info {
  675. struct _ATOM_PPLIB_FANTABLE fan;
  676. struct _ATOM_PPLIB_FANTABLE2 fan2;
  677. };
  678. static int r600_parse_clk_voltage_dep_table(struct radeon_clock_voltage_dependency_table *radeon_table,
  679. ATOM_PPLIB_Clock_Voltage_Dependency_Table *atom_table)
  680. {
  681. u32 size = atom_table->ucNumEntries *
  682. sizeof(struct radeon_clock_voltage_dependency_entry);
  683. int i;
  684. ATOM_PPLIB_Clock_Voltage_Dependency_Record *entry;
  685. radeon_table->entries = kzalloc(size, GFP_KERNEL);
  686. if (!radeon_table->entries)
  687. return -ENOMEM;
  688. entry = &atom_table->entries[0];
  689. for (i = 0; i < atom_table->ucNumEntries; i++) {
  690. radeon_table->entries[i].clk = le16_to_cpu(entry->usClockLow) |
  691. (entry->ucClockHigh << 16);
  692. radeon_table->entries[i].v = le16_to_cpu(entry->usVoltage);
  693. entry = (ATOM_PPLIB_Clock_Voltage_Dependency_Record *)
  694. ((u8 *)entry + sizeof(ATOM_PPLIB_Clock_Voltage_Dependency_Record));
  695. }
  696. radeon_table->count = atom_table->ucNumEntries;
  697. return 0;
  698. }
  699. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  700. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  701. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  702. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  703. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  704. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  705. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  706. int r600_parse_extended_power_table(struct radeon_device *rdev)
  707. {
  708. struct radeon_mode_info *mode_info = &rdev->mode_info;
  709. union power_info *power_info;
  710. union fan_info *fan_info;
  711. ATOM_PPLIB_Clock_Voltage_Dependency_Table *dep_table;
  712. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  713. u16 data_offset;
  714. u8 frev, crev;
  715. int ret, i;
  716. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  717. &frev, &crev, &data_offset))
  718. return -EINVAL;
  719. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  720. /* fan table */
  721. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  722. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  723. if (power_info->pplib3.usFanTableOffset) {
  724. fan_info = (union fan_info *)(mode_info->atom_context->bios + data_offset +
  725. le16_to_cpu(power_info->pplib3.usFanTableOffset));
  726. rdev->pm.dpm.fan.t_hyst = fan_info->fan.ucTHyst;
  727. rdev->pm.dpm.fan.t_min = le16_to_cpu(fan_info->fan.usTMin);
  728. rdev->pm.dpm.fan.t_med = le16_to_cpu(fan_info->fan.usTMed);
  729. rdev->pm.dpm.fan.t_high = le16_to_cpu(fan_info->fan.usTHigh);
  730. rdev->pm.dpm.fan.pwm_min = le16_to_cpu(fan_info->fan.usPWMMin);
  731. rdev->pm.dpm.fan.pwm_med = le16_to_cpu(fan_info->fan.usPWMMed);
  732. rdev->pm.dpm.fan.pwm_high = le16_to_cpu(fan_info->fan.usPWMHigh);
  733. if (fan_info->fan.ucFanTableFormat >= 2)
  734. rdev->pm.dpm.fan.t_max = le16_to_cpu(fan_info->fan2.usTMax);
  735. else
  736. rdev->pm.dpm.fan.t_max = 10900;
  737. rdev->pm.dpm.fan.cycle_delay = 100000;
  738. rdev->pm.dpm.fan.ucode_fan_control = true;
  739. }
  740. }
  741. /* clock dependancy tables, shedding tables */
  742. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  743. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE4)) {
  744. if (power_info->pplib4.usVddcDependencyOnSCLKOffset) {
  745. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  746. (mode_info->atom_context->bios + data_offset +
  747. le16_to_cpu(power_info->pplib4.usVddcDependencyOnSCLKOffset));
  748. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  749. dep_table);
  750. if (ret)
  751. return ret;
  752. }
  753. if (power_info->pplib4.usVddciDependencyOnMCLKOffset) {
  754. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  755. (mode_info->atom_context->bios + data_offset +
  756. le16_to_cpu(power_info->pplib4.usVddciDependencyOnMCLKOffset));
  757. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  758. dep_table);
  759. if (ret) {
  760. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  761. return ret;
  762. }
  763. }
  764. if (power_info->pplib4.usVddcDependencyOnMCLKOffset) {
  765. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  766. (mode_info->atom_context->bios + data_offset +
  767. le16_to_cpu(power_info->pplib4.usVddcDependencyOnMCLKOffset));
  768. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  769. dep_table);
  770. if (ret) {
  771. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  772. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  773. return ret;
  774. }
  775. }
  776. if (power_info->pplib4.usMvddDependencyOnMCLKOffset) {
  777. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  778. (mode_info->atom_context->bios + data_offset +
  779. le16_to_cpu(power_info->pplib4.usMvddDependencyOnMCLKOffset));
  780. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  781. dep_table);
  782. if (ret) {
  783. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  784. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  785. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
  786. return ret;
  787. }
  788. }
  789. if (power_info->pplib4.usMaxClockVoltageOnDCOffset) {
  790. ATOM_PPLIB_Clock_Voltage_Limit_Table *clk_v =
  791. (ATOM_PPLIB_Clock_Voltage_Limit_Table *)
  792. (mode_info->atom_context->bios + data_offset +
  793. le16_to_cpu(power_info->pplib4.usMaxClockVoltageOnDCOffset));
  794. if (clk_v->ucNumEntries) {
  795. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk =
  796. le16_to_cpu(clk_v->entries[0].usSclkLow) |
  797. (clk_v->entries[0].ucSclkHigh << 16);
  798. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk =
  799. le16_to_cpu(clk_v->entries[0].usMclkLow) |
  800. (clk_v->entries[0].ucMclkHigh << 16);
  801. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc =
  802. le16_to_cpu(clk_v->entries[0].usVddc);
  803. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddci =
  804. le16_to_cpu(clk_v->entries[0].usVddci);
  805. }
  806. }
  807. if (power_info->pplib4.usVddcPhaseShedLimitsTableOffset) {
  808. ATOM_PPLIB_PhaseSheddingLimits_Table *psl =
  809. (ATOM_PPLIB_PhaseSheddingLimits_Table *)
  810. (mode_info->atom_context->bios + data_offset +
  811. le16_to_cpu(power_info->pplib4.usVddcPhaseShedLimitsTableOffset));
  812. ATOM_PPLIB_PhaseSheddingLimits_Record *entry;
  813. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries =
  814. kzalloc(psl->ucNumEntries *
  815. sizeof(struct radeon_phase_shedding_limits_entry),
  816. GFP_KERNEL);
  817. if (!rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries) {
  818. r600_free_extended_power_table(rdev);
  819. return -ENOMEM;
  820. }
  821. entry = &psl->entries[0];
  822. for (i = 0; i < psl->ucNumEntries; i++) {
  823. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].sclk =
  824. le16_to_cpu(entry->usSclkLow) | (entry->ucSclkHigh << 16);
  825. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].mclk =
  826. le16_to_cpu(entry->usMclkLow) | (entry->ucMclkHigh << 16);
  827. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].voltage =
  828. le16_to_cpu(entry->usVoltage);
  829. entry = (ATOM_PPLIB_PhaseSheddingLimits_Record *)
  830. ((u8 *)entry + sizeof(ATOM_PPLIB_PhaseSheddingLimits_Record));
  831. }
  832. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.count =
  833. psl->ucNumEntries;
  834. }
  835. }
  836. /* cac data */
  837. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  838. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE5)) {
  839. rdev->pm.dpm.tdp_limit = le32_to_cpu(power_info->pplib5.ulTDPLimit);
  840. rdev->pm.dpm.near_tdp_limit = le32_to_cpu(power_info->pplib5.ulNearTDPLimit);
  841. rdev->pm.dpm.near_tdp_limit_adjusted = rdev->pm.dpm.near_tdp_limit;
  842. rdev->pm.dpm.tdp_od_limit = le16_to_cpu(power_info->pplib5.usTDPODLimit);
  843. if (rdev->pm.dpm.tdp_od_limit)
  844. rdev->pm.dpm.power_control = true;
  845. else
  846. rdev->pm.dpm.power_control = false;
  847. rdev->pm.dpm.tdp_adjustment = 0;
  848. rdev->pm.dpm.sq_ramping_threshold = le32_to_cpu(power_info->pplib5.ulSQRampingThreshold);
  849. rdev->pm.dpm.cac_leakage = le32_to_cpu(power_info->pplib5.ulCACLeakage);
  850. rdev->pm.dpm.load_line_slope = le16_to_cpu(power_info->pplib5.usLoadLineSlope);
  851. if (power_info->pplib5.usCACLeakageTableOffset) {
  852. ATOM_PPLIB_CAC_Leakage_Table *cac_table =
  853. (ATOM_PPLIB_CAC_Leakage_Table *)
  854. (mode_info->atom_context->bios + data_offset +
  855. le16_to_cpu(power_info->pplib5.usCACLeakageTableOffset));
  856. ATOM_PPLIB_CAC_Leakage_Record *entry;
  857. u32 size = cac_table->ucNumEntries * sizeof(struct radeon_cac_leakage_table);
  858. rdev->pm.dpm.dyn_state.cac_leakage_table.entries = kzalloc(size, GFP_KERNEL);
  859. if (!rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  860. r600_free_extended_power_table(rdev);
  861. return -ENOMEM;
  862. }
  863. entry = &cac_table->entries[0];
  864. for (i = 0; i < cac_table->ucNumEntries; i++) {
  865. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  866. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1 =
  867. le16_to_cpu(entry->usVddc1);
  868. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2 =
  869. le16_to_cpu(entry->usVddc2);
  870. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3 =
  871. le16_to_cpu(entry->usVddc3);
  872. } else {
  873. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc =
  874. le16_to_cpu(entry->usVddc);
  875. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage =
  876. le32_to_cpu(entry->ulLeakageValue);
  877. }
  878. entry = (ATOM_PPLIB_CAC_Leakage_Record *)
  879. ((u8 *)entry + sizeof(ATOM_PPLIB_CAC_Leakage_Record));
  880. }
  881. rdev->pm.dpm.dyn_state.cac_leakage_table.count = cac_table->ucNumEntries;
  882. }
  883. }
  884. /* ext tables */
  885. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  886. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  887. ATOM_PPLIB_EXTENDEDHEADER *ext_hdr = (ATOM_PPLIB_EXTENDEDHEADER *)
  888. (mode_info->atom_context->bios + data_offset +
  889. le16_to_cpu(power_info->pplib3.usExtendendedHeaderOffset));
  890. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2) &&
  891. ext_hdr->usVCETableOffset) {
  892. VCEClockInfoArray *array = (VCEClockInfoArray *)
  893. (mode_info->atom_context->bios + data_offset +
  894. le16_to_cpu(ext_hdr->usVCETableOffset) + 1);
  895. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *limits =
  896. (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *)
  897. (mode_info->atom_context->bios + data_offset +
  898. le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
  899. 1 + array->ucNumEntries * sizeof(VCEClockInfo));
  900. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *entry;
  901. u32 size = limits->numEntries *
  902. sizeof(struct radeon_vce_clock_voltage_dependency_entry);
  903. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries =
  904. kzalloc(size, GFP_KERNEL);
  905. if (!rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries) {
  906. r600_free_extended_power_table(rdev);
  907. return -ENOMEM;
  908. }
  909. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count =
  910. limits->numEntries;
  911. entry = &limits->entries[0];
  912. for (i = 0; i < limits->numEntries; i++) {
  913. VCEClockInfo *vce_clk = (VCEClockInfo *)
  914. ((u8 *)&array->entries[0] +
  915. (entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
  916. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk =
  917. le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
  918. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].ecclk =
  919. le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
  920. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v =
  921. le16_to_cpu(entry->usVoltage);
  922. entry = (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *)
  923. ((u8 *)entry + sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record));
  924. }
  925. }
  926. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3) &&
  927. ext_hdr->usUVDTableOffset) {
  928. UVDClockInfoArray *array = (UVDClockInfoArray *)
  929. (mode_info->atom_context->bios + data_offset +
  930. le16_to_cpu(ext_hdr->usUVDTableOffset) + 1);
  931. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *limits =
  932. (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *)
  933. (mode_info->atom_context->bios + data_offset +
  934. le16_to_cpu(ext_hdr->usUVDTableOffset) + 1 +
  935. 1 + (array->ucNumEntries * sizeof (UVDClockInfo)));
  936. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *entry;
  937. u32 size = limits->numEntries *
  938. sizeof(struct radeon_uvd_clock_voltage_dependency_entry);
  939. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries =
  940. kzalloc(size, GFP_KERNEL);
  941. if (!rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries) {
  942. r600_free_extended_power_table(rdev);
  943. return -ENOMEM;
  944. }
  945. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count =
  946. limits->numEntries;
  947. entry = &limits->entries[0];
  948. for (i = 0; i < limits->numEntries; i++) {
  949. UVDClockInfo *uvd_clk = (UVDClockInfo *)
  950. ((u8 *)&array->entries[0] +
  951. (entry->ucUVDClockInfoIndex * sizeof(UVDClockInfo)));
  952. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].vclk =
  953. le16_to_cpu(uvd_clk->usVClkLow) | (uvd_clk->ucVClkHigh << 16);
  954. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].dclk =
  955. le16_to_cpu(uvd_clk->usDClkLow) | (uvd_clk->ucDClkHigh << 16);
  956. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v =
  957. le16_to_cpu(entry->usVoltage);
  958. entry = (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *)
  959. ((u8 *)entry + sizeof(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record));
  960. }
  961. }
  962. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4) &&
  963. ext_hdr->usSAMUTableOffset) {
  964. ATOM_PPLIB_SAMClk_Voltage_Limit_Table *limits =
  965. (ATOM_PPLIB_SAMClk_Voltage_Limit_Table *)
  966. (mode_info->atom_context->bios + data_offset +
  967. le16_to_cpu(ext_hdr->usSAMUTableOffset) + 1);
  968. ATOM_PPLIB_SAMClk_Voltage_Limit_Record *entry;
  969. u32 size = limits->numEntries *
  970. sizeof(struct radeon_clock_voltage_dependency_entry);
  971. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries =
  972. kzalloc(size, GFP_KERNEL);
  973. if (!rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries) {
  974. r600_free_extended_power_table(rdev);
  975. return -ENOMEM;
  976. }
  977. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count =
  978. limits->numEntries;
  979. entry = &limits->entries[0];
  980. for (i = 0; i < limits->numEntries; i++) {
  981. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].clk =
  982. le16_to_cpu(entry->usSAMClockLow) | (entry->ucSAMClockHigh << 16);
  983. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v =
  984. le16_to_cpu(entry->usVoltage);
  985. entry = (ATOM_PPLIB_SAMClk_Voltage_Limit_Record *)
  986. ((u8 *)entry + sizeof(ATOM_PPLIB_SAMClk_Voltage_Limit_Record));
  987. }
  988. }
  989. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5) &&
  990. ext_hdr->usPPMTableOffset) {
  991. ATOM_PPLIB_PPM_Table *ppm = (ATOM_PPLIB_PPM_Table *)
  992. (mode_info->atom_context->bios + data_offset +
  993. le16_to_cpu(ext_hdr->usPPMTableOffset));
  994. rdev->pm.dpm.dyn_state.ppm_table =
  995. kzalloc(sizeof(struct radeon_ppm_table), GFP_KERNEL);
  996. if (!rdev->pm.dpm.dyn_state.ppm_table) {
  997. r600_free_extended_power_table(rdev);
  998. return -ENOMEM;
  999. }
  1000. rdev->pm.dpm.dyn_state.ppm_table->ppm_design = ppm->ucPpmDesign;
  1001. rdev->pm.dpm.dyn_state.ppm_table->cpu_core_number =
  1002. le16_to_cpu(ppm->usCpuCoreNumber);
  1003. rdev->pm.dpm.dyn_state.ppm_table->platform_tdp =
  1004. le32_to_cpu(ppm->ulPlatformTDP);
  1005. rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdp =
  1006. le32_to_cpu(ppm->ulSmallACPlatformTDP);
  1007. rdev->pm.dpm.dyn_state.ppm_table->platform_tdc =
  1008. le32_to_cpu(ppm->ulPlatformTDC);
  1009. rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdc =
  1010. le32_to_cpu(ppm->ulSmallACPlatformTDC);
  1011. rdev->pm.dpm.dyn_state.ppm_table->apu_tdp =
  1012. le32_to_cpu(ppm->ulApuTDP);
  1013. rdev->pm.dpm.dyn_state.ppm_table->dgpu_tdp =
  1014. le32_to_cpu(ppm->ulDGpuTDP);
  1015. rdev->pm.dpm.dyn_state.ppm_table->dgpu_ulv_power =
  1016. le32_to_cpu(ppm->ulDGpuUlvPower);
  1017. rdev->pm.dpm.dyn_state.ppm_table->tj_max =
  1018. le32_to_cpu(ppm->ulTjmax);
  1019. }
  1020. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6) &&
  1021. ext_hdr->usACPTableOffset) {
  1022. ATOM_PPLIB_ACPClk_Voltage_Limit_Table *limits =
  1023. (ATOM_PPLIB_ACPClk_Voltage_Limit_Table *)
  1024. (mode_info->atom_context->bios + data_offset +
  1025. le16_to_cpu(ext_hdr->usACPTableOffset) + 1);
  1026. ATOM_PPLIB_ACPClk_Voltage_Limit_Record *entry;
  1027. u32 size = limits->numEntries *
  1028. sizeof(struct radeon_clock_voltage_dependency_entry);
  1029. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries =
  1030. kzalloc(size, GFP_KERNEL);
  1031. if (!rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries) {
  1032. r600_free_extended_power_table(rdev);
  1033. return -ENOMEM;
  1034. }
  1035. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count =
  1036. limits->numEntries;
  1037. entry = &limits->entries[0];
  1038. for (i = 0; i < limits->numEntries; i++) {
  1039. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].clk =
  1040. le16_to_cpu(entry->usACPClockLow) | (entry->ucACPClockHigh << 16);
  1041. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v =
  1042. le16_to_cpu(entry->usVoltage);
  1043. entry = (ATOM_PPLIB_ACPClk_Voltage_Limit_Record *)
  1044. ((u8 *)entry + sizeof(ATOM_PPLIB_ACPClk_Voltage_Limit_Record));
  1045. }
  1046. }
  1047. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7) &&
  1048. ext_hdr->usPowerTuneTableOffset) {
  1049. u8 rev = *(u8 *)(mode_info->atom_context->bios + data_offset +
  1050. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  1051. ATOM_PowerTune_Table *pt;
  1052. rdev->pm.dpm.dyn_state.cac_tdp_table =
  1053. kzalloc(sizeof(struct radeon_cac_tdp_table), GFP_KERNEL);
  1054. if (!rdev->pm.dpm.dyn_state.cac_tdp_table) {
  1055. r600_free_extended_power_table(rdev);
  1056. return -ENOMEM;
  1057. }
  1058. if (rev > 0) {
  1059. ATOM_PPLIB_POWERTUNE_Table_V1 *ppt = (ATOM_PPLIB_POWERTUNE_Table_V1 *)
  1060. (mode_info->atom_context->bios + data_offset +
  1061. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  1062. rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit =
  1063. ppt->usMaximumPowerDeliveryLimit;
  1064. pt = &ppt->power_tune_table;
  1065. } else {
  1066. ATOM_PPLIB_POWERTUNE_Table *ppt = (ATOM_PPLIB_POWERTUNE_Table *)
  1067. (mode_info->atom_context->bios + data_offset +
  1068. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  1069. rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit = 255;
  1070. pt = &ppt->power_tune_table;
  1071. }
  1072. rdev->pm.dpm.dyn_state.cac_tdp_table->tdp = le16_to_cpu(pt->usTDP);
  1073. rdev->pm.dpm.dyn_state.cac_tdp_table->configurable_tdp =
  1074. le16_to_cpu(pt->usConfigurableTDP);
  1075. rdev->pm.dpm.dyn_state.cac_tdp_table->tdc = le16_to_cpu(pt->usTDC);
  1076. rdev->pm.dpm.dyn_state.cac_tdp_table->battery_power_limit =
  1077. le16_to_cpu(pt->usBatteryPowerLimit);
  1078. rdev->pm.dpm.dyn_state.cac_tdp_table->small_power_limit =
  1079. le16_to_cpu(pt->usSmallPowerLimit);
  1080. rdev->pm.dpm.dyn_state.cac_tdp_table->low_cac_leakage =
  1081. le16_to_cpu(pt->usLowCACLeakage);
  1082. rdev->pm.dpm.dyn_state.cac_tdp_table->high_cac_leakage =
  1083. le16_to_cpu(pt->usHighCACLeakage);
  1084. }
  1085. }
  1086. return 0;
  1087. }
  1088. void r600_free_extended_power_table(struct radeon_device *rdev)
  1089. {
  1090. struct radeon_dpm_dynamic_state *dyn_state = &rdev->pm.dpm.dyn_state;
  1091. kfree(dyn_state->vddc_dependency_on_sclk.entries);
  1092. kfree(dyn_state->vddci_dependency_on_mclk.entries);
  1093. kfree(dyn_state->vddc_dependency_on_mclk.entries);
  1094. kfree(dyn_state->mvdd_dependency_on_mclk.entries);
  1095. kfree(dyn_state->cac_leakage_table.entries);
  1096. kfree(dyn_state->phase_shedding_limits_table.entries);
  1097. kfree(dyn_state->ppm_table);
  1098. kfree(dyn_state->cac_tdp_table);
  1099. kfree(dyn_state->vce_clock_voltage_dependency_table.entries);
  1100. kfree(dyn_state->uvd_clock_voltage_dependency_table.entries);
  1101. kfree(dyn_state->samu_clock_voltage_dependency_table.entries);
  1102. kfree(dyn_state->acp_clock_voltage_dependency_table.entries);
  1103. }
  1104. enum radeon_pcie_gen r600_get_pcie_gen_support(struct radeon_device *rdev,
  1105. u32 sys_mask,
  1106. enum radeon_pcie_gen asic_gen,
  1107. enum radeon_pcie_gen default_gen)
  1108. {
  1109. switch (asic_gen) {
  1110. case RADEON_PCIE_GEN1:
  1111. return RADEON_PCIE_GEN1;
  1112. case RADEON_PCIE_GEN2:
  1113. return RADEON_PCIE_GEN2;
  1114. case RADEON_PCIE_GEN3:
  1115. return RADEON_PCIE_GEN3;
  1116. default:
  1117. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == RADEON_PCIE_GEN3))
  1118. return RADEON_PCIE_GEN3;
  1119. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == RADEON_PCIE_GEN2))
  1120. return RADEON_PCIE_GEN2;
  1121. else
  1122. return RADEON_PCIE_GEN1;
  1123. }
  1124. return RADEON_PCIE_GEN1;
  1125. }
  1126. u16 r600_get_pcie_lane_support(struct radeon_device *rdev,
  1127. u16 asic_lanes,
  1128. u16 default_lanes)
  1129. {
  1130. switch (asic_lanes) {
  1131. case 0:
  1132. default:
  1133. return default_lanes;
  1134. case 1:
  1135. return 1;
  1136. case 2:
  1137. return 2;
  1138. case 4:
  1139. return 4;
  1140. case 8:
  1141. return 8;
  1142. case 12:
  1143. return 12;
  1144. case 16:
  1145. return 16;
  1146. }
  1147. }
  1148. u8 r600_encode_pci_lane_width(u32 lanes)
  1149. {
  1150. u8 encoded_lanes[] = { 0, 1, 2, 0, 3, 0, 0, 0, 4, 0, 0, 0, 5, 0, 0, 0, 6 };
  1151. if (lanes > 16)
  1152. return 0;
  1153. return encoded_lanes[lanes];
  1154. }