r600.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  117. {
  118. return 0;
  119. }
  120. /* get temperature in millidegrees */
  121. int rv6xx_get_temp(struct radeon_device *rdev)
  122. {
  123. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  124. ASIC_T_SHIFT;
  125. int actual_temp = temp & 0xff;
  126. if (temp & 0x100)
  127. actual_temp -= 256;
  128. return actual_temp * 1000;
  129. }
  130. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  131. {
  132. int i;
  133. rdev->pm.dynpm_can_upclock = true;
  134. rdev->pm.dynpm_can_downclock = true;
  135. /* power state array is low to high, default is first */
  136. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  137. int min_power_state_index = 0;
  138. if (rdev->pm.num_power_states > 2)
  139. min_power_state_index = 1;
  140. switch (rdev->pm.dynpm_planned_action) {
  141. case DYNPM_ACTION_MINIMUM:
  142. rdev->pm.requested_power_state_index = min_power_state_index;
  143. rdev->pm.requested_clock_mode_index = 0;
  144. rdev->pm.dynpm_can_downclock = false;
  145. break;
  146. case DYNPM_ACTION_DOWNCLOCK:
  147. if (rdev->pm.current_power_state_index == min_power_state_index) {
  148. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  149. rdev->pm.dynpm_can_downclock = false;
  150. } else {
  151. if (rdev->pm.active_crtc_count > 1) {
  152. for (i = 0; i < rdev->pm.num_power_states; i++) {
  153. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  154. continue;
  155. else if (i >= rdev->pm.current_power_state_index) {
  156. rdev->pm.requested_power_state_index =
  157. rdev->pm.current_power_state_index;
  158. break;
  159. } else {
  160. rdev->pm.requested_power_state_index = i;
  161. break;
  162. }
  163. }
  164. } else {
  165. if (rdev->pm.current_power_state_index == 0)
  166. rdev->pm.requested_power_state_index =
  167. rdev->pm.num_power_states - 1;
  168. else
  169. rdev->pm.requested_power_state_index =
  170. rdev->pm.current_power_state_index - 1;
  171. }
  172. }
  173. rdev->pm.requested_clock_mode_index = 0;
  174. /* don't use the power state if crtcs are active and no display flag is set */
  175. if ((rdev->pm.active_crtc_count > 0) &&
  176. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  177. clock_info[rdev->pm.requested_clock_mode_index].flags &
  178. RADEON_PM_MODE_NO_DISPLAY)) {
  179. rdev->pm.requested_power_state_index++;
  180. }
  181. break;
  182. case DYNPM_ACTION_UPCLOCK:
  183. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  184. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  185. rdev->pm.dynpm_can_upclock = false;
  186. } else {
  187. if (rdev->pm.active_crtc_count > 1) {
  188. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  189. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  190. continue;
  191. else if (i <= rdev->pm.current_power_state_index) {
  192. rdev->pm.requested_power_state_index =
  193. rdev->pm.current_power_state_index;
  194. break;
  195. } else {
  196. rdev->pm.requested_power_state_index = i;
  197. break;
  198. }
  199. }
  200. } else
  201. rdev->pm.requested_power_state_index =
  202. rdev->pm.current_power_state_index + 1;
  203. }
  204. rdev->pm.requested_clock_mode_index = 0;
  205. break;
  206. case DYNPM_ACTION_DEFAULT:
  207. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  208. rdev->pm.requested_clock_mode_index = 0;
  209. rdev->pm.dynpm_can_upclock = false;
  210. break;
  211. case DYNPM_ACTION_NONE:
  212. default:
  213. DRM_ERROR("Requested mode for not defined action\n");
  214. return;
  215. }
  216. } else {
  217. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  218. /* for now just select the first power state and switch between clock modes */
  219. /* power state array is low to high, default is first (0) */
  220. if (rdev->pm.active_crtc_count > 1) {
  221. rdev->pm.requested_power_state_index = -1;
  222. /* start at 1 as we don't want the default mode */
  223. for (i = 1; i < rdev->pm.num_power_states; i++) {
  224. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  225. continue;
  226. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  227. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  228. rdev->pm.requested_power_state_index = i;
  229. break;
  230. }
  231. }
  232. /* if nothing selected, grab the default state. */
  233. if (rdev->pm.requested_power_state_index == -1)
  234. rdev->pm.requested_power_state_index = 0;
  235. } else
  236. rdev->pm.requested_power_state_index = 1;
  237. switch (rdev->pm.dynpm_planned_action) {
  238. case DYNPM_ACTION_MINIMUM:
  239. rdev->pm.requested_clock_mode_index = 0;
  240. rdev->pm.dynpm_can_downclock = false;
  241. break;
  242. case DYNPM_ACTION_DOWNCLOCK:
  243. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  244. if (rdev->pm.current_clock_mode_index == 0) {
  245. rdev->pm.requested_clock_mode_index = 0;
  246. rdev->pm.dynpm_can_downclock = false;
  247. } else
  248. rdev->pm.requested_clock_mode_index =
  249. rdev->pm.current_clock_mode_index - 1;
  250. } else {
  251. rdev->pm.requested_clock_mode_index = 0;
  252. rdev->pm.dynpm_can_downclock = false;
  253. }
  254. /* don't use the power state if crtcs are active and no display flag is set */
  255. if ((rdev->pm.active_crtc_count > 0) &&
  256. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  257. clock_info[rdev->pm.requested_clock_mode_index].flags &
  258. RADEON_PM_MODE_NO_DISPLAY)) {
  259. rdev->pm.requested_clock_mode_index++;
  260. }
  261. break;
  262. case DYNPM_ACTION_UPCLOCK:
  263. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  264. if (rdev->pm.current_clock_mode_index ==
  265. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  266. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  267. rdev->pm.dynpm_can_upclock = false;
  268. } else
  269. rdev->pm.requested_clock_mode_index =
  270. rdev->pm.current_clock_mode_index + 1;
  271. } else {
  272. rdev->pm.requested_clock_mode_index =
  273. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  274. rdev->pm.dynpm_can_upclock = false;
  275. }
  276. break;
  277. case DYNPM_ACTION_DEFAULT:
  278. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  279. rdev->pm.requested_clock_mode_index = 0;
  280. rdev->pm.dynpm_can_upclock = false;
  281. break;
  282. case DYNPM_ACTION_NONE:
  283. default:
  284. DRM_ERROR("Requested mode for not defined action\n");
  285. return;
  286. }
  287. }
  288. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  291. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  292. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  293. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  294. pcie_lanes);
  295. }
  296. void rs780_pm_init_profile(struct radeon_device *rdev)
  297. {
  298. if (rdev->pm.num_power_states == 2) {
  299. /* default */
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  301. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  302. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  304. /* low sh */
  305. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  309. /* mid sh */
  310. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  314. /* high sh */
  315. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  317. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  319. /* low mh */
  320. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  324. /* mid mh */
  325. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  329. /* high mh */
  330. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  332. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  334. } else if (rdev->pm.num_power_states == 3) {
  335. /* default */
  336. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  337. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  338. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  340. /* low sh */
  341. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  342. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  344. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  345. /* mid sh */
  346. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  347. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  350. /* high sh */
  351. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  353. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  355. /* low mh */
  356. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  357. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  360. /* mid mh */
  361. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  362. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  364. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  365. /* high mh */
  366. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  367. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  368. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  370. } else {
  371. /* default */
  372. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  373. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  374. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  376. /* low sh */
  377. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  378. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  381. /* mid sh */
  382. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  383. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  386. /* high sh */
  387. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  389. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  391. /* low mh */
  392. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  393. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  394. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  396. /* mid mh */
  397. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  398. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  399. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  400. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  401. /* high mh */
  402. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  403. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  404. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  405. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  406. }
  407. }
  408. void r600_pm_init_profile(struct radeon_device *rdev)
  409. {
  410. int idx;
  411. if (rdev->family == CHIP_R600) {
  412. /* XXX */
  413. /* default */
  414. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  418. /* low sh */
  419. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  423. /* mid sh */
  424. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  428. /* high sh */
  429. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  433. /* low mh */
  434. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  438. /* mid mh */
  439. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  440. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  442. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  443. /* high mh */
  444. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  445. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  446. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  447. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  448. } else {
  449. if (rdev->pm.num_power_states < 4) {
  450. /* default */
  451. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  452. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  453. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  455. /* low sh */
  456. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  460. /* mid sh */
  461. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  462. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  465. /* high sh */
  466. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  467. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  470. /* low mh */
  471. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  474. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  475. /* low mh */
  476. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  477. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  478. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  479. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  480. /* high mh */
  481. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  482. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  483. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  485. } else {
  486. /* default */
  487. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  488. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  489. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  491. /* low sh */
  492. if (rdev->flags & RADEON_IS_MOBILITY)
  493. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  494. else
  495. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  497. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  500. /* mid sh */
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  505. /* high sh */
  506. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  507. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  511. /* low mh */
  512. if (rdev->flags & RADEON_IS_MOBILITY)
  513. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  514. else
  515. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. /* mid mh */
  521. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  524. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  525. /* high mh */
  526. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  528. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  529. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  530. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  531. }
  532. }
  533. }
  534. void r600_pm_misc(struct radeon_device *rdev)
  535. {
  536. int req_ps_idx = rdev->pm.requested_power_state_index;
  537. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  538. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  539. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  540. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  541. /* 0xff01 is a flag rather then an actual voltage */
  542. if (voltage->voltage == 0xff01)
  543. return;
  544. if (voltage->voltage != rdev->pm.current_vddc) {
  545. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  546. rdev->pm.current_vddc = voltage->voltage;
  547. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  548. }
  549. }
  550. }
  551. bool r600_gui_idle(struct radeon_device *rdev)
  552. {
  553. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  554. return false;
  555. else
  556. return true;
  557. }
  558. /* hpd for digital panel detect/disconnect */
  559. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  560. {
  561. bool connected = false;
  562. if (ASIC_IS_DCE3(rdev)) {
  563. switch (hpd) {
  564. case RADEON_HPD_1:
  565. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  566. connected = true;
  567. break;
  568. case RADEON_HPD_2:
  569. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  570. connected = true;
  571. break;
  572. case RADEON_HPD_3:
  573. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  574. connected = true;
  575. break;
  576. case RADEON_HPD_4:
  577. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  578. connected = true;
  579. break;
  580. /* DCE 3.2 */
  581. case RADEON_HPD_5:
  582. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. case RADEON_HPD_6:
  586. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  587. connected = true;
  588. break;
  589. default:
  590. break;
  591. }
  592. } else {
  593. switch (hpd) {
  594. case RADEON_HPD_1:
  595. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  596. connected = true;
  597. break;
  598. case RADEON_HPD_2:
  599. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  600. connected = true;
  601. break;
  602. case RADEON_HPD_3:
  603. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  604. connected = true;
  605. break;
  606. default:
  607. break;
  608. }
  609. }
  610. return connected;
  611. }
  612. void r600_hpd_set_polarity(struct radeon_device *rdev,
  613. enum radeon_hpd_id hpd)
  614. {
  615. u32 tmp;
  616. bool connected = r600_hpd_sense(rdev, hpd);
  617. if (ASIC_IS_DCE3(rdev)) {
  618. switch (hpd) {
  619. case RADEON_HPD_1:
  620. tmp = RREG32(DC_HPD1_INT_CONTROL);
  621. if (connected)
  622. tmp &= ~DC_HPDx_INT_POLARITY;
  623. else
  624. tmp |= DC_HPDx_INT_POLARITY;
  625. WREG32(DC_HPD1_INT_CONTROL, tmp);
  626. break;
  627. case RADEON_HPD_2:
  628. tmp = RREG32(DC_HPD2_INT_CONTROL);
  629. if (connected)
  630. tmp &= ~DC_HPDx_INT_POLARITY;
  631. else
  632. tmp |= DC_HPDx_INT_POLARITY;
  633. WREG32(DC_HPD2_INT_CONTROL, tmp);
  634. break;
  635. case RADEON_HPD_3:
  636. tmp = RREG32(DC_HPD3_INT_CONTROL);
  637. if (connected)
  638. tmp &= ~DC_HPDx_INT_POLARITY;
  639. else
  640. tmp |= DC_HPDx_INT_POLARITY;
  641. WREG32(DC_HPD3_INT_CONTROL, tmp);
  642. break;
  643. case RADEON_HPD_4:
  644. tmp = RREG32(DC_HPD4_INT_CONTROL);
  645. if (connected)
  646. tmp &= ~DC_HPDx_INT_POLARITY;
  647. else
  648. tmp |= DC_HPDx_INT_POLARITY;
  649. WREG32(DC_HPD4_INT_CONTROL, tmp);
  650. break;
  651. case RADEON_HPD_5:
  652. tmp = RREG32(DC_HPD5_INT_CONTROL);
  653. if (connected)
  654. tmp &= ~DC_HPDx_INT_POLARITY;
  655. else
  656. tmp |= DC_HPDx_INT_POLARITY;
  657. WREG32(DC_HPD5_INT_CONTROL, tmp);
  658. break;
  659. /* DCE 3.2 */
  660. case RADEON_HPD_6:
  661. tmp = RREG32(DC_HPD6_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD6_INT_CONTROL, tmp);
  667. break;
  668. default:
  669. break;
  670. }
  671. } else {
  672. switch (hpd) {
  673. case RADEON_HPD_1:
  674. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  675. if (connected)
  676. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  677. else
  678. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  679. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  680. break;
  681. case RADEON_HPD_2:
  682. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  683. if (connected)
  684. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  685. else
  686. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  687. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  688. break;
  689. case RADEON_HPD_3:
  690. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  691. if (connected)
  692. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  693. else
  694. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  695. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  696. break;
  697. default:
  698. break;
  699. }
  700. }
  701. }
  702. void r600_hpd_init(struct radeon_device *rdev)
  703. {
  704. struct drm_device *dev = rdev->ddev;
  705. struct drm_connector *connector;
  706. unsigned enable = 0;
  707. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  708. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  709. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  710. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  711. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  712. * aux dp channel on imac and help (but not completely fix)
  713. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  714. */
  715. continue;
  716. }
  717. if (ASIC_IS_DCE3(rdev)) {
  718. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  719. if (ASIC_IS_DCE32(rdev))
  720. tmp |= DC_HPDx_EN;
  721. switch (radeon_connector->hpd.hpd) {
  722. case RADEON_HPD_1:
  723. WREG32(DC_HPD1_CONTROL, tmp);
  724. break;
  725. case RADEON_HPD_2:
  726. WREG32(DC_HPD2_CONTROL, tmp);
  727. break;
  728. case RADEON_HPD_3:
  729. WREG32(DC_HPD3_CONTROL, tmp);
  730. break;
  731. case RADEON_HPD_4:
  732. WREG32(DC_HPD4_CONTROL, tmp);
  733. break;
  734. /* DCE 3.2 */
  735. case RADEON_HPD_5:
  736. WREG32(DC_HPD5_CONTROL, tmp);
  737. break;
  738. case RADEON_HPD_6:
  739. WREG32(DC_HPD6_CONTROL, tmp);
  740. break;
  741. default:
  742. break;
  743. }
  744. } else {
  745. switch (radeon_connector->hpd.hpd) {
  746. case RADEON_HPD_1:
  747. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  748. break;
  749. case RADEON_HPD_2:
  750. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  751. break;
  752. case RADEON_HPD_3:
  753. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  754. break;
  755. default:
  756. break;
  757. }
  758. }
  759. enable |= 1 << radeon_connector->hpd.hpd;
  760. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  761. }
  762. radeon_irq_kms_enable_hpd(rdev, enable);
  763. }
  764. void r600_hpd_fini(struct radeon_device *rdev)
  765. {
  766. struct drm_device *dev = rdev->ddev;
  767. struct drm_connector *connector;
  768. unsigned disable = 0;
  769. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  770. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  771. if (ASIC_IS_DCE3(rdev)) {
  772. switch (radeon_connector->hpd.hpd) {
  773. case RADEON_HPD_1:
  774. WREG32(DC_HPD1_CONTROL, 0);
  775. break;
  776. case RADEON_HPD_2:
  777. WREG32(DC_HPD2_CONTROL, 0);
  778. break;
  779. case RADEON_HPD_3:
  780. WREG32(DC_HPD3_CONTROL, 0);
  781. break;
  782. case RADEON_HPD_4:
  783. WREG32(DC_HPD4_CONTROL, 0);
  784. break;
  785. /* DCE 3.2 */
  786. case RADEON_HPD_5:
  787. WREG32(DC_HPD5_CONTROL, 0);
  788. break;
  789. case RADEON_HPD_6:
  790. WREG32(DC_HPD6_CONTROL, 0);
  791. break;
  792. default:
  793. break;
  794. }
  795. } else {
  796. switch (radeon_connector->hpd.hpd) {
  797. case RADEON_HPD_1:
  798. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  799. break;
  800. case RADEON_HPD_2:
  801. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  802. break;
  803. case RADEON_HPD_3:
  804. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  805. break;
  806. default:
  807. break;
  808. }
  809. }
  810. disable |= 1 << radeon_connector->hpd.hpd;
  811. }
  812. radeon_irq_kms_disable_hpd(rdev, disable);
  813. }
  814. /*
  815. * R600 PCIE GART
  816. */
  817. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  818. {
  819. unsigned i;
  820. u32 tmp;
  821. /* flush hdp cache so updates hit vram */
  822. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  823. !(rdev->flags & RADEON_IS_AGP)) {
  824. void __iomem *ptr = (void *)rdev->gart.ptr;
  825. u32 tmp;
  826. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  827. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  828. * This seems to cause problems on some AGP cards. Just use the old
  829. * method for them.
  830. */
  831. WREG32(HDP_DEBUG1, 0);
  832. tmp = readl((void __iomem *)ptr);
  833. } else
  834. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  835. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  836. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  837. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  838. for (i = 0; i < rdev->usec_timeout; i++) {
  839. /* read MC_STATUS */
  840. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  841. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  842. if (tmp == 2) {
  843. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  844. return;
  845. }
  846. if (tmp) {
  847. return;
  848. }
  849. udelay(1);
  850. }
  851. }
  852. int r600_pcie_gart_init(struct radeon_device *rdev)
  853. {
  854. int r;
  855. if (rdev->gart.robj) {
  856. WARN(1, "R600 PCIE GART already initialized\n");
  857. return 0;
  858. }
  859. /* Initialize common gart structure */
  860. r = radeon_gart_init(rdev);
  861. if (r)
  862. return r;
  863. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  864. return radeon_gart_table_vram_alloc(rdev);
  865. }
  866. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  867. {
  868. u32 tmp;
  869. int r, i;
  870. if (rdev->gart.robj == NULL) {
  871. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  872. return -EINVAL;
  873. }
  874. r = radeon_gart_table_vram_pin(rdev);
  875. if (r)
  876. return r;
  877. radeon_gart_restore(rdev);
  878. /* Setup L2 cache */
  879. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  880. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  881. EFFECTIVE_L2_QUEUE_SIZE(7));
  882. WREG32(VM_L2_CNTL2, 0);
  883. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  884. /* Setup TLB control */
  885. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  886. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  887. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  888. ENABLE_WAIT_L2_QUERY;
  889. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  892. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  900. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  901. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  902. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  903. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  904. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  905. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  906. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  907. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  908. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  909. (u32)(rdev->dummy_page.addr >> 12));
  910. for (i = 1; i < 7; i++)
  911. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  912. r600_pcie_gart_tlb_flush(rdev);
  913. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  914. (unsigned)(rdev->mc.gtt_size >> 20),
  915. (unsigned long long)rdev->gart.table_addr);
  916. rdev->gart.ready = true;
  917. return 0;
  918. }
  919. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  920. {
  921. u32 tmp;
  922. int i;
  923. /* Disable all tables */
  924. for (i = 0; i < 7; i++)
  925. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  926. /* Disable L2 cache */
  927. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  928. EFFECTIVE_L2_QUEUE_SIZE(7));
  929. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  930. /* Setup L1 TLB control */
  931. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  932. ENABLE_WAIT_L2_QUERY;
  933. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  945. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  946. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  947. radeon_gart_table_vram_unpin(rdev);
  948. }
  949. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  950. {
  951. radeon_gart_fini(rdev);
  952. r600_pcie_gart_disable(rdev);
  953. radeon_gart_table_vram_free(rdev);
  954. }
  955. static void r600_agp_enable(struct radeon_device *rdev)
  956. {
  957. u32 tmp;
  958. int i;
  959. /* Setup L2 cache */
  960. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  961. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  962. EFFECTIVE_L2_QUEUE_SIZE(7));
  963. WREG32(VM_L2_CNTL2, 0);
  964. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  965. /* Setup TLB control */
  966. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  967. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  968. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  969. ENABLE_WAIT_L2_QUERY;
  970. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  973. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  983. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  984. for (i = 0; i < 7; i++)
  985. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  986. }
  987. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  988. {
  989. unsigned i;
  990. u32 tmp;
  991. for (i = 0; i < rdev->usec_timeout; i++) {
  992. /* read MC_STATUS */
  993. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  994. if (!tmp)
  995. return 0;
  996. udelay(1);
  997. }
  998. return -1;
  999. }
  1000. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1001. {
  1002. unsigned long flags;
  1003. uint32_t r;
  1004. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1005. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1006. r = RREG32(R_0028FC_MC_DATA);
  1007. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1008. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1009. return r;
  1010. }
  1011. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1012. {
  1013. unsigned long flags;
  1014. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1015. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1016. S_0028F8_MC_IND_WR_EN(1));
  1017. WREG32(R_0028FC_MC_DATA, v);
  1018. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1019. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1020. }
  1021. static void r600_mc_program(struct radeon_device *rdev)
  1022. {
  1023. struct rv515_mc_save save;
  1024. u32 tmp;
  1025. int i, j;
  1026. /* Initialize HDP */
  1027. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1028. WREG32((0x2c14 + j), 0x00000000);
  1029. WREG32((0x2c18 + j), 0x00000000);
  1030. WREG32((0x2c1c + j), 0x00000000);
  1031. WREG32((0x2c20 + j), 0x00000000);
  1032. WREG32((0x2c24 + j), 0x00000000);
  1033. }
  1034. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1035. rv515_mc_stop(rdev, &save);
  1036. if (r600_mc_wait_for_idle(rdev)) {
  1037. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1038. }
  1039. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1040. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1041. /* Update configuration */
  1042. if (rdev->flags & RADEON_IS_AGP) {
  1043. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1044. /* VRAM before AGP */
  1045. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1046. rdev->mc.vram_start >> 12);
  1047. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1048. rdev->mc.gtt_end >> 12);
  1049. } else {
  1050. /* VRAM after AGP */
  1051. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1052. rdev->mc.gtt_start >> 12);
  1053. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1054. rdev->mc.vram_end >> 12);
  1055. }
  1056. } else {
  1057. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1058. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1059. }
  1060. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1061. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1062. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1063. WREG32(MC_VM_FB_LOCATION, tmp);
  1064. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1065. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1066. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1067. if (rdev->flags & RADEON_IS_AGP) {
  1068. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1069. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1070. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1071. } else {
  1072. WREG32(MC_VM_AGP_BASE, 0);
  1073. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1074. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1075. }
  1076. if (r600_mc_wait_for_idle(rdev)) {
  1077. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1078. }
  1079. rv515_mc_resume(rdev, &save);
  1080. /* we need to own VRAM, so turn off the VGA renderer here
  1081. * to stop it overwriting our objects */
  1082. rv515_vga_render_disable(rdev);
  1083. }
  1084. /**
  1085. * r600_vram_gtt_location - try to find VRAM & GTT location
  1086. * @rdev: radeon device structure holding all necessary informations
  1087. * @mc: memory controller structure holding memory informations
  1088. *
  1089. * Function will place try to place VRAM at same place as in CPU (PCI)
  1090. * address space as some GPU seems to have issue when we reprogram at
  1091. * different address space.
  1092. *
  1093. * If there is not enough space to fit the unvisible VRAM after the
  1094. * aperture then we limit the VRAM size to the aperture.
  1095. *
  1096. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1097. * them to be in one from GPU point of view so that we can program GPU to
  1098. * catch access outside them (weird GPU policy see ??).
  1099. *
  1100. * This function will never fails, worst case are limiting VRAM or GTT.
  1101. *
  1102. * Note: GTT start, end, size should be initialized before calling this
  1103. * function on AGP platform.
  1104. */
  1105. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1106. {
  1107. u64 size_bf, size_af;
  1108. if (mc->mc_vram_size > 0xE0000000) {
  1109. /* leave room for at least 512M GTT */
  1110. dev_warn(rdev->dev, "limiting VRAM\n");
  1111. mc->real_vram_size = 0xE0000000;
  1112. mc->mc_vram_size = 0xE0000000;
  1113. }
  1114. if (rdev->flags & RADEON_IS_AGP) {
  1115. size_bf = mc->gtt_start;
  1116. size_af = mc->mc_mask - mc->gtt_end;
  1117. if (size_bf > size_af) {
  1118. if (mc->mc_vram_size > size_bf) {
  1119. dev_warn(rdev->dev, "limiting VRAM\n");
  1120. mc->real_vram_size = size_bf;
  1121. mc->mc_vram_size = size_bf;
  1122. }
  1123. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1124. } else {
  1125. if (mc->mc_vram_size > size_af) {
  1126. dev_warn(rdev->dev, "limiting VRAM\n");
  1127. mc->real_vram_size = size_af;
  1128. mc->mc_vram_size = size_af;
  1129. }
  1130. mc->vram_start = mc->gtt_end + 1;
  1131. }
  1132. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1133. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1134. mc->mc_vram_size >> 20, mc->vram_start,
  1135. mc->vram_end, mc->real_vram_size >> 20);
  1136. } else {
  1137. u64 base = 0;
  1138. if (rdev->flags & RADEON_IS_IGP) {
  1139. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1140. base <<= 24;
  1141. }
  1142. radeon_vram_location(rdev, &rdev->mc, base);
  1143. rdev->mc.gtt_base_align = 0;
  1144. radeon_gtt_location(rdev, mc);
  1145. }
  1146. }
  1147. static int r600_mc_init(struct radeon_device *rdev)
  1148. {
  1149. u32 tmp;
  1150. int chansize, numchan;
  1151. uint32_t h_addr, l_addr;
  1152. unsigned long long k8_addr;
  1153. /* Get VRAM informations */
  1154. rdev->mc.vram_is_ddr = true;
  1155. tmp = RREG32(RAMCFG);
  1156. if (tmp & CHANSIZE_OVERRIDE) {
  1157. chansize = 16;
  1158. } else if (tmp & CHANSIZE_MASK) {
  1159. chansize = 64;
  1160. } else {
  1161. chansize = 32;
  1162. }
  1163. tmp = RREG32(CHMAP);
  1164. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1165. case 0:
  1166. default:
  1167. numchan = 1;
  1168. break;
  1169. case 1:
  1170. numchan = 2;
  1171. break;
  1172. case 2:
  1173. numchan = 4;
  1174. break;
  1175. case 3:
  1176. numchan = 8;
  1177. break;
  1178. }
  1179. rdev->mc.vram_width = numchan * chansize;
  1180. /* Could aper size report 0 ? */
  1181. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1182. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1183. /* Setup GPU memory space */
  1184. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1185. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1186. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1187. r600_vram_gtt_location(rdev, &rdev->mc);
  1188. if (rdev->flags & RADEON_IS_IGP) {
  1189. rs690_pm_info(rdev);
  1190. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1191. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1192. /* Use K8 direct mapping for fast fb access. */
  1193. rdev->fastfb_working = false;
  1194. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1195. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1196. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1197. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1198. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1199. #endif
  1200. {
  1201. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1202. * memory is present.
  1203. */
  1204. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1205. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1206. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1207. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1208. rdev->fastfb_working = true;
  1209. }
  1210. }
  1211. }
  1212. }
  1213. radeon_update_bandwidth_info(rdev);
  1214. return 0;
  1215. }
  1216. int r600_vram_scratch_init(struct radeon_device *rdev)
  1217. {
  1218. int r;
  1219. if (rdev->vram_scratch.robj == NULL) {
  1220. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1221. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1222. NULL, &rdev->vram_scratch.robj);
  1223. if (r) {
  1224. return r;
  1225. }
  1226. }
  1227. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1228. if (unlikely(r != 0))
  1229. return r;
  1230. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1231. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1232. if (r) {
  1233. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1234. return r;
  1235. }
  1236. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1237. (void **)&rdev->vram_scratch.ptr);
  1238. if (r)
  1239. radeon_bo_unpin(rdev->vram_scratch.robj);
  1240. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1241. return r;
  1242. }
  1243. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1244. {
  1245. int r;
  1246. if (rdev->vram_scratch.robj == NULL) {
  1247. return;
  1248. }
  1249. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1250. if (likely(r == 0)) {
  1251. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1252. radeon_bo_unpin(rdev->vram_scratch.robj);
  1253. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1254. }
  1255. radeon_bo_unref(&rdev->vram_scratch.robj);
  1256. }
  1257. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1258. {
  1259. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1260. if (hung)
  1261. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1262. else
  1263. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1264. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1265. }
  1266. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1267. {
  1268. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1269. RREG32(R_008010_GRBM_STATUS));
  1270. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1271. RREG32(R_008014_GRBM_STATUS2));
  1272. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1273. RREG32(R_000E50_SRBM_STATUS));
  1274. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1275. RREG32(CP_STALLED_STAT1));
  1276. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1277. RREG32(CP_STALLED_STAT2));
  1278. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1279. RREG32(CP_BUSY_STAT));
  1280. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1281. RREG32(CP_STAT));
  1282. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1283. RREG32(DMA_STATUS_REG));
  1284. }
  1285. static bool r600_is_display_hung(struct radeon_device *rdev)
  1286. {
  1287. u32 crtc_hung = 0;
  1288. u32 crtc_status[2];
  1289. u32 i, j, tmp;
  1290. for (i = 0; i < rdev->num_crtc; i++) {
  1291. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1292. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1293. crtc_hung |= (1 << i);
  1294. }
  1295. }
  1296. for (j = 0; j < 10; j++) {
  1297. for (i = 0; i < rdev->num_crtc; i++) {
  1298. if (crtc_hung & (1 << i)) {
  1299. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1300. if (tmp != crtc_status[i])
  1301. crtc_hung &= ~(1 << i);
  1302. }
  1303. }
  1304. if (crtc_hung == 0)
  1305. return false;
  1306. udelay(100);
  1307. }
  1308. return true;
  1309. }
  1310. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1311. {
  1312. u32 reset_mask = 0;
  1313. u32 tmp;
  1314. /* GRBM_STATUS */
  1315. tmp = RREG32(R_008010_GRBM_STATUS);
  1316. if (rdev->family >= CHIP_RV770) {
  1317. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1318. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1319. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1320. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1321. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1322. reset_mask |= RADEON_RESET_GFX;
  1323. } else {
  1324. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1325. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1326. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1327. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1328. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1329. reset_mask |= RADEON_RESET_GFX;
  1330. }
  1331. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1332. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1333. reset_mask |= RADEON_RESET_CP;
  1334. if (G_008010_GRBM_EE_BUSY(tmp))
  1335. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1336. /* DMA_STATUS_REG */
  1337. tmp = RREG32(DMA_STATUS_REG);
  1338. if (!(tmp & DMA_IDLE))
  1339. reset_mask |= RADEON_RESET_DMA;
  1340. /* SRBM_STATUS */
  1341. tmp = RREG32(R_000E50_SRBM_STATUS);
  1342. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1343. reset_mask |= RADEON_RESET_RLC;
  1344. if (G_000E50_IH_BUSY(tmp))
  1345. reset_mask |= RADEON_RESET_IH;
  1346. if (G_000E50_SEM_BUSY(tmp))
  1347. reset_mask |= RADEON_RESET_SEM;
  1348. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1349. reset_mask |= RADEON_RESET_GRBM;
  1350. if (G_000E50_VMC_BUSY(tmp))
  1351. reset_mask |= RADEON_RESET_VMC;
  1352. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1353. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1354. G_000E50_MCDW_BUSY(tmp))
  1355. reset_mask |= RADEON_RESET_MC;
  1356. if (r600_is_display_hung(rdev))
  1357. reset_mask |= RADEON_RESET_DISPLAY;
  1358. /* Skip MC reset as it's mostly likely not hung, just busy */
  1359. if (reset_mask & RADEON_RESET_MC) {
  1360. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1361. reset_mask &= ~RADEON_RESET_MC;
  1362. }
  1363. return reset_mask;
  1364. }
  1365. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1366. {
  1367. struct rv515_mc_save save;
  1368. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1369. u32 tmp;
  1370. if (reset_mask == 0)
  1371. return;
  1372. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1373. r600_print_gpu_status_regs(rdev);
  1374. /* Disable CP parsing/prefetching */
  1375. if (rdev->family >= CHIP_RV770)
  1376. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1377. else
  1378. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1379. /* disable the RLC */
  1380. WREG32(RLC_CNTL, 0);
  1381. if (reset_mask & RADEON_RESET_DMA) {
  1382. /* Disable DMA */
  1383. tmp = RREG32(DMA_RB_CNTL);
  1384. tmp &= ~DMA_RB_ENABLE;
  1385. WREG32(DMA_RB_CNTL, tmp);
  1386. }
  1387. mdelay(50);
  1388. rv515_mc_stop(rdev, &save);
  1389. if (r600_mc_wait_for_idle(rdev)) {
  1390. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1391. }
  1392. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1393. if (rdev->family >= CHIP_RV770)
  1394. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1395. S_008020_SOFT_RESET_CB(1) |
  1396. S_008020_SOFT_RESET_PA(1) |
  1397. S_008020_SOFT_RESET_SC(1) |
  1398. S_008020_SOFT_RESET_SPI(1) |
  1399. S_008020_SOFT_RESET_SX(1) |
  1400. S_008020_SOFT_RESET_SH(1) |
  1401. S_008020_SOFT_RESET_TC(1) |
  1402. S_008020_SOFT_RESET_TA(1) |
  1403. S_008020_SOFT_RESET_VC(1) |
  1404. S_008020_SOFT_RESET_VGT(1);
  1405. else
  1406. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1407. S_008020_SOFT_RESET_DB(1) |
  1408. S_008020_SOFT_RESET_CB(1) |
  1409. S_008020_SOFT_RESET_PA(1) |
  1410. S_008020_SOFT_RESET_SC(1) |
  1411. S_008020_SOFT_RESET_SMX(1) |
  1412. S_008020_SOFT_RESET_SPI(1) |
  1413. S_008020_SOFT_RESET_SX(1) |
  1414. S_008020_SOFT_RESET_SH(1) |
  1415. S_008020_SOFT_RESET_TC(1) |
  1416. S_008020_SOFT_RESET_TA(1) |
  1417. S_008020_SOFT_RESET_VC(1) |
  1418. S_008020_SOFT_RESET_VGT(1);
  1419. }
  1420. if (reset_mask & RADEON_RESET_CP) {
  1421. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1422. S_008020_SOFT_RESET_VGT(1);
  1423. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1424. }
  1425. if (reset_mask & RADEON_RESET_DMA) {
  1426. if (rdev->family >= CHIP_RV770)
  1427. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1428. else
  1429. srbm_soft_reset |= SOFT_RESET_DMA;
  1430. }
  1431. if (reset_mask & RADEON_RESET_RLC)
  1432. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1433. if (reset_mask & RADEON_RESET_SEM)
  1434. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1435. if (reset_mask & RADEON_RESET_IH)
  1436. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1437. if (reset_mask & RADEON_RESET_GRBM)
  1438. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1439. if (!(rdev->flags & RADEON_IS_IGP)) {
  1440. if (reset_mask & RADEON_RESET_MC)
  1441. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1442. }
  1443. if (reset_mask & RADEON_RESET_VMC)
  1444. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1445. if (grbm_soft_reset) {
  1446. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1447. tmp |= grbm_soft_reset;
  1448. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1449. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1450. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1451. udelay(50);
  1452. tmp &= ~grbm_soft_reset;
  1453. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1454. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1455. }
  1456. if (srbm_soft_reset) {
  1457. tmp = RREG32(SRBM_SOFT_RESET);
  1458. tmp |= srbm_soft_reset;
  1459. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1460. WREG32(SRBM_SOFT_RESET, tmp);
  1461. tmp = RREG32(SRBM_SOFT_RESET);
  1462. udelay(50);
  1463. tmp &= ~srbm_soft_reset;
  1464. WREG32(SRBM_SOFT_RESET, tmp);
  1465. tmp = RREG32(SRBM_SOFT_RESET);
  1466. }
  1467. /* Wait a little for things to settle down */
  1468. mdelay(1);
  1469. rv515_mc_resume(rdev, &save);
  1470. udelay(50);
  1471. r600_print_gpu_status_regs(rdev);
  1472. }
  1473. int r600_asic_reset(struct radeon_device *rdev)
  1474. {
  1475. u32 reset_mask;
  1476. reset_mask = r600_gpu_check_soft_reset(rdev);
  1477. if (reset_mask)
  1478. r600_set_bios_scratch_engine_hung(rdev, true);
  1479. r600_gpu_soft_reset(rdev, reset_mask);
  1480. reset_mask = r600_gpu_check_soft_reset(rdev);
  1481. if (!reset_mask)
  1482. r600_set_bios_scratch_engine_hung(rdev, false);
  1483. return 0;
  1484. }
  1485. /**
  1486. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1487. *
  1488. * @rdev: radeon_device pointer
  1489. * @ring: radeon_ring structure holding ring information
  1490. *
  1491. * Check if the GFX engine is locked up.
  1492. * Returns true if the engine appears to be locked up, false if not.
  1493. */
  1494. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1495. {
  1496. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1497. if (!(reset_mask & (RADEON_RESET_GFX |
  1498. RADEON_RESET_COMPUTE |
  1499. RADEON_RESET_CP))) {
  1500. radeon_ring_lockup_update(ring);
  1501. return false;
  1502. }
  1503. /* force CP activities */
  1504. radeon_ring_force_activity(rdev, ring);
  1505. return radeon_ring_test_lockup(rdev, ring);
  1506. }
  1507. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1508. u32 tiling_pipe_num,
  1509. u32 max_rb_num,
  1510. u32 total_max_rb_num,
  1511. u32 disabled_rb_mask)
  1512. {
  1513. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1514. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1515. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1516. unsigned i, j;
  1517. /* mask out the RBs that don't exist on that asic */
  1518. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1519. /* make sure at least one RB is available */
  1520. if ((tmp & 0xff) != 0xff)
  1521. disabled_rb_mask = tmp;
  1522. rendering_pipe_num = 1 << tiling_pipe_num;
  1523. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1524. BUG_ON(rendering_pipe_num < req_rb_num);
  1525. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1526. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1527. if (rdev->family <= CHIP_RV740) {
  1528. /* r6xx/r7xx */
  1529. rb_num_width = 2;
  1530. } else {
  1531. /* eg+ */
  1532. rb_num_width = 4;
  1533. }
  1534. for (i = 0; i < max_rb_num; i++) {
  1535. if (!(mask & disabled_rb_mask)) {
  1536. for (j = 0; j < pipe_rb_ratio; j++) {
  1537. data <<= rb_num_width;
  1538. data |= max_rb_num - i - 1;
  1539. }
  1540. if (pipe_rb_remain) {
  1541. data <<= rb_num_width;
  1542. data |= max_rb_num - i - 1;
  1543. pipe_rb_remain--;
  1544. }
  1545. }
  1546. mask >>= 1;
  1547. }
  1548. return data;
  1549. }
  1550. int r600_count_pipe_bits(uint32_t val)
  1551. {
  1552. return hweight32(val);
  1553. }
  1554. static void r600_gpu_init(struct radeon_device *rdev)
  1555. {
  1556. u32 tiling_config;
  1557. u32 ramcfg;
  1558. u32 cc_rb_backend_disable;
  1559. u32 cc_gc_shader_pipe_config;
  1560. u32 tmp;
  1561. int i, j;
  1562. u32 sq_config;
  1563. u32 sq_gpr_resource_mgmt_1 = 0;
  1564. u32 sq_gpr_resource_mgmt_2 = 0;
  1565. u32 sq_thread_resource_mgmt = 0;
  1566. u32 sq_stack_resource_mgmt_1 = 0;
  1567. u32 sq_stack_resource_mgmt_2 = 0;
  1568. u32 disabled_rb_mask;
  1569. rdev->config.r600.tiling_group_size = 256;
  1570. switch (rdev->family) {
  1571. case CHIP_R600:
  1572. rdev->config.r600.max_pipes = 4;
  1573. rdev->config.r600.max_tile_pipes = 8;
  1574. rdev->config.r600.max_simds = 4;
  1575. rdev->config.r600.max_backends = 4;
  1576. rdev->config.r600.max_gprs = 256;
  1577. rdev->config.r600.max_threads = 192;
  1578. rdev->config.r600.max_stack_entries = 256;
  1579. rdev->config.r600.max_hw_contexts = 8;
  1580. rdev->config.r600.max_gs_threads = 16;
  1581. rdev->config.r600.sx_max_export_size = 128;
  1582. rdev->config.r600.sx_max_export_pos_size = 16;
  1583. rdev->config.r600.sx_max_export_smx_size = 128;
  1584. rdev->config.r600.sq_num_cf_insts = 2;
  1585. break;
  1586. case CHIP_RV630:
  1587. case CHIP_RV635:
  1588. rdev->config.r600.max_pipes = 2;
  1589. rdev->config.r600.max_tile_pipes = 2;
  1590. rdev->config.r600.max_simds = 3;
  1591. rdev->config.r600.max_backends = 1;
  1592. rdev->config.r600.max_gprs = 128;
  1593. rdev->config.r600.max_threads = 192;
  1594. rdev->config.r600.max_stack_entries = 128;
  1595. rdev->config.r600.max_hw_contexts = 8;
  1596. rdev->config.r600.max_gs_threads = 4;
  1597. rdev->config.r600.sx_max_export_size = 128;
  1598. rdev->config.r600.sx_max_export_pos_size = 16;
  1599. rdev->config.r600.sx_max_export_smx_size = 128;
  1600. rdev->config.r600.sq_num_cf_insts = 2;
  1601. break;
  1602. case CHIP_RV610:
  1603. case CHIP_RV620:
  1604. case CHIP_RS780:
  1605. case CHIP_RS880:
  1606. rdev->config.r600.max_pipes = 1;
  1607. rdev->config.r600.max_tile_pipes = 1;
  1608. rdev->config.r600.max_simds = 2;
  1609. rdev->config.r600.max_backends = 1;
  1610. rdev->config.r600.max_gprs = 128;
  1611. rdev->config.r600.max_threads = 192;
  1612. rdev->config.r600.max_stack_entries = 128;
  1613. rdev->config.r600.max_hw_contexts = 4;
  1614. rdev->config.r600.max_gs_threads = 4;
  1615. rdev->config.r600.sx_max_export_size = 128;
  1616. rdev->config.r600.sx_max_export_pos_size = 16;
  1617. rdev->config.r600.sx_max_export_smx_size = 128;
  1618. rdev->config.r600.sq_num_cf_insts = 1;
  1619. break;
  1620. case CHIP_RV670:
  1621. rdev->config.r600.max_pipes = 4;
  1622. rdev->config.r600.max_tile_pipes = 4;
  1623. rdev->config.r600.max_simds = 4;
  1624. rdev->config.r600.max_backends = 4;
  1625. rdev->config.r600.max_gprs = 192;
  1626. rdev->config.r600.max_threads = 192;
  1627. rdev->config.r600.max_stack_entries = 256;
  1628. rdev->config.r600.max_hw_contexts = 8;
  1629. rdev->config.r600.max_gs_threads = 16;
  1630. rdev->config.r600.sx_max_export_size = 128;
  1631. rdev->config.r600.sx_max_export_pos_size = 16;
  1632. rdev->config.r600.sx_max_export_smx_size = 128;
  1633. rdev->config.r600.sq_num_cf_insts = 2;
  1634. break;
  1635. default:
  1636. break;
  1637. }
  1638. /* Initialize HDP */
  1639. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1640. WREG32((0x2c14 + j), 0x00000000);
  1641. WREG32((0x2c18 + j), 0x00000000);
  1642. WREG32((0x2c1c + j), 0x00000000);
  1643. WREG32((0x2c20 + j), 0x00000000);
  1644. WREG32((0x2c24 + j), 0x00000000);
  1645. }
  1646. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1647. /* Setup tiling */
  1648. tiling_config = 0;
  1649. ramcfg = RREG32(RAMCFG);
  1650. switch (rdev->config.r600.max_tile_pipes) {
  1651. case 1:
  1652. tiling_config |= PIPE_TILING(0);
  1653. break;
  1654. case 2:
  1655. tiling_config |= PIPE_TILING(1);
  1656. break;
  1657. case 4:
  1658. tiling_config |= PIPE_TILING(2);
  1659. break;
  1660. case 8:
  1661. tiling_config |= PIPE_TILING(3);
  1662. break;
  1663. default:
  1664. break;
  1665. }
  1666. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1667. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1668. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1669. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1670. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1671. if (tmp > 3) {
  1672. tiling_config |= ROW_TILING(3);
  1673. tiling_config |= SAMPLE_SPLIT(3);
  1674. } else {
  1675. tiling_config |= ROW_TILING(tmp);
  1676. tiling_config |= SAMPLE_SPLIT(tmp);
  1677. }
  1678. tiling_config |= BANK_SWAPS(1);
  1679. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1680. tmp = R6XX_MAX_BACKENDS -
  1681. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1682. if (tmp < rdev->config.r600.max_backends) {
  1683. rdev->config.r600.max_backends = tmp;
  1684. }
  1685. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1686. tmp = R6XX_MAX_PIPES -
  1687. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1688. if (tmp < rdev->config.r600.max_pipes) {
  1689. rdev->config.r600.max_pipes = tmp;
  1690. }
  1691. tmp = R6XX_MAX_SIMDS -
  1692. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1693. if (tmp < rdev->config.r600.max_simds) {
  1694. rdev->config.r600.max_simds = tmp;
  1695. }
  1696. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1697. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1698. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1699. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1700. tiling_config |= tmp << 16;
  1701. rdev->config.r600.backend_map = tmp;
  1702. rdev->config.r600.tile_config = tiling_config;
  1703. WREG32(GB_TILING_CONFIG, tiling_config);
  1704. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1705. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1706. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1707. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1708. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1709. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1710. /* Setup some CP states */
  1711. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1712. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1713. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1714. SYNC_WALKER | SYNC_ALIGNER));
  1715. /* Setup various GPU states */
  1716. if (rdev->family == CHIP_RV670)
  1717. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1718. tmp = RREG32(SX_DEBUG_1);
  1719. tmp |= SMX_EVENT_RELEASE;
  1720. if ((rdev->family > CHIP_R600))
  1721. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1722. WREG32(SX_DEBUG_1, tmp);
  1723. if (((rdev->family) == CHIP_R600) ||
  1724. ((rdev->family) == CHIP_RV630) ||
  1725. ((rdev->family) == CHIP_RV610) ||
  1726. ((rdev->family) == CHIP_RV620) ||
  1727. ((rdev->family) == CHIP_RS780) ||
  1728. ((rdev->family) == CHIP_RS880)) {
  1729. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1730. } else {
  1731. WREG32(DB_DEBUG, 0);
  1732. }
  1733. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1734. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1735. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1736. WREG32(VGT_NUM_INSTANCES, 0);
  1737. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1738. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1739. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1740. if (((rdev->family) == CHIP_RV610) ||
  1741. ((rdev->family) == CHIP_RV620) ||
  1742. ((rdev->family) == CHIP_RS780) ||
  1743. ((rdev->family) == CHIP_RS880)) {
  1744. tmp = (CACHE_FIFO_SIZE(0xa) |
  1745. FETCH_FIFO_HIWATER(0xa) |
  1746. DONE_FIFO_HIWATER(0xe0) |
  1747. ALU_UPDATE_FIFO_HIWATER(0x8));
  1748. } else if (((rdev->family) == CHIP_R600) ||
  1749. ((rdev->family) == CHIP_RV630)) {
  1750. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1751. tmp |= DONE_FIFO_HIWATER(0x4);
  1752. }
  1753. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1754. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1755. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1756. */
  1757. sq_config = RREG32(SQ_CONFIG);
  1758. sq_config &= ~(PS_PRIO(3) |
  1759. VS_PRIO(3) |
  1760. GS_PRIO(3) |
  1761. ES_PRIO(3));
  1762. sq_config |= (DX9_CONSTS |
  1763. VC_ENABLE |
  1764. PS_PRIO(0) |
  1765. VS_PRIO(1) |
  1766. GS_PRIO(2) |
  1767. ES_PRIO(3));
  1768. if ((rdev->family) == CHIP_R600) {
  1769. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1770. NUM_VS_GPRS(124) |
  1771. NUM_CLAUSE_TEMP_GPRS(4));
  1772. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1773. NUM_ES_GPRS(0));
  1774. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1775. NUM_VS_THREADS(48) |
  1776. NUM_GS_THREADS(4) |
  1777. NUM_ES_THREADS(4));
  1778. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1779. NUM_VS_STACK_ENTRIES(128));
  1780. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1781. NUM_ES_STACK_ENTRIES(0));
  1782. } else if (((rdev->family) == CHIP_RV610) ||
  1783. ((rdev->family) == CHIP_RV620) ||
  1784. ((rdev->family) == CHIP_RS780) ||
  1785. ((rdev->family) == CHIP_RS880)) {
  1786. /* no vertex cache */
  1787. sq_config &= ~VC_ENABLE;
  1788. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1789. NUM_VS_GPRS(44) |
  1790. NUM_CLAUSE_TEMP_GPRS(2));
  1791. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1792. NUM_ES_GPRS(17));
  1793. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1794. NUM_VS_THREADS(78) |
  1795. NUM_GS_THREADS(4) |
  1796. NUM_ES_THREADS(31));
  1797. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1798. NUM_VS_STACK_ENTRIES(40));
  1799. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1800. NUM_ES_STACK_ENTRIES(16));
  1801. } else if (((rdev->family) == CHIP_RV630) ||
  1802. ((rdev->family) == CHIP_RV635)) {
  1803. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1804. NUM_VS_GPRS(44) |
  1805. NUM_CLAUSE_TEMP_GPRS(2));
  1806. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1807. NUM_ES_GPRS(18));
  1808. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1809. NUM_VS_THREADS(78) |
  1810. NUM_GS_THREADS(4) |
  1811. NUM_ES_THREADS(31));
  1812. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1813. NUM_VS_STACK_ENTRIES(40));
  1814. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1815. NUM_ES_STACK_ENTRIES(16));
  1816. } else if ((rdev->family) == CHIP_RV670) {
  1817. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1818. NUM_VS_GPRS(44) |
  1819. NUM_CLAUSE_TEMP_GPRS(2));
  1820. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1821. NUM_ES_GPRS(17));
  1822. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1823. NUM_VS_THREADS(78) |
  1824. NUM_GS_THREADS(4) |
  1825. NUM_ES_THREADS(31));
  1826. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1827. NUM_VS_STACK_ENTRIES(64));
  1828. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1829. NUM_ES_STACK_ENTRIES(64));
  1830. }
  1831. WREG32(SQ_CONFIG, sq_config);
  1832. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1833. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1834. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1835. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1836. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1837. if (((rdev->family) == CHIP_RV610) ||
  1838. ((rdev->family) == CHIP_RV620) ||
  1839. ((rdev->family) == CHIP_RS780) ||
  1840. ((rdev->family) == CHIP_RS880)) {
  1841. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1842. } else {
  1843. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1844. }
  1845. /* More default values. 2D/3D driver should adjust as needed */
  1846. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1847. S1_X(0x4) | S1_Y(0xc)));
  1848. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1849. S1_X(0x2) | S1_Y(0x2) |
  1850. S2_X(0xa) | S2_Y(0x6) |
  1851. S3_X(0x6) | S3_Y(0xa)));
  1852. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1853. S1_X(0x4) | S1_Y(0xc) |
  1854. S2_X(0x1) | S2_Y(0x6) |
  1855. S3_X(0xa) | S3_Y(0xe)));
  1856. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1857. S5_X(0x0) | S5_Y(0x0) |
  1858. S6_X(0xb) | S6_Y(0x4) |
  1859. S7_X(0x7) | S7_Y(0x8)));
  1860. WREG32(VGT_STRMOUT_EN, 0);
  1861. tmp = rdev->config.r600.max_pipes * 16;
  1862. switch (rdev->family) {
  1863. case CHIP_RV610:
  1864. case CHIP_RV620:
  1865. case CHIP_RS780:
  1866. case CHIP_RS880:
  1867. tmp += 32;
  1868. break;
  1869. case CHIP_RV670:
  1870. tmp += 128;
  1871. break;
  1872. default:
  1873. break;
  1874. }
  1875. if (tmp > 256) {
  1876. tmp = 256;
  1877. }
  1878. WREG32(VGT_ES_PER_GS, 128);
  1879. WREG32(VGT_GS_PER_ES, tmp);
  1880. WREG32(VGT_GS_PER_VS, 2);
  1881. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1882. /* more default values. 2D/3D driver should adjust as needed */
  1883. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1884. WREG32(VGT_STRMOUT_EN, 0);
  1885. WREG32(SX_MISC, 0);
  1886. WREG32(PA_SC_MODE_CNTL, 0);
  1887. WREG32(PA_SC_AA_CONFIG, 0);
  1888. WREG32(PA_SC_LINE_STIPPLE, 0);
  1889. WREG32(SPI_INPUT_Z, 0);
  1890. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1891. WREG32(CB_COLOR7_FRAG, 0);
  1892. /* Clear render buffer base addresses */
  1893. WREG32(CB_COLOR0_BASE, 0);
  1894. WREG32(CB_COLOR1_BASE, 0);
  1895. WREG32(CB_COLOR2_BASE, 0);
  1896. WREG32(CB_COLOR3_BASE, 0);
  1897. WREG32(CB_COLOR4_BASE, 0);
  1898. WREG32(CB_COLOR5_BASE, 0);
  1899. WREG32(CB_COLOR6_BASE, 0);
  1900. WREG32(CB_COLOR7_BASE, 0);
  1901. WREG32(CB_COLOR7_FRAG, 0);
  1902. switch (rdev->family) {
  1903. case CHIP_RV610:
  1904. case CHIP_RV620:
  1905. case CHIP_RS780:
  1906. case CHIP_RS880:
  1907. tmp = TC_L2_SIZE(8);
  1908. break;
  1909. case CHIP_RV630:
  1910. case CHIP_RV635:
  1911. tmp = TC_L2_SIZE(4);
  1912. break;
  1913. case CHIP_R600:
  1914. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1915. break;
  1916. default:
  1917. tmp = TC_L2_SIZE(0);
  1918. break;
  1919. }
  1920. WREG32(TC_CNTL, tmp);
  1921. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1922. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1923. tmp = RREG32(ARB_POP);
  1924. tmp |= ENABLE_TC128;
  1925. WREG32(ARB_POP, tmp);
  1926. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1927. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1928. NUM_CLIP_SEQ(3)));
  1929. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1930. WREG32(VC_ENHANCE, 0);
  1931. }
  1932. /*
  1933. * Indirect registers accessor
  1934. */
  1935. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1936. {
  1937. unsigned long flags;
  1938. u32 r;
  1939. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  1940. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1941. (void)RREG32(PCIE_PORT_INDEX);
  1942. r = RREG32(PCIE_PORT_DATA);
  1943. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  1944. return r;
  1945. }
  1946. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1947. {
  1948. unsigned long flags;
  1949. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  1950. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1951. (void)RREG32(PCIE_PORT_INDEX);
  1952. WREG32(PCIE_PORT_DATA, (v));
  1953. (void)RREG32(PCIE_PORT_DATA);
  1954. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  1955. }
  1956. /*
  1957. * CP & Ring
  1958. */
  1959. void r600_cp_stop(struct radeon_device *rdev)
  1960. {
  1961. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1962. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1963. WREG32(SCRATCH_UMSK, 0);
  1964. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1965. }
  1966. int r600_init_microcode(struct radeon_device *rdev)
  1967. {
  1968. const char *chip_name;
  1969. const char *rlc_chip_name;
  1970. const char *smc_chip_name = "RV770";
  1971. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  1972. char fw_name[30];
  1973. int err;
  1974. DRM_DEBUG("\n");
  1975. switch (rdev->family) {
  1976. case CHIP_R600:
  1977. chip_name = "R600";
  1978. rlc_chip_name = "R600";
  1979. break;
  1980. case CHIP_RV610:
  1981. chip_name = "RV610";
  1982. rlc_chip_name = "R600";
  1983. break;
  1984. case CHIP_RV630:
  1985. chip_name = "RV630";
  1986. rlc_chip_name = "R600";
  1987. break;
  1988. case CHIP_RV620:
  1989. chip_name = "RV620";
  1990. rlc_chip_name = "R600";
  1991. break;
  1992. case CHIP_RV635:
  1993. chip_name = "RV635";
  1994. rlc_chip_name = "R600";
  1995. break;
  1996. case CHIP_RV670:
  1997. chip_name = "RV670";
  1998. rlc_chip_name = "R600";
  1999. break;
  2000. case CHIP_RS780:
  2001. case CHIP_RS880:
  2002. chip_name = "RS780";
  2003. rlc_chip_name = "R600";
  2004. break;
  2005. case CHIP_RV770:
  2006. chip_name = "RV770";
  2007. rlc_chip_name = "R700";
  2008. smc_chip_name = "RV770";
  2009. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2010. break;
  2011. case CHIP_RV730:
  2012. chip_name = "RV730";
  2013. rlc_chip_name = "R700";
  2014. smc_chip_name = "RV730";
  2015. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2016. break;
  2017. case CHIP_RV710:
  2018. chip_name = "RV710";
  2019. rlc_chip_name = "R700";
  2020. smc_chip_name = "RV710";
  2021. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2022. break;
  2023. case CHIP_RV740:
  2024. chip_name = "RV730";
  2025. rlc_chip_name = "R700";
  2026. smc_chip_name = "RV740";
  2027. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2028. break;
  2029. case CHIP_CEDAR:
  2030. chip_name = "CEDAR";
  2031. rlc_chip_name = "CEDAR";
  2032. smc_chip_name = "CEDAR";
  2033. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2034. break;
  2035. case CHIP_REDWOOD:
  2036. chip_name = "REDWOOD";
  2037. rlc_chip_name = "REDWOOD";
  2038. smc_chip_name = "REDWOOD";
  2039. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2040. break;
  2041. case CHIP_JUNIPER:
  2042. chip_name = "JUNIPER";
  2043. rlc_chip_name = "JUNIPER";
  2044. smc_chip_name = "JUNIPER";
  2045. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2046. break;
  2047. case CHIP_CYPRESS:
  2048. case CHIP_HEMLOCK:
  2049. chip_name = "CYPRESS";
  2050. rlc_chip_name = "CYPRESS";
  2051. smc_chip_name = "CYPRESS";
  2052. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2053. break;
  2054. case CHIP_PALM:
  2055. chip_name = "PALM";
  2056. rlc_chip_name = "SUMO";
  2057. break;
  2058. case CHIP_SUMO:
  2059. chip_name = "SUMO";
  2060. rlc_chip_name = "SUMO";
  2061. break;
  2062. case CHIP_SUMO2:
  2063. chip_name = "SUMO2";
  2064. rlc_chip_name = "SUMO";
  2065. break;
  2066. default: BUG();
  2067. }
  2068. if (rdev->family >= CHIP_CEDAR) {
  2069. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2070. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2071. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2072. } else if (rdev->family >= CHIP_RV770) {
  2073. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2074. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2075. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2076. } else {
  2077. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2078. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2079. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2080. }
  2081. DRM_INFO("Loading %s Microcode\n", chip_name);
  2082. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2083. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2084. if (err)
  2085. goto out;
  2086. if (rdev->pfp_fw->size != pfp_req_size) {
  2087. printk(KERN_ERR
  2088. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2089. rdev->pfp_fw->size, fw_name);
  2090. err = -EINVAL;
  2091. goto out;
  2092. }
  2093. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2094. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2095. if (err)
  2096. goto out;
  2097. if (rdev->me_fw->size != me_req_size) {
  2098. printk(KERN_ERR
  2099. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2100. rdev->me_fw->size, fw_name);
  2101. err = -EINVAL;
  2102. }
  2103. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2104. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2105. if (err)
  2106. goto out;
  2107. if (rdev->rlc_fw->size != rlc_req_size) {
  2108. printk(KERN_ERR
  2109. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2110. rdev->rlc_fw->size, fw_name);
  2111. err = -EINVAL;
  2112. }
  2113. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2114. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2115. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2116. if (err) {
  2117. printk(KERN_ERR
  2118. "smc: error loading firmware \"%s\"\n",
  2119. fw_name);
  2120. release_firmware(rdev->smc_fw);
  2121. rdev->smc_fw = NULL;
  2122. } else if (rdev->smc_fw->size != smc_req_size) {
  2123. printk(KERN_ERR
  2124. "smc: Bogus length %zu in firmware \"%s\"\n",
  2125. rdev->smc_fw->size, fw_name);
  2126. err = -EINVAL;
  2127. }
  2128. }
  2129. out:
  2130. if (err) {
  2131. if (err != -EINVAL)
  2132. printk(KERN_ERR
  2133. "r600_cp: Failed to load firmware \"%s\"\n",
  2134. fw_name);
  2135. release_firmware(rdev->pfp_fw);
  2136. rdev->pfp_fw = NULL;
  2137. release_firmware(rdev->me_fw);
  2138. rdev->me_fw = NULL;
  2139. release_firmware(rdev->rlc_fw);
  2140. rdev->rlc_fw = NULL;
  2141. release_firmware(rdev->smc_fw);
  2142. rdev->smc_fw = NULL;
  2143. }
  2144. return err;
  2145. }
  2146. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2147. {
  2148. const __be32 *fw_data;
  2149. int i;
  2150. if (!rdev->me_fw || !rdev->pfp_fw)
  2151. return -EINVAL;
  2152. r600_cp_stop(rdev);
  2153. WREG32(CP_RB_CNTL,
  2154. #ifdef __BIG_ENDIAN
  2155. BUF_SWAP_32BIT |
  2156. #endif
  2157. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2158. /* Reset cp */
  2159. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2160. RREG32(GRBM_SOFT_RESET);
  2161. mdelay(15);
  2162. WREG32(GRBM_SOFT_RESET, 0);
  2163. WREG32(CP_ME_RAM_WADDR, 0);
  2164. fw_data = (const __be32 *)rdev->me_fw->data;
  2165. WREG32(CP_ME_RAM_WADDR, 0);
  2166. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2167. WREG32(CP_ME_RAM_DATA,
  2168. be32_to_cpup(fw_data++));
  2169. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2170. WREG32(CP_PFP_UCODE_ADDR, 0);
  2171. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2172. WREG32(CP_PFP_UCODE_DATA,
  2173. be32_to_cpup(fw_data++));
  2174. WREG32(CP_PFP_UCODE_ADDR, 0);
  2175. WREG32(CP_ME_RAM_WADDR, 0);
  2176. WREG32(CP_ME_RAM_RADDR, 0);
  2177. return 0;
  2178. }
  2179. int r600_cp_start(struct radeon_device *rdev)
  2180. {
  2181. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2182. int r;
  2183. uint32_t cp_me;
  2184. r = radeon_ring_lock(rdev, ring, 7);
  2185. if (r) {
  2186. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2187. return r;
  2188. }
  2189. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2190. radeon_ring_write(ring, 0x1);
  2191. if (rdev->family >= CHIP_RV770) {
  2192. radeon_ring_write(ring, 0x0);
  2193. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2194. } else {
  2195. radeon_ring_write(ring, 0x3);
  2196. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2197. }
  2198. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2199. radeon_ring_write(ring, 0);
  2200. radeon_ring_write(ring, 0);
  2201. radeon_ring_unlock_commit(rdev, ring);
  2202. cp_me = 0xff;
  2203. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2204. return 0;
  2205. }
  2206. int r600_cp_resume(struct radeon_device *rdev)
  2207. {
  2208. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2209. u32 tmp;
  2210. u32 rb_bufsz;
  2211. int r;
  2212. /* Reset cp */
  2213. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2214. RREG32(GRBM_SOFT_RESET);
  2215. mdelay(15);
  2216. WREG32(GRBM_SOFT_RESET, 0);
  2217. /* Set ring buffer size */
  2218. rb_bufsz = order_base_2(ring->ring_size / 8);
  2219. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2220. #ifdef __BIG_ENDIAN
  2221. tmp |= BUF_SWAP_32BIT;
  2222. #endif
  2223. WREG32(CP_RB_CNTL, tmp);
  2224. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2225. /* Set the write pointer delay */
  2226. WREG32(CP_RB_WPTR_DELAY, 0);
  2227. /* Initialize the ring buffer's read and write pointers */
  2228. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2229. WREG32(CP_RB_RPTR_WR, 0);
  2230. ring->wptr = 0;
  2231. WREG32(CP_RB_WPTR, ring->wptr);
  2232. /* set the wb address whether it's enabled or not */
  2233. WREG32(CP_RB_RPTR_ADDR,
  2234. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2235. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2236. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2237. if (rdev->wb.enabled)
  2238. WREG32(SCRATCH_UMSK, 0xff);
  2239. else {
  2240. tmp |= RB_NO_UPDATE;
  2241. WREG32(SCRATCH_UMSK, 0);
  2242. }
  2243. mdelay(1);
  2244. WREG32(CP_RB_CNTL, tmp);
  2245. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2246. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2247. ring->rptr = RREG32(CP_RB_RPTR);
  2248. r600_cp_start(rdev);
  2249. ring->ready = true;
  2250. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2251. if (r) {
  2252. ring->ready = false;
  2253. return r;
  2254. }
  2255. return 0;
  2256. }
  2257. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2258. {
  2259. u32 rb_bufsz;
  2260. int r;
  2261. /* Align ring size */
  2262. rb_bufsz = order_base_2(ring_size / 8);
  2263. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2264. ring->ring_size = ring_size;
  2265. ring->align_mask = 16 - 1;
  2266. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2267. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2268. if (r) {
  2269. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2270. ring->rptr_save_reg = 0;
  2271. }
  2272. }
  2273. }
  2274. void r600_cp_fini(struct radeon_device *rdev)
  2275. {
  2276. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2277. r600_cp_stop(rdev);
  2278. radeon_ring_fini(rdev, ring);
  2279. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2280. }
  2281. /*
  2282. * GPU scratch registers helpers function.
  2283. */
  2284. void r600_scratch_init(struct radeon_device *rdev)
  2285. {
  2286. int i;
  2287. rdev->scratch.num_reg = 7;
  2288. rdev->scratch.reg_base = SCRATCH_REG0;
  2289. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2290. rdev->scratch.free[i] = true;
  2291. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2292. }
  2293. }
  2294. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2295. {
  2296. uint32_t scratch;
  2297. uint32_t tmp = 0;
  2298. unsigned i;
  2299. int r;
  2300. r = radeon_scratch_get(rdev, &scratch);
  2301. if (r) {
  2302. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2303. return r;
  2304. }
  2305. WREG32(scratch, 0xCAFEDEAD);
  2306. r = radeon_ring_lock(rdev, ring, 3);
  2307. if (r) {
  2308. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2309. radeon_scratch_free(rdev, scratch);
  2310. return r;
  2311. }
  2312. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2313. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2314. radeon_ring_write(ring, 0xDEADBEEF);
  2315. radeon_ring_unlock_commit(rdev, ring);
  2316. for (i = 0; i < rdev->usec_timeout; i++) {
  2317. tmp = RREG32(scratch);
  2318. if (tmp == 0xDEADBEEF)
  2319. break;
  2320. DRM_UDELAY(1);
  2321. }
  2322. if (i < rdev->usec_timeout) {
  2323. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2324. } else {
  2325. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2326. ring->idx, scratch, tmp);
  2327. r = -EINVAL;
  2328. }
  2329. radeon_scratch_free(rdev, scratch);
  2330. return r;
  2331. }
  2332. /*
  2333. * CP fences/semaphores
  2334. */
  2335. void r600_fence_ring_emit(struct radeon_device *rdev,
  2336. struct radeon_fence *fence)
  2337. {
  2338. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2339. if (rdev->wb.use_event) {
  2340. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2341. /* flush read cache over gart */
  2342. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2343. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2344. PACKET3_VC_ACTION_ENA |
  2345. PACKET3_SH_ACTION_ENA);
  2346. radeon_ring_write(ring, 0xFFFFFFFF);
  2347. radeon_ring_write(ring, 0);
  2348. radeon_ring_write(ring, 10); /* poll interval */
  2349. /* EVENT_WRITE_EOP - flush caches, send int */
  2350. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2351. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2352. radeon_ring_write(ring, addr & 0xffffffff);
  2353. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2354. radeon_ring_write(ring, fence->seq);
  2355. radeon_ring_write(ring, 0);
  2356. } else {
  2357. /* flush read cache over gart */
  2358. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2359. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2360. PACKET3_VC_ACTION_ENA |
  2361. PACKET3_SH_ACTION_ENA);
  2362. radeon_ring_write(ring, 0xFFFFFFFF);
  2363. radeon_ring_write(ring, 0);
  2364. radeon_ring_write(ring, 10); /* poll interval */
  2365. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2366. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2367. /* wait for 3D idle clean */
  2368. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2369. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2370. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2371. /* Emit fence sequence & fire IRQ */
  2372. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2373. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2374. radeon_ring_write(ring, fence->seq);
  2375. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2376. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2377. radeon_ring_write(ring, RB_INT_STAT);
  2378. }
  2379. }
  2380. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2381. struct radeon_ring *ring,
  2382. struct radeon_semaphore *semaphore,
  2383. bool emit_wait)
  2384. {
  2385. uint64_t addr = semaphore->gpu_addr;
  2386. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2387. if (rdev->family < CHIP_CAYMAN)
  2388. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2389. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2390. radeon_ring_write(ring, addr & 0xffffffff);
  2391. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2392. }
  2393. /**
  2394. * r600_copy_cpdma - copy pages using the CP DMA engine
  2395. *
  2396. * @rdev: radeon_device pointer
  2397. * @src_offset: src GPU address
  2398. * @dst_offset: dst GPU address
  2399. * @num_gpu_pages: number of GPU pages to xfer
  2400. * @fence: radeon fence object
  2401. *
  2402. * Copy GPU paging using the CP DMA engine (r6xx+).
  2403. * Used by the radeon ttm implementation to move pages if
  2404. * registered as the asic copy callback.
  2405. */
  2406. int r600_copy_cpdma(struct radeon_device *rdev,
  2407. uint64_t src_offset, uint64_t dst_offset,
  2408. unsigned num_gpu_pages,
  2409. struct radeon_fence **fence)
  2410. {
  2411. struct radeon_semaphore *sem = NULL;
  2412. int ring_index = rdev->asic->copy.blit_ring_index;
  2413. struct radeon_ring *ring = &rdev->ring[ring_index];
  2414. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2415. int i, num_loops;
  2416. int r = 0;
  2417. r = radeon_semaphore_create(rdev, &sem);
  2418. if (r) {
  2419. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2420. return r;
  2421. }
  2422. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2423. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2424. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2425. if (r) {
  2426. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2427. radeon_semaphore_free(rdev, &sem, NULL);
  2428. return r;
  2429. }
  2430. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2431. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2432. ring->idx);
  2433. radeon_fence_note_sync(*fence, ring->idx);
  2434. } else {
  2435. radeon_semaphore_free(rdev, &sem, NULL);
  2436. }
  2437. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2438. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2439. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2440. for (i = 0; i < num_loops; i++) {
  2441. cur_size_in_bytes = size_in_bytes;
  2442. if (cur_size_in_bytes > 0x1fffff)
  2443. cur_size_in_bytes = 0x1fffff;
  2444. size_in_bytes -= cur_size_in_bytes;
  2445. tmp = upper_32_bits(src_offset) & 0xff;
  2446. if (size_in_bytes == 0)
  2447. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2448. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2449. radeon_ring_write(ring, src_offset & 0xffffffff);
  2450. radeon_ring_write(ring, tmp);
  2451. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2452. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2453. radeon_ring_write(ring, cur_size_in_bytes);
  2454. src_offset += cur_size_in_bytes;
  2455. dst_offset += cur_size_in_bytes;
  2456. }
  2457. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2458. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2459. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2460. r = radeon_fence_emit(rdev, fence, ring->idx);
  2461. if (r) {
  2462. radeon_ring_unlock_undo(rdev, ring);
  2463. return r;
  2464. }
  2465. radeon_ring_unlock_commit(rdev, ring);
  2466. radeon_semaphore_free(rdev, &sem, *fence);
  2467. return r;
  2468. }
  2469. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2470. uint32_t tiling_flags, uint32_t pitch,
  2471. uint32_t offset, uint32_t obj_size)
  2472. {
  2473. /* FIXME: implement */
  2474. return 0;
  2475. }
  2476. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2477. {
  2478. /* FIXME: implement */
  2479. }
  2480. static int r600_startup(struct radeon_device *rdev)
  2481. {
  2482. struct radeon_ring *ring;
  2483. int r;
  2484. /* enable pcie gen2 link */
  2485. r600_pcie_gen2_enable(rdev);
  2486. /* scratch needs to be initialized before MC */
  2487. r = r600_vram_scratch_init(rdev);
  2488. if (r)
  2489. return r;
  2490. r600_mc_program(rdev);
  2491. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2492. r = r600_init_microcode(rdev);
  2493. if (r) {
  2494. DRM_ERROR("Failed to load firmware!\n");
  2495. return r;
  2496. }
  2497. }
  2498. if (rdev->flags & RADEON_IS_AGP) {
  2499. r600_agp_enable(rdev);
  2500. } else {
  2501. r = r600_pcie_gart_enable(rdev);
  2502. if (r)
  2503. return r;
  2504. }
  2505. r600_gpu_init(rdev);
  2506. /* allocate wb buffer */
  2507. r = radeon_wb_init(rdev);
  2508. if (r)
  2509. return r;
  2510. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2511. if (r) {
  2512. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2513. return r;
  2514. }
  2515. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2516. if (r) {
  2517. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2518. return r;
  2519. }
  2520. /* Enable IRQ */
  2521. if (!rdev->irq.installed) {
  2522. r = radeon_irq_kms_init(rdev);
  2523. if (r)
  2524. return r;
  2525. }
  2526. r = r600_irq_init(rdev);
  2527. if (r) {
  2528. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2529. radeon_irq_kms_fini(rdev);
  2530. return r;
  2531. }
  2532. r600_irq_set(rdev);
  2533. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2534. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2535. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2536. RADEON_CP_PACKET2);
  2537. if (r)
  2538. return r;
  2539. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2540. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2541. DMA_RB_RPTR, DMA_RB_WPTR,
  2542. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2543. if (r)
  2544. return r;
  2545. r = r600_cp_load_microcode(rdev);
  2546. if (r)
  2547. return r;
  2548. r = r600_cp_resume(rdev);
  2549. if (r)
  2550. return r;
  2551. r = r600_dma_resume(rdev);
  2552. if (r)
  2553. return r;
  2554. r = radeon_ib_pool_init(rdev);
  2555. if (r) {
  2556. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2557. return r;
  2558. }
  2559. r = r600_audio_init(rdev);
  2560. if (r) {
  2561. DRM_ERROR("radeon: audio init failed\n");
  2562. return r;
  2563. }
  2564. return 0;
  2565. }
  2566. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2567. {
  2568. uint32_t temp;
  2569. temp = RREG32(CONFIG_CNTL);
  2570. if (state == false) {
  2571. temp &= ~(1<<0);
  2572. temp |= (1<<1);
  2573. } else {
  2574. temp &= ~(1<<1);
  2575. }
  2576. WREG32(CONFIG_CNTL, temp);
  2577. }
  2578. int r600_resume(struct radeon_device *rdev)
  2579. {
  2580. int r;
  2581. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2582. * posting will perform necessary task to bring back GPU into good
  2583. * shape.
  2584. */
  2585. /* post card */
  2586. atom_asic_init(rdev->mode_info.atom_context);
  2587. rdev->accel_working = true;
  2588. r = r600_startup(rdev);
  2589. if (r) {
  2590. DRM_ERROR("r600 startup failed on resume\n");
  2591. rdev->accel_working = false;
  2592. return r;
  2593. }
  2594. return r;
  2595. }
  2596. int r600_suspend(struct radeon_device *rdev)
  2597. {
  2598. r600_audio_fini(rdev);
  2599. r600_cp_stop(rdev);
  2600. r600_dma_stop(rdev);
  2601. r600_irq_suspend(rdev);
  2602. radeon_wb_disable(rdev);
  2603. r600_pcie_gart_disable(rdev);
  2604. return 0;
  2605. }
  2606. /* Plan is to move initialization in that function and use
  2607. * helper function so that radeon_device_init pretty much
  2608. * do nothing more than calling asic specific function. This
  2609. * should also allow to remove a bunch of callback function
  2610. * like vram_info.
  2611. */
  2612. int r600_init(struct radeon_device *rdev)
  2613. {
  2614. int r;
  2615. if (r600_debugfs_mc_info_init(rdev)) {
  2616. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2617. }
  2618. /* Read BIOS */
  2619. if (!radeon_get_bios(rdev)) {
  2620. if (ASIC_IS_AVIVO(rdev))
  2621. return -EINVAL;
  2622. }
  2623. /* Must be an ATOMBIOS */
  2624. if (!rdev->is_atom_bios) {
  2625. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2626. return -EINVAL;
  2627. }
  2628. r = radeon_atombios_init(rdev);
  2629. if (r)
  2630. return r;
  2631. /* Post card if necessary */
  2632. if (!radeon_card_posted(rdev)) {
  2633. if (!rdev->bios) {
  2634. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2635. return -EINVAL;
  2636. }
  2637. DRM_INFO("GPU not posted. posting now...\n");
  2638. atom_asic_init(rdev->mode_info.atom_context);
  2639. }
  2640. /* Initialize scratch registers */
  2641. r600_scratch_init(rdev);
  2642. /* Initialize surface registers */
  2643. radeon_surface_init(rdev);
  2644. /* Initialize clocks */
  2645. radeon_get_clock_info(rdev->ddev);
  2646. /* Fence driver */
  2647. r = radeon_fence_driver_init(rdev);
  2648. if (r)
  2649. return r;
  2650. if (rdev->flags & RADEON_IS_AGP) {
  2651. r = radeon_agp_init(rdev);
  2652. if (r)
  2653. radeon_agp_disable(rdev);
  2654. }
  2655. r = r600_mc_init(rdev);
  2656. if (r)
  2657. return r;
  2658. /* Memory manager */
  2659. r = radeon_bo_init(rdev);
  2660. if (r)
  2661. return r;
  2662. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2663. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2664. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2665. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2666. rdev->ih.ring_obj = NULL;
  2667. r600_ih_ring_init(rdev, 64 * 1024);
  2668. r = r600_pcie_gart_init(rdev);
  2669. if (r)
  2670. return r;
  2671. rdev->accel_working = true;
  2672. r = r600_startup(rdev);
  2673. if (r) {
  2674. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2675. r600_cp_fini(rdev);
  2676. r600_dma_fini(rdev);
  2677. r600_irq_fini(rdev);
  2678. radeon_wb_fini(rdev);
  2679. radeon_ib_pool_fini(rdev);
  2680. radeon_irq_kms_fini(rdev);
  2681. r600_pcie_gart_fini(rdev);
  2682. rdev->accel_working = false;
  2683. }
  2684. return 0;
  2685. }
  2686. void r600_fini(struct radeon_device *rdev)
  2687. {
  2688. r600_audio_fini(rdev);
  2689. r600_cp_fini(rdev);
  2690. r600_dma_fini(rdev);
  2691. r600_irq_fini(rdev);
  2692. radeon_wb_fini(rdev);
  2693. radeon_ib_pool_fini(rdev);
  2694. radeon_irq_kms_fini(rdev);
  2695. r600_pcie_gart_fini(rdev);
  2696. r600_vram_scratch_fini(rdev);
  2697. radeon_agp_fini(rdev);
  2698. radeon_gem_fini(rdev);
  2699. radeon_fence_driver_fini(rdev);
  2700. radeon_bo_fini(rdev);
  2701. radeon_atombios_fini(rdev);
  2702. kfree(rdev->bios);
  2703. rdev->bios = NULL;
  2704. }
  2705. /*
  2706. * CS stuff
  2707. */
  2708. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2709. {
  2710. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2711. u32 next_rptr;
  2712. if (ring->rptr_save_reg) {
  2713. next_rptr = ring->wptr + 3 + 4;
  2714. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2715. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2716. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2717. radeon_ring_write(ring, next_rptr);
  2718. } else if (rdev->wb.enabled) {
  2719. next_rptr = ring->wptr + 5 + 4;
  2720. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2721. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2722. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2723. radeon_ring_write(ring, next_rptr);
  2724. radeon_ring_write(ring, 0);
  2725. }
  2726. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2727. radeon_ring_write(ring,
  2728. #ifdef __BIG_ENDIAN
  2729. (2 << 0) |
  2730. #endif
  2731. (ib->gpu_addr & 0xFFFFFFFC));
  2732. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2733. radeon_ring_write(ring, ib->length_dw);
  2734. }
  2735. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2736. {
  2737. struct radeon_ib ib;
  2738. uint32_t scratch;
  2739. uint32_t tmp = 0;
  2740. unsigned i;
  2741. int r;
  2742. r = radeon_scratch_get(rdev, &scratch);
  2743. if (r) {
  2744. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2745. return r;
  2746. }
  2747. WREG32(scratch, 0xCAFEDEAD);
  2748. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2749. if (r) {
  2750. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2751. goto free_scratch;
  2752. }
  2753. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2754. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2755. ib.ptr[2] = 0xDEADBEEF;
  2756. ib.length_dw = 3;
  2757. r = radeon_ib_schedule(rdev, &ib, NULL);
  2758. if (r) {
  2759. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2760. goto free_ib;
  2761. }
  2762. r = radeon_fence_wait(ib.fence, false);
  2763. if (r) {
  2764. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2765. goto free_ib;
  2766. }
  2767. for (i = 0; i < rdev->usec_timeout; i++) {
  2768. tmp = RREG32(scratch);
  2769. if (tmp == 0xDEADBEEF)
  2770. break;
  2771. DRM_UDELAY(1);
  2772. }
  2773. if (i < rdev->usec_timeout) {
  2774. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2775. } else {
  2776. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2777. scratch, tmp);
  2778. r = -EINVAL;
  2779. }
  2780. free_ib:
  2781. radeon_ib_free(rdev, &ib);
  2782. free_scratch:
  2783. radeon_scratch_free(rdev, scratch);
  2784. return r;
  2785. }
  2786. /*
  2787. * Interrupts
  2788. *
  2789. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2790. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2791. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2792. * and host consumes. As the host irq handler processes interrupts, it
  2793. * increments the rptr. When the rptr catches up with the wptr, all the
  2794. * current interrupts have been processed.
  2795. */
  2796. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2797. {
  2798. u32 rb_bufsz;
  2799. /* Align ring size */
  2800. rb_bufsz = order_base_2(ring_size / 4);
  2801. ring_size = (1 << rb_bufsz) * 4;
  2802. rdev->ih.ring_size = ring_size;
  2803. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2804. rdev->ih.rptr = 0;
  2805. }
  2806. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2807. {
  2808. int r;
  2809. /* Allocate ring buffer */
  2810. if (rdev->ih.ring_obj == NULL) {
  2811. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2812. PAGE_SIZE, true,
  2813. RADEON_GEM_DOMAIN_GTT,
  2814. NULL, &rdev->ih.ring_obj);
  2815. if (r) {
  2816. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2817. return r;
  2818. }
  2819. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2820. if (unlikely(r != 0))
  2821. return r;
  2822. r = radeon_bo_pin(rdev->ih.ring_obj,
  2823. RADEON_GEM_DOMAIN_GTT,
  2824. &rdev->ih.gpu_addr);
  2825. if (r) {
  2826. radeon_bo_unreserve(rdev->ih.ring_obj);
  2827. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2828. return r;
  2829. }
  2830. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2831. (void **)&rdev->ih.ring);
  2832. radeon_bo_unreserve(rdev->ih.ring_obj);
  2833. if (r) {
  2834. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2835. return r;
  2836. }
  2837. }
  2838. return 0;
  2839. }
  2840. void r600_ih_ring_fini(struct radeon_device *rdev)
  2841. {
  2842. int r;
  2843. if (rdev->ih.ring_obj) {
  2844. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2845. if (likely(r == 0)) {
  2846. radeon_bo_kunmap(rdev->ih.ring_obj);
  2847. radeon_bo_unpin(rdev->ih.ring_obj);
  2848. radeon_bo_unreserve(rdev->ih.ring_obj);
  2849. }
  2850. radeon_bo_unref(&rdev->ih.ring_obj);
  2851. rdev->ih.ring = NULL;
  2852. rdev->ih.ring_obj = NULL;
  2853. }
  2854. }
  2855. void r600_rlc_stop(struct radeon_device *rdev)
  2856. {
  2857. if ((rdev->family >= CHIP_RV770) &&
  2858. (rdev->family <= CHIP_RV740)) {
  2859. /* r7xx asics need to soft reset RLC before halting */
  2860. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2861. RREG32(SRBM_SOFT_RESET);
  2862. mdelay(15);
  2863. WREG32(SRBM_SOFT_RESET, 0);
  2864. RREG32(SRBM_SOFT_RESET);
  2865. }
  2866. WREG32(RLC_CNTL, 0);
  2867. }
  2868. static void r600_rlc_start(struct radeon_device *rdev)
  2869. {
  2870. WREG32(RLC_CNTL, RLC_ENABLE);
  2871. }
  2872. static int r600_rlc_resume(struct radeon_device *rdev)
  2873. {
  2874. u32 i;
  2875. const __be32 *fw_data;
  2876. if (!rdev->rlc_fw)
  2877. return -EINVAL;
  2878. r600_rlc_stop(rdev);
  2879. WREG32(RLC_HB_CNTL, 0);
  2880. WREG32(RLC_HB_BASE, 0);
  2881. WREG32(RLC_HB_RPTR, 0);
  2882. WREG32(RLC_HB_WPTR, 0);
  2883. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2884. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2885. WREG32(RLC_MC_CNTL, 0);
  2886. WREG32(RLC_UCODE_CNTL, 0);
  2887. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2888. if (rdev->family >= CHIP_RV770) {
  2889. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2890. WREG32(RLC_UCODE_ADDR, i);
  2891. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2892. }
  2893. } else {
  2894. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  2895. WREG32(RLC_UCODE_ADDR, i);
  2896. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2897. }
  2898. }
  2899. WREG32(RLC_UCODE_ADDR, 0);
  2900. r600_rlc_start(rdev);
  2901. return 0;
  2902. }
  2903. static void r600_enable_interrupts(struct radeon_device *rdev)
  2904. {
  2905. u32 ih_cntl = RREG32(IH_CNTL);
  2906. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2907. ih_cntl |= ENABLE_INTR;
  2908. ih_rb_cntl |= IH_RB_ENABLE;
  2909. WREG32(IH_CNTL, ih_cntl);
  2910. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2911. rdev->ih.enabled = true;
  2912. }
  2913. void r600_disable_interrupts(struct radeon_device *rdev)
  2914. {
  2915. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2916. u32 ih_cntl = RREG32(IH_CNTL);
  2917. ih_rb_cntl &= ~IH_RB_ENABLE;
  2918. ih_cntl &= ~ENABLE_INTR;
  2919. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2920. WREG32(IH_CNTL, ih_cntl);
  2921. /* set rptr, wptr to 0 */
  2922. WREG32(IH_RB_RPTR, 0);
  2923. WREG32(IH_RB_WPTR, 0);
  2924. rdev->ih.enabled = false;
  2925. rdev->ih.rptr = 0;
  2926. }
  2927. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2928. {
  2929. u32 tmp;
  2930. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2931. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2932. WREG32(DMA_CNTL, tmp);
  2933. WREG32(GRBM_INT_CNTL, 0);
  2934. WREG32(DxMODE_INT_MASK, 0);
  2935. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2936. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2937. if (ASIC_IS_DCE3(rdev)) {
  2938. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2939. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2940. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2941. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2942. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2943. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2944. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2945. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2946. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2947. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2948. if (ASIC_IS_DCE32(rdev)) {
  2949. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2950. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2951. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2952. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2953. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2954. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2955. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2956. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2957. } else {
  2958. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2959. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2960. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2961. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2962. }
  2963. } else {
  2964. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2965. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2966. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2967. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2968. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2969. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2970. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2971. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2972. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2973. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2974. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2975. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2976. }
  2977. }
  2978. int r600_irq_init(struct radeon_device *rdev)
  2979. {
  2980. int ret = 0;
  2981. int rb_bufsz;
  2982. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2983. /* allocate ring */
  2984. ret = r600_ih_ring_alloc(rdev);
  2985. if (ret)
  2986. return ret;
  2987. /* disable irqs */
  2988. r600_disable_interrupts(rdev);
  2989. /* init rlc */
  2990. if (rdev->family >= CHIP_CEDAR)
  2991. ret = evergreen_rlc_resume(rdev);
  2992. else
  2993. ret = r600_rlc_resume(rdev);
  2994. if (ret) {
  2995. r600_ih_ring_fini(rdev);
  2996. return ret;
  2997. }
  2998. /* setup interrupt control */
  2999. /* set dummy read address to ring address */
  3000. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3001. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3002. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3003. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3004. */
  3005. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3006. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3007. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3008. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3009. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3010. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3011. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3012. IH_WPTR_OVERFLOW_CLEAR |
  3013. (rb_bufsz << 1));
  3014. if (rdev->wb.enabled)
  3015. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3016. /* set the writeback address whether it's enabled or not */
  3017. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3018. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3019. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3020. /* set rptr, wptr to 0 */
  3021. WREG32(IH_RB_RPTR, 0);
  3022. WREG32(IH_RB_WPTR, 0);
  3023. /* Default settings for IH_CNTL (disabled at first) */
  3024. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3025. /* RPTR_REARM only works if msi's are enabled */
  3026. if (rdev->msi_enabled)
  3027. ih_cntl |= RPTR_REARM;
  3028. WREG32(IH_CNTL, ih_cntl);
  3029. /* force the active interrupt state to all disabled */
  3030. if (rdev->family >= CHIP_CEDAR)
  3031. evergreen_disable_interrupt_state(rdev);
  3032. else
  3033. r600_disable_interrupt_state(rdev);
  3034. /* at this point everything should be setup correctly to enable master */
  3035. pci_set_master(rdev->pdev);
  3036. /* enable irqs */
  3037. r600_enable_interrupts(rdev);
  3038. return ret;
  3039. }
  3040. void r600_irq_suspend(struct radeon_device *rdev)
  3041. {
  3042. r600_irq_disable(rdev);
  3043. r600_rlc_stop(rdev);
  3044. }
  3045. void r600_irq_fini(struct radeon_device *rdev)
  3046. {
  3047. r600_irq_suspend(rdev);
  3048. r600_ih_ring_fini(rdev);
  3049. }
  3050. int r600_irq_set(struct radeon_device *rdev)
  3051. {
  3052. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3053. u32 mode_int = 0;
  3054. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3055. u32 grbm_int_cntl = 0;
  3056. u32 hdmi0, hdmi1;
  3057. u32 d1grph = 0, d2grph = 0;
  3058. u32 dma_cntl;
  3059. u32 thermal_int = 0;
  3060. if (!rdev->irq.installed) {
  3061. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3062. return -EINVAL;
  3063. }
  3064. /* don't enable anything if the ih is disabled */
  3065. if (!rdev->ih.enabled) {
  3066. r600_disable_interrupts(rdev);
  3067. /* force the active interrupt state to all disabled */
  3068. r600_disable_interrupt_state(rdev);
  3069. return 0;
  3070. }
  3071. if (ASIC_IS_DCE3(rdev)) {
  3072. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3073. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3074. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3075. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3076. if (ASIC_IS_DCE32(rdev)) {
  3077. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3078. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3079. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3080. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3081. } else {
  3082. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3083. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3084. }
  3085. } else {
  3086. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3087. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3088. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3089. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3090. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3091. }
  3092. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3093. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3094. thermal_int = RREG32(CG_THERMAL_INT) &
  3095. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3096. } else if (rdev->family >= CHIP_RV770) {
  3097. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3098. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3099. }
  3100. if (rdev->irq.dpm_thermal) {
  3101. DRM_DEBUG("dpm thermal\n");
  3102. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3103. }
  3104. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3105. DRM_DEBUG("r600_irq_set: sw int\n");
  3106. cp_int_cntl |= RB_INT_ENABLE;
  3107. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3108. }
  3109. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3110. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3111. dma_cntl |= TRAP_ENABLE;
  3112. }
  3113. if (rdev->irq.crtc_vblank_int[0] ||
  3114. atomic_read(&rdev->irq.pflip[0])) {
  3115. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3116. mode_int |= D1MODE_VBLANK_INT_MASK;
  3117. }
  3118. if (rdev->irq.crtc_vblank_int[1] ||
  3119. atomic_read(&rdev->irq.pflip[1])) {
  3120. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3121. mode_int |= D2MODE_VBLANK_INT_MASK;
  3122. }
  3123. if (rdev->irq.hpd[0]) {
  3124. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3125. hpd1 |= DC_HPDx_INT_EN;
  3126. }
  3127. if (rdev->irq.hpd[1]) {
  3128. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3129. hpd2 |= DC_HPDx_INT_EN;
  3130. }
  3131. if (rdev->irq.hpd[2]) {
  3132. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3133. hpd3 |= DC_HPDx_INT_EN;
  3134. }
  3135. if (rdev->irq.hpd[3]) {
  3136. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3137. hpd4 |= DC_HPDx_INT_EN;
  3138. }
  3139. if (rdev->irq.hpd[4]) {
  3140. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3141. hpd5 |= DC_HPDx_INT_EN;
  3142. }
  3143. if (rdev->irq.hpd[5]) {
  3144. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3145. hpd6 |= DC_HPDx_INT_EN;
  3146. }
  3147. if (rdev->irq.afmt[0]) {
  3148. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3149. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3150. }
  3151. if (rdev->irq.afmt[1]) {
  3152. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3153. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3154. }
  3155. WREG32(CP_INT_CNTL, cp_int_cntl);
  3156. WREG32(DMA_CNTL, dma_cntl);
  3157. WREG32(DxMODE_INT_MASK, mode_int);
  3158. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3159. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3160. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3161. if (ASIC_IS_DCE3(rdev)) {
  3162. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3163. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3164. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3165. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3166. if (ASIC_IS_DCE32(rdev)) {
  3167. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3168. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3169. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3170. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3171. } else {
  3172. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3173. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3174. }
  3175. } else {
  3176. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3177. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3178. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3179. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3180. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3181. }
  3182. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3183. WREG32(CG_THERMAL_INT, thermal_int);
  3184. } else if (rdev->family >= CHIP_RV770) {
  3185. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3186. }
  3187. return 0;
  3188. }
  3189. static void r600_irq_ack(struct radeon_device *rdev)
  3190. {
  3191. u32 tmp;
  3192. if (ASIC_IS_DCE3(rdev)) {
  3193. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3194. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3195. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3196. if (ASIC_IS_DCE32(rdev)) {
  3197. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3198. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3199. } else {
  3200. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3201. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3202. }
  3203. } else {
  3204. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3205. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3206. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3207. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3208. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3209. }
  3210. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3211. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3212. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3213. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3214. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3215. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3216. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3217. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3218. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3219. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3220. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3221. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3222. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3223. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3224. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3225. if (ASIC_IS_DCE3(rdev)) {
  3226. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3227. tmp |= DC_HPDx_INT_ACK;
  3228. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3229. } else {
  3230. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3231. tmp |= DC_HPDx_INT_ACK;
  3232. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3233. }
  3234. }
  3235. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3236. if (ASIC_IS_DCE3(rdev)) {
  3237. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3238. tmp |= DC_HPDx_INT_ACK;
  3239. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3240. } else {
  3241. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3242. tmp |= DC_HPDx_INT_ACK;
  3243. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3244. }
  3245. }
  3246. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3247. if (ASIC_IS_DCE3(rdev)) {
  3248. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3249. tmp |= DC_HPDx_INT_ACK;
  3250. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3251. } else {
  3252. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3253. tmp |= DC_HPDx_INT_ACK;
  3254. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3255. }
  3256. }
  3257. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3258. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3259. tmp |= DC_HPDx_INT_ACK;
  3260. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3261. }
  3262. if (ASIC_IS_DCE32(rdev)) {
  3263. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3264. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3265. tmp |= DC_HPDx_INT_ACK;
  3266. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3267. }
  3268. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3269. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3270. tmp |= DC_HPDx_INT_ACK;
  3271. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3272. }
  3273. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3274. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3275. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3276. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3277. }
  3278. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3279. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3280. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3281. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3282. }
  3283. } else {
  3284. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3285. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3286. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3287. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3288. }
  3289. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3290. if (ASIC_IS_DCE3(rdev)) {
  3291. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3292. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3293. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3294. } else {
  3295. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3296. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3297. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3298. }
  3299. }
  3300. }
  3301. }
  3302. void r600_irq_disable(struct radeon_device *rdev)
  3303. {
  3304. r600_disable_interrupts(rdev);
  3305. /* Wait and acknowledge irq */
  3306. mdelay(1);
  3307. r600_irq_ack(rdev);
  3308. r600_disable_interrupt_state(rdev);
  3309. }
  3310. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3311. {
  3312. u32 wptr, tmp;
  3313. if (rdev->wb.enabled)
  3314. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3315. else
  3316. wptr = RREG32(IH_RB_WPTR);
  3317. if (wptr & RB_OVERFLOW) {
  3318. /* When a ring buffer overflow happen start parsing interrupt
  3319. * from the last not overwritten vector (wptr + 16). Hopefully
  3320. * this should allow us to catchup.
  3321. */
  3322. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3323. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3324. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3325. tmp = RREG32(IH_RB_CNTL);
  3326. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3327. WREG32(IH_RB_CNTL, tmp);
  3328. }
  3329. return (wptr & rdev->ih.ptr_mask);
  3330. }
  3331. /* r600 IV Ring
  3332. * Each IV ring entry is 128 bits:
  3333. * [7:0] - interrupt source id
  3334. * [31:8] - reserved
  3335. * [59:32] - interrupt source data
  3336. * [127:60] - reserved
  3337. *
  3338. * The basic interrupt vector entries
  3339. * are decoded as follows:
  3340. * src_id src_data description
  3341. * 1 0 D1 Vblank
  3342. * 1 1 D1 Vline
  3343. * 5 0 D2 Vblank
  3344. * 5 1 D2 Vline
  3345. * 19 0 FP Hot plug detection A
  3346. * 19 1 FP Hot plug detection B
  3347. * 19 2 DAC A auto-detection
  3348. * 19 3 DAC B auto-detection
  3349. * 21 4 HDMI block A
  3350. * 21 5 HDMI block B
  3351. * 176 - CP_INT RB
  3352. * 177 - CP_INT IB1
  3353. * 178 - CP_INT IB2
  3354. * 181 - EOP Interrupt
  3355. * 233 - GUI Idle
  3356. *
  3357. * Note, these are based on r600 and may need to be
  3358. * adjusted or added to on newer asics
  3359. */
  3360. int r600_irq_process(struct radeon_device *rdev)
  3361. {
  3362. u32 wptr;
  3363. u32 rptr;
  3364. u32 src_id, src_data;
  3365. u32 ring_index;
  3366. bool queue_hotplug = false;
  3367. bool queue_hdmi = false;
  3368. bool queue_thermal = false;
  3369. if (!rdev->ih.enabled || rdev->shutdown)
  3370. return IRQ_NONE;
  3371. /* No MSIs, need a dummy read to flush PCI DMAs */
  3372. if (!rdev->msi_enabled)
  3373. RREG32(IH_RB_WPTR);
  3374. wptr = r600_get_ih_wptr(rdev);
  3375. restart_ih:
  3376. /* is somebody else already processing irqs? */
  3377. if (atomic_xchg(&rdev->ih.lock, 1))
  3378. return IRQ_NONE;
  3379. rptr = rdev->ih.rptr;
  3380. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3381. /* Order reading of wptr vs. reading of IH ring data */
  3382. rmb();
  3383. /* display interrupts */
  3384. r600_irq_ack(rdev);
  3385. while (rptr != wptr) {
  3386. /* wptr/rptr are in bytes! */
  3387. ring_index = rptr / 4;
  3388. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3389. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3390. switch (src_id) {
  3391. case 1: /* D1 vblank/vline */
  3392. switch (src_data) {
  3393. case 0: /* D1 vblank */
  3394. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3395. if (rdev->irq.crtc_vblank_int[0]) {
  3396. drm_handle_vblank(rdev->ddev, 0);
  3397. rdev->pm.vblank_sync = true;
  3398. wake_up(&rdev->irq.vblank_queue);
  3399. }
  3400. if (atomic_read(&rdev->irq.pflip[0]))
  3401. radeon_crtc_handle_flip(rdev, 0);
  3402. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3403. DRM_DEBUG("IH: D1 vblank\n");
  3404. }
  3405. break;
  3406. case 1: /* D1 vline */
  3407. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3408. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3409. DRM_DEBUG("IH: D1 vline\n");
  3410. }
  3411. break;
  3412. default:
  3413. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3414. break;
  3415. }
  3416. break;
  3417. case 5: /* D2 vblank/vline */
  3418. switch (src_data) {
  3419. case 0: /* D2 vblank */
  3420. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3421. if (rdev->irq.crtc_vblank_int[1]) {
  3422. drm_handle_vblank(rdev->ddev, 1);
  3423. rdev->pm.vblank_sync = true;
  3424. wake_up(&rdev->irq.vblank_queue);
  3425. }
  3426. if (atomic_read(&rdev->irq.pflip[1]))
  3427. radeon_crtc_handle_flip(rdev, 1);
  3428. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3429. DRM_DEBUG("IH: D2 vblank\n");
  3430. }
  3431. break;
  3432. case 1: /* D1 vline */
  3433. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3434. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3435. DRM_DEBUG("IH: D2 vline\n");
  3436. }
  3437. break;
  3438. default:
  3439. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3440. break;
  3441. }
  3442. break;
  3443. case 19: /* HPD/DAC hotplug */
  3444. switch (src_data) {
  3445. case 0:
  3446. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3447. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3448. queue_hotplug = true;
  3449. DRM_DEBUG("IH: HPD1\n");
  3450. }
  3451. break;
  3452. case 1:
  3453. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3454. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3455. queue_hotplug = true;
  3456. DRM_DEBUG("IH: HPD2\n");
  3457. }
  3458. break;
  3459. case 4:
  3460. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3461. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3462. queue_hotplug = true;
  3463. DRM_DEBUG("IH: HPD3\n");
  3464. }
  3465. break;
  3466. case 5:
  3467. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3468. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3469. queue_hotplug = true;
  3470. DRM_DEBUG("IH: HPD4\n");
  3471. }
  3472. break;
  3473. case 10:
  3474. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3475. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3476. queue_hotplug = true;
  3477. DRM_DEBUG("IH: HPD5\n");
  3478. }
  3479. break;
  3480. case 12:
  3481. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3482. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3483. queue_hotplug = true;
  3484. DRM_DEBUG("IH: HPD6\n");
  3485. }
  3486. break;
  3487. default:
  3488. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3489. break;
  3490. }
  3491. break;
  3492. case 21: /* hdmi */
  3493. switch (src_data) {
  3494. case 4:
  3495. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3496. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3497. queue_hdmi = true;
  3498. DRM_DEBUG("IH: HDMI0\n");
  3499. }
  3500. break;
  3501. case 5:
  3502. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3503. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3504. queue_hdmi = true;
  3505. DRM_DEBUG("IH: HDMI1\n");
  3506. }
  3507. break;
  3508. default:
  3509. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3510. break;
  3511. }
  3512. break;
  3513. case 176: /* CP_INT in ring buffer */
  3514. case 177: /* CP_INT in IB1 */
  3515. case 178: /* CP_INT in IB2 */
  3516. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3517. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3518. break;
  3519. case 181: /* CP EOP event */
  3520. DRM_DEBUG("IH: CP EOP\n");
  3521. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3522. break;
  3523. case 224: /* DMA trap event */
  3524. DRM_DEBUG("IH: DMA trap\n");
  3525. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3526. break;
  3527. case 230: /* thermal low to high */
  3528. DRM_DEBUG("IH: thermal low to high\n");
  3529. rdev->pm.dpm.thermal.high_to_low = false;
  3530. queue_thermal = true;
  3531. break;
  3532. case 231: /* thermal high to low */
  3533. DRM_DEBUG("IH: thermal high to low\n");
  3534. rdev->pm.dpm.thermal.high_to_low = true;
  3535. queue_thermal = true;
  3536. break;
  3537. case 233: /* GUI IDLE */
  3538. DRM_DEBUG("IH: GUI idle\n");
  3539. break;
  3540. default:
  3541. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3542. break;
  3543. }
  3544. /* wptr/rptr are in bytes! */
  3545. rptr += 16;
  3546. rptr &= rdev->ih.ptr_mask;
  3547. }
  3548. if (queue_hotplug)
  3549. schedule_work(&rdev->hotplug_work);
  3550. if (queue_hdmi)
  3551. schedule_work(&rdev->audio_work);
  3552. if (queue_thermal && rdev->pm.dpm_enabled)
  3553. schedule_work(&rdev->pm.dpm.thermal.work);
  3554. rdev->ih.rptr = rptr;
  3555. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3556. atomic_set(&rdev->ih.lock, 0);
  3557. /* make sure wptr hasn't changed while processing */
  3558. wptr = r600_get_ih_wptr(rdev);
  3559. if (wptr != rptr)
  3560. goto restart_ih;
  3561. return IRQ_HANDLED;
  3562. }
  3563. /*
  3564. * Debugfs info
  3565. */
  3566. #if defined(CONFIG_DEBUG_FS)
  3567. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3568. {
  3569. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3570. struct drm_device *dev = node->minor->dev;
  3571. struct radeon_device *rdev = dev->dev_private;
  3572. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3573. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3574. return 0;
  3575. }
  3576. static struct drm_info_list r600_mc_info_list[] = {
  3577. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3578. };
  3579. #endif
  3580. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3581. {
  3582. #if defined(CONFIG_DEBUG_FS)
  3583. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3584. #else
  3585. return 0;
  3586. #endif
  3587. }
  3588. /**
  3589. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3590. * rdev: radeon device structure
  3591. * bo: buffer object struct which userspace is waiting for idle
  3592. *
  3593. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3594. * through ring buffer, this leads to corruption in rendering, see
  3595. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3596. * directly perform HDP flush by writing register through MMIO.
  3597. */
  3598. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3599. {
  3600. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3601. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3602. * This seems to cause problems on some AGP cards. Just use the old
  3603. * method for them.
  3604. */
  3605. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3606. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3607. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3608. u32 tmp;
  3609. WREG32(HDP_DEBUG1, 0);
  3610. tmp = readl((void __iomem *)ptr);
  3611. } else
  3612. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3613. }
  3614. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3615. {
  3616. u32 link_width_cntl, mask;
  3617. if (rdev->flags & RADEON_IS_IGP)
  3618. return;
  3619. if (!(rdev->flags & RADEON_IS_PCIE))
  3620. return;
  3621. /* x2 cards have a special sequence */
  3622. if (ASIC_IS_X2(rdev))
  3623. return;
  3624. radeon_gui_idle(rdev);
  3625. switch (lanes) {
  3626. case 0:
  3627. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3628. break;
  3629. case 1:
  3630. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3631. break;
  3632. case 2:
  3633. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3634. break;
  3635. case 4:
  3636. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3637. break;
  3638. case 8:
  3639. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3640. break;
  3641. case 12:
  3642. /* not actually supported */
  3643. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3644. break;
  3645. case 16:
  3646. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3647. break;
  3648. default:
  3649. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3650. return;
  3651. }
  3652. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3653. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3654. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3655. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3656. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3657. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3658. }
  3659. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3660. {
  3661. u32 link_width_cntl;
  3662. if (rdev->flags & RADEON_IS_IGP)
  3663. return 0;
  3664. if (!(rdev->flags & RADEON_IS_PCIE))
  3665. return 0;
  3666. /* x2 cards have a special sequence */
  3667. if (ASIC_IS_X2(rdev))
  3668. return 0;
  3669. radeon_gui_idle(rdev);
  3670. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3671. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3672. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3673. return 1;
  3674. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3675. return 2;
  3676. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3677. return 4;
  3678. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3679. return 8;
  3680. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3681. /* not actually supported */
  3682. return 12;
  3683. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3684. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3685. default:
  3686. return 16;
  3687. }
  3688. }
  3689. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3690. {
  3691. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3692. u16 link_cntl2;
  3693. if (radeon_pcie_gen2 == 0)
  3694. return;
  3695. if (rdev->flags & RADEON_IS_IGP)
  3696. return;
  3697. if (!(rdev->flags & RADEON_IS_PCIE))
  3698. return;
  3699. /* x2 cards have a special sequence */
  3700. if (ASIC_IS_X2(rdev))
  3701. return;
  3702. /* only RV6xx+ chips are supported */
  3703. if (rdev->family <= CHIP_R600)
  3704. return;
  3705. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  3706. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  3707. return;
  3708. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3709. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3710. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3711. return;
  3712. }
  3713. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3714. /* 55 nm r6xx asics */
  3715. if ((rdev->family == CHIP_RV670) ||
  3716. (rdev->family == CHIP_RV620) ||
  3717. (rdev->family == CHIP_RV635)) {
  3718. /* advertise upconfig capability */
  3719. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3720. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3721. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3722. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3723. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3724. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3725. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3726. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3727. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3728. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3729. } else {
  3730. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3731. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3732. }
  3733. }
  3734. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3735. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3736. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3737. /* 55 nm r6xx asics */
  3738. if ((rdev->family == CHIP_RV670) ||
  3739. (rdev->family == CHIP_RV620) ||
  3740. (rdev->family == CHIP_RV635)) {
  3741. WREG32(MM_CFGREGS_CNTL, 0x8);
  3742. link_cntl2 = RREG32(0x4088);
  3743. WREG32(MM_CFGREGS_CNTL, 0);
  3744. /* not supported yet */
  3745. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3746. return;
  3747. }
  3748. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3749. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3750. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3751. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3752. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3753. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3754. tmp = RREG32(0x541c);
  3755. WREG32(0x541c, tmp | 0x8);
  3756. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3757. link_cntl2 = RREG16(0x4088);
  3758. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3759. link_cntl2 |= 0x2;
  3760. WREG16(0x4088, link_cntl2);
  3761. WREG32(MM_CFGREGS_CNTL, 0);
  3762. if ((rdev->family == CHIP_RV670) ||
  3763. (rdev->family == CHIP_RV620) ||
  3764. (rdev->family == CHIP_RV635)) {
  3765. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  3766. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3767. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  3768. } else {
  3769. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3770. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3771. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3772. }
  3773. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3774. speed_cntl |= LC_GEN2_EN_STRAP;
  3775. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3776. } else {
  3777. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3778. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3779. if (1)
  3780. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3781. else
  3782. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3783. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3784. }
  3785. }
  3786. /**
  3787. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  3788. *
  3789. * @rdev: radeon_device pointer
  3790. *
  3791. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3792. * Returns the 64 bit clock counter snapshot.
  3793. */
  3794. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  3795. {
  3796. uint64_t clock;
  3797. mutex_lock(&rdev->gpu_clock_mutex);
  3798. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3799. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3800. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3801. mutex_unlock(&rdev->gpu_clock_mutex);
  3802. return clock;
  3803. }