r420.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "atom.h"
  35. #include "r100d.h"
  36. #include "r420d.h"
  37. #include "r420_reg_safe.h"
  38. void r420_pm_init_profile(struct radeon_device *rdev)
  39. {
  40. /* default */
  41. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  42. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  43. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  44. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  45. /* low sh */
  46. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  47. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  48. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  49. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  50. /* mid sh */
  51. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  52. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  53. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  54. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  55. /* high sh */
  56. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  57. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  58. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  59. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  60. /* low mh */
  61. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  62. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  63. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  64. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  65. /* mid mh */
  66. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  67. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  68. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  69. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  70. /* high mh */
  71. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  72. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  73. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  74. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  75. }
  76. static void r420_set_reg_safe(struct radeon_device *rdev)
  77. {
  78. rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
  79. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
  80. }
  81. void r420_pipes_init(struct radeon_device *rdev)
  82. {
  83. unsigned tmp;
  84. unsigned gb_pipe_select;
  85. unsigned num_pipes;
  86. /* GA_ENHANCE workaround TCL deadlock issue */
  87. WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
  88. (1 << 2) | (1 << 3));
  89. /* add idle wait as per freedesktop.org bug 24041 */
  90. if (r100_gui_wait_for_idle(rdev)) {
  91. printk(KERN_WARNING "Failed to wait GUI idle while "
  92. "programming pipes. Bad things might happen.\n");
  93. }
  94. /* get max number of pipes */
  95. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  96. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  97. /* SE chips have 1 pipe */
  98. if ((rdev->pdev->device == 0x5e4c) ||
  99. (rdev->pdev->device == 0x5e4f))
  100. num_pipes = 1;
  101. rdev->num_gb_pipes = num_pipes;
  102. tmp = 0;
  103. switch (num_pipes) {
  104. default:
  105. /* force to 1 pipe */
  106. num_pipes = 1;
  107. case 1:
  108. tmp = (0 << 1);
  109. break;
  110. case 2:
  111. tmp = (3 << 1);
  112. break;
  113. case 3:
  114. tmp = (6 << 1);
  115. break;
  116. case 4:
  117. tmp = (7 << 1);
  118. break;
  119. }
  120. WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
  121. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  122. tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
  123. WREG32(R300_GB_TILE_CONFIG, tmp);
  124. if (r100_gui_wait_for_idle(rdev)) {
  125. printk(KERN_WARNING "Failed to wait GUI idle while "
  126. "programming pipes. Bad things might happen.\n");
  127. }
  128. tmp = RREG32(R300_DST_PIPE_CONFIG);
  129. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  130. WREG32(R300_RB2D_DSTCACHE_MODE,
  131. RREG32(R300_RB2D_DSTCACHE_MODE) |
  132. R300_DC_AUTOFLUSH_ENABLE |
  133. R300_DC_DC_DISABLE_IGNORE_PE);
  134. if (r100_gui_wait_for_idle(rdev)) {
  135. printk(KERN_WARNING "Failed to wait GUI idle while "
  136. "programming pipes. Bad things might happen.\n");
  137. }
  138. if (rdev->family == CHIP_RV530) {
  139. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  140. if ((tmp & 3) == 3)
  141. rdev->num_z_pipes = 2;
  142. else
  143. rdev->num_z_pipes = 1;
  144. } else
  145. rdev->num_z_pipes = 1;
  146. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  147. rdev->num_gb_pipes, rdev->num_z_pipes);
  148. }
  149. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  150. {
  151. unsigned long flags;
  152. u32 r;
  153. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  154. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  155. r = RREG32(R_0001FC_MC_IND_DATA);
  156. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  157. return r;
  158. }
  159. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  160. {
  161. unsigned long flags;
  162. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  163. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  164. S_0001F8_MC_IND_WR_EN(1));
  165. WREG32(R_0001FC_MC_IND_DATA, v);
  166. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  167. }
  168. static void r420_debugfs(struct radeon_device *rdev)
  169. {
  170. if (r100_debugfs_rbbm_init(rdev)) {
  171. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  172. }
  173. if (r420_debugfs_pipes_info_init(rdev)) {
  174. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  175. }
  176. }
  177. static void r420_clock_resume(struct radeon_device *rdev)
  178. {
  179. u32 sclk_cntl;
  180. if (radeon_dynclks != -1 && radeon_dynclks)
  181. radeon_atom_set_clock_gating(rdev, 1);
  182. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  183. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  184. if (rdev->family == CHIP_R420)
  185. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  186. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  187. }
  188. static void r420_cp_errata_init(struct radeon_device *rdev)
  189. {
  190. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  191. /* RV410 and R420 can lock up if CP DMA to host memory happens
  192. * while the 2D engine is busy.
  193. *
  194. * The proper workaround is to queue a RESYNC at the beginning
  195. * of the CP init, apparently.
  196. */
  197. radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
  198. radeon_ring_lock(rdev, ring, 8);
  199. radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
  200. radeon_ring_write(ring, rdev->config.r300.resync_scratch);
  201. radeon_ring_write(ring, 0xDEADBEEF);
  202. radeon_ring_unlock_commit(rdev, ring);
  203. }
  204. static void r420_cp_errata_fini(struct radeon_device *rdev)
  205. {
  206. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  207. /* Catch the RESYNC we dispatched all the way back,
  208. * at the very beginning of the CP init.
  209. */
  210. radeon_ring_lock(rdev, ring, 8);
  211. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  212. radeon_ring_write(ring, R300_RB3D_DC_FINISH);
  213. radeon_ring_unlock_commit(rdev, ring);
  214. radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
  215. }
  216. static int r420_startup(struct radeon_device *rdev)
  217. {
  218. int r;
  219. /* set common regs */
  220. r100_set_common_regs(rdev);
  221. /* program mc */
  222. r300_mc_program(rdev);
  223. /* Resume clock */
  224. r420_clock_resume(rdev);
  225. /* Initialize GART (initialize after TTM so we can allocate
  226. * memory through TTM but finalize after TTM) */
  227. if (rdev->flags & RADEON_IS_PCIE) {
  228. r = rv370_pcie_gart_enable(rdev);
  229. if (r)
  230. return r;
  231. }
  232. if (rdev->flags & RADEON_IS_PCI) {
  233. r = r100_pci_gart_enable(rdev);
  234. if (r)
  235. return r;
  236. }
  237. r420_pipes_init(rdev);
  238. /* allocate wb buffer */
  239. r = radeon_wb_init(rdev);
  240. if (r)
  241. return r;
  242. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  243. if (r) {
  244. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  245. return r;
  246. }
  247. /* Enable IRQ */
  248. if (!rdev->irq.installed) {
  249. r = radeon_irq_kms_init(rdev);
  250. if (r)
  251. return r;
  252. }
  253. r100_irq_set(rdev);
  254. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  255. /* 1M ring buffer */
  256. r = r100_cp_init(rdev, 1024 * 1024);
  257. if (r) {
  258. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  259. return r;
  260. }
  261. r420_cp_errata_init(rdev);
  262. r = radeon_ib_pool_init(rdev);
  263. if (r) {
  264. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  265. return r;
  266. }
  267. return 0;
  268. }
  269. int r420_resume(struct radeon_device *rdev)
  270. {
  271. int r;
  272. /* Make sur GART are not working */
  273. if (rdev->flags & RADEON_IS_PCIE)
  274. rv370_pcie_gart_disable(rdev);
  275. if (rdev->flags & RADEON_IS_PCI)
  276. r100_pci_gart_disable(rdev);
  277. /* Resume clock before doing reset */
  278. r420_clock_resume(rdev);
  279. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  280. if (radeon_asic_reset(rdev)) {
  281. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  282. RREG32(R_000E40_RBBM_STATUS),
  283. RREG32(R_0007C0_CP_STAT));
  284. }
  285. /* check if cards are posted or not */
  286. if (rdev->is_atom_bios) {
  287. atom_asic_init(rdev->mode_info.atom_context);
  288. } else {
  289. radeon_combios_asic_init(rdev->ddev);
  290. }
  291. /* Resume clock after posting */
  292. r420_clock_resume(rdev);
  293. /* Initialize surface registers */
  294. radeon_surface_init(rdev);
  295. rdev->accel_working = true;
  296. r = r420_startup(rdev);
  297. if (r) {
  298. rdev->accel_working = false;
  299. }
  300. return r;
  301. }
  302. int r420_suspend(struct radeon_device *rdev)
  303. {
  304. r420_cp_errata_fini(rdev);
  305. r100_cp_disable(rdev);
  306. radeon_wb_disable(rdev);
  307. r100_irq_disable(rdev);
  308. if (rdev->flags & RADEON_IS_PCIE)
  309. rv370_pcie_gart_disable(rdev);
  310. if (rdev->flags & RADEON_IS_PCI)
  311. r100_pci_gart_disable(rdev);
  312. return 0;
  313. }
  314. void r420_fini(struct radeon_device *rdev)
  315. {
  316. r100_cp_fini(rdev);
  317. radeon_wb_fini(rdev);
  318. radeon_ib_pool_fini(rdev);
  319. radeon_gem_fini(rdev);
  320. if (rdev->flags & RADEON_IS_PCIE)
  321. rv370_pcie_gart_fini(rdev);
  322. if (rdev->flags & RADEON_IS_PCI)
  323. r100_pci_gart_fini(rdev);
  324. radeon_agp_fini(rdev);
  325. radeon_irq_kms_fini(rdev);
  326. radeon_fence_driver_fini(rdev);
  327. radeon_bo_fini(rdev);
  328. if (rdev->is_atom_bios) {
  329. radeon_atombios_fini(rdev);
  330. } else {
  331. radeon_combios_fini(rdev);
  332. }
  333. kfree(rdev->bios);
  334. rdev->bios = NULL;
  335. }
  336. int r420_init(struct radeon_device *rdev)
  337. {
  338. int r;
  339. /* Initialize scratch registers */
  340. radeon_scratch_init(rdev);
  341. /* Initialize surface registers */
  342. radeon_surface_init(rdev);
  343. /* TODO: disable VGA need to use VGA request */
  344. /* restore some register to sane defaults */
  345. r100_restore_sanity(rdev);
  346. /* BIOS*/
  347. if (!radeon_get_bios(rdev)) {
  348. if (ASIC_IS_AVIVO(rdev))
  349. return -EINVAL;
  350. }
  351. if (rdev->is_atom_bios) {
  352. r = radeon_atombios_init(rdev);
  353. if (r) {
  354. return r;
  355. }
  356. } else {
  357. r = radeon_combios_init(rdev);
  358. if (r) {
  359. return r;
  360. }
  361. }
  362. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  363. if (radeon_asic_reset(rdev)) {
  364. dev_warn(rdev->dev,
  365. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  366. RREG32(R_000E40_RBBM_STATUS),
  367. RREG32(R_0007C0_CP_STAT));
  368. }
  369. /* check if cards are posted or not */
  370. if (radeon_boot_test_post_card(rdev) == false)
  371. return -EINVAL;
  372. /* Initialize clocks */
  373. radeon_get_clock_info(rdev->ddev);
  374. /* initialize AGP */
  375. if (rdev->flags & RADEON_IS_AGP) {
  376. r = radeon_agp_init(rdev);
  377. if (r) {
  378. radeon_agp_disable(rdev);
  379. }
  380. }
  381. /* initialize memory controller */
  382. r300_mc_init(rdev);
  383. r420_debugfs(rdev);
  384. /* Fence driver */
  385. r = radeon_fence_driver_init(rdev);
  386. if (r) {
  387. return r;
  388. }
  389. /* Memory manager */
  390. r = radeon_bo_init(rdev);
  391. if (r) {
  392. return r;
  393. }
  394. if (rdev->family == CHIP_R420)
  395. r100_enable_bm(rdev);
  396. if (rdev->flags & RADEON_IS_PCIE) {
  397. r = rv370_pcie_gart_init(rdev);
  398. if (r)
  399. return r;
  400. }
  401. if (rdev->flags & RADEON_IS_PCI) {
  402. r = r100_pci_gart_init(rdev);
  403. if (r)
  404. return r;
  405. }
  406. r420_set_reg_safe(rdev);
  407. rdev->accel_working = true;
  408. r = r420_startup(rdev);
  409. if (r) {
  410. /* Somethings want wront with the accel init stop accel */
  411. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  412. r100_cp_fini(rdev);
  413. radeon_wb_fini(rdev);
  414. radeon_ib_pool_fini(rdev);
  415. radeon_irq_kms_fini(rdev);
  416. if (rdev->flags & RADEON_IS_PCIE)
  417. rv370_pcie_gart_fini(rdev);
  418. if (rdev->flags & RADEON_IS_PCI)
  419. r100_pci_gart_fini(rdev);
  420. radeon_agp_fini(rdev);
  421. rdev->accel_working = false;
  422. }
  423. return 0;
  424. }
  425. /*
  426. * Debugfs info
  427. */
  428. #if defined(CONFIG_DEBUG_FS)
  429. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  430. {
  431. struct drm_info_node *node = (struct drm_info_node *) m->private;
  432. struct drm_device *dev = node->minor->dev;
  433. struct radeon_device *rdev = dev->dev_private;
  434. uint32_t tmp;
  435. tmp = RREG32(R400_GB_PIPE_SELECT);
  436. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  437. tmp = RREG32(R300_GB_TILE_CONFIG);
  438. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  439. tmp = RREG32(R300_DST_PIPE_CONFIG);
  440. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  441. return 0;
  442. }
  443. static struct drm_info_list r420_pipes_info_list[] = {
  444. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  445. };
  446. #endif
  447. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  448. {
  449. #if defined(CONFIG_DEBUG_FS)
  450. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  451. #else
  452. return 0;
  453. #endif
  454. }