ni_dpm.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "nid.h"
  26. #include "r600_dpm.h"
  27. #include "ni_dpm.h"
  28. #include "atom.h"
  29. #include <linux/math64.h>
  30. #include <linux/seq_file.h>
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define SMC_RAM_END 0xC000
  36. static const struct ni_cac_weights cac_weights_cayman_xt =
  37. {
  38. 0x15,
  39. 0x2,
  40. 0x19,
  41. 0x2,
  42. 0x8,
  43. 0x14,
  44. 0x2,
  45. 0x16,
  46. 0xE,
  47. 0x17,
  48. 0x13,
  49. 0x2B,
  50. 0x10,
  51. 0x7,
  52. 0x5,
  53. 0x5,
  54. 0x5,
  55. 0x2,
  56. 0x3,
  57. 0x9,
  58. 0x10,
  59. 0x10,
  60. 0x2B,
  61. 0xA,
  62. 0x9,
  63. 0x4,
  64. 0xD,
  65. 0xD,
  66. 0x3E,
  67. 0x18,
  68. 0x14,
  69. 0,
  70. 0x3,
  71. 0x3,
  72. 0x5,
  73. 0,
  74. 0x2,
  75. 0,
  76. 0,
  77. 0,
  78. 0,
  79. 0,
  80. 0,
  81. 0,
  82. 0,
  83. 0,
  84. 0x1CC,
  85. 0,
  86. 0x164,
  87. 1,
  88. 1,
  89. 1,
  90. 1,
  91. 12,
  92. 12,
  93. 12,
  94. 0x12,
  95. 0x1F,
  96. 132,
  97. 5,
  98. 7,
  99. 0,
  100. { 0, 0, 0, 0, 0, 0, 0, 0 },
  101. { 0, 0, 0, 0 },
  102. true
  103. };
  104. static const struct ni_cac_weights cac_weights_cayman_pro =
  105. {
  106. 0x16,
  107. 0x4,
  108. 0x10,
  109. 0x2,
  110. 0xA,
  111. 0x16,
  112. 0x2,
  113. 0x18,
  114. 0x10,
  115. 0x1A,
  116. 0x16,
  117. 0x2D,
  118. 0x12,
  119. 0xA,
  120. 0x6,
  121. 0x6,
  122. 0x6,
  123. 0x2,
  124. 0x4,
  125. 0xB,
  126. 0x11,
  127. 0x11,
  128. 0x2D,
  129. 0xC,
  130. 0xC,
  131. 0x7,
  132. 0x10,
  133. 0x10,
  134. 0x3F,
  135. 0x1A,
  136. 0x16,
  137. 0,
  138. 0x7,
  139. 0x4,
  140. 0x6,
  141. 1,
  142. 0x2,
  143. 0x1,
  144. 0,
  145. 0,
  146. 0,
  147. 0,
  148. 0,
  149. 0,
  150. 0x30,
  151. 0,
  152. 0x1CF,
  153. 0,
  154. 0x166,
  155. 1,
  156. 1,
  157. 1,
  158. 1,
  159. 12,
  160. 12,
  161. 12,
  162. 0x15,
  163. 0x1F,
  164. 132,
  165. 6,
  166. 6,
  167. 0,
  168. { 0, 0, 0, 0, 0, 0, 0, 0 },
  169. { 0, 0, 0, 0 },
  170. true
  171. };
  172. static const struct ni_cac_weights cac_weights_cayman_le =
  173. {
  174. 0x7,
  175. 0xE,
  176. 0x1,
  177. 0xA,
  178. 0x1,
  179. 0x3F,
  180. 0x2,
  181. 0x18,
  182. 0x10,
  183. 0x1A,
  184. 0x1,
  185. 0x3F,
  186. 0x1,
  187. 0xE,
  188. 0x6,
  189. 0x6,
  190. 0x6,
  191. 0x2,
  192. 0x4,
  193. 0x9,
  194. 0x1A,
  195. 0x1A,
  196. 0x2C,
  197. 0xA,
  198. 0x11,
  199. 0x8,
  200. 0x19,
  201. 0x19,
  202. 0x1,
  203. 0x1,
  204. 0x1A,
  205. 0,
  206. 0x8,
  207. 0x5,
  208. 0x8,
  209. 0x1,
  210. 0x3,
  211. 0x1,
  212. 0,
  213. 0,
  214. 0,
  215. 0,
  216. 0,
  217. 0,
  218. 0x38,
  219. 0x38,
  220. 0x239,
  221. 0x3,
  222. 0x18A,
  223. 1,
  224. 1,
  225. 1,
  226. 1,
  227. 12,
  228. 12,
  229. 12,
  230. 0x15,
  231. 0x22,
  232. 132,
  233. 6,
  234. 6,
  235. 0,
  236. { 0, 0, 0, 0, 0, 0, 0, 0 },
  237. { 0, 0, 0, 0 },
  238. true
  239. };
  240. #define NISLANDS_MGCG_SEQUENCE 300
  241. static const u32 cayman_cgcg_cgls_default[] =
  242. {
  243. 0x000008f8, 0x00000010, 0xffffffff,
  244. 0x000008fc, 0x00000000, 0xffffffff,
  245. 0x000008f8, 0x00000011, 0xffffffff,
  246. 0x000008fc, 0x00000000, 0xffffffff,
  247. 0x000008f8, 0x00000012, 0xffffffff,
  248. 0x000008fc, 0x00000000, 0xffffffff,
  249. 0x000008f8, 0x00000013, 0xffffffff,
  250. 0x000008fc, 0x00000000, 0xffffffff,
  251. 0x000008f8, 0x00000014, 0xffffffff,
  252. 0x000008fc, 0x00000000, 0xffffffff,
  253. 0x000008f8, 0x00000015, 0xffffffff,
  254. 0x000008fc, 0x00000000, 0xffffffff,
  255. 0x000008f8, 0x00000016, 0xffffffff,
  256. 0x000008fc, 0x00000000, 0xffffffff,
  257. 0x000008f8, 0x00000017, 0xffffffff,
  258. 0x000008fc, 0x00000000, 0xffffffff,
  259. 0x000008f8, 0x00000018, 0xffffffff,
  260. 0x000008fc, 0x00000000, 0xffffffff,
  261. 0x000008f8, 0x00000019, 0xffffffff,
  262. 0x000008fc, 0x00000000, 0xffffffff,
  263. 0x000008f8, 0x0000001a, 0xffffffff,
  264. 0x000008fc, 0x00000000, 0xffffffff,
  265. 0x000008f8, 0x0000001b, 0xffffffff,
  266. 0x000008fc, 0x00000000, 0xffffffff,
  267. 0x000008f8, 0x00000020, 0xffffffff,
  268. 0x000008fc, 0x00000000, 0xffffffff,
  269. 0x000008f8, 0x00000021, 0xffffffff,
  270. 0x000008fc, 0x00000000, 0xffffffff,
  271. 0x000008f8, 0x00000022, 0xffffffff,
  272. 0x000008fc, 0x00000000, 0xffffffff,
  273. 0x000008f8, 0x00000023, 0xffffffff,
  274. 0x000008fc, 0x00000000, 0xffffffff,
  275. 0x000008f8, 0x00000024, 0xffffffff,
  276. 0x000008fc, 0x00000000, 0xffffffff,
  277. 0x000008f8, 0x00000025, 0xffffffff,
  278. 0x000008fc, 0x00000000, 0xffffffff,
  279. 0x000008f8, 0x00000026, 0xffffffff,
  280. 0x000008fc, 0x00000000, 0xffffffff,
  281. 0x000008f8, 0x00000027, 0xffffffff,
  282. 0x000008fc, 0x00000000, 0xffffffff,
  283. 0x000008f8, 0x00000028, 0xffffffff,
  284. 0x000008fc, 0x00000000, 0xffffffff,
  285. 0x000008f8, 0x00000029, 0xffffffff,
  286. 0x000008fc, 0x00000000, 0xffffffff,
  287. 0x000008f8, 0x0000002a, 0xffffffff,
  288. 0x000008fc, 0x00000000, 0xffffffff,
  289. 0x000008f8, 0x0000002b, 0xffffffff,
  290. 0x000008fc, 0x00000000, 0xffffffff
  291. };
  292. #define CAYMAN_CGCG_CGLS_DEFAULT_LENGTH sizeof(cayman_cgcg_cgls_default) / (3 * sizeof(u32))
  293. static const u32 cayman_cgcg_cgls_disable[] =
  294. {
  295. 0x000008f8, 0x00000010, 0xffffffff,
  296. 0x000008fc, 0xffffffff, 0xffffffff,
  297. 0x000008f8, 0x00000011, 0xffffffff,
  298. 0x000008fc, 0xffffffff, 0xffffffff,
  299. 0x000008f8, 0x00000012, 0xffffffff,
  300. 0x000008fc, 0xffffffff, 0xffffffff,
  301. 0x000008f8, 0x00000013, 0xffffffff,
  302. 0x000008fc, 0xffffffff, 0xffffffff,
  303. 0x000008f8, 0x00000014, 0xffffffff,
  304. 0x000008fc, 0xffffffff, 0xffffffff,
  305. 0x000008f8, 0x00000015, 0xffffffff,
  306. 0x000008fc, 0xffffffff, 0xffffffff,
  307. 0x000008f8, 0x00000016, 0xffffffff,
  308. 0x000008fc, 0xffffffff, 0xffffffff,
  309. 0x000008f8, 0x00000017, 0xffffffff,
  310. 0x000008fc, 0xffffffff, 0xffffffff,
  311. 0x000008f8, 0x00000018, 0xffffffff,
  312. 0x000008fc, 0xffffffff, 0xffffffff,
  313. 0x000008f8, 0x00000019, 0xffffffff,
  314. 0x000008fc, 0xffffffff, 0xffffffff,
  315. 0x000008f8, 0x0000001a, 0xffffffff,
  316. 0x000008fc, 0xffffffff, 0xffffffff,
  317. 0x000008f8, 0x0000001b, 0xffffffff,
  318. 0x000008fc, 0xffffffff, 0xffffffff,
  319. 0x000008f8, 0x00000020, 0xffffffff,
  320. 0x000008fc, 0x00000000, 0xffffffff,
  321. 0x000008f8, 0x00000021, 0xffffffff,
  322. 0x000008fc, 0x00000000, 0xffffffff,
  323. 0x000008f8, 0x00000022, 0xffffffff,
  324. 0x000008fc, 0x00000000, 0xffffffff,
  325. 0x000008f8, 0x00000023, 0xffffffff,
  326. 0x000008fc, 0x00000000, 0xffffffff,
  327. 0x000008f8, 0x00000024, 0xffffffff,
  328. 0x000008fc, 0x00000000, 0xffffffff,
  329. 0x000008f8, 0x00000025, 0xffffffff,
  330. 0x000008fc, 0x00000000, 0xffffffff,
  331. 0x000008f8, 0x00000026, 0xffffffff,
  332. 0x000008fc, 0x00000000, 0xffffffff,
  333. 0x000008f8, 0x00000027, 0xffffffff,
  334. 0x000008fc, 0x00000000, 0xffffffff,
  335. 0x000008f8, 0x00000028, 0xffffffff,
  336. 0x000008fc, 0x00000000, 0xffffffff,
  337. 0x000008f8, 0x00000029, 0xffffffff,
  338. 0x000008fc, 0x00000000, 0xffffffff,
  339. 0x000008f8, 0x0000002a, 0xffffffff,
  340. 0x000008fc, 0x00000000, 0xffffffff,
  341. 0x000008f8, 0x0000002b, 0xffffffff,
  342. 0x000008fc, 0x00000000, 0xffffffff,
  343. 0x00000644, 0x000f7902, 0x001f4180,
  344. 0x00000644, 0x000f3802, 0x001f4180
  345. };
  346. #define CAYMAN_CGCG_CGLS_DISABLE_LENGTH sizeof(cayman_cgcg_cgls_disable) / (3 * sizeof(u32))
  347. static const u32 cayman_cgcg_cgls_enable[] =
  348. {
  349. 0x00000644, 0x000f7882, 0x001f4080,
  350. 0x000008f8, 0x00000010, 0xffffffff,
  351. 0x000008fc, 0x00000000, 0xffffffff,
  352. 0x000008f8, 0x00000011, 0xffffffff,
  353. 0x000008fc, 0x00000000, 0xffffffff,
  354. 0x000008f8, 0x00000012, 0xffffffff,
  355. 0x000008fc, 0x00000000, 0xffffffff,
  356. 0x000008f8, 0x00000013, 0xffffffff,
  357. 0x000008fc, 0x00000000, 0xffffffff,
  358. 0x000008f8, 0x00000014, 0xffffffff,
  359. 0x000008fc, 0x00000000, 0xffffffff,
  360. 0x000008f8, 0x00000015, 0xffffffff,
  361. 0x000008fc, 0x00000000, 0xffffffff,
  362. 0x000008f8, 0x00000016, 0xffffffff,
  363. 0x000008fc, 0x00000000, 0xffffffff,
  364. 0x000008f8, 0x00000017, 0xffffffff,
  365. 0x000008fc, 0x00000000, 0xffffffff,
  366. 0x000008f8, 0x00000018, 0xffffffff,
  367. 0x000008fc, 0x00000000, 0xffffffff,
  368. 0x000008f8, 0x00000019, 0xffffffff,
  369. 0x000008fc, 0x00000000, 0xffffffff,
  370. 0x000008f8, 0x0000001a, 0xffffffff,
  371. 0x000008fc, 0x00000000, 0xffffffff,
  372. 0x000008f8, 0x0000001b, 0xffffffff,
  373. 0x000008fc, 0x00000000, 0xffffffff,
  374. 0x000008f8, 0x00000020, 0xffffffff,
  375. 0x000008fc, 0xffffffff, 0xffffffff,
  376. 0x000008f8, 0x00000021, 0xffffffff,
  377. 0x000008fc, 0xffffffff, 0xffffffff,
  378. 0x000008f8, 0x00000022, 0xffffffff,
  379. 0x000008fc, 0xffffffff, 0xffffffff,
  380. 0x000008f8, 0x00000023, 0xffffffff,
  381. 0x000008fc, 0xffffffff, 0xffffffff,
  382. 0x000008f8, 0x00000024, 0xffffffff,
  383. 0x000008fc, 0xffffffff, 0xffffffff,
  384. 0x000008f8, 0x00000025, 0xffffffff,
  385. 0x000008fc, 0xffffffff, 0xffffffff,
  386. 0x000008f8, 0x00000026, 0xffffffff,
  387. 0x000008fc, 0xffffffff, 0xffffffff,
  388. 0x000008f8, 0x00000027, 0xffffffff,
  389. 0x000008fc, 0xffffffff, 0xffffffff,
  390. 0x000008f8, 0x00000028, 0xffffffff,
  391. 0x000008fc, 0xffffffff, 0xffffffff,
  392. 0x000008f8, 0x00000029, 0xffffffff,
  393. 0x000008fc, 0xffffffff, 0xffffffff,
  394. 0x000008f8, 0x0000002a, 0xffffffff,
  395. 0x000008fc, 0xffffffff, 0xffffffff,
  396. 0x000008f8, 0x0000002b, 0xffffffff,
  397. 0x000008fc, 0xffffffff, 0xffffffff
  398. };
  399. #define CAYMAN_CGCG_CGLS_ENABLE_LENGTH sizeof(cayman_cgcg_cgls_enable) / (3 * sizeof(u32))
  400. static const u32 cayman_mgcg_default[] =
  401. {
  402. 0x0000802c, 0xc0000000, 0xffffffff,
  403. 0x00003fc4, 0xc0000000, 0xffffffff,
  404. 0x00005448, 0x00000100, 0xffffffff,
  405. 0x000055e4, 0x00000100, 0xffffffff,
  406. 0x0000160c, 0x00000100, 0xffffffff,
  407. 0x00008984, 0x06000100, 0xffffffff,
  408. 0x0000c164, 0x00000100, 0xffffffff,
  409. 0x00008a18, 0x00000100, 0xffffffff,
  410. 0x0000897c, 0x06000100, 0xffffffff,
  411. 0x00008b28, 0x00000100, 0xffffffff,
  412. 0x00009144, 0x00800200, 0xffffffff,
  413. 0x00009a60, 0x00000100, 0xffffffff,
  414. 0x00009868, 0x00000100, 0xffffffff,
  415. 0x00008d58, 0x00000100, 0xffffffff,
  416. 0x00009510, 0x00000100, 0xffffffff,
  417. 0x0000949c, 0x00000100, 0xffffffff,
  418. 0x00009654, 0x00000100, 0xffffffff,
  419. 0x00009030, 0x00000100, 0xffffffff,
  420. 0x00009034, 0x00000100, 0xffffffff,
  421. 0x00009038, 0x00000100, 0xffffffff,
  422. 0x0000903c, 0x00000100, 0xffffffff,
  423. 0x00009040, 0x00000100, 0xffffffff,
  424. 0x0000a200, 0x00000100, 0xffffffff,
  425. 0x0000a204, 0x00000100, 0xffffffff,
  426. 0x0000a208, 0x00000100, 0xffffffff,
  427. 0x0000a20c, 0x00000100, 0xffffffff,
  428. 0x00009744, 0x00000100, 0xffffffff,
  429. 0x00003f80, 0x00000100, 0xffffffff,
  430. 0x0000a210, 0x00000100, 0xffffffff,
  431. 0x0000a214, 0x00000100, 0xffffffff,
  432. 0x000004d8, 0x00000100, 0xffffffff,
  433. 0x00009664, 0x00000100, 0xffffffff,
  434. 0x00009698, 0x00000100, 0xffffffff,
  435. 0x000004d4, 0x00000200, 0xffffffff,
  436. 0x000004d0, 0x00000000, 0xffffffff,
  437. 0x000030cc, 0x00000104, 0xffffffff,
  438. 0x0000d0c0, 0x00000100, 0xffffffff,
  439. 0x0000d8c0, 0x00000100, 0xffffffff,
  440. 0x0000802c, 0x40000000, 0xffffffff,
  441. 0x00003fc4, 0x40000000, 0xffffffff,
  442. 0x0000915c, 0x00010000, 0xffffffff,
  443. 0x00009160, 0x00030002, 0xffffffff,
  444. 0x00009164, 0x00050004, 0xffffffff,
  445. 0x00009168, 0x00070006, 0xffffffff,
  446. 0x00009178, 0x00070000, 0xffffffff,
  447. 0x0000917c, 0x00030002, 0xffffffff,
  448. 0x00009180, 0x00050004, 0xffffffff,
  449. 0x0000918c, 0x00010006, 0xffffffff,
  450. 0x00009190, 0x00090008, 0xffffffff,
  451. 0x00009194, 0x00070000, 0xffffffff,
  452. 0x00009198, 0x00030002, 0xffffffff,
  453. 0x0000919c, 0x00050004, 0xffffffff,
  454. 0x000091a8, 0x00010006, 0xffffffff,
  455. 0x000091ac, 0x00090008, 0xffffffff,
  456. 0x000091b0, 0x00070000, 0xffffffff,
  457. 0x000091b4, 0x00030002, 0xffffffff,
  458. 0x000091b8, 0x00050004, 0xffffffff,
  459. 0x000091c4, 0x00010006, 0xffffffff,
  460. 0x000091c8, 0x00090008, 0xffffffff,
  461. 0x000091cc, 0x00070000, 0xffffffff,
  462. 0x000091d0, 0x00030002, 0xffffffff,
  463. 0x000091d4, 0x00050004, 0xffffffff,
  464. 0x000091e0, 0x00010006, 0xffffffff,
  465. 0x000091e4, 0x00090008, 0xffffffff,
  466. 0x000091e8, 0x00000000, 0xffffffff,
  467. 0x000091ec, 0x00070000, 0xffffffff,
  468. 0x000091f0, 0x00030002, 0xffffffff,
  469. 0x000091f4, 0x00050004, 0xffffffff,
  470. 0x00009200, 0x00010006, 0xffffffff,
  471. 0x00009204, 0x00090008, 0xffffffff,
  472. 0x00009208, 0x00070000, 0xffffffff,
  473. 0x0000920c, 0x00030002, 0xffffffff,
  474. 0x00009210, 0x00050004, 0xffffffff,
  475. 0x0000921c, 0x00010006, 0xffffffff,
  476. 0x00009220, 0x00090008, 0xffffffff,
  477. 0x00009224, 0x00070000, 0xffffffff,
  478. 0x00009228, 0x00030002, 0xffffffff,
  479. 0x0000922c, 0x00050004, 0xffffffff,
  480. 0x00009238, 0x00010006, 0xffffffff,
  481. 0x0000923c, 0x00090008, 0xffffffff,
  482. 0x00009240, 0x00070000, 0xffffffff,
  483. 0x00009244, 0x00030002, 0xffffffff,
  484. 0x00009248, 0x00050004, 0xffffffff,
  485. 0x00009254, 0x00010006, 0xffffffff,
  486. 0x00009258, 0x00090008, 0xffffffff,
  487. 0x0000925c, 0x00070000, 0xffffffff,
  488. 0x00009260, 0x00030002, 0xffffffff,
  489. 0x00009264, 0x00050004, 0xffffffff,
  490. 0x00009270, 0x00010006, 0xffffffff,
  491. 0x00009274, 0x00090008, 0xffffffff,
  492. 0x00009278, 0x00070000, 0xffffffff,
  493. 0x0000927c, 0x00030002, 0xffffffff,
  494. 0x00009280, 0x00050004, 0xffffffff,
  495. 0x0000928c, 0x00010006, 0xffffffff,
  496. 0x00009290, 0x00090008, 0xffffffff,
  497. 0x000092a8, 0x00070000, 0xffffffff,
  498. 0x000092ac, 0x00030002, 0xffffffff,
  499. 0x000092b0, 0x00050004, 0xffffffff,
  500. 0x000092bc, 0x00010006, 0xffffffff,
  501. 0x000092c0, 0x00090008, 0xffffffff,
  502. 0x000092c4, 0x00070000, 0xffffffff,
  503. 0x000092c8, 0x00030002, 0xffffffff,
  504. 0x000092cc, 0x00050004, 0xffffffff,
  505. 0x000092d8, 0x00010006, 0xffffffff,
  506. 0x000092dc, 0x00090008, 0xffffffff,
  507. 0x00009294, 0x00000000, 0xffffffff,
  508. 0x0000802c, 0x40010000, 0xffffffff,
  509. 0x00003fc4, 0x40010000, 0xffffffff,
  510. 0x0000915c, 0x00010000, 0xffffffff,
  511. 0x00009160, 0x00030002, 0xffffffff,
  512. 0x00009164, 0x00050004, 0xffffffff,
  513. 0x00009168, 0x00070006, 0xffffffff,
  514. 0x00009178, 0x00070000, 0xffffffff,
  515. 0x0000917c, 0x00030002, 0xffffffff,
  516. 0x00009180, 0x00050004, 0xffffffff,
  517. 0x0000918c, 0x00010006, 0xffffffff,
  518. 0x00009190, 0x00090008, 0xffffffff,
  519. 0x00009194, 0x00070000, 0xffffffff,
  520. 0x00009198, 0x00030002, 0xffffffff,
  521. 0x0000919c, 0x00050004, 0xffffffff,
  522. 0x000091a8, 0x00010006, 0xffffffff,
  523. 0x000091ac, 0x00090008, 0xffffffff,
  524. 0x000091b0, 0x00070000, 0xffffffff,
  525. 0x000091b4, 0x00030002, 0xffffffff,
  526. 0x000091b8, 0x00050004, 0xffffffff,
  527. 0x000091c4, 0x00010006, 0xffffffff,
  528. 0x000091c8, 0x00090008, 0xffffffff,
  529. 0x000091cc, 0x00070000, 0xffffffff,
  530. 0x000091d0, 0x00030002, 0xffffffff,
  531. 0x000091d4, 0x00050004, 0xffffffff,
  532. 0x000091e0, 0x00010006, 0xffffffff,
  533. 0x000091e4, 0x00090008, 0xffffffff,
  534. 0x000091e8, 0x00000000, 0xffffffff,
  535. 0x000091ec, 0x00070000, 0xffffffff,
  536. 0x000091f0, 0x00030002, 0xffffffff,
  537. 0x000091f4, 0x00050004, 0xffffffff,
  538. 0x00009200, 0x00010006, 0xffffffff,
  539. 0x00009204, 0x00090008, 0xffffffff,
  540. 0x00009208, 0x00070000, 0xffffffff,
  541. 0x0000920c, 0x00030002, 0xffffffff,
  542. 0x00009210, 0x00050004, 0xffffffff,
  543. 0x0000921c, 0x00010006, 0xffffffff,
  544. 0x00009220, 0x00090008, 0xffffffff,
  545. 0x00009224, 0x00070000, 0xffffffff,
  546. 0x00009228, 0x00030002, 0xffffffff,
  547. 0x0000922c, 0x00050004, 0xffffffff,
  548. 0x00009238, 0x00010006, 0xffffffff,
  549. 0x0000923c, 0x00090008, 0xffffffff,
  550. 0x00009240, 0x00070000, 0xffffffff,
  551. 0x00009244, 0x00030002, 0xffffffff,
  552. 0x00009248, 0x00050004, 0xffffffff,
  553. 0x00009254, 0x00010006, 0xffffffff,
  554. 0x00009258, 0x00090008, 0xffffffff,
  555. 0x0000925c, 0x00070000, 0xffffffff,
  556. 0x00009260, 0x00030002, 0xffffffff,
  557. 0x00009264, 0x00050004, 0xffffffff,
  558. 0x00009270, 0x00010006, 0xffffffff,
  559. 0x00009274, 0x00090008, 0xffffffff,
  560. 0x00009278, 0x00070000, 0xffffffff,
  561. 0x0000927c, 0x00030002, 0xffffffff,
  562. 0x00009280, 0x00050004, 0xffffffff,
  563. 0x0000928c, 0x00010006, 0xffffffff,
  564. 0x00009290, 0x00090008, 0xffffffff,
  565. 0x000092a8, 0x00070000, 0xffffffff,
  566. 0x000092ac, 0x00030002, 0xffffffff,
  567. 0x000092b0, 0x00050004, 0xffffffff,
  568. 0x000092bc, 0x00010006, 0xffffffff,
  569. 0x000092c0, 0x00090008, 0xffffffff,
  570. 0x000092c4, 0x00070000, 0xffffffff,
  571. 0x000092c8, 0x00030002, 0xffffffff,
  572. 0x000092cc, 0x00050004, 0xffffffff,
  573. 0x000092d8, 0x00010006, 0xffffffff,
  574. 0x000092dc, 0x00090008, 0xffffffff,
  575. 0x00009294, 0x00000000, 0xffffffff,
  576. 0x0000802c, 0xc0000000, 0xffffffff,
  577. 0x00003fc4, 0xc0000000, 0xffffffff,
  578. 0x000008f8, 0x00000010, 0xffffffff,
  579. 0x000008fc, 0x00000000, 0xffffffff,
  580. 0x000008f8, 0x00000011, 0xffffffff,
  581. 0x000008fc, 0x00000000, 0xffffffff,
  582. 0x000008f8, 0x00000012, 0xffffffff,
  583. 0x000008fc, 0x00000000, 0xffffffff,
  584. 0x000008f8, 0x00000013, 0xffffffff,
  585. 0x000008fc, 0x00000000, 0xffffffff,
  586. 0x000008f8, 0x00000014, 0xffffffff,
  587. 0x000008fc, 0x00000000, 0xffffffff,
  588. 0x000008f8, 0x00000015, 0xffffffff,
  589. 0x000008fc, 0x00000000, 0xffffffff,
  590. 0x000008f8, 0x00000016, 0xffffffff,
  591. 0x000008fc, 0x00000000, 0xffffffff,
  592. 0x000008f8, 0x00000017, 0xffffffff,
  593. 0x000008fc, 0x00000000, 0xffffffff,
  594. 0x000008f8, 0x00000018, 0xffffffff,
  595. 0x000008fc, 0x00000000, 0xffffffff,
  596. 0x000008f8, 0x00000019, 0xffffffff,
  597. 0x000008fc, 0x00000000, 0xffffffff,
  598. 0x000008f8, 0x0000001a, 0xffffffff,
  599. 0x000008fc, 0x00000000, 0xffffffff,
  600. 0x000008f8, 0x0000001b, 0xffffffff,
  601. 0x000008fc, 0x00000000, 0xffffffff
  602. };
  603. #define CAYMAN_MGCG_DEFAULT_LENGTH sizeof(cayman_mgcg_default) / (3 * sizeof(u32))
  604. static const u32 cayman_mgcg_disable[] =
  605. {
  606. 0x0000802c, 0xc0000000, 0xffffffff,
  607. 0x000008f8, 0x00000000, 0xffffffff,
  608. 0x000008fc, 0xffffffff, 0xffffffff,
  609. 0x000008f8, 0x00000001, 0xffffffff,
  610. 0x000008fc, 0xffffffff, 0xffffffff,
  611. 0x000008f8, 0x00000002, 0xffffffff,
  612. 0x000008fc, 0xffffffff, 0xffffffff,
  613. 0x000008f8, 0x00000003, 0xffffffff,
  614. 0x000008fc, 0xffffffff, 0xffffffff,
  615. 0x00009150, 0x00600000, 0xffffffff
  616. };
  617. #define CAYMAN_MGCG_DISABLE_LENGTH sizeof(cayman_mgcg_disable) / (3 * sizeof(u32))
  618. static const u32 cayman_mgcg_enable[] =
  619. {
  620. 0x0000802c, 0xc0000000, 0xffffffff,
  621. 0x000008f8, 0x00000000, 0xffffffff,
  622. 0x000008fc, 0x00000000, 0xffffffff,
  623. 0x000008f8, 0x00000001, 0xffffffff,
  624. 0x000008fc, 0x00000000, 0xffffffff,
  625. 0x000008f8, 0x00000002, 0xffffffff,
  626. 0x000008fc, 0x00600000, 0xffffffff,
  627. 0x000008f8, 0x00000003, 0xffffffff,
  628. 0x000008fc, 0x00000000, 0xffffffff,
  629. 0x00009150, 0x96944200, 0xffffffff
  630. };
  631. #define CAYMAN_MGCG_ENABLE_LENGTH sizeof(cayman_mgcg_enable) / (3 * sizeof(u32))
  632. #define NISLANDS_SYSLS_SEQUENCE 100
  633. static const u32 cayman_sysls_default[] =
  634. {
  635. /* Register, Value, Mask bits */
  636. 0x000055e8, 0x00000000, 0xffffffff,
  637. 0x0000d0bc, 0x00000000, 0xffffffff,
  638. 0x0000d8bc, 0x00000000, 0xffffffff,
  639. 0x000015c0, 0x000c1401, 0xffffffff,
  640. 0x0000264c, 0x000c0400, 0xffffffff,
  641. 0x00002648, 0x000c0400, 0xffffffff,
  642. 0x00002650, 0x000c0400, 0xffffffff,
  643. 0x000020b8, 0x000c0400, 0xffffffff,
  644. 0x000020bc, 0x000c0400, 0xffffffff,
  645. 0x000020c0, 0x000c0c80, 0xffffffff,
  646. 0x0000f4a0, 0x000000c0, 0xffffffff,
  647. 0x0000f4a4, 0x00680fff, 0xffffffff,
  648. 0x00002f50, 0x00000404, 0xffffffff,
  649. 0x000004c8, 0x00000001, 0xffffffff,
  650. 0x000064ec, 0x00000000, 0xffffffff,
  651. 0x00000c7c, 0x00000000, 0xffffffff,
  652. 0x00008dfc, 0x00000000, 0xffffffff
  653. };
  654. #define CAYMAN_SYSLS_DEFAULT_LENGTH sizeof(cayman_sysls_default) / (3 * sizeof(u32))
  655. static const u32 cayman_sysls_disable[] =
  656. {
  657. /* Register, Value, Mask bits */
  658. 0x0000d0c0, 0x00000000, 0xffffffff,
  659. 0x0000d8c0, 0x00000000, 0xffffffff,
  660. 0x000055e8, 0x00000000, 0xffffffff,
  661. 0x0000d0bc, 0x00000000, 0xffffffff,
  662. 0x0000d8bc, 0x00000000, 0xffffffff,
  663. 0x000015c0, 0x00041401, 0xffffffff,
  664. 0x0000264c, 0x00040400, 0xffffffff,
  665. 0x00002648, 0x00040400, 0xffffffff,
  666. 0x00002650, 0x00040400, 0xffffffff,
  667. 0x000020b8, 0x00040400, 0xffffffff,
  668. 0x000020bc, 0x00040400, 0xffffffff,
  669. 0x000020c0, 0x00040c80, 0xffffffff,
  670. 0x0000f4a0, 0x000000c0, 0xffffffff,
  671. 0x0000f4a4, 0x00680000, 0xffffffff,
  672. 0x00002f50, 0x00000404, 0xffffffff,
  673. 0x000004c8, 0x00000001, 0xffffffff,
  674. 0x000064ec, 0x00007ffd, 0xffffffff,
  675. 0x00000c7c, 0x0000ff00, 0xffffffff,
  676. 0x00008dfc, 0x0000007f, 0xffffffff
  677. };
  678. #define CAYMAN_SYSLS_DISABLE_LENGTH sizeof(cayman_sysls_disable) / (3 * sizeof(u32))
  679. static const u32 cayman_sysls_enable[] =
  680. {
  681. /* Register, Value, Mask bits */
  682. 0x000055e8, 0x00000001, 0xffffffff,
  683. 0x0000d0bc, 0x00000100, 0xffffffff,
  684. 0x0000d8bc, 0x00000100, 0xffffffff,
  685. 0x000015c0, 0x000c1401, 0xffffffff,
  686. 0x0000264c, 0x000c0400, 0xffffffff,
  687. 0x00002648, 0x000c0400, 0xffffffff,
  688. 0x00002650, 0x000c0400, 0xffffffff,
  689. 0x000020b8, 0x000c0400, 0xffffffff,
  690. 0x000020bc, 0x000c0400, 0xffffffff,
  691. 0x000020c0, 0x000c0c80, 0xffffffff,
  692. 0x0000f4a0, 0x000000c0, 0xffffffff,
  693. 0x0000f4a4, 0x00680fff, 0xffffffff,
  694. 0x00002f50, 0x00000903, 0xffffffff,
  695. 0x000004c8, 0x00000000, 0xffffffff,
  696. 0x000064ec, 0x00000000, 0xffffffff,
  697. 0x00000c7c, 0x00000000, 0xffffffff,
  698. 0x00008dfc, 0x00000000, 0xffffffff
  699. };
  700. #define CAYMAN_SYSLS_ENABLE_LENGTH sizeof(cayman_sysls_enable) / (3 * sizeof(u32))
  701. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  702. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  703. struct ni_power_info *ni_get_pi(struct radeon_device *rdev)
  704. {
  705. struct ni_power_info *pi = rdev->pm.dpm.priv;
  706. return pi;
  707. }
  708. struct ni_ps *ni_get_ps(struct radeon_ps *rps)
  709. {
  710. struct ni_ps *ps = rps->ps_priv;
  711. return ps;
  712. }
  713. static void ni_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  714. u16 v, s32 t,
  715. u32 ileakage,
  716. u32 *leakage)
  717. {
  718. s64 kt, kv, leakage_w, i_leakage, vddc, temperature;
  719. i_leakage = div64_s64(drm_int2fixp(ileakage), 1000);
  720. vddc = div64_s64(drm_int2fixp(v), 1000);
  721. temperature = div64_s64(drm_int2fixp(t), 1000);
  722. kt = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->at), 1000),
  723. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bt), 1000), temperature)));
  724. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 1000),
  725. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 1000), vddc)));
  726. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  727. *leakage = drm_fixp2int(leakage_w * 1000);
  728. }
  729. static void ni_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  730. const struct ni_leakage_coeffients *coeff,
  731. u16 v,
  732. s32 t,
  733. u32 i_leakage,
  734. u32 *leakage)
  735. {
  736. ni_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  737. }
  738. bool ni_dpm_vblank_too_short(struct radeon_device *rdev)
  739. {
  740. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  741. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  742. /* we never hit the non-gddr5 limit so disable it */
  743. u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
  744. if (vblank_time < switch_limit)
  745. return true;
  746. else
  747. return false;
  748. }
  749. static void ni_apply_state_adjust_rules(struct radeon_device *rdev,
  750. struct radeon_ps *rps)
  751. {
  752. struct ni_ps *ps = ni_get_ps(rps);
  753. struct radeon_clock_and_voltage_limits *max_limits;
  754. bool disable_mclk_switching;
  755. u32 mclk, sclk;
  756. u16 vddc, vddci;
  757. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  758. int i;
  759. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  760. ni_dpm_vblank_too_short(rdev))
  761. disable_mclk_switching = true;
  762. else
  763. disable_mclk_switching = false;
  764. if (rdev->pm.dpm.ac_power)
  765. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  766. else
  767. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  768. if (rdev->pm.dpm.ac_power == false) {
  769. for (i = 0; i < ps->performance_level_count; i++) {
  770. if (ps->performance_levels[i].mclk > max_limits->mclk)
  771. ps->performance_levels[i].mclk = max_limits->mclk;
  772. if (ps->performance_levels[i].sclk > max_limits->sclk)
  773. ps->performance_levels[i].sclk = max_limits->sclk;
  774. if (ps->performance_levels[i].vddc > max_limits->vddc)
  775. ps->performance_levels[i].vddc = max_limits->vddc;
  776. if (ps->performance_levels[i].vddci > max_limits->vddci)
  777. ps->performance_levels[i].vddci = max_limits->vddci;
  778. }
  779. }
  780. /* limit clocks to max supported clocks based on voltage dependency tables */
  781. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  782. &max_sclk_vddc);
  783. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  784. &max_mclk_vddci);
  785. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  786. &max_mclk_vddc);
  787. for (i = 0; i < ps->performance_level_count; i++) {
  788. if (max_sclk_vddc) {
  789. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  790. ps->performance_levels[i].sclk = max_sclk_vddc;
  791. }
  792. if (max_mclk_vddci) {
  793. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  794. ps->performance_levels[i].mclk = max_mclk_vddci;
  795. }
  796. if (max_mclk_vddc) {
  797. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  798. ps->performance_levels[i].mclk = max_mclk_vddc;
  799. }
  800. }
  801. /* XXX validate the min clocks required for display */
  802. if (disable_mclk_switching) {
  803. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  804. sclk = ps->performance_levels[0].sclk;
  805. vddc = ps->performance_levels[0].vddc;
  806. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  807. } else {
  808. sclk = ps->performance_levels[0].sclk;
  809. mclk = ps->performance_levels[0].mclk;
  810. vddc = ps->performance_levels[0].vddc;
  811. vddci = ps->performance_levels[0].vddci;
  812. }
  813. /* adjusted low state */
  814. ps->performance_levels[0].sclk = sclk;
  815. ps->performance_levels[0].mclk = mclk;
  816. ps->performance_levels[0].vddc = vddc;
  817. ps->performance_levels[0].vddci = vddci;
  818. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  819. &ps->performance_levels[0].sclk,
  820. &ps->performance_levels[0].mclk);
  821. for (i = 1; i < ps->performance_level_count; i++) {
  822. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  823. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  824. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  825. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  826. }
  827. if (disable_mclk_switching) {
  828. mclk = ps->performance_levels[0].mclk;
  829. for (i = 1; i < ps->performance_level_count; i++) {
  830. if (mclk < ps->performance_levels[i].mclk)
  831. mclk = ps->performance_levels[i].mclk;
  832. }
  833. for (i = 0; i < ps->performance_level_count; i++) {
  834. ps->performance_levels[i].mclk = mclk;
  835. ps->performance_levels[i].vddci = vddci;
  836. }
  837. } else {
  838. for (i = 1; i < ps->performance_level_count; i++) {
  839. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  840. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  841. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  842. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  843. }
  844. }
  845. for (i = 1; i < ps->performance_level_count; i++)
  846. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  847. &ps->performance_levels[i].sclk,
  848. &ps->performance_levels[i].mclk);
  849. for (i = 0; i < ps->performance_level_count; i++)
  850. btc_adjust_clock_combinations(rdev, max_limits,
  851. &ps->performance_levels[i]);
  852. for (i = 0; i < ps->performance_level_count; i++) {
  853. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  854. ps->performance_levels[i].sclk,
  855. max_limits->vddc, &ps->performance_levels[i].vddc);
  856. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  857. ps->performance_levels[i].mclk,
  858. max_limits->vddci, &ps->performance_levels[i].vddci);
  859. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  860. ps->performance_levels[i].mclk,
  861. max_limits->vddc, &ps->performance_levels[i].vddc);
  862. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  863. rdev->clock.current_dispclk,
  864. max_limits->vddc, &ps->performance_levels[i].vddc);
  865. }
  866. for (i = 0; i < ps->performance_level_count; i++) {
  867. btc_apply_voltage_delta_rules(rdev,
  868. max_limits->vddc, max_limits->vddci,
  869. &ps->performance_levels[i].vddc,
  870. &ps->performance_levels[i].vddci);
  871. }
  872. ps->dc_compatible = true;
  873. for (i = 0; i < ps->performance_level_count; i++) {
  874. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  875. ps->dc_compatible = false;
  876. if (ps->performance_levels[i].vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  877. ps->performance_levels[i].flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  878. }
  879. }
  880. static void ni_cg_clockgating_default(struct radeon_device *rdev)
  881. {
  882. u32 count;
  883. const u32 *ps = NULL;
  884. ps = (const u32 *)&cayman_cgcg_cgls_default;
  885. count = CAYMAN_CGCG_CGLS_DEFAULT_LENGTH;
  886. btc_program_mgcg_hw_sequence(rdev, ps, count);
  887. }
  888. static void ni_gfx_clockgating_enable(struct radeon_device *rdev,
  889. bool enable)
  890. {
  891. u32 count;
  892. const u32 *ps = NULL;
  893. if (enable) {
  894. ps = (const u32 *)&cayman_cgcg_cgls_enable;
  895. count = CAYMAN_CGCG_CGLS_ENABLE_LENGTH;
  896. } else {
  897. ps = (const u32 *)&cayman_cgcg_cgls_disable;
  898. count = CAYMAN_CGCG_CGLS_DISABLE_LENGTH;
  899. }
  900. btc_program_mgcg_hw_sequence(rdev, ps, count);
  901. }
  902. static void ni_mg_clockgating_default(struct radeon_device *rdev)
  903. {
  904. u32 count;
  905. const u32 *ps = NULL;
  906. ps = (const u32 *)&cayman_mgcg_default;
  907. count = CAYMAN_MGCG_DEFAULT_LENGTH;
  908. btc_program_mgcg_hw_sequence(rdev, ps, count);
  909. }
  910. static void ni_mg_clockgating_enable(struct radeon_device *rdev,
  911. bool enable)
  912. {
  913. u32 count;
  914. const u32 *ps = NULL;
  915. if (enable) {
  916. ps = (const u32 *)&cayman_mgcg_enable;
  917. count = CAYMAN_MGCG_ENABLE_LENGTH;
  918. } else {
  919. ps = (const u32 *)&cayman_mgcg_disable;
  920. count = CAYMAN_MGCG_DISABLE_LENGTH;
  921. }
  922. btc_program_mgcg_hw_sequence(rdev, ps, count);
  923. }
  924. static void ni_ls_clockgating_default(struct radeon_device *rdev)
  925. {
  926. u32 count;
  927. const u32 *ps = NULL;
  928. ps = (const u32 *)&cayman_sysls_default;
  929. count = CAYMAN_SYSLS_DEFAULT_LENGTH;
  930. btc_program_mgcg_hw_sequence(rdev, ps, count);
  931. }
  932. static void ni_ls_clockgating_enable(struct radeon_device *rdev,
  933. bool enable)
  934. {
  935. u32 count;
  936. const u32 *ps = NULL;
  937. if (enable) {
  938. ps = (const u32 *)&cayman_sysls_enable;
  939. count = CAYMAN_SYSLS_ENABLE_LENGTH;
  940. } else {
  941. ps = (const u32 *)&cayman_sysls_disable;
  942. count = CAYMAN_SYSLS_DISABLE_LENGTH;
  943. }
  944. btc_program_mgcg_hw_sequence(rdev, ps, count);
  945. }
  946. static int ni_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  947. struct radeon_clock_voltage_dependency_table *table)
  948. {
  949. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  950. u32 i;
  951. if (table) {
  952. for (i = 0; i < table->count; i++) {
  953. if (0xff01 == table->entries[i].v) {
  954. if (pi->max_vddc == 0)
  955. return -EINVAL;
  956. table->entries[i].v = pi->max_vddc;
  957. }
  958. }
  959. }
  960. return 0;
  961. }
  962. static int ni_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  963. {
  964. int ret = 0;
  965. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  966. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  967. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  968. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  969. return ret;
  970. }
  971. static void ni_stop_dpm(struct radeon_device *rdev)
  972. {
  973. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  974. }
  975. #if 0
  976. static int ni_notify_hw_of_power_source(struct radeon_device *rdev,
  977. bool ac_power)
  978. {
  979. if (ac_power)
  980. return (rv770_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  981. 0 : -EINVAL;
  982. return 0;
  983. }
  984. #endif
  985. static PPSMC_Result ni_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  986. PPSMC_Msg msg, u32 parameter)
  987. {
  988. WREG32(SMC_SCRATCH0, parameter);
  989. return rv770_send_msg_to_smc(rdev, msg);
  990. }
  991. static int ni_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  992. {
  993. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  994. return -EINVAL;
  995. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  996. 0 : -EINVAL;
  997. }
  998. int ni_dpm_force_performance_level(struct radeon_device *rdev,
  999. enum radeon_dpm_forced_level level)
  1000. {
  1001. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  1002. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  1003. return -EINVAL;
  1004. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  1005. return -EINVAL;
  1006. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1007. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  1008. return -EINVAL;
  1009. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  1010. return -EINVAL;
  1011. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  1012. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  1013. return -EINVAL;
  1014. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  1015. return -EINVAL;
  1016. }
  1017. rdev->pm.dpm.forced_level = level;
  1018. return 0;
  1019. }
  1020. static void ni_stop_smc(struct radeon_device *rdev)
  1021. {
  1022. u32 tmp;
  1023. int i;
  1024. for (i = 0; i < rdev->usec_timeout; i++) {
  1025. tmp = RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK;
  1026. if (tmp != 1)
  1027. break;
  1028. udelay(1);
  1029. }
  1030. udelay(100);
  1031. r7xx_stop_smc(rdev);
  1032. }
  1033. static int ni_process_firmware_header(struct radeon_device *rdev)
  1034. {
  1035. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1036. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1037. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1038. u32 tmp;
  1039. int ret;
  1040. ret = rv770_read_smc_sram_dword(rdev,
  1041. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1042. NISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  1043. &tmp, pi->sram_end);
  1044. if (ret)
  1045. return ret;
  1046. pi->state_table_start = (u16)tmp;
  1047. ret = rv770_read_smc_sram_dword(rdev,
  1048. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1049. NISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  1050. &tmp, pi->sram_end);
  1051. if (ret)
  1052. return ret;
  1053. pi->soft_regs_start = (u16)tmp;
  1054. ret = rv770_read_smc_sram_dword(rdev,
  1055. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1056. NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1057. &tmp, pi->sram_end);
  1058. if (ret)
  1059. return ret;
  1060. eg_pi->mc_reg_table_start = (u16)tmp;
  1061. ret = rv770_read_smc_sram_dword(rdev,
  1062. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1063. NISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  1064. &tmp, pi->sram_end);
  1065. if (ret)
  1066. return ret;
  1067. ni_pi->fan_table_start = (u16)tmp;
  1068. ret = rv770_read_smc_sram_dword(rdev,
  1069. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1070. NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  1071. &tmp, pi->sram_end);
  1072. if (ret)
  1073. return ret;
  1074. ni_pi->arb_table_start = (u16)tmp;
  1075. ret = rv770_read_smc_sram_dword(rdev,
  1076. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1077. NISLANDS_SMC_FIRMWARE_HEADER_cacTable,
  1078. &tmp, pi->sram_end);
  1079. if (ret)
  1080. return ret;
  1081. ni_pi->cac_table_start = (u16)tmp;
  1082. ret = rv770_read_smc_sram_dword(rdev,
  1083. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1084. NISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  1085. &tmp, pi->sram_end);
  1086. if (ret)
  1087. return ret;
  1088. ni_pi->spll_table_start = (u16)tmp;
  1089. return ret;
  1090. }
  1091. static void ni_read_clock_registers(struct radeon_device *rdev)
  1092. {
  1093. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1094. ni_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  1095. ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  1096. ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  1097. ni_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  1098. ni_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1099. ni_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1100. ni_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1101. ni_pi->clock_registers.mpll_ad_func_cntl_2 = RREG32(MPLL_AD_FUNC_CNTL_2);
  1102. ni_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1103. ni_pi->clock_registers.mpll_dq_func_cntl_2 = RREG32(MPLL_DQ_FUNC_CNTL_2);
  1104. ni_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1105. ni_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1106. ni_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1107. ni_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1108. }
  1109. #if 0
  1110. static int ni_enter_ulp_state(struct radeon_device *rdev)
  1111. {
  1112. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1113. if (pi->gfx_clock_gating) {
  1114. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1115. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1116. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1117. RREG32(GB_ADDR_CONFIG);
  1118. }
  1119. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1120. ~HOST_SMC_MSG_MASK);
  1121. udelay(25000);
  1122. return 0;
  1123. }
  1124. #endif
  1125. static void ni_program_response_times(struct radeon_device *rdev)
  1126. {
  1127. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  1128. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly, mclk_switch_limit;
  1129. u32 reference_clock;
  1130. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  1131. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1132. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1133. if (voltage_response_time == 0)
  1134. voltage_response_time = 1000;
  1135. if (backbias_response_time == 0)
  1136. backbias_response_time = 1000;
  1137. acpi_delay_time = 15000;
  1138. vbi_time_out = 100000;
  1139. reference_clock = radeon_get_xclk(rdev);
  1140. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1141. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1142. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1143. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1144. mclk_switch_limit = (460 * reference_clock) / 100;
  1145. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1146. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1147. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1148. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1149. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  1150. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_switch_lim, mclk_switch_limit);
  1151. }
  1152. static void ni_populate_smc_voltage_table(struct radeon_device *rdev,
  1153. struct atom_voltage_table *voltage_table,
  1154. NISLANDS_SMC_STATETABLE *table)
  1155. {
  1156. unsigned int i;
  1157. for (i = 0; i < voltage_table->count; i++) {
  1158. table->highSMIO[i] = 0;
  1159. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1160. }
  1161. }
  1162. static void ni_populate_smc_voltage_tables(struct radeon_device *rdev,
  1163. NISLANDS_SMC_STATETABLE *table)
  1164. {
  1165. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1166. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1167. unsigned char i;
  1168. if (eg_pi->vddc_voltage_table.count) {
  1169. ni_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  1170. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] = 0;
  1171. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] =
  1172. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1173. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1174. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  1175. table->maxVDDCIndexInPPTable = i;
  1176. break;
  1177. }
  1178. }
  1179. }
  1180. if (eg_pi->vddci_voltage_table.count) {
  1181. ni_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  1182. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] = 0;
  1183. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  1184. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1185. }
  1186. }
  1187. static int ni_populate_voltage_value(struct radeon_device *rdev,
  1188. struct atom_voltage_table *table,
  1189. u16 value,
  1190. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1191. {
  1192. unsigned int i;
  1193. for (i = 0; i < table->count; i++) {
  1194. if (value <= table->entries[i].value) {
  1195. voltage->index = (u8)i;
  1196. voltage->value = cpu_to_be16(table->entries[i].value);
  1197. break;
  1198. }
  1199. }
  1200. if (i >= table->count)
  1201. return -EINVAL;
  1202. return 0;
  1203. }
  1204. static void ni_populate_mvdd_value(struct radeon_device *rdev,
  1205. u32 mclk,
  1206. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1207. {
  1208. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1209. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1210. if (!pi->mvdd_control) {
  1211. voltage->index = eg_pi->mvdd_high_index;
  1212. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1213. return;
  1214. }
  1215. if (mclk <= pi->mvdd_split_frequency) {
  1216. voltage->index = eg_pi->mvdd_low_index;
  1217. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  1218. } else {
  1219. voltage->index = eg_pi->mvdd_high_index;
  1220. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1221. }
  1222. }
  1223. static int ni_get_std_voltage_value(struct radeon_device *rdev,
  1224. NISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1225. u16 *std_voltage)
  1226. {
  1227. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries &&
  1228. ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count))
  1229. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  1230. else
  1231. *std_voltage = be16_to_cpu(voltage->value);
  1232. return 0;
  1233. }
  1234. static void ni_populate_std_voltage_value(struct radeon_device *rdev,
  1235. u16 value, u8 index,
  1236. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1237. {
  1238. voltage->index = index;
  1239. voltage->value = cpu_to_be16(value);
  1240. }
  1241. static u32 ni_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1242. {
  1243. u32 xclk_period;
  1244. u32 xclk = radeon_get_xclk(rdev);
  1245. u32 tmp = RREG32(CG_CAC_CTRL) & TID_CNT_MASK;
  1246. xclk_period = (1000000000UL / xclk);
  1247. xclk_period /= 10000UL;
  1248. return tmp * xclk_period;
  1249. }
  1250. static u32 ni_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  1251. {
  1252. return (power_in_watts * scaling_factor) << 2;
  1253. }
  1254. static u32 ni_calculate_power_boost_limit(struct radeon_device *rdev,
  1255. struct radeon_ps *radeon_state,
  1256. u32 near_tdp_limit)
  1257. {
  1258. struct ni_ps *state = ni_get_ps(radeon_state);
  1259. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1260. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1261. u32 power_boost_limit = 0;
  1262. int ret;
  1263. if (ni_pi->enable_power_containment &&
  1264. ni_pi->use_power_boost_limit) {
  1265. NISLANDS_SMC_VOLTAGE_VALUE vddc;
  1266. u16 std_vddc_med;
  1267. u16 std_vddc_high;
  1268. u64 tmp, n, d;
  1269. if (state->performance_level_count < 3)
  1270. return 0;
  1271. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1272. state->performance_levels[state->performance_level_count - 2].vddc,
  1273. &vddc);
  1274. if (ret)
  1275. return 0;
  1276. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_med);
  1277. if (ret)
  1278. return 0;
  1279. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1280. state->performance_levels[state->performance_level_count - 1].vddc,
  1281. &vddc);
  1282. if (ret)
  1283. return 0;
  1284. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_high);
  1285. if (ret)
  1286. return 0;
  1287. n = ((u64)near_tdp_limit * ((u64)std_vddc_med * (u64)std_vddc_med) * 90);
  1288. d = ((u64)std_vddc_high * (u64)std_vddc_high * 100);
  1289. tmp = div64_u64(n, d);
  1290. if (tmp >> 32)
  1291. return 0;
  1292. power_boost_limit = (u32)tmp;
  1293. }
  1294. return power_boost_limit;
  1295. }
  1296. static int ni_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  1297. bool adjust_polarity,
  1298. u32 tdp_adjustment,
  1299. u32 *tdp_limit,
  1300. u32 *near_tdp_limit)
  1301. {
  1302. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  1303. return -EINVAL;
  1304. if (adjust_polarity) {
  1305. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1306. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  1307. } else {
  1308. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1309. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit - (rdev->pm.dpm.tdp_limit - *tdp_limit);
  1310. }
  1311. return 0;
  1312. }
  1313. static int ni_populate_smc_tdp_limits(struct radeon_device *rdev,
  1314. struct radeon_ps *radeon_state)
  1315. {
  1316. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1317. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1318. if (ni_pi->enable_power_containment) {
  1319. NISLANDS_SMC_STATETABLE *smc_table = &ni_pi->smc_statetable;
  1320. u32 scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  1321. u32 tdp_limit;
  1322. u32 near_tdp_limit;
  1323. u32 power_boost_limit;
  1324. int ret;
  1325. if (scaling_factor == 0)
  1326. return -EINVAL;
  1327. memset(smc_table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1328. ret = ni_calculate_adjusted_tdp_limits(rdev,
  1329. false, /* ??? */
  1330. rdev->pm.dpm.tdp_adjustment,
  1331. &tdp_limit,
  1332. &near_tdp_limit);
  1333. if (ret)
  1334. return ret;
  1335. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state,
  1336. near_tdp_limit);
  1337. smc_table->dpm2Params.TDPLimit =
  1338. cpu_to_be32(ni_scale_power_for_smc(tdp_limit, scaling_factor));
  1339. smc_table->dpm2Params.NearTDPLimit =
  1340. cpu_to_be32(ni_scale_power_for_smc(near_tdp_limit, scaling_factor));
  1341. smc_table->dpm2Params.SafePowerLimit =
  1342. cpu_to_be32(ni_scale_power_for_smc((near_tdp_limit * NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100,
  1343. scaling_factor));
  1344. smc_table->dpm2Params.PowerBoostLimit =
  1345. cpu_to_be32(ni_scale_power_for_smc(power_boost_limit, scaling_factor));
  1346. ret = rv770_copy_bytes_to_smc(rdev,
  1347. (u16)(pi->state_table_start + offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  1348. offsetof(PP_NIslands_DPM2Parameters, TDPLimit)),
  1349. (u8 *)(&smc_table->dpm2Params.TDPLimit),
  1350. sizeof(u32) * 4, pi->sram_end);
  1351. if (ret)
  1352. return ret;
  1353. }
  1354. return 0;
  1355. }
  1356. int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  1357. u32 arb_freq_src, u32 arb_freq_dest)
  1358. {
  1359. u32 mc_arb_dram_timing;
  1360. u32 mc_arb_dram_timing2;
  1361. u32 burst_time;
  1362. u32 mc_cg_config;
  1363. switch (arb_freq_src) {
  1364. case MC_CG_ARB_FREQ_F0:
  1365. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1366. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1367. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  1368. break;
  1369. case MC_CG_ARB_FREQ_F1:
  1370. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  1371. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  1372. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  1373. break;
  1374. case MC_CG_ARB_FREQ_F2:
  1375. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  1376. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  1377. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  1378. break;
  1379. case MC_CG_ARB_FREQ_F3:
  1380. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  1381. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  1382. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  1383. break;
  1384. default:
  1385. return -EINVAL;
  1386. }
  1387. switch (arb_freq_dest) {
  1388. case MC_CG_ARB_FREQ_F0:
  1389. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  1390. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  1391. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  1392. break;
  1393. case MC_CG_ARB_FREQ_F1:
  1394. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  1395. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  1396. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  1397. break;
  1398. case MC_CG_ARB_FREQ_F2:
  1399. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  1400. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  1401. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  1402. break;
  1403. case MC_CG_ARB_FREQ_F3:
  1404. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  1405. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  1406. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  1407. break;
  1408. default:
  1409. return -EINVAL;
  1410. }
  1411. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  1412. WREG32(MC_CG_CONFIG, mc_cg_config);
  1413. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  1414. return 0;
  1415. }
  1416. static int ni_init_arb_table_index(struct radeon_device *rdev)
  1417. {
  1418. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1419. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1420. u32 tmp;
  1421. int ret;
  1422. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1423. &tmp, pi->sram_end);
  1424. if (ret)
  1425. return ret;
  1426. tmp &= 0x00FFFFFF;
  1427. tmp |= ((u32)MC_CG_ARB_FREQ_F1) << 24;
  1428. return rv770_write_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1429. tmp, pi->sram_end);
  1430. }
  1431. static int ni_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1432. {
  1433. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1434. }
  1435. static int ni_force_switch_to_arb_f0(struct radeon_device *rdev)
  1436. {
  1437. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1438. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1439. u32 tmp;
  1440. int ret;
  1441. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1442. &tmp, pi->sram_end);
  1443. if (ret)
  1444. return ret;
  1445. tmp = (tmp >> 24) & 0xff;
  1446. if (tmp == MC_CG_ARB_FREQ_F0)
  1447. return 0;
  1448. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1449. }
  1450. static int ni_populate_memory_timing_parameters(struct radeon_device *rdev,
  1451. struct rv7xx_pl *pl,
  1452. SMC_NIslands_MCArbDramTimingRegisterSet *arb_regs)
  1453. {
  1454. u32 dram_timing;
  1455. u32 dram_timing2;
  1456. arb_regs->mc_arb_rfsh_rate =
  1457. (u8)rv770_calculate_memory_refresh_rate(rdev, pl->sclk);
  1458. radeon_atom_set_engine_dram_timings(rdev,
  1459. pl->sclk,
  1460. pl->mclk);
  1461. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1462. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1463. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  1464. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  1465. return 0;
  1466. }
  1467. static int ni_do_program_memory_timing_parameters(struct radeon_device *rdev,
  1468. struct radeon_ps *radeon_state,
  1469. unsigned int first_arb_set)
  1470. {
  1471. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1472. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1473. struct ni_ps *state = ni_get_ps(radeon_state);
  1474. SMC_NIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  1475. int i, ret = 0;
  1476. for (i = 0; i < state->performance_level_count; i++) {
  1477. ret = ni_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  1478. if (ret)
  1479. break;
  1480. ret = rv770_copy_bytes_to_smc(rdev,
  1481. (u16)(ni_pi->arb_table_start +
  1482. offsetof(SMC_NIslands_MCArbDramTimingRegisters, data) +
  1483. sizeof(SMC_NIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i)),
  1484. (u8 *)&arb_regs,
  1485. (u16)sizeof(SMC_NIslands_MCArbDramTimingRegisterSet),
  1486. pi->sram_end);
  1487. if (ret)
  1488. break;
  1489. }
  1490. return ret;
  1491. }
  1492. static int ni_program_memory_timing_parameters(struct radeon_device *rdev,
  1493. struct radeon_ps *radeon_new_state)
  1494. {
  1495. return ni_do_program_memory_timing_parameters(rdev, radeon_new_state,
  1496. NISLANDS_DRIVER_STATE_ARB_INDEX);
  1497. }
  1498. static void ni_populate_initial_mvdd_value(struct radeon_device *rdev,
  1499. struct NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1500. {
  1501. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1502. voltage->index = eg_pi->mvdd_high_index;
  1503. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1504. }
  1505. static int ni_populate_smc_initial_state(struct radeon_device *rdev,
  1506. struct radeon_ps *radeon_initial_state,
  1507. NISLANDS_SMC_STATETABLE *table)
  1508. {
  1509. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  1510. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1511. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1512. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1513. u32 reg;
  1514. int ret;
  1515. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  1516. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl);
  1517. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 =
  1518. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl_2);
  1519. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  1520. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl);
  1521. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 =
  1522. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl_2);
  1523. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  1524. cpu_to_be32(ni_pi->clock_registers.mclk_pwrmgt_cntl);
  1525. table->initialState.levels[0].mclk.vDLL_CNTL =
  1526. cpu_to_be32(ni_pi->clock_registers.dll_cntl);
  1527. table->initialState.levels[0].mclk.vMPLL_SS =
  1528. cpu_to_be32(ni_pi->clock_registers.mpll_ss1);
  1529. table->initialState.levels[0].mclk.vMPLL_SS2 =
  1530. cpu_to_be32(ni_pi->clock_registers.mpll_ss2);
  1531. table->initialState.levels[0].mclk.mclk_value =
  1532. cpu_to_be32(initial_state->performance_levels[0].mclk);
  1533. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1534. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl);
  1535. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1536. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_2);
  1537. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1538. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_3);
  1539. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  1540. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_4);
  1541. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1542. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum);
  1543. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1544. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum_2);
  1545. table->initialState.levels[0].sclk.sclk_value =
  1546. cpu_to_be32(initial_state->performance_levels[0].sclk);
  1547. table->initialState.levels[0].arbRefreshState =
  1548. NISLANDS_INITIAL_STATE_ARB_INDEX;
  1549. table->initialState.levels[0].ACIndex = 0;
  1550. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1551. initial_state->performance_levels[0].vddc,
  1552. &table->initialState.levels[0].vddc);
  1553. if (!ret) {
  1554. u16 std_vddc;
  1555. ret = ni_get_std_voltage_value(rdev,
  1556. &table->initialState.levels[0].vddc,
  1557. &std_vddc);
  1558. if (!ret)
  1559. ni_populate_std_voltage_value(rdev, std_vddc,
  1560. table->initialState.levels[0].vddc.index,
  1561. &table->initialState.levels[0].std_vddc);
  1562. }
  1563. if (eg_pi->vddci_control)
  1564. ni_populate_voltage_value(rdev,
  1565. &eg_pi->vddci_voltage_table,
  1566. initial_state->performance_levels[0].vddci,
  1567. &table->initialState.levels[0].vddci);
  1568. ni_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  1569. reg = CG_R(0xffff) | CG_L(0);
  1570. table->initialState.levels[0].aT = cpu_to_be32(reg);
  1571. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1572. if (pi->boot_in_gen2)
  1573. table->initialState.levels[0].gen2PCIE = 1;
  1574. else
  1575. table->initialState.levels[0].gen2PCIE = 0;
  1576. if (pi->mem_gddr5) {
  1577. table->initialState.levels[0].strobeMode =
  1578. cypress_get_strobe_mode_settings(rdev,
  1579. initial_state->performance_levels[0].mclk);
  1580. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  1581. table->initialState.levels[0].mcFlags = NISLANDS_SMC_MC_EDC_RD_FLAG | NISLANDS_SMC_MC_EDC_WR_FLAG;
  1582. else
  1583. table->initialState.levels[0].mcFlags = 0;
  1584. }
  1585. table->initialState.levelCount = 1;
  1586. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1587. table->initialState.levels[0].dpm2.MaxPS = 0;
  1588. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  1589. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  1590. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  1591. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1592. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1593. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1594. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1595. return 0;
  1596. }
  1597. static int ni_populate_smc_acpi_state(struct radeon_device *rdev,
  1598. NISLANDS_SMC_STATETABLE *table)
  1599. {
  1600. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1601. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1602. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1603. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1604. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1605. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1606. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1607. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1608. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1609. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1610. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1611. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1612. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1613. u32 reg;
  1614. int ret;
  1615. table->ACPIState = table->initialState;
  1616. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1617. if (pi->acpi_vddc) {
  1618. ret = ni_populate_voltage_value(rdev,
  1619. &eg_pi->vddc_voltage_table,
  1620. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  1621. if (!ret) {
  1622. u16 std_vddc;
  1623. ret = ni_get_std_voltage_value(rdev,
  1624. &table->ACPIState.levels[0].vddc, &std_vddc);
  1625. if (!ret)
  1626. ni_populate_std_voltage_value(rdev, std_vddc,
  1627. table->ACPIState.levels[0].vddc.index,
  1628. &table->ACPIState.levels[0].std_vddc);
  1629. }
  1630. if (pi->pcie_gen2) {
  1631. if (pi->acpi_pcie_gen2)
  1632. table->ACPIState.levels[0].gen2PCIE = 1;
  1633. else
  1634. table->ACPIState.levels[0].gen2PCIE = 0;
  1635. } else {
  1636. table->ACPIState.levels[0].gen2PCIE = 0;
  1637. }
  1638. } else {
  1639. ret = ni_populate_voltage_value(rdev,
  1640. &eg_pi->vddc_voltage_table,
  1641. pi->min_vddc_in_table,
  1642. &table->ACPIState.levels[0].vddc);
  1643. if (!ret) {
  1644. u16 std_vddc;
  1645. ret = ni_get_std_voltage_value(rdev,
  1646. &table->ACPIState.levels[0].vddc,
  1647. &std_vddc);
  1648. if (!ret)
  1649. ni_populate_std_voltage_value(rdev, std_vddc,
  1650. table->ACPIState.levels[0].vddc.index,
  1651. &table->ACPIState.levels[0].std_vddc);
  1652. }
  1653. table->ACPIState.levels[0].gen2PCIE = 0;
  1654. }
  1655. if (eg_pi->acpi_vddci) {
  1656. if (eg_pi->vddci_control)
  1657. ni_populate_voltage_value(rdev,
  1658. &eg_pi->vddci_voltage_table,
  1659. eg_pi->acpi_vddci,
  1660. &table->ACPIState.levels[0].vddci);
  1661. }
  1662. mpll_ad_func_cntl &= ~PDNB;
  1663. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1664. if (pi->mem_gddr5)
  1665. mpll_dq_func_cntl &= ~PDNB;
  1666. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1667. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1668. MRDCKA1_RESET |
  1669. MRDCKB0_RESET |
  1670. MRDCKB1_RESET |
  1671. MRDCKC0_RESET |
  1672. MRDCKC1_RESET |
  1673. MRDCKD0_RESET |
  1674. MRDCKD1_RESET);
  1675. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1676. MRDCKA1_PDNB |
  1677. MRDCKB0_PDNB |
  1678. MRDCKB1_PDNB |
  1679. MRDCKC0_PDNB |
  1680. MRDCKC1_PDNB |
  1681. MRDCKD0_PDNB |
  1682. MRDCKD1_PDNB);
  1683. dll_cntl |= (MRDCKA0_BYPASS |
  1684. MRDCKA1_BYPASS |
  1685. MRDCKB0_BYPASS |
  1686. MRDCKB1_BYPASS |
  1687. MRDCKC0_BYPASS |
  1688. MRDCKC1_BYPASS |
  1689. MRDCKD0_BYPASS |
  1690. MRDCKD1_BYPASS);
  1691. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1692. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1693. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1694. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1695. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1696. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1697. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1698. table->ACPIState.levels[0].mclk.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1699. table->ACPIState.levels[0].mclk.mclk_value = 0;
  1700. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  1701. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  1702. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  1703. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(spll_func_cntl_4);
  1704. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1705. ni_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1706. if (eg_pi->dynamic_ac_timing)
  1707. table->ACPIState.levels[0].ACIndex = 1;
  1708. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  1709. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  1710. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  1711. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  1712. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1713. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1714. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1715. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1716. return 0;
  1717. }
  1718. static int ni_init_smc_table(struct radeon_device *rdev)
  1719. {
  1720. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1721. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1722. int ret;
  1723. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  1724. NISLANDS_SMC_STATETABLE *table = &ni_pi->smc_statetable;
  1725. memset(table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1726. ni_populate_smc_voltage_tables(rdev, table);
  1727. switch (rdev->pm.int_thermal_type) {
  1728. case THERMAL_TYPE_NI:
  1729. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1730. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1731. break;
  1732. case THERMAL_TYPE_NONE:
  1733. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1734. break;
  1735. default:
  1736. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1737. break;
  1738. }
  1739. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1740. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1741. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1742. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1743. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1744. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1745. if (pi->mem_gddr5)
  1746. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1747. ret = ni_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1748. if (ret)
  1749. return ret;
  1750. ret = ni_populate_smc_acpi_state(rdev, table);
  1751. if (ret)
  1752. return ret;
  1753. table->driverState = table->initialState;
  1754. table->ULVState = table->initialState;
  1755. ret = ni_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  1756. NISLANDS_INITIAL_STATE_ARB_INDEX);
  1757. if (ret)
  1758. return ret;
  1759. return rv770_copy_bytes_to_smc(rdev, pi->state_table_start, (u8 *)table,
  1760. sizeof(NISLANDS_SMC_STATETABLE), pi->sram_end);
  1761. }
  1762. static int ni_calculate_sclk_params(struct radeon_device *rdev,
  1763. u32 engine_clock,
  1764. NISLANDS_SMC_SCLK_VALUE *sclk)
  1765. {
  1766. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1767. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1768. struct atom_clock_dividers dividers;
  1769. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1770. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1771. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1772. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1773. u32 cg_spll_spread_spectrum = ni_pi->clock_registers.cg_spll_spread_spectrum;
  1774. u32 cg_spll_spread_spectrum_2 = ni_pi->clock_registers.cg_spll_spread_spectrum_2;
  1775. u64 tmp;
  1776. u32 reference_clock = rdev->clock.spll.reference_freq;
  1777. u32 reference_divider;
  1778. u32 fbdiv;
  1779. int ret;
  1780. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1781. engine_clock, false, &dividers);
  1782. if (ret)
  1783. return ret;
  1784. reference_divider = 1 + dividers.ref_div;
  1785. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16834;
  1786. do_div(tmp, reference_clock);
  1787. fbdiv = (u32) tmp;
  1788. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  1789. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  1790. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  1791. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1792. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  1793. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  1794. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  1795. spll_func_cntl_3 |= SPLL_DITHEN;
  1796. if (pi->sclk_ss) {
  1797. struct radeon_atom_ss ss;
  1798. u32 vco_freq = engine_clock * dividers.post_div;
  1799. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1800. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  1801. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  1802. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  1803. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  1804. cg_spll_spread_spectrum |= CLK_S(clk_s);
  1805. cg_spll_spread_spectrum |= SSEN;
  1806. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  1807. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  1808. }
  1809. }
  1810. sclk->sclk_value = engine_clock;
  1811. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  1812. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  1813. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  1814. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  1815. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  1816. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  1817. return 0;
  1818. }
  1819. static int ni_populate_sclk_value(struct radeon_device *rdev,
  1820. u32 engine_clock,
  1821. NISLANDS_SMC_SCLK_VALUE *sclk)
  1822. {
  1823. NISLANDS_SMC_SCLK_VALUE sclk_tmp;
  1824. int ret;
  1825. ret = ni_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  1826. if (!ret) {
  1827. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  1828. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  1829. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  1830. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  1831. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  1832. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  1833. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  1834. }
  1835. return ret;
  1836. }
  1837. static int ni_init_smc_spll_table(struct radeon_device *rdev)
  1838. {
  1839. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1840. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1841. SMC_NISLANDS_SPLL_DIV_TABLE *spll_table;
  1842. NISLANDS_SMC_SCLK_VALUE sclk_params;
  1843. u32 fb_div;
  1844. u32 p_div;
  1845. u32 clk_s;
  1846. u32 clk_v;
  1847. u32 sclk = 0;
  1848. int i, ret;
  1849. u32 tmp;
  1850. if (ni_pi->spll_table_start == 0)
  1851. return -EINVAL;
  1852. spll_table = kzalloc(sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  1853. if (spll_table == NULL)
  1854. return -ENOMEM;
  1855. for (i = 0; i < 256; i++) {
  1856. ret = ni_calculate_sclk_params(rdev, sclk, &sclk_params);
  1857. if (ret)
  1858. break;
  1859. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  1860. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  1861. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  1862. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  1863. fb_div &= ~0x00001FFF;
  1864. fb_div >>= 1;
  1865. clk_v >>= 6;
  1866. if (p_div & ~(SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  1867. ret = -EINVAL;
  1868. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1869. ret = -EINVAL;
  1870. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1871. ret = -EINVAL;
  1872. if (clk_v & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  1873. ret = -EINVAL;
  1874. if (ret)
  1875. break;
  1876. tmp = ((fb_div << SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  1877. ((p_div << SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  1878. spll_table->freq[i] = cpu_to_be32(tmp);
  1879. tmp = ((clk_v << SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  1880. ((clk_s << SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  1881. spll_table->ss[i] = cpu_to_be32(tmp);
  1882. sclk += 512;
  1883. }
  1884. if (!ret)
  1885. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->spll_table_start, (u8 *)spll_table,
  1886. sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), pi->sram_end);
  1887. kfree(spll_table);
  1888. return ret;
  1889. }
  1890. static int ni_populate_mclk_value(struct radeon_device *rdev,
  1891. u32 engine_clock,
  1892. u32 memory_clock,
  1893. NISLANDS_SMC_MCLK_VALUE *mclk,
  1894. bool strobe_mode,
  1895. bool dll_state_on)
  1896. {
  1897. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1898. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1899. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1900. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1901. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1902. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1903. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1904. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1905. u32 mpll_ss1 = ni_pi->clock_registers.mpll_ss1;
  1906. u32 mpll_ss2 = ni_pi->clock_registers.mpll_ss2;
  1907. struct atom_clock_dividers dividers;
  1908. u32 ibias;
  1909. u32 dll_speed;
  1910. int ret;
  1911. u32 mc_seq_misc7;
  1912. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1913. memory_clock, strobe_mode, &dividers);
  1914. if (ret)
  1915. return ret;
  1916. if (!strobe_mode) {
  1917. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  1918. if (mc_seq_misc7 & 0x8000000)
  1919. dividers.post_div = 1;
  1920. }
  1921. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  1922. mpll_ad_func_cntl &= ~(CLKR_MASK |
  1923. YCLK_POST_DIV_MASK |
  1924. CLKF_MASK |
  1925. CLKFRAC_MASK |
  1926. IBIAS_MASK);
  1927. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  1928. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1929. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  1930. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1931. mpll_ad_func_cntl |= IBIAS(ibias);
  1932. if (dividers.vco_mode)
  1933. mpll_ad_func_cntl_2 |= VCO_MODE;
  1934. else
  1935. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  1936. if (pi->mem_gddr5) {
  1937. mpll_dq_func_cntl &= ~(CLKR_MASK |
  1938. YCLK_POST_DIV_MASK |
  1939. CLKF_MASK |
  1940. CLKFRAC_MASK |
  1941. IBIAS_MASK);
  1942. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  1943. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1944. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  1945. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1946. mpll_dq_func_cntl |= IBIAS(ibias);
  1947. if (strobe_mode)
  1948. mpll_dq_func_cntl &= ~PDNB;
  1949. else
  1950. mpll_dq_func_cntl |= PDNB;
  1951. if (dividers.vco_mode)
  1952. mpll_dq_func_cntl_2 |= VCO_MODE;
  1953. else
  1954. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  1955. }
  1956. if (pi->mclk_ss) {
  1957. struct radeon_atom_ss ss;
  1958. u32 vco_freq = memory_clock * dividers.post_div;
  1959. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1960. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  1961. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1962. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  1963. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  1964. u32 clk_v = ss.percentage *
  1965. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  1966. mpll_ss1 &= ~CLKV_MASK;
  1967. mpll_ss1 |= CLKV(clk_v);
  1968. mpll_ss2 &= ~CLKS_MASK;
  1969. mpll_ss2 |= CLKS(clk_s);
  1970. }
  1971. }
  1972. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  1973. memory_clock);
  1974. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1975. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  1976. if (dll_state_on)
  1977. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  1978. MRDCKA1_PDNB |
  1979. MRDCKB0_PDNB |
  1980. MRDCKB1_PDNB |
  1981. MRDCKC0_PDNB |
  1982. MRDCKC1_PDNB |
  1983. MRDCKD0_PDNB |
  1984. MRDCKD1_PDNB);
  1985. else
  1986. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1987. MRDCKA1_PDNB |
  1988. MRDCKB0_PDNB |
  1989. MRDCKB1_PDNB |
  1990. MRDCKC0_PDNB |
  1991. MRDCKC1_PDNB |
  1992. MRDCKD0_PDNB |
  1993. MRDCKD1_PDNB);
  1994. mclk->mclk_value = cpu_to_be32(memory_clock);
  1995. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1996. mclk->vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1997. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1998. mclk->vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1999. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  2000. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  2001. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  2002. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  2003. return 0;
  2004. }
  2005. static void ni_populate_smc_sp(struct radeon_device *rdev,
  2006. struct radeon_ps *radeon_state,
  2007. NISLANDS_SMC_SWSTATE *smc_state)
  2008. {
  2009. struct ni_ps *ps = ni_get_ps(radeon_state);
  2010. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2011. int i;
  2012. for (i = 0; i < ps->performance_level_count - 1; i++)
  2013. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  2014. smc_state->levels[ps->performance_level_count - 1].bSP =
  2015. cpu_to_be32(pi->psp);
  2016. }
  2017. static int ni_convert_power_level_to_smc(struct radeon_device *rdev,
  2018. struct rv7xx_pl *pl,
  2019. NISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  2020. {
  2021. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2022. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2023. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2024. int ret;
  2025. bool dll_state_on;
  2026. u16 std_vddc;
  2027. u32 tmp = RREG32(DC_STUTTER_CNTL);
  2028. level->gen2PCIE = pi->pcie_gen2 ?
  2029. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  2030. ret = ni_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  2031. if (ret)
  2032. return ret;
  2033. level->mcFlags = 0;
  2034. if (pi->mclk_stutter_mode_threshold &&
  2035. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  2036. !eg_pi->uvd_enabled &&
  2037. (tmp & DC_STUTTER_ENABLE_A) &&
  2038. (tmp & DC_STUTTER_ENABLE_B))
  2039. level->mcFlags |= NISLANDS_SMC_MC_STUTTER_EN;
  2040. if (pi->mem_gddr5) {
  2041. if (pl->mclk > pi->mclk_edc_enable_threshold)
  2042. level->mcFlags |= NISLANDS_SMC_MC_EDC_RD_FLAG;
  2043. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  2044. level->mcFlags |= NISLANDS_SMC_MC_EDC_WR_FLAG;
  2045. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  2046. if (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) {
  2047. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  2048. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2049. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2050. else
  2051. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2052. } else {
  2053. dll_state_on = false;
  2054. if (pl->mclk > ni_pi->mclk_rtt_mode_threshold)
  2055. level->mcFlags |= NISLANDS_SMC_MC_RTT_ENABLE;
  2056. }
  2057. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk,
  2058. &level->mclk,
  2059. (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) != 0,
  2060. dll_state_on);
  2061. } else
  2062. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk, &level->mclk, 1, 1);
  2063. if (ret)
  2064. return ret;
  2065. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2066. pl->vddc, &level->vddc);
  2067. if (ret)
  2068. return ret;
  2069. ret = ni_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  2070. if (ret)
  2071. return ret;
  2072. ni_populate_std_voltage_value(rdev, std_vddc,
  2073. level->vddc.index, &level->std_vddc);
  2074. if (eg_pi->vddci_control) {
  2075. ret = ni_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  2076. pl->vddci, &level->vddci);
  2077. if (ret)
  2078. return ret;
  2079. }
  2080. ni_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  2081. return ret;
  2082. }
  2083. static int ni_populate_smc_t(struct radeon_device *rdev,
  2084. struct radeon_ps *radeon_state,
  2085. NISLANDS_SMC_SWSTATE *smc_state)
  2086. {
  2087. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2088. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2089. struct ni_ps *state = ni_get_ps(radeon_state);
  2090. u32 a_t;
  2091. u32 t_l, t_h;
  2092. u32 high_bsp;
  2093. int i, ret;
  2094. if (state->performance_level_count >= 9)
  2095. return -EINVAL;
  2096. if (state->performance_level_count < 2) {
  2097. a_t = CG_R(0xffff) | CG_L(0);
  2098. smc_state->levels[0].aT = cpu_to_be32(a_t);
  2099. return 0;
  2100. }
  2101. smc_state->levels[0].aT = cpu_to_be32(0);
  2102. for (i = 0; i <= state->performance_level_count - 2; i++) {
  2103. if (eg_pi->uvd_enabled)
  2104. ret = r600_calculate_at(
  2105. 1000 * (i * (eg_pi->smu_uvd_hs ? 2 : 8) + 2),
  2106. 100 * R600_AH_DFLT,
  2107. state->performance_levels[i + 1].sclk,
  2108. state->performance_levels[i].sclk,
  2109. &t_l,
  2110. &t_h);
  2111. else
  2112. ret = r600_calculate_at(
  2113. 1000 * (i + 1),
  2114. 100 * R600_AH_DFLT,
  2115. state->performance_levels[i + 1].sclk,
  2116. state->performance_levels[i].sclk,
  2117. &t_l,
  2118. &t_h);
  2119. if (ret) {
  2120. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  2121. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  2122. }
  2123. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  2124. a_t |= CG_R(t_l * pi->bsp / 20000);
  2125. smc_state->levels[i].aT = cpu_to_be32(a_t);
  2126. high_bsp = (i == state->performance_level_count - 2) ?
  2127. pi->pbsp : pi->bsp;
  2128. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  2129. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  2130. }
  2131. return 0;
  2132. }
  2133. static int ni_populate_power_containment_values(struct radeon_device *rdev,
  2134. struct radeon_ps *radeon_state,
  2135. NISLANDS_SMC_SWSTATE *smc_state)
  2136. {
  2137. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2138. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2139. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2140. struct ni_ps *state = ni_get_ps(radeon_state);
  2141. u32 prev_sclk;
  2142. u32 max_sclk;
  2143. u32 min_sclk;
  2144. int i, ret;
  2145. u32 tdp_limit;
  2146. u32 near_tdp_limit;
  2147. u32 power_boost_limit;
  2148. u8 max_ps_percent;
  2149. if (ni_pi->enable_power_containment == false)
  2150. return 0;
  2151. if (state->performance_level_count == 0)
  2152. return -EINVAL;
  2153. if (smc_state->levelCount != state->performance_level_count)
  2154. return -EINVAL;
  2155. ret = ni_calculate_adjusted_tdp_limits(rdev,
  2156. false, /* ??? */
  2157. rdev->pm.dpm.tdp_adjustment,
  2158. &tdp_limit,
  2159. &near_tdp_limit);
  2160. if (ret)
  2161. return ret;
  2162. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state, near_tdp_limit);
  2163. ret = rv770_write_smc_sram_dword(rdev,
  2164. pi->state_table_start +
  2165. offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  2166. offsetof(PP_NIslands_DPM2Parameters, PowerBoostLimit),
  2167. ni_scale_power_for_smc(power_boost_limit, ni_get_smc_power_scaling_factor(rdev)),
  2168. pi->sram_end);
  2169. if (ret)
  2170. power_boost_limit = 0;
  2171. smc_state->levels[0].dpm2.MaxPS = 0;
  2172. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2173. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2174. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2175. smc_state->levels[0].stateFlags |= power_boost_limit ? PPSMC_STATEFLAG_POWERBOOST : 0;
  2176. for (i = 1; i < state->performance_level_count; i++) {
  2177. prev_sclk = state->performance_levels[i-1].sclk;
  2178. max_sclk = state->performance_levels[i].sclk;
  2179. max_ps_percent = (i != (state->performance_level_count - 1)) ?
  2180. NISLANDS_DPM2_MAXPS_PERCENT_M : NISLANDS_DPM2_MAXPS_PERCENT_H;
  2181. if (max_sclk < prev_sclk)
  2182. return -EINVAL;
  2183. if ((max_ps_percent == 0) || (prev_sclk == max_sclk) || eg_pi->uvd_enabled)
  2184. min_sclk = max_sclk;
  2185. else if (1 == i)
  2186. min_sclk = prev_sclk;
  2187. else
  2188. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2189. if (min_sclk < state->performance_levels[0].sclk)
  2190. min_sclk = state->performance_levels[0].sclk;
  2191. if (min_sclk == 0)
  2192. return -EINVAL;
  2193. smc_state->levels[i].dpm2.MaxPS =
  2194. (u8)((NISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2195. smc_state->levels[i].dpm2.NearTDPDec = NISLANDS_DPM2_NEAR_TDP_DEC;
  2196. smc_state->levels[i].dpm2.AboveSafeInc = NISLANDS_DPM2_ABOVE_SAFE_INC;
  2197. smc_state->levels[i].dpm2.BelowSafeInc = NISLANDS_DPM2_BELOW_SAFE_INC;
  2198. smc_state->levels[i].stateFlags |=
  2199. ((i != (state->performance_level_count - 1)) && power_boost_limit) ?
  2200. PPSMC_STATEFLAG_POWERBOOST : 0;
  2201. }
  2202. return 0;
  2203. }
  2204. static int ni_populate_sq_ramping_values(struct radeon_device *rdev,
  2205. struct radeon_ps *radeon_state,
  2206. NISLANDS_SMC_SWSTATE *smc_state)
  2207. {
  2208. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2209. struct ni_ps *state = ni_get_ps(radeon_state);
  2210. u32 sq_power_throttle;
  2211. u32 sq_power_throttle2;
  2212. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2213. int i;
  2214. if (state->performance_level_count == 0)
  2215. return -EINVAL;
  2216. if (smc_state->levelCount != state->performance_level_count)
  2217. return -EINVAL;
  2218. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2219. return -EINVAL;
  2220. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2221. enable_sq_ramping = false;
  2222. if (NISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2223. enable_sq_ramping = false;
  2224. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2225. enable_sq_ramping = false;
  2226. if (NISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2227. enable_sq_ramping = false;
  2228. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO <= (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2229. enable_sq_ramping = false;
  2230. for (i = 0; i < state->performance_level_count; i++) {
  2231. sq_power_throttle = 0;
  2232. sq_power_throttle2 = 0;
  2233. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2234. enable_sq_ramping) {
  2235. sq_power_throttle |= MAX_POWER(NISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2236. sq_power_throttle |= MIN_POWER(NISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2237. sq_power_throttle2 |= MAX_POWER_DELTA(NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2238. sq_power_throttle2 |= STI_SIZE(NISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2239. sq_power_throttle2 |= LTI_RATIO(NISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2240. } else {
  2241. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2242. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2243. }
  2244. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2245. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2246. }
  2247. return 0;
  2248. }
  2249. static int ni_enable_power_containment(struct radeon_device *rdev,
  2250. struct radeon_ps *radeon_new_state,
  2251. bool enable)
  2252. {
  2253. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2254. PPSMC_Result smc_result;
  2255. int ret = 0;
  2256. if (ni_pi->enable_power_containment) {
  2257. if (enable) {
  2258. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2259. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2260. if (smc_result != PPSMC_Result_OK) {
  2261. ret = -EINVAL;
  2262. ni_pi->pc_enabled = false;
  2263. } else {
  2264. ni_pi->pc_enabled = true;
  2265. }
  2266. }
  2267. } else {
  2268. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2269. if (smc_result != PPSMC_Result_OK)
  2270. ret = -EINVAL;
  2271. ni_pi->pc_enabled = false;
  2272. }
  2273. }
  2274. return ret;
  2275. }
  2276. static int ni_convert_power_state_to_smc(struct radeon_device *rdev,
  2277. struct radeon_ps *radeon_state,
  2278. NISLANDS_SMC_SWSTATE *smc_state)
  2279. {
  2280. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2281. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2282. struct ni_ps *state = ni_get_ps(radeon_state);
  2283. int i, ret;
  2284. u32 threshold = state->performance_levels[state->performance_level_count - 1].sclk * 100 / 100;
  2285. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  2286. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  2287. smc_state->levelCount = 0;
  2288. if (state->performance_level_count > NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE)
  2289. return -EINVAL;
  2290. for (i = 0; i < state->performance_level_count; i++) {
  2291. ret = ni_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  2292. &smc_state->levels[i]);
  2293. smc_state->levels[i].arbRefreshState =
  2294. (u8)(NISLANDS_DRIVER_STATE_ARB_INDEX + i);
  2295. if (ret)
  2296. return ret;
  2297. if (ni_pi->enable_power_containment)
  2298. smc_state->levels[i].displayWatermark =
  2299. (state->performance_levels[i].sclk < threshold) ?
  2300. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2301. else
  2302. smc_state->levels[i].displayWatermark = (i < 2) ?
  2303. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2304. if (eg_pi->dynamic_ac_timing)
  2305. smc_state->levels[i].ACIndex = NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  2306. else
  2307. smc_state->levels[i].ACIndex = 0;
  2308. smc_state->levelCount++;
  2309. }
  2310. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_watermark_threshold,
  2311. cpu_to_be32(threshold / 512));
  2312. ni_populate_smc_sp(rdev, radeon_state, smc_state);
  2313. ret = ni_populate_power_containment_values(rdev, radeon_state, smc_state);
  2314. if (ret)
  2315. ni_pi->enable_power_containment = false;
  2316. ret = ni_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  2317. if (ret)
  2318. ni_pi->enable_sq_ramping = false;
  2319. return ni_populate_smc_t(rdev, radeon_state, smc_state);
  2320. }
  2321. static int ni_upload_sw_state(struct radeon_device *rdev,
  2322. struct radeon_ps *radeon_new_state)
  2323. {
  2324. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2325. u16 address = pi->state_table_start +
  2326. offsetof(NISLANDS_SMC_STATETABLE, driverState);
  2327. u16 state_size = sizeof(NISLANDS_SMC_SWSTATE) +
  2328. ((NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1) * sizeof(NISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  2329. int ret;
  2330. NISLANDS_SMC_SWSTATE *smc_state = kzalloc(state_size, GFP_KERNEL);
  2331. if (smc_state == NULL)
  2332. return -ENOMEM;
  2333. ret = ni_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  2334. if (ret)
  2335. goto done;
  2336. ret = rv770_copy_bytes_to_smc(rdev, address, (u8 *)smc_state, state_size, pi->sram_end);
  2337. done:
  2338. kfree(smc_state);
  2339. return ret;
  2340. }
  2341. static int ni_set_mc_special_registers(struct radeon_device *rdev,
  2342. struct ni_mc_reg_table *table)
  2343. {
  2344. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2345. u8 i, j, k;
  2346. u32 temp_reg;
  2347. for (i = 0, j = table->last; i < table->last; i++) {
  2348. switch (table->mc_reg_address[i].s1) {
  2349. case MC_SEQ_MISC1 >> 2:
  2350. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2351. return -EINVAL;
  2352. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  2353. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  2354. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2355. for (k = 0; k < table->num_entries; k++)
  2356. table->mc_reg_table_entry[k].mc_data[j] =
  2357. ((temp_reg & 0xffff0000)) |
  2358. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  2359. j++;
  2360. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2361. return -EINVAL;
  2362. temp_reg = RREG32(MC_PMG_CMD_MRS);
  2363. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  2364. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2365. for(k = 0; k < table->num_entries; k++) {
  2366. table->mc_reg_table_entry[k].mc_data[j] =
  2367. (temp_reg & 0xffff0000) |
  2368. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2369. if (!pi->mem_gddr5)
  2370. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  2371. }
  2372. j++;
  2373. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2374. return -EINVAL;
  2375. break;
  2376. case MC_SEQ_RESERVE_M >> 2:
  2377. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  2378. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  2379. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2380. for (k = 0; k < table->num_entries; k++)
  2381. table->mc_reg_table_entry[k].mc_data[j] =
  2382. (temp_reg & 0xffff0000) |
  2383. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2384. j++;
  2385. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2386. return -EINVAL;
  2387. break;
  2388. default:
  2389. break;
  2390. }
  2391. }
  2392. table->last = j;
  2393. return 0;
  2394. }
  2395. static bool ni_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  2396. {
  2397. bool result = true;
  2398. switch (in_reg) {
  2399. case MC_SEQ_RAS_TIMING >> 2:
  2400. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  2401. break;
  2402. case MC_SEQ_CAS_TIMING >> 2:
  2403. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  2404. break;
  2405. case MC_SEQ_MISC_TIMING >> 2:
  2406. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  2407. break;
  2408. case MC_SEQ_MISC_TIMING2 >> 2:
  2409. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  2410. break;
  2411. case MC_SEQ_RD_CTL_D0 >> 2:
  2412. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  2413. break;
  2414. case MC_SEQ_RD_CTL_D1 >> 2:
  2415. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  2416. break;
  2417. case MC_SEQ_WR_CTL_D0 >> 2:
  2418. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  2419. break;
  2420. case MC_SEQ_WR_CTL_D1 >> 2:
  2421. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  2422. break;
  2423. case MC_PMG_CMD_EMRS >> 2:
  2424. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2425. break;
  2426. case MC_PMG_CMD_MRS >> 2:
  2427. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2428. break;
  2429. case MC_PMG_CMD_MRS1 >> 2:
  2430. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2431. break;
  2432. case MC_SEQ_PMG_TIMING >> 2:
  2433. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  2434. break;
  2435. case MC_PMG_CMD_MRS2 >> 2:
  2436. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  2437. break;
  2438. default:
  2439. result = false;
  2440. break;
  2441. }
  2442. return result;
  2443. }
  2444. static void ni_set_valid_flag(struct ni_mc_reg_table *table)
  2445. {
  2446. u8 i, j;
  2447. for (i = 0; i < table->last; i++) {
  2448. for (j = 1; j < table->num_entries; j++) {
  2449. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  2450. table->valid_flag |= 1 << i;
  2451. break;
  2452. }
  2453. }
  2454. }
  2455. }
  2456. static void ni_set_s0_mc_reg_index(struct ni_mc_reg_table *table)
  2457. {
  2458. u32 i;
  2459. u16 address;
  2460. for (i = 0; i < table->last; i++)
  2461. table->mc_reg_address[i].s0 =
  2462. ni_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  2463. address : table->mc_reg_address[i].s1;
  2464. }
  2465. static int ni_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  2466. struct ni_mc_reg_table *ni_table)
  2467. {
  2468. u8 i, j;
  2469. if (table->last > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2470. return -EINVAL;
  2471. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  2472. return -EINVAL;
  2473. for (i = 0; i < table->last; i++)
  2474. ni_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  2475. ni_table->last = table->last;
  2476. for (i = 0; i < table->num_entries; i++) {
  2477. ni_table->mc_reg_table_entry[i].mclk_max =
  2478. table->mc_reg_table_entry[i].mclk_max;
  2479. for (j = 0; j < table->last; j++)
  2480. ni_table->mc_reg_table_entry[i].mc_data[j] =
  2481. table->mc_reg_table_entry[i].mc_data[j];
  2482. }
  2483. ni_table->num_entries = table->num_entries;
  2484. return 0;
  2485. }
  2486. static int ni_initialize_mc_reg_table(struct radeon_device *rdev)
  2487. {
  2488. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2489. int ret;
  2490. struct atom_mc_reg_table *table;
  2491. struct ni_mc_reg_table *ni_table = &ni_pi->mc_reg_table;
  2492. u8 module_index = rv770_get_memory_module_index(rdev);
  2493. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  2494. if (!table)
  2495. return -ENOMEM;
  2496. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  2497. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  2498. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  2499. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  2500. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  2501. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  2502. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  2503. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  2504. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  2505. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  2506. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  2507. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  2508. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  2509. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  2510. if (ret)
  2511. goto init_mc_done;
  2512. ret = ni_copy_vbios_mc_reg_table(table, ni_table);
  2513. if (ret)
  2514. goto init_mc_done;
  2515. ni_set_s0_mc_reg_index(ni_table);
  2516. ret = ni_set_mc_special_registers(rdev, ni_table);
  2517. if (ret)
  2518. goto init_mc_done;
  2519. ni_set_valid_flag(ni_table);
  2520. init_mc_done:
  2521. kfree(table);
  2522. return ret;
  2523. }
  2524. static void ni_populate_mc_reg_addresses(struct radeon_device *rdev,
  2525. SMC_NIslands_MCRegisters *mc_reg_table)
  2526. {
  2527. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2528. u32 i, j;
  2529. for (i = 0, j = 0; j < ni_pi->mc_reg_table.last; j++) {
  2530. if (ni_pi->mc_reg_table.valid_flag & (1 << j)) {
  2531. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2532. break;
  2533. mc_reg_table->address[i].s0 =
  2534. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s0);
  2535. mc_reg_table->address[i].s1 =
  2536. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s1);
  2537. i++;
  2538. }
  2539. }
  2540. mc_reg_table->last = (u8)i;
  2541. }
  2542. static void ni_convert_mc_registers(struct ni_mc_reg_entry *entry,
  2543. SMC_NIslands_MCRegisterSet *data,
  2544. u32 num_entries, u32 valid_flag)
  2545. {
  2546. u32 i, j;
  2547. for (i = 0, j = 0; j < num_entries; j++) {
  2548. if (valid_flag & (1 << j)) {
  2549. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  2550. i++;
  2551. }
  2552. }
  2553. }
  2554. static void ni_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  2555. struct rv7xx_pl *pl,
  2556. SMC_NIslands_MCRegisterSet *mc_reg_table_data)
  2557. {
  2558. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2559. u32 i = 0;
  2560. for (i = 0; i < ni_pi->mc_reg_table.num_entries; i++) {
  2561. if (pl->mclk <= ni_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  2562. break;
  2563. }
  2564. if ((i == ni_pi->mc_reg_table.num_entries) && (i > 0))
  2565. --i;
  2566. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[i],
  2567. mc_reg_table_data,
  2568. ni_pi->mc_reg_table.last,
  2569. ni_pi->mc_reg_table.valid_flag);
  2570. }
  2571. static void ni_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  2572. struct radeon_ps *radeon_state,
  2573. SMC_NIslands_MCRegisters *mc_reg_table)
  2574. {
  2575. struct ni_ps *state = ni_get_ps(radeon_state);
  2576. int i;
  2577. for (i = 0; i < state->performance_level_count; i++) {
  2578. ni_convert_mc_reg_table_entry_to_smc(rdev,
  2579. &state->performance_levels[i],
  2580. &mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  2581. }
  2582. }
  2583. static int ni_populate_mc_reg_table(struct radeon_device *rdev,
  2584. struct radeon_ps *radeon_boot_state)
  2585. {
  2586. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2587. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2588. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2589. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  2590. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2591. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2592. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_seq_index, 1);
  2593. ni_populate_mc_reg_addresses(rdev, mc_reg_table);
  2594. ni_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  2595. &mc_reg_table->data[0]);
  2596. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[0],
  2597. &mc_reg_table->data[1],
  2598. ni_pi->mc_reg_table.last,
  2599. ni_pi->mc_reg_table.valid_flag);
  2600. ni_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, mc_reg_table);
  2601. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  2602. (u8 *)mc_reg_table,
  2603. sizeof(SMC_NIslands_MCRegisters),
  2604. pi->sram_end);
  2605. }
  2606. static int ni_upload_mc_reg_table(struct radeon_device *rdev,
  2607. struct radeon_ps *radeon_new_state)
  2608. {
  2609. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2610. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2611. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2612. struct ni_ps *ni_new_state = ni_get_ps(radeon_new_state);
  2613. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2614. u16 address;
  2615. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2616. ni_convert_mc_reg_table_to_smc(rdev, radeon_new_state, mc_reg_table);
  2617. address = eg_pi->mc_reg_table_start +
  2618. (u16)offsetof(SMC_NIslands_MCRegisters, data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  2619. return rv770_copy_bytes_to_smc(rdev, address,
  2620. (u8 *)&mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  2621. sizeof(SMC_NIslands_MCRegisterSet) * ni_new_state->performance_level_count,
  2622. pi->sram_end);
  2623. }
  2624. static int ni_init_driver_calculated_leakage_table(struct radeon_device *rdev,
  2625. PP_NIslands_CACTABLES *cac_tables)
  2626. {
  2627. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2628. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2629. u32 leakage = 0;
  2630. unsigned int i, j, table_size;
  2631. s32 t;
  2632. u32 smc_leakage, max_leakage = 0;
  2633. u32 scaling_factor;
  2634. table_size = eg_pi->vddc_voltage_table.count;
  2635. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2636. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2637. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2638. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++) {
  2639. for (j = 0; j < table_size; j++) {
  2640. t = (1000 * ((i + 1) * 8));
  2641. if (t < ni_pi->cac_data.leakage_minimum_temperature)
  2642. t = ni_pi->cac_data.leakage_minimum_temperature;
  2643. ni_calculate_leakage_for_v_and_t(rdev,
  2644. &ni_pi->cac_data.leakage_coefficients,
  2645. eg_pi->vddc_voltage_table.entries[j].value,
  2646. t,
  2647. ni_pi->cac_data.i_leakage,
  2648. &leakage);
  2649. smc_leakage = ni_scale_power_for_smc(leakage, scaling_factor) / 1000;
  2650. if (smc_leakage > max_leakage)
  2651. max_leakage = smc_leakage;
  2652. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(smc_leakage);
  2653. }
  2654. }
  2655. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2656. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2657. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(max_leakage);
  2658. }
  2659. return 0;
  2660. }
  2661. static int ni_init_simplified_leakage_table(struct radeon_device *rdev,
  2662. PP_NIslands_CACTABLES *cac_tables)
  2663. {
  2664. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2665. struct radeon_cac_leakage_table *leakage_table =
  2666. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2667. u32 i, j, table_size;
  2668. u32 smc_leakage, max_leakage = 0;
  2669. u32 scaling_factor;
  2670. if (!leakage_table)
  2671. return -EINVAL;
  2672. table_size = leakage_table->count;
  2673. if (eg_pi->vddc_voltage_table.count != table_size)
  2674. table_size = (eg_pi->vddc_voltage_table.count < leakage_table->count) ?
  2675. eg_pi->vddc_voltage_table.count : leakage_table->count;
  2676. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2677. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2678. if (table_size == 0)
  2679. return -EINVAL;
  2680. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2681. for (j = 0; j < table_size; j++) {
  2682. smc_leakage = leakage_table->entries[j].leakage;
  2683. if (smc_leakage > max_leakage)
  2684. max_leakage = smc_leakage;
  2685. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2686. cac_tables->cac_lkge_lut[i][j] =
  2687. cpu_to_be32(ni_scale_power_for_smc(smc_leakage, scaling_factor));
  2688. }
  2689. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2690. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2691. cac_tables->cac_lkge_lut[i][j] =
  2692. cpu_to_be32(ni_scale_power_for_smc(max_leakage, scaling_factor));
  2693. }
  2694. return 0;
  2695. }
  2696. static int ni_initialize_smc_cac_tables(struct radeon_device *rdev)
  2697. {
  2698. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2699. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2700. PP_NIslands_CACTABLES *cac_tables = NULL;
  2701. int i, ret;
  2702. u32 reg;
  2703. if (ni_pi->enable_cac == false)
  2704. return 0;
  2705. cac_tables = kzalloc(sizeof(PP_NIslands_CACTABLES), GFP_KERNEL);
  2706. if (!cac_tables)
  2707. return -ENOMEM;
  2708. reg = RREG32(CG_CAC_CTRL) & ~(TID_CNT_MASK | TID_UNIT_MASK);
  2709. reg |= (TID_CNT(ni_pi->cac_weights->tid_cnt) |
  2710. TID_UNIT(ni_pi->cac_weights->tid_unit));
  2711. WREG32(CG_CAC_CTRL, reg);
  2712. for (i = 0; i < NISLANDS_DCCAC_MAX_LEVELS; i++)
  2713. ni_pi->dc_cac_table[i] = ni_pi->cac_weights->dc_cac[i];
  2714. for (i = 0; i < SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES; i++)
  2715. cac_tables->cac_bif_lut[i] = ni_pi->cac_weights->pcie_cac[i];
  2716. ni_pi->cac_data.i_leakage = rdev->pm.dpm.cac_leakage;
  2717. ni_pi->cac_data.pwr_const = 0;
  2718. ni_pi->cac_data.dc_cac_value = ni_pi->dc_cac_table[NISLANDS_DCCAC_LEVEL_0];
  2719. ni_pi->cac_data.bif_cac_value = 0;
  2720. ni_pi->cac_data.mc_wr_weight = ni_pi->cac_weights->mc_write_weight;
  2721. ni_pi->cac_data.mc_rd_weight = ni_pi->cac_weights->mc_read_weight;
  2722. ni_pi->cac_data.allow_ovrflw = 0;
  2723. ni_pi->cac_data.l2num_win_tdp = ni_pi->lta_window_size;
  2724. ni_pi->cac_data.num_win_tdp = 0;
  2725. ni_pi->cac_data.lts_truncate_n = ni_pi->lts_truncate;
  2726. if (ni_pi->driver_calculate_cac_leakage)
  2727. ret = ni_init_driver_calculated_leakage_table(rdev, cac_tables);
  2728. else
  2729. ret = ni_init_simplified_leakage_table(rdev, cac_tables);
  2730. if (ret)
  2731. goto done_free;
  2732. cac_tables->pwr_const = cpu_to_be32(ni_pi->cac_data.pwr_const);
  2733. cac_tables->dc_cacValue = cpu_to_be32(ni_pi->cac_data.dc_cac_value);
  2734. cac_tables->bif_cacValue = cpu_to_be32(ni_pi->cac_data.bif_cac_value);
  2735. cac_tables->AllowOvrflw = ni_pi->cac_data.allow_ovrflw;
  2736. cac_tables->MCWrWeight = ni_pi->cac_data.mc_wr_weight;
  2737. cac_tables->MCRdWeight = ni_pi->cac_data.mc_rd_weight;
  2738. cac_tables->numWin_TDP = ni_pi->cac_data.num_win_tdp;
  2739. cac_tables->l2numWin_TDP = ni_pi->cac_data.l2num_win_tdp;
  2740. cac_tables->lts_truncate_n = ni_pi->cac_data.lts_truncate_n;
  2741. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->cac_table_start, (u8 *)cac_tables,
  2742. sizeof(PP_NIslands_CACTABLES), pi->sram_end);
  2743. done_free:
  2744. if (ret) {
  2745. ni_pi->enable_cac = false;
  2746. ni_pi->enable_power_containment = false;
  2747. }
  2748. kfree(cac_tables);
  2749. return 0;
  2750. }
  2751. static int ni_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2752. {
  2753. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2754. u32 reg;
  2755. if (!ni_pi->enable_cac ||
  2756. !ni_pi->cac_configuration_required)
  2757. return 0;
  2758. if (ni_pi->cac_weights == NULL)
  2759. return -EINVAL;
  2760. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_0) & ~(WEIGHT_TCP_SIG0_MASK |
  2761. WEIGHT_TCP_SIG1_MASK |
  2762. WEIGHT_TA_SIG_MASK);
  2763. reg |= (WEIGHT_TCP_SIG0(ni_pi->cac_weights->weight_tcp_sig0) |
  2764. WEIGHT_TCP_SIG1(ni_pi->cac_weights->weight_tcp_sig1) |
  2765. WEIGHT_TA_SIG(ni_pi->cac_weights->weight_ta_sig));
  2766. WREG32_CG(CG_CAC_REGION_1_WEIGHT_0, reg);
  2767. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_1) & ~(WEIGHT_TCC_EN0_MASK |
  2768. WEIGHT_TCC_EN1_MASK |
  2769. WEIGHT_TCC_EN2_MASK);
  2770. reg |= (WEIGHT_TCC_EN0(ni_pi->cac_weights->weight_tcc_en0) |
  2771. WEIGHT_TCC_EN1(ni_pi->cac_weights->weight_tcc_en1) |
  2772. WEIGHT_TCC_EN2(ni_pi->cac_weights->weight_tcc_en2));
  2773. WREG32_CG(CG_CAC_REGION_1_WEIGHT_1, reg);
  2774. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_0) & ~(WEIGHT_CB_EN0_MASK |
  2775. WEIGHT_CB_EN1_MASK |
  2776. WEIGHT_CB_EN2_MASK |
  2777. WEIGHT_CB_EN3_MASK);
  2778. reg |= (WEIGHT_CB_EN0(ni_pi->cac_weights->weight_cb_en0) |
  2779. WEIGHT_CB_EN1(ni_pi->cac_weights->weight_cb_en1) |
  2780. WEIGHT_CB_EN2(ni_pi->cac_weights->weight_cb_en2) |
  2781. WEIGHT_CB_EN3(ni_pi->cac_weights->weight_cb_en3));
  2782. WREG32_CG(CG_CAC_REGION_2_WEIGHT_0, reg);
  2783. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_1) & ~(WEIGHT_DB_SIG0_MASK |
  2784. WEIGHT_DB_SIG1_MASK |
  2785. WEIGHT_DB_SIG2_MASK |
  2786. WEIGHT_DB_SIG3_MASK);
  2787. reg |= (WEIGHT_DB_SIG0(ni_pi->cac_weights->weight_db_sig0) |
  2788. WEIGHT_DB_SIG1(ni_pi->cac_weights->weight_db_sig1) |
  2789. WEIGHT_DB_SIG2(ni_pi->cac_weights->weight_db_sig2) |
  2790. WEIGHT_DB_SIG3(ni_pi->cac_weights->weight_db_sig3));
  2791. WREG32_CG(CG_CAC_REGION_2_WEIGHT_1, reg);
  2792. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_2) & ~(WEIGHT_SXM_SIG0_MASK |
  2793. WEIGHT_SXM_SIG1_MASK |
  2794. WEIGHT_SXM_SIG2_MASK |
  2795. WEIGHT_SXS_SIG0_MASK |
  2796. WEIGHT_SXS_SIG1_MASK);
  2797. reg |= (WEIGHT_SXM_SIG0(ni_pi->cac_weights->weight_sxm_sig0) |
  2798. WEIGHT_SXM_SIG1(ni_pi->cac_weights->weight_sxm_sig1) |
  2799. WEIGHT_SXM_SIG2(ni_pi->cac_weights->weight_sxm_sig2) |
  2800. WEIGHT_SXS_SIG0(ni_pi->cac_weights->weight_sxs_sig0) |
  2801. WEIGHT_SXS_SIG1(ni_pi->cac_weights->weight_sxs_sig1));
  2802. WREG32_CG(CG_CAC_REGION_2_WEIGHT_2, reg);
  2803. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_0) & ~(WEIGHT_XBR_0_MASK |
  2804. WEIGHT_XBR_1_MASK |
  2805. WEIGHT_XBR_2_MASK |
  2806. WEIGHT_SPI_SIG0_MASK);
  2807. reg |= (WEIGHT_XBR_0(ni_pi->cac_weights->weight_xbr_0) |
  2808. WEIGHT_XBR_1(ni_pi->cac_weights->weight_xbr_1) |
  2809. WEIGHT_XBR_2(ni_pi->cac_weights->weight_xbr_2) |
  2810. WEIGHT_SPI_SIG0(ni_pi->cac_weights->weight_spi_sig0));
  2811. WREG32_CG(CG_CAC_REGION_3_WEIGHT_0, reg);
  2812. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_1) & ~(WEIGHT_SPI_SIG1_MASK |
  2813. WEIGHT_SPI_SIG2_MASK |
  2814. WEIGHT_SPI_SIG3_MASK |
  2815. WEIGHT_SPI_SIG4_MASK |
  2816. WEIGHT_SPI_SIG5_MASK);
  2817. reg |= (WEIGHT_SPI_SIG1(ni_pi->cac_weights->weight_spi_sig1) |
  2818. WEIGHT_SPI_SIG2(ni_pi->cac_weights->weight_spi_sig2) |
  2819. WEIGHT_SPI_SIG3(ni_pi->cac_weights->weight_spi_sig3) |
  2820. WEIGHT_SPI_SIG4(ni_pi->cac_weights->weight_spi_sig4) |
  2821. WEIGHT_SPI_SIG5(ni_pi->cac_weights->weight_spi_sig5));
  2822. WREG32_CG(CG_CAC_REGION_3_WEIGHT_1, reg);
  2823. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_0) & ~(WEIGHT_LDS_SIG0_MASK |
  2824. WEIGHT_LDS_SIG1_MASK |
  2825. WEIGHT_SC_MASK);
  2826. reg |= (WEIGHT_LDS_SIG0(ni_pi->cac_weights->weight_lds_sig0) |
  2827. WEIGHT_LDS_SIG1(ni_pi->cac_weights->weight_lds_sig1) |
  2828. WEIGHT_SC(ni_pi->cac_weights->weight_sc));
  2829. WREG32_CG(CG_CAC_REGION_4_WEIGHT_0, reg);
  2830. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_1) & ~(WEIGHT_BIF_MASK |
  2831. WEIGHT_CP_MASK |
  2832. WEIGHT_PA_SIG0_MASK |
  2833. WEIGHT_PA_SIG1_MASK |
  2834. WEIGHT_VGT_SIG0_MASK);
  2835. reg |= (WEIGHT_BIF(ni_pi->cac_weights->weight_bif) |
  2836. WEIGHT_CP(ni_pi->cac_weights->weight_cp) |
  2837. WEIGHT_PA_SIG0(ni_pi->cac_weights->weight_pa_sig0) |
  2838. WEIGHT_PA_SIG1(ni_pi->cac_weights->weight_pa_sig1) |
  2839. WEIGHT_VGT_SIG0(ni_pi->cac_weights->weight_vgt_sig0));
  2840. WREG32_CG(CG_CAC_REGION_4_WEIGHT_1, reg);
  2841. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_2) & ~(WEIGHT_VGT_SIG1_MASK |
  2842. WEIGHT_VGT_SIG2_MASK |
  2843. WEIGHT_DC_SIG0_MASK |
  2844. WEIGHT_DC_SIG1_MASK |
  2845. WEIGHT_DC_SIG2_MASK);
  2846. reg |= (WEIGHT_VGT_SIG1(ni_pi->cac_weights->weight_vgt_sig1) |
  2847. WEIGHT_VGT_SIG2(ni_pi->cac_weights->weight_vgt_sig2) |
  2848. WEIGHT_DC_SIG0(ni_pi->cac_weights->weight_dc_sig0) |
  2849. WEIGHT_DC_SIG1(ni_pi->cac_weights->weight_dc_sig1) |
  2850. WEIGHT_DC_SIG2(ni_pi->cac_weights->weight_dc_sig2));
  2851. WREG32_CG(CG_CAC_REGION_4_WEIGHT_2, reg);
  2852. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_3) & ~(WEIGHT_DC_SIG3_MASK |
  2853. WEIGHT_UVD_SIG0_MASK |
  2854. WEIGHT_UVD_SIG1_MASK |
  2855. WEIGHT_SPARE0_MASK |
  2856. WEIGHT_SPARE1_MASK);
  2857. reg |= (WEIGHT_DC_SIG3(ni_pi->cac_weights->weight_dc_sig3) |
  2858. WEIGHT_UVD_SIG0(ni_pi->cac_weights->weight_uvd_sig0) |
  2859. WEIGHT_UVD_SIG1(ni_pi->cac_weights->weight_uvd_sig1) |
  2860. WEIGHT_SPARE0(ni_pi->cac_weights->weight_spare0) |
  2861. WEIGHT_SPARE1(ni_pi->cac_weights->weight_spare1));
  2862. WREG32_CG(CG_CAC_REGION_4_WEIGHT_3, reg);
  2863. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_0) & ~(WEIGHT_SQ_VSP_MASK |
  2864. WEIGHT_SQ_VSP0_MASK);
  2865. reg |= (WEIGHT_SQ_VSP(ni_pi->cac_weights->weight_sq_vsp) |
  2866. WEIGHT_SQ_VSP0(ni_pi->cac_weights->weight_sq_vsp0));
  2867. WREG32_CG(CG_CAC_REGION_5_WEIGHT_0, reg);
  2868. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_1) & ~(WEIGHT_SQ_GPR_MASK);
  2869. reg |= WEIGHT_SQ_GPR(ni_pi->cac_weights->weight_sq_gpr);
  2870. WREG32_CG(CG_CAC_REGION_5_WEIGHT_1, reg);
  2871. reg = RREG32_CG(CG_CAC_REGION_4_OVERRIDE_4) & ~(OVR_MODE_SPARE_0_MASK |
  2872. OVR_VAL_SPARE_0_MASK |
  2873. OVR_MODE_SPARE_1_MASK |
  2874. OVR_VAL_SPARE_1_MASK);
  2875. reg |= (OVR_MODE_SPARE_0(ni_pi->cac_weights->ovr_mode_spare_0) |
  2876. OVR_VAL_SPARE_0(ni_pi->cac_weights->ovr_val_spare_0) |
  2877. OVR_MODE_SPARE_1(ni_pi->cac_weights->ovr_mode_spare_1) |
  2878. OVR_VAL_SPARE_1(ni_pi->cac_weights->ovr_val_spare_1));
  2879. WREG32_CG(CG_CAC_REGION_4_OVERRIDE_4, reg);
  2880. reg = RREG32(SQ_CAC_THRESHOLD) & ~(VSP_MASK |
  2881. VSP0_MASK |
  2882. GPR_MASK);
  2883. reg |= (VSP(ni_pi->cac_weights->vsp) |
  2884. VSP0(ni_pi->cac_weights->vsp0) |
  2885. GPR(ni_pi->cac_weights->gpr));
  2886. WREG32(SQ_CAC_THRESHOLD, reg);
  2887. reg = (MCDW_WR_ENABLE |
  2888. MCDX_WR_ENABLE |
  2889. MCDY_WR_ENABLE |
  2890. MCDZ_WR_ENABLE |
  2891. INDEX(0x09D4));
  2892. WREG32(MC_CG_CONFIG, reg);
  2893. reg = (READ_WEIGHT(ni_pi->cac_weights->mc_read_weight) |
  2894. WRITE_WEIGHT(ni_pi->cac_weights->mc_write_weight) |
  2895. ALLOW_OVERFLOW);
  2896. WREG32(MC_CG_DATAPORT, reg);
  2897. return 0;
  2898. }
  2899. static int ni_enable_smc_cac(struct radeon_device *rdev,
  2900. struct radeon_ps *radeon_new_state,
  2901. bool enable)
  2902. {
  2903. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2904. int ret = 0;
  2905. PPSMC_Result smc_result;
  2906. if (ni_pi->enable_cac) {
  2907. if (enable) {
  2908. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2909. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_CollectCAC_PowerCorreln);
  2910. if (ni_pi->support_cac_long_term_average) {
  2911. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2912. if (PPSMC_Result_OK != smc_result)
  2913. ni_pi->support_cac_long_term_average = false;
  2914. }
  2915. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2916. if (PPSMC_Result_OK != smc_result)
  2917. ret = -EINVAL;
  2918. ni_pi->cac_enabled = (PPSMC_Result_OK == smc_result) ? true : false;
  2919. }
  2920. } else if (ni_pi->cac_enabled) {
  2921. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2922. ni_pi->cac_enabled = false;
  2923. if (ni_pi->support_cac_long_term_average) {
  2924. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2925. if (PPSMC_Result_OK != smc_result)
  2926. ni_pi->support_cac_long_term_average = false;
  2927. }
  2928. }
  2929. }
  2930. return ret;
  2931. }
  2932. static int ni_pcie_performance_request(struct radeon_device *rdev,
  2933. u8 perf_req, bool advertise)
  2934. {
  2935. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2936. #if defined(CONFIG_ACPI)
  2937. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  2938. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  2939. if (eg_pi->pcie_performance_request_registered == false)
  2940. radeon_acpi_pcie_notify_device_ready(rdev);
  2941. eg_pi->pcie_performance_request_registered = true;
  2942. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2943. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  2944. eg_pi->pcie_performance_request_registered) {
  2945. eg_pi->pcie_performance_request_registered = false;
  2946. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2947. }
  2948. #endif
  2949. return 0;
  2950. }
  2951. static int ni_advertise_gen2_capability(struct radeon_device *rdev)
  2952. {
  2953. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2954. u32 tmp;
  2955. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2956. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2957. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  2958. pi->pcie_gen2 = true;
  2959. else
  2960. pi->pcie_gen2 = false;
  2961. if (!pi->pcie_gen2)
  2962. ni_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  2963. return 0;
  2964. }
  2965. static void ni_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  2966. bool enable)
  2967. {
  2968. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2969. u32 tmp, bif;
  2970. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2971. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2972. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2973. if (enable) {
  2974. if (!pi->boot_in_gen2) {
  2975. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2976. bif |= CG_CLIENT_REQ(0xd);
  2977. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2978. }
  2979. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2980. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  2981. tmp |= LC_GEN2_EN_STRAP;
  2982. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2983. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2984. udelay(10);
  2985. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2986. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2987. } else {
  2988. if (!pi->boot_in_gen2) {
  2989. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2990. bif |= CG_CLIENT_REQ(0xd);
  2991. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2992. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2993. tmp &= ~LC_GEN2_EN_STRAP;
  2994. }
  2995. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2996. }
  2997. }
  2998. }
  2999. static void ni_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  3000. bool enable)
  3001. {
  3002. ni_enable_bif_dynamic_pcie_gen2(rdev, enable);
  3003. if (enable)
  3004. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  3005. else
  3006. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  3007. }
  3008. void ni_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  3009. struct radeon_ps *new_ps,
  3010. struct radeon_ps *old_ps)
  3011. {
  3012. struct ni_ps *new_state = ni_get_ps(new_ps);
  3013. struct ni_ps *current_state = ni_get_ps(old_ps);
  3014. if ((new_ps->vclk == old_ps->vclk) &&
  3015. (new_ps->dclk == old_ps->dclk))
  3016. return;
  3017. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  3018. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  3019. return;
  3020. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  3021. }
  3022. void ni_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  3023. struct radeon_ps *new_ps,
  3024. struct radeon_ps *old_ps)
  3025. {
  3026. struct ni_ps *new_state = ni_get_ps(new_ps);
  3027. struct ni_ps *current_state = ni_get_ps(old_ps);
  3028. if ((new_ps->vclk == old_ps->vclk) &&
  3029. (new_ps->dclk == old_ps->dclk))
  3030. return;
  3031. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  3032. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  3033. return;
  3034. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  3035. }
  3036. void ni_dpm_setup_asic(struct radeon_device *rdev)
  3037. {
  3038. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3039. ni_read_clock_registers(rdev);
  3040. btc_read_arb_registers(rdev);
  3041. rv770_get_memory_type(rdev);
  3042. if (eg_pi->pcie_performance_request)
  3043. ni_advertise_gen2_capability(rdev);
  3044. rv770_get_pcie_gen2_status(rdev);
  3045. rv770_enable_acpi_pm(rdev);
  3046. }
  3047. void ni_update_current_ps(struct radeon_device *rdev,
  3048. struct radeon_ps *rps)
  3049. {
  3050. struct ni_ps *new_ps = ni_get_ps(rps);
  3051. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3052. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3053. eg_pi->current_rps = *rps;
  3054. ni_pi->current_ps = *new_ps;
  3055. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  3056. }
  3057. void ni_update_requested_ps(struct radeon_device *rdev,
  3058. struct radeon_ps *rps)
  3059. {
  3060. struct ni_ps *new_ps = ni_get_ps(rps);
  3061. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3062. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3063. eg_pi->requested_rps = *rps;
  3064. ni_pi->requested_ps = *new_ps;
  3065. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  3066. }
  3067. int ni_dpm_enable(struct radeon_device *rdev)
  3068. {
  3069. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3070. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3071. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3072. int ret;
  3073. if (pi->gfx_clock_gating)
  3074. ni_cg_clockgating_default(rdev);
  3075. if (btc_dpm_enabled(rdev))
  3076. return -EINVAL;
  3077. if (pi->mg_clock_gating)
  3078. ni_mg_clockgating_default(rdev);
  3079. if (eg_pi->ls_clock_gating)
  3080. ni_ls_clockgating_default(rdev);
  3081. if (pi->voltage_control) {
  3082. rv770_enable_voltage_control(rdev, true);
  3083. ret = cypress_construct_voltage_tables(rdev);
  3084. if (ret) {
  3085. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  3086. return ret;
  3087. }
  3088. }
  3089. if (eg_pi->dynamic_ac_timing) {
  3090. ret = ni_initialize_mc_reg_table(rdev);
  3091. if (ret)
  3092. eg_pi->dynamic_ac_timing = false;
  3093. }
  3094. if (pi->dynamic_ss)
  3095. cypress_enable_spread_spectrum(rdev, true);
  3096. if (pi->thermal_protection)
  3097. rv770_enable_thermal_protection(rdev, true);
  3098. rv770_setup_bsp(rdev);
  3099. rv770_program_git(rdev);
  3100. rv770_program_tp(rdev);
  3101. rv770_program_tpp(rdev);
  3102. rv770_program_sstp(rdev);
  3103. cypress_enable_display_gap(rdev);
  3104. rv770_program_vc(rdev);
  3105. if (pi->dynamic_pcie_gen2)
  3106. ni_enable_dynamic_pcie_gen2(rdev, true);
  3107. ret = rv770_upload_firmware(rdev);
  3108. if (ret) {
  3109. DRM_ERROR("rv770_upload_firmware failed\n");
  3110. return ret;
  3111. }
  3112. ret = ni_process_firmware_header(rdev);
  3113. if (ret) {
  3114. DRM_ERROR("ni_process_firmware_header failed\n");
  3115. return ret;
  3116. }
  3117. ret = ni_initial_switch_from_arb_f0_to_f1(rdev);
  3118. if (ret) {
  3119. DRM_ERROR("ni_initial_switch_from_arb_f0_to_f1 failed\n");
  3120. return ret;
  3121. }
  3122. ret = ni_init_smc_table(rdev);
  3123. if (ret) {
  3124. DRM_ERROR("ni_init_smc_table failed\n");
  3125. return ret;
  3126. }
  3127. ret = ni_init_smc_spll_table(rdev);
  3128. if (ret) {
  3129. DRM_ERROR("ni_init_smc_spll_table failed\n");
  3130. return ret;
  3131. }
  3132. ret = ni_init_arb_table_index(rdev);
  3133. if (ret) {
  3134. DRM_ERROR("ni_init_arb_table_index failed\n");
  3135. return ret;
  3136. }
  3137. if (eg_pi->dynamic_ac_timing) {
  3138. ret = ni_populate_mc_reg_table(rdev, boot_ps);
  3139. if (ret) {
  3140. DRM_ERROR("ni_populate_mc_reg_table failed\n");
  3141. return ret;
  3142. }
  3143. }
  3144. ret = ni_initialize_smc_cac_tables(rdev);
  3145. if (ret) {
  3146. DRM_ERROR("ni_initialize_smc_cac_tables failed\n");
  3147. return ret;
  3148. }
  3149. ret = ni_initialize_hardware_cac_manager(rdev);
  3150. if (ret) {
  3151. DRM_ERROR("ni_initialize_hardware_cac_manager failed\n");
  3152. return ret;
  3153. }
  3154. ret = ni_populate_smc_tdp_limits(rdev, boot_ps);
  3155. if (ret) {
  3156. DRM_ERROR("ni_populate_smc_tdp_limits failed\n");
  3157. return ret;
  3158. }
  3159. ni_program_response_times(rdev);
  3160. r7xx_start_smc(rdev);
  3161. ret = cypress_notify_smc_display_change(rdev, false);
  3162. if (ret) {
  3163. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  3164. return ret;
  3165. }
  3166. cypress_enable_sclk_control(rdev, true);
  3167. if (eg_pi->memory_transition)
  3168. cypress_enable_mclk_control(rdev, true);
  3169. cypress_start_dpm(rdev);
  3170. if (pi->gfx_clock_gating)
  3171. ni_gfx_clockgating_enable(rdev, true);
  3172. if (pi->mg_clock_gating)
  3173. ni_mg_clockgating_enable(rdev, true);
  3174. if (eg_pi->ls_clock_gating)
  3175. ni_ls_clockgating_enable(rdev, true);
  3176. if (rdev->irq.installed &&
  3177. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3178. PPSMC_Result result;
  3179. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, 0xff * 1000);
  3180. if (ret)
  3181. return ret;
  3182. rdev->irq.dpm_thermal = true;
  3183. radeon_irq_set(rdev);
  3184. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3185. if (result != PPSMC_Result_OK)
  3186. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3187. }
  3188. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3189. ni_update_current_ps(rdev, boot_ps);
  3190. return 0;
  3191. }
  3192. void ni_dpm_disable(struct radeon_device *rdev)
  3193. {
  3194. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3195. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3196. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3197. if (!btc_dpm_enabled(rdev))
  3198. return;
  3199. rv770_clear_vc(rdev);
  3200. if (pi->thermal_protection)
  3201. rv770_enable_thermal_protection(rdev, false);
  3202. ni_enable_power_containment(rdev, boot_ps, false);
  3203. ni_enable_smc_cac(rdev, boot_ps, false);
  3204. cypress_enable_spread_spectrum(rdev, false);
  3205. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3206. if (pi->dynamic_pcie_gen2)
  3207. ni_enable_dynamic_pcie_gen2(rdev, false);
  3208. if (rdev->irq.installed &&
  3209. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3210. rdev->irq.dpm_thermal = false;
  3211. radeon_irq_set(rdev);
  3212. }
  3213. if (pi->gfx_clock_gating)
  3214. ni_gfx_clockgating_enable(rdev, false);
  3215. if (pi->mg_clock_gating)
  3216. ni_mg_clockgating_enable(rdev, false);
  3217. if (eg_pi->ls_clock_gating)
  3218. ni_ls_clockgating_enable(rdev, false);
  3219. ni_stop_dpm(rdev);
  3220. btc_reset_to_default(rdev);
  3221. ni_stop_smc(rdev);
  3222. ni_force_switch_to_arb_f0(rdev);
  3223. ni_update_current_ps(rdev, boot_ps);
  3224. }
  3225. static int ni_power_control_set_level(struct radeon_device *rdev)
  3226. {
  3227. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  3228. int ret;
  3229. ret = ni_restrict_performance_levels_before_switch(rdev);
  3230. if (ret)
  3231. return ret;
  3232. ret = rv770_halt_smc(rdev);
  3233. if (ret)
  3234. return ret;
  3235. ret = ni_populate_smc_tdp_limits(rdev, new_ps);
  3236. if (ret)
  3237. return ret;
  3238. ret = rv770_resume_smc(rdev);
  3239. if (ret)
  3240. return ret;
  3241. ret = rv770_set_sw_state(rdev);
  3242. if (ret)
  3243. return ret;
  3244. return 0;
  3245. }
  3246. int ni_dpm_pre_set_power_state(struct radeon_device *rdev)
  3247. {
  3248. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3249. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3250. struct radeon_ps *new_ps = &requested_ps;
  3251. ni_update_requested_ps(rdev, new_ps);
  3252. ni_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  3253. return 0;
  3254. }
  3255. int ni_dpm_set_power_state(struct radeon_device *rdev)
  3256. {
  3257. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3258. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3259. struct radeon_ps *old_ps = &eg_pi->current_rps;
  3260. int ret;
  3261. ret = ni_restrict_performance_levels_before_switch(rdev);
  3262. if (ret) {
  3263. DRM_ERROR("ni_restrict_performance_levels_before_switch failed\n");
  3264. return ret;
  3265. }
  3266. ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  3267. ret = ni_enable_power_containment(rdev, new_ps, false);
  3268. if (ret) {
  3269. DRM_ERROR("ni_enable_power_containment failed\n");
  3270. return ret;
  3271. }
  3272. ret = ni_enable_smc_cac(rdev, new_ps, false);
  3273. if (ret) {
  3274. DRM_ERROR("ni_enable_smc_cac failed\n");
  3275. return ret;
  3276. }
  3277. ret = rv770_halt_smc(rdev);
  3278. if (ret) {
  3279. DRM_ERROR("rv770_halt_smc failed\n");
  3280. return ret;
  3281. }
  3282. if (eg_pi->smu_uvd_hs)
  3283. btc_notify_uvd_to_smc(rdev, new_ps);
  3284. ret = ni_upload_sw_state(rdev, new_ps);
  3285. if (ret) {
  3286. DRM_ERROR("ni_upload_sw_state failed\n");
  3287. return ret;
  3288. }
  3289. if (eg_pi->dynamic_ac_timing) {
  3290. ret = ni_upload_mc_reg_table(rdev, new_ps);
  3291. if (ret) {
  3292. DRM_ERROR("ni_upload_mc_reg_table failed\n");
  3293. return ret;
  3294. }
  3295. }
  3296. ret = ni_program_memory_timing_parameters(rdev, new_ps);
  3297. if (ret) {
  3298. DRM_ERROR("ni_program_memory_timing_parameters failed\n");
  3299. return ret;
  3300. }
  3301. ret = rv770_resume_smc(rdev);
  3302. if (ret) {
  3303. DRM_ERROR("rv770_resume_smc failed\n");
  3304. return ret;
  3305. }
  3306. ret = rv770_set_sw_state(rdev);
  3307. if (ret) {
  3308. DRM_ERROR("rv770_set_sw_state failed\n");
  3309. return ret;
  3310. }
  3311. ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  3312. ret = ni_enable_smc_cac(rdev, new_ps, true);
  3313. if (ret) {
  3314. DRM_ERROR("ni_enable_smc_cac failed\n");
  3315. return ret;
  3316. }
  3317. ret = ni_enable_power_containment(rdev, new_ps, true);
  3318. if (ret) {
  3319. DRM_ERROR("ni_enable_power_containment failed\n");
  3320. return ret;
  3321. }
  3322. /* update tdp */
  3323. ret = ni_power_control_set_level(rdev);
  3324. if (ret) {
  3325. DRM_ERROR("ni_power_control_set_level failed\n");
  3326. return ret;
  3327. }
  3328. return 0;
  3329. }
  3330. void ni_dpm_post_set_power_state(struct radeon_device *rdev)
  3331. {
  3332. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3333. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3334. ni_update_current_ps(rdev, new_ps);
  3335. }
  3336. void ni_dpm_reset_asic(struct radeon_device *rdev)
  3337. {
  3338. ni_restrict_performance_levels_before_switch(rdev);
  3339. rv770_set_boot_state(rdev);
  3340. }
  3341. union power_info {
  3342. struct _ATOM_POWERPLAY_INFO info;
  3343. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3344. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3345. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3346. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3347. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3348. };
  3349. union pplib_clock_info {
  3350. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3351. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3352. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3353. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3354. };
  3355. union pplib_power_state {
  3356. struct _ATOM_PPLIB_STATE v1;
  3357. struct _ATOM_PPLIB_STATE_V2 v2;
  3358. };
  3359. static void ni_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3360. struct radeon_ps *rps,
  3361. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3362. u8 table_rev)
  3363. {
  3364. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3365. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3366. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3367. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3368. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3369. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3370. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  3371. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  3372. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  3373. } else {
  3374. rps->vclk = 0;
  3375. rps->dclk = 0;
  3376. }
  3377. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3378. rdev->pm.dpm.boot_ps = rps;
  3379. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3380. rdev->pm.dpm.uvd_ps = rps;
  3381. }
  3382. static void ni_parse_pplib_clock_info(struct radeon_device *rdev,
  3383. struct radeon_ps *rps, int index,
  3384. union pplib_clock_info *clock_info)
  3385. {
  3386. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3387. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3388. struct ni_ps *ps = ni_get_ps(rps);
  3389. u16 vddc;
  3390. struct rv7xx_pl *pl = &ps->performance_levels[index];
  3391. ps->performance_level_count = index + 1;
  3392. pl->sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  3393. pl->sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  3394. pl->mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  3395. pl->mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  3396. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  3397. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  3398. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  3399. /* patch up vddc if necessary */
  3400. if (pl->vddc == 0xff01) {
  3401. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
  3402. pl->vddc = vddc;
  3403. }
  3404. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3405. pi->acpi_vddc = pl->vddc;
  3406. eg_pi->acpi_vddci = pl->vddci;
  3407. if (ps->performance_levels[0].flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  3408. pi->acpi_pcie_gen2 = true;
  3409. else
  3410. pi->acpi_pcie_gen2 = false;
  3411. }
  3412. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3413. eg_pi->ulv.supported = true;
  3414. eg_pi->ulv.pl = pl;
  3415. }
  3416. if (pi->min_vddc_in_table > pl->vddc)
  3417. pi->min_vddc_in_table = pl->vddc;
  3418. if (pi->max_vddc_in_table < pl->vddc)
  3419. pi->max_vddc_in_table = pl->vddc;
  3420. /* patch up boot state */
  3421. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3422. u16 vddc, vddci, mvdd;
  3423. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  3424. pl->mclk = rdev->clock.default_mclk;
  3425. pl->sclk = rdev->clock.default_sclk;
  3426. pl->vddc = vddc;
  3427. pl->vddci = vddci;
  3428. }
  3429. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  3430. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  3431. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  3432. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  3433. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  3434. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  3435. }
  3436. }
  3437. static int ni_parse_power_table(struct radeon_device *rdev)
  3438. {
  3439. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3440. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3441. union pplib_power_state *power_state;
  3442. int i, j;
  3443. union pplib_clock_info *clock_info;
  3444. union power_info *power_info;
  3445. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3446. u16 data_offset;
  3447. u8 frev, crev;
  3448. struct ni_ps *ps;
  3449. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3450. &frev, &crev, &data_offset))
  3451. return -EINVAL;
  3452. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3453. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3454. power_info->pplib.ucNumStates, GFP_KERNEL);
  3455. if (!rdev->pm.dpm.ps)
  3456. return -ENOMEM;
  3457. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  3458. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  3459. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  3460. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  3461. power_state = (union pplib_power_state *)
  3462. (mode_info->atom_context->bios + data_offset +
  3463. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  3464. i * power_info->pplib.ucStateEntrySize);
  3465. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3466. (mode_info->atom_context->bios + data_offset +
  3467. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  3468. (power_state->v1.ucNonClockStateIndex *
  3469. power_info->pplib.ucNonClockSize));
  3470. if (power_info->pplib.ucStateEntrySize - 1) {
  3471. u8 *idx;
  3472. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  3473. if (ps == NULL) {
  3474. kfree(rdev->pm.dpm.ps);
  3475. return -ENOMEM;
  3476. }
  3477. rdev->pm.dpm.ps[i].ps_priv = ps;
  3478. ni_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3479. non_clock_info,
  3480. power_info->pplib.ucNonClockSize);
  3481. idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
  3482. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  3483. clock_info = (union pplib_clock_info *)
  3484. (mode_info->atom_context->bios + data_offset +
  3485. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  3486. (idx[j] * power_info->pplib.ucClockInfoSize));
  3487. ni_parse_pplib_clock_info(rdev,
  3488. &rdev->pm.dpm.ps[i], j,
  3489. clock_info);
  3490. }
  3491. }
  3492. }
  3493. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  3494. return 0;
  3495. }
  3496. int ni_dpm_init(struct radeon_device *rdev)
  3497. {
  3498. struct rv7xx_power_info *pi;
  3499. struct evergreen_power_info *eg_pi;
  3500. struct ni_power_info *ni_pi;
  3501. struct atom_clock_dividers dividers;
  3502. int ret;
  3503. ni_pi = kzalloc(sizeof(struct ni_power_info), GFP_KERNEL);
  3504. if (ni_pi == NULL)
  3505. return -ENOMEM;
  3506. rdev->pm.dpm.priv = ni_pi;
  3507. eg_pi = &ni_pi->eg;
  3508. pi = &eg_pi->rv7xx;
  3509. rv770_get_max_vddc(rdev);
  3510. eg_pi->ulv.supported = false;
  3511. pi->acpi_vddc = 0;
  3512. eg_pi->acpi_vddci = 0;
  3513. pi->min_vddc_in_table = 0;
  3514. pi->max_vddc_in_table = 0;
  3515. ret = ni_parse_power_table(rdev);
  3516. if (ret)
  3517. return ret;
  3518. ret = r600_parse_extended_power_table(rdev);
  3519. if (ret)
  3520. return ret;
  3521. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  3522. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  3523. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  3524. r600_free_extended_power_table(rdev);
  3525. return -ENOMEM;
  3526. }
  3527. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  3528. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  3529. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  3530. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  3531. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  3532. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  3533. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  3534. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  3535. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  3536. ni_patch_dependency_tables_based_on_leakage(rdev);
  3537. if (rdev->pm.dpm.voltage_response_time == 0)
  3538. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  3539. if (rdev->pm.dpm.backbias_response_time == 0)
  3540. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  3541. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  3542. 0, false, &dividers);
  3543. if (ret)
  3544. pi->ref_div = dividers.ref_div + 1;
  3545. else
  3546. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  3547. pi->rlp = RV770_RLP_DFLT;
  3548. pi->rmp = RV770_RMP_DFLT;
  3549. pi->lhp = RV770_LHP_DFLT;
  3550. pi->lmp = RV770_LMP_DFLT;
  3551. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  3552. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  3553. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  3554. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  3555. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  3556. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  3557. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  3558. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  3559. eg_pi->smu_uvd_hs = true;
  3560. if (rdev->pdev->device == 0x6707) {
  3561. pi->mclk_strobe_mode_threshold = 55000;
  3562. pi->mclk_edc_enable_threshold = 55000;
  3563. eg_pi->mclk_edc_wr_enable_threshold = 55000;
  3564. } else {
  3565. pi->mclk_strobe_mode_threshold = 40000;
  3566. pi->mclk_edc_enable_threshold = 40000;
  3567. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  3568. }
  3569. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  3570. pi->voltage_control =
  3571. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  3572. pi->mvdd_control =
  3573. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  3574. eg_pi->vddci_control =
  3575. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  3576. rv770_get_engine_memory_ss(rdev);
  3577. pi->asi = RV770_ASI_DFLT;
  3578. pi->pasi = CYPRESS_HASI_DFLT;
  3579. pi->vrc = CYPRESS_VRC_DFLT;
  3580. pi->power_gating = false;
  3581. pi->gfx_clock_gating = true;
  3582. pi->mg_clock_gating = true;
  3583. pi->mgcgtssm = true;
  3584. eg_pi->ls_clock_gating = false;
  3585. eg_pi->sclk_deep_sleep = false;
  3586. pi->dynamic_pcie_gen2 = true;
  3587. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  3588. pi->thermal_protection = true;
  3589. else
  3590. pi->thermal_protection = false;
  3591. pi->display_gap = true;
  3592. pi->dcodt = true;
  3593. pi->ulps = true;
  3594. eg_pi->dynamic_ac_timing = true;
  3595. eg_pi->abm = true;
  3596. eg_pi->mcls = true;
  3597. eg_pi->light_sleep = true;
  3598. eg_pi->memory_transition = true;
  3599. #if defined(CONFIG_ACPI)
  3600. eg_pi->pcie_performance_request =
  3601. radeon_acpi_is_pcie_performance_request_supported(rdev);
  3602. #else
  3603. eg_pi->pcie_performance_request = false;
  3604. #endif
  3605. eg_pi->dll_default_on = false;
  3606. eg_pi->sclk_deep_sleep = false;
  3607. pi->mclk_stutter_mode_threshold = 0;
  3608. pi->sram_end = SMC_RAM_END;
  3609. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 3;
  3610. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  3611. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  3612. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  3613. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  3614. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  3615. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  3616. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 12500;
  3617. ni_pi->cac_data.leakage_coefficients.at = 516;
  3618. ni_pi->cac_data.leakage_coefficients.bt = 18;
  3619. ni_pi->cac_data.leakage_coefficients.av = 51;
  3620. ni_pi->cac_data.leakage_coefficients.bv = 2957;
  3621. switch (rdev->pdev->device) {
  3622. case 0x6700:
  3623. case 0x6701:
  3624. case 0x6702:
  3625. case 0x6703:
  3626. case 0x6718:
  3627. ni_pi->cac_weights = &cac_weights_cayman_xt;
  3628. break;
  3629. case 0x6705:
  3630. case 0x6719:
  3631. case 0x671D:
  3632. case 0x671C:
  3633. default:
  3634. ni_pi->cac_weights = &cac_weights_cayman_pro;
  3635. break;
  3636. case 0x6704:
  3637. case 0x6706:
  3638. case 0x6707:
  3639. case 0x6708:
  3640. case 0x6709:
  3641. ni_pi->cac_weights = &cac_weights_cayman_le;
  3642. break;
  3643. }
  3644. if (ni_pi->cac_weights->enable_power_containment_by_default) {
  3645. ni_pi->enable_power_containment = true;
  3646. ni_pi->enable_cac = true;
  3647. ni_pi->enable_sq_ramping = true;
  3648. } else {
  3649. ni_pi->enable_power_containment = false;
  3650. ni_pi->enable_cac = false;
  3651. ni_pi->enable_sq_ramping = false;
  3652. }
  3653. ni_pi->driver_calculate_cac_leakage = false;
  3654. ni_pi->cac_configuration_required = true;
  3655. if (ni_pi->cac_configuration_required) {
  3656. ni_pi->support_cac_long_term_average = true;
  3657. ni_pi->lta_window_size = ni_pi->cac_weights->l2_lta_window_size;
  3658. ni_pi->lts_truncate = ni_pi->cac_weights->lts_truncate;
  3659. } else {
  3660. ni_pi->support_cac_long_term_average = false;
  3661. ni_pi->lta_window_size = 0;
  3662. ni_pi->lts_truncate = 0;
  3663. }
  3664. ni_pi->use_power_boost_limit = true;
  3665. /* make sure dc limits are valid */
  3666. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  3667. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  3668. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  3669. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3670. return 0;
  3671. }
  3672. void ni_dpm_fini(struct radeon_device *rdev)
  3673. {
  3674. int i;
  3675. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  3676. kfree(rdev->pm.dpm.ps[i].ps_priv);
  3677. }
  3678. kfree(rdev->pm.dpm.ps);
  3679. kfree(rdev->pm.dpm.priv);
  3680. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  3681. r600_free_extended_power_table(rdev);
  3682. }
  3683. void ni_dpm_print_power_state(struct radeon_device *rdev,
  3684. struct radeon_ps *rps)
  3685. {
  3686. struct ni_ps *ps = ni_get_ps(rps);
  3687. struct rv7xx_pl *pl;
  3688. int i;
  3689. r600_dpm_print_class_info(rps->class, rps->class2);
  3690. r600_dpm_print_cap_info(rps->caps);
  3691. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3692. for (i = 0; i < ps->performance_level_count; i++) {
  3693. pl = &ps->performance_levels[i];
  3694. if (rdev->family >= CHIP_TAHITI)
  3695. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  3696. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  3697. else
  3698. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3699. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3700. }
  3701. r600_dpm_print_ps_status(rdev, rps);
  3702. }
  3703. void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  3704. struct seq_file *m)
  3705. {
  3706. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  3707. struct ni_ps *ps = ni_get_ps(rps);
  3708. struct rv7xx_pl *pl;
  3709. u32 current_index =
  3710. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  3711. CURRENT_STATE_INDEX_SHIFT;
  3712. if (current_index >= ps->performance_level_count) {
  3713. seq_printf(m, "invalid dpm profile %d\n", current_index);
  3714. } else {
  3715. pl = &ps->performance_levels[current_index];
  3716. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3717. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3718. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3719. }
  3720. }
  3721. u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low)
  3722. {
  3723. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3724. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3725. if (low)
  3726. return requested_state->performance_levels[0].sclk;
  3727. else
  3728. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  3729. }
  3730. u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low)
  3731. {
  3732. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3733. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3734. if (low)
  3735. return requested_state->performance_levels[0].mclk;
  3736. else
  3737. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  3738. }