evergreend.h 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef EVERGREEND_H
  25. #define EVERGREEND_H
  26. #define EVERGREEN_MAX_SH_GPRS 256
  27. #define EVERGREEN_MAX_TEMP_GPRS 16
  28. #define EVERGREEN_MAX_SH_THREADS 256
  29. #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
  30. #define EVERGREEN_MAX_FRC_EOV_CNT 16384
  31. #define EVERGREEN_MAX_BACKENDS 8
  32. #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
  33. #define EVERGREEN_MAX_SIMDS 16
  34. #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
  35. #define EVERGREEN_MAX_PIPES 8
  36. #define EVERGREEN_MAX_PIPES_MASK 0xFF
  37. #define EVERGREEN_MAX_LDS_NUM 0xFFFF
  38. #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
  39. #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
  40. #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
  41. #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
  42. #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
  43. #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
  44. #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
  45. #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
  46. #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002
  47. #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002
  48. /* pm registers */
  49. #define SMC_MSG 0x20c
  50. #define HOST_SMC_MSG(x) ((x) << 0)
  51. #define HOST_SMC_MSG_MASK (0xff << 0)
  52. #define HOST_SMC_MSG_SHIFT 0
  53. #define HOST_SMC_RESP(x) ((x) << 8)
  54. #define HOST_SMC_RESP_MASK (0xff << 8)
  55. #define HOST_SMC_RESP_SHIFT 8
  56. #define SMC_HOST_MSG(x) ((x) << 16)
  57. #define SMC_HOST_MSG_MASK (0xff << 16)
  58. #define SMC_HOST_MSG_SHIFT 16
  59. #define SMC_HOST_RESP(x) ((x) << 24)
  60. #define SMC_HOST_RESP_MASK (0xff << 24)
  61. #define SMC_HOST_RESP_SHIFT 24
  62. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  63. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  64. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  65. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  66. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  67. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  68. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  69. #define CG_SPLL_FUNC_CNTL 0x600
  70. #define SPLL_RESET (1 << 0)
  71. #define SPLL_SLEEP (1 << 1)
  72. #define SPLL_BYPASS_EN (1 << 3)
  73. #define SPLL_REF_DIV(x) ((x) << 4)
  74. #define SPLL_REF_DIV_MASK (0x3f << 4)
  75. #define SPLL_PDIV_A(x) ((x) << 20)
  76. #define SPLL_PDIV_A_MASK (0x7f << 20)
  77. #define CG_SPLL_FUNC_CNTL_2 0x604
  78. #define SCLK_MUX_SEL(x) ((x) << 0)
  79. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  80. #define CG_SPLL_FUNC_CNTL_3 0x608
  81. #define SPLL_FB_DIV(x) ((x) << 0)
  82. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  83. #define SPLL_DITHEN (1 << 28)
  84. #define MPLL_CNTL_MODE 0x61c
  85. # define SS_SSEN (1 << 24)
  86. # define SS_DSMODE_EN (1 << 25)
  87. #define MPLL_AD_FUNC_CNTL 0x624
  88. #define CLKF(x) ((x) << 0)
  89. #define CLKF_MASK (0x7f << 0)
  90. #define CLKR(x) ((x) << 7)
  91. #define CLKR_MASK (0x1f << 7)
  92. #define CLKFRAC(x) ((x) << 12)
  93. #define CLKFRAC_MASK (0x1f << 12)
  94. #define YCLK_POST_DIV(x) ((x) << 17)
  95. #define YCLK_POST_DIV_MASK (3 << 17)
  96. #define IBIAS(x) ((x) << 20)
  97. #define IBIAS_MASK (0x3ff << 20)
  98. #define RESET (1 << 30)
  99. #define PDNB (1 << 31)
  100. #define MPLL_AD_FUNC_CNTL_2 0x628
  101. #define BYPASS (1 << 19)
  102. #define BIAS_GEN_PDNB (1 << 24)
  103. #define RESET_EN (1 << 25)
  104. #define VCO_MODE (1 << 29)
  105. #define MPLL_DQ_FUNC_CNTL 0x62c
  106. #define MPLL_DQ_FUNC_CNTL_2 0x630
  107. #define GENERAL_PWRMGT 0x63c
  108. # define GLOBAL_PWRMGT_EN (1 << 0)
  109. # define STATIC_PM_EN (1 << 1)
  110. # define THERMAL_PROTECTION_DIS (1 << 2)
  111. # define THERMAL_PROTECTION_TYPE (1 << 3)
  112. # define ENABLE_GEN2PCIE (1 << 4)
  113. # define ENABLE_GEN2XSP (1 << 5)
  114. # define SW_SMIO_INDEX(x) ((x) << 6)
  115. # define SW_SMIO_INDEX_MASK (3 << 6)
  116. # define SW_SMIO_INDEX_SHIFT 6
  117. # define LOW_VOLT_D2_ACPI (1 << 8)
  118. # define LOW_VOLT_D3_ACPI (1 << 9)
  119. # define VOLT_PWRMGT_EN (1 << 10)
  120. # define BACKBIAS_PAD_EN (1 << 18)
  121. # define BACKBIAS_VALUE (1 << 19)
  122. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  123. # define AC_DC_SW (1 << 24)
  124. #define SCLK_PWRMGT_CNTL 0x644
  125. # define SCLK_PWRMGT_OFF (1 << 0)
  126. # define SCLK_LOW_D1 (1 << 1)
  127. # define FIR_RESET (1 << 4)
  128. # define FIR_FORCE_TREND_SEL (1 << 5)
  129. # define FIR_TREND_MODE (1 << 6)
  130. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  131. # define GFX_CLK_FORCE_ON (1 << 8)
  132. # define GFX_CLK_REQUEST_OFF (1 << 9)
  133. # define GFX_CLK_FORCE_OFF (1 << 10)
  134. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  135. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  136. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  137. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  138. #define MCLK_PWRMGT_CNTL 0x648
  139. # define DLL_SPEED(x) ((x) << 0)
  140. # define DLL_SPEED_MASK (0x1f << 0)
  141. # define MPLL_PWRMGT_OFF (1 << 5)
  142. # define DLL_READY (1 << 6)
  143. # define MC_INT_CNTL (1 << 7)
  144. # define MRDCKA0_PDNB (1 << 8)
  145. # define MRDCKA1_PDNB (1 << 9)
  146. # define MRDCKB0_PDNB (1 << 10)
  147. # define MRDCKB1_PDNB (1 << 11)
  148. # define MRDCKC0_PDNB (1 << 12)
  149. # define MRDCKC1_PDNB (1 << 13)
  150. # define MRDCKD0_PDNB (1 << 14)
  151. # define MRDCKD1_PDNB (1 << 15)
  152. # define MRDCKA0_RESET (1 << 16)
  153. # define MRDCKA1_RESET (1 << 17)
  154. # define MRDCKB0_RESET (1 << 18)
  155. # define MRDCKB1_RESET (1 << 19)
  156. # define MRDCKC0_RESET (1 << 20)
  157. # define MRDCKC1_RESET (1 << 21)
  158. # define MRDCKD0_RESET (1 << 22)
  159. # define MRDCKD1_RESET (1 << 23)
  160. # define DLL_READY_READ (1 << 24)
  161. # define USE_DISPLAY_GAP (1 << 25)
  162. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  163. # define MPLL_TURNOFF_D2 (1 << 28)
  164. #define DLL_CNTL 0x64c
  165. # define MRDCKA0_BYPASS (1 << 24)
  166. # define MRDCKA1_BYPASS (1 << 25)
  167. # define MRDCKB0_BYPASS (1 << 26)
  168. # define MRDCKB1_BYPASS (1 << 27)
  169. # define MRDCKC0_BYPASS (1 << 28)
  170. # define MRDCKC1_BYPASS (1 << 29)
  171. # define MRDCKD0_BYPASS (1 << 30)
  172. # define MRDCKD1_BYPASS (1 << 31)
  173. #define CG_AT 0x6d4
  174. # define CG_R(x) ((x) << 0)
  175. # define CG_R_MASK (0xffff << 0)
  176. # define CG_L(x) ((x) << 16)
  177. # define CG_L_MASK (0xffff << 16)
  178. #define CG_DISPLAY_GAP_CNTL 0x714
  179. # define DISP1_GAP(x) ((x) << 0)
  180. # define DISP1_GAP_MASK (3 << 0)
  181. # define DISP2_GAP(x) ((x) << 2)
  182. # define DISP2_GAP_MASK (3 << 2)
  183. # define VBI_TIMER_COUNT(x) ((x) << 4)
  184. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  185. # define VBI_TIMER_UNIT(x) ((x) << 20)
  186. # define VBI_TIMER_UNIT_MASK (7 << 20)
  187. # define DISP1_GAP_MCHG(x) ((x) << 24)
  188. # define DISP1_GAP_MCHG_MASK (3 << 24)
  189. # define DISP2_GAP_MCHG(x) ((x) << 26)
  190. # define DISP2_GAP_MCHG_MASK (3 << 26)
  191. #define CG_BIF_REQ_AND_RSP 0x7f4
  192. #define CG_CLIENT_REQ(x) ((x) << 0)
  193. #define CG_CLIENT_REQ_MASK (0xff << 0)
  194. #define CG_CLIENT_REQ_SHIFT 0
  195. #define CG_CLIENT_RESP(x) ((x) << 8)
  196. #define CG_CLIENT_RESP_MASK (0xff << 8)
  197. #define CG_CLIENT_RESP_SHIFT 8
  198. #define CLIENT_CG_REQ(x) ((x) << 16)
  199. #define CLIENT_CG_REQ_MASK (0xff << 16)
  200. #define CLIENT_CG_REQ_SHIFT 16
  201. #define CLIENT_CG_RESP(x) ((x) << 24)
  202. #define CLIENT_CG_RESP_MASK (0xff << 24)
  203. #define CLIENT_CG_RESP_SHIFT 24
  204. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  205. #define SSEN (1 << 0)
  206. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  207. #define MPLL_SS1 0x85c
  208. #define CLKV(x) ((x) << 0)
  209. #define CLKV_MASK (0x3ffffff << 0)
  210. #define MPLL_SS2 0x860
  211. #define CLKS(x) ((x) << 0)
  212. #define CLKS_MASK (0xfff << 0)
  213. #define CG_IND_ADDR 0x8f8
  214. #define CG_IND_DATA 0x8fc
  215. /* CGIND regs */
  216. #define CG_CGTT_LOCAL_0 0x00
  217. #define CG_CGTT_LOCAL_1 0x01
  218. #define CG_CGTT_LOCAL_2 0x02
  219. #define CG_CGTT_LOCAL_3 0x03
  220. #define CG_CGLS_TILE_0 0x20
  221. #define CG_CGLS_TILE_1 0x21
  222. #define CG_CGLS_TILE_2 0x22
  223. #define CG_CGLS_TILE_3 0x23
  224. #define CG_CGLS_TILE_4 0x24
  225. #define CG_CGLS_TILE_5 0x25
  226. #define CG_CGLS_TILE_6 0x26
  227. #define CG_CGLS_TILE_7 0x27
  228. #define CG_CGLS_TILE_8 0x28
  229. #define CG_CGLS_TILE_9 0x29
  230. #define CG_CGLS_TILE_10 0x2a
  231. #define CG_CGLS_TILE_11 0x2b
  232. #define VM_L2_CG 0x15c0
  233. #define MC_CONFIG 0x2000
  234. #define MC_CONFIG_MCD 0x20a0
  235. #define MC_CG_CONFIG_MCD 0x20a4
  236. #define MC_RD_ENABLE_MCD(x) ((x) << 8)
  237. #define MC_RD_ENABLE_MCD_MASK (7 << 8)
  238. #define MC_HUB_MISC_HUB_CG 0x20b8
  239. #define MC_HUB_MISC_VM_CG 0x20bc
  240. #define MC_HUB_MISC_SIP_CG 0x20c0
  241. #define MC_XPB_CLK_GAT 0x2478
  242. #define MC_CG_CONFIG 0x25bc
  243. #define MC_RD_ENABLE(x) ((x) << 4)
  244. #define MC_RD_ENABLE_MASK (3 << 4)
  245. #define MC_CITF_MISC_RD_CG 0x2648
  246. #define MC_CITF_MISC_WR_CG 0x264c
  247. #define MC_CITF_MISC_VM_CG 0x2650
  248. # define MEM_LS_ENABLE (1 << 19)
  249. #define MC_ARB_BURST_TIME 0x2808
  250. #define STATE0(x) ((x) << 0)
  251. #define STATE0_MASK (0x1f << 0)
  252. #define STATE1(x) ((x) << 5)
  253. #define STATE1_MASK (0x1f << 5)
  254. #define STATE2(x) ((x) << 10)
  255. #define STATE2_MASK (0x1f << 10)
  256. #define STATE3(x) ((x) << 15)
  257. #define STATE3_MASK (0x1f << 15)
  258. #define MC_SEQ_RAS_TIMING 0x28a0
  259. #define MC_SEQ_CAS_TIMING 0x28a4
  260. #define MC_SEQ_MISC_TIMING 0x28a8
  261. #define MC_SEQ_MISC_TIMING2 0x28ac
  262. #define MC_SEQ_RD_CTL_D0 0x28b4
  263. #define MC_SEQ_RD_CTL_D1 0x28b8
  264. #define MC_SEQ_WR_CTL_D0 0x28bc
  265. #define MC_SEQ_WR_CTL_D1 0x28c0
  266. #define MC_SEQ_STATUS_M 0x29f4
  267. # define PMG_PWRSTATE (1 << 16)
  268. #define MC_SEQ_MISC1 0x2a04
  269. #define MC_SEQ_RESERVE_M 0x2a08
  270. #define MC_PMG_CMD_EMRS 0x2a0c
  271. #define MC_SEQ_MISC3 0x2a2c
  272. #define MC_SEQ_MISC5 0x2a54
  273. #define MC_SEQ_MISC6 0x2a58
  274. #define MC_SEQ_MISC7 0x2a64
  275. #define MC_SEQ_CG 0x2a68
  276. #define CG_SEQ_REQ(x) ((x) << 0)
  277. #define CG_SEQ_REQ_MASK (0xff << 0)
  278. #define CG_SEQ_REQ_SHIFT 0
  279. #define CG_SEQ_RESP(x) ((x) << 8)
  280. #define CG_SEQ_RESP_MASK (0xff << 8)
  281. #define CG_SEQ_RESP_SHIFT 8
  282. #define SEQ_CG_REQ(x) ((x) << 16)
  283. #define SEQ_CG_REQ_MASK (0xff << 16)
  284. #define SEQ_CG_REQ_SHIFT 16
  285. #define SEQ_CG_RESP(x) ((x) << 24)
  286. #define SEQ_CG_RESP_MASK (0xff << 24)
  287. #define SEQ_CG_RESP_SHIFT 24
  288. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  289. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  290. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  291. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  292. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  293. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  294. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  295. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  296. #define MC_PMG_CMD_MRS 0x2aac
  297. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  298. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  299. #define MC_PMG_CMD_MRS1 0x2b44
  300. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  301. #define CGTS_SM_CTRL_REG 0x9150
  302. /* Registers */
  303. #define RCU_IND_INDEX 0x100
  304. #define RCU_IND_DATA 0x104
  305. /* discrete uvd clocks */
  306. #define CG_UPLL_FUNC_CNTL 0x718
  307. # define UPLL_RESET_MASK 0x00000001
  308. # define UPLL_SLEEP_MASK 0x00000002
  309. # define UPLL_BYPASS_EN_MASK 0x00000004
  310. # define UPLL_CTLREQ_MASK 0x00000008
  311. # define UPLL_REF_DIV_MASK 0x003F0000
  312. # define UPLL_VCO_MODE_MASK 0x00000200
  313. # define UPLL_CTLACK_MASK 0x40000000
  314. # define UPLL_CTLACK2_MASK 0x80000000
  315. #define CG_UPLL_FUNC_CNTL_2 0x71c
  316. # define UPLL_PDIV_A(x) ((x) << 0)
  317. # define UPLL_PDIV_A_MASK 0x0000007F
  318. # define UPLL_PDIV_B(x) ((x) << 8)
  319. # define UPLL_PDIV_B_MASK 0x00007F00
  320. # define VCLK_SRC_SEL(x) ((x) << 20)
  321. # define VCLK_SRC_SEL_MASK 0x01F00000
  322. # define DCLK_SRC_SEL(x) ((x) << 25)
  323. # define DCLK_SRC_SEL_MASK 0x3E000000
  324. #define CG_UPLL_FUNC_CNTL_3 0x720
  325. # define UPLL_FB_DIV(x) ((x) << 0)
  326. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  327. #define CG_UPLL_FUNC_CNTL_4 0x854
  328. # define UPLL_SPARE_ISPARE9 0x00020000
  329. #define CG_UPLL_SPREAD_SPECTRUM 0x79c
  330. # define SSEN_MASK 0x00000001
  331. /* fusion uvd clocks */
  332. #define CG_DCLK_CNTL 0x610
  333. # define DCLK_DIVIDER_MASK 0x7f
  334. # define DCLK_DIR_CNTL_EN (1 << 8)
  335. #define CG_DCLK_STATUS 0x614
  336. # define DCLK_STATUS (1 << 0)
  337. #define CG_VCLK_CNTL 0x618
  338. #define CG_VCLK_STATUS 0x61c
  339. #define CG_SCRATCH1 0x820
  340. #define RLC_CNTL 0x3f00
  341. # define RLC_ENABLE (1 << 0)
  342. # define GFX_POWER_GATING_ENABLE (1 << 7)
  343. # define GFX_POWER_GATING_SRC (1 << 8)
  344. # define DYN_PER_SIMD_PG_ENABLE (1 << 27)
  345. # define LB_CNT_SPIM_ACTIVE (1 << 30)
  346. # define LOAD_BALANCE_ENABLE (1 << 31)
  347. #define RLC_HB_BASE 0x3f10
  348. #define RLC_HB_CNTL 0x3f0c
  349. #define RLC_HB_RPTR 0x3f20
  350. #define RLC_HB_WPTR 0x3f1c
  351. #define RLC_HB_WPTR_LSB_ADDR 0x3f14
  352. #define RLC_HB_WPTR_MSB_ADDR 0x3f18
  353. #define RLC_MC_CNTL 0x3f44
  354. #define RLC_UCODE_CNTL 0x3f48
  355. #define RLC_UCODE_ADDR 0x3f2c
  356. #define RLC_UCODE_DATA 0x3f30
  357. /* new for TN */
  358. #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10
  359. #define TN_RLC_LB_CNTR_MAX 0x3f14
  360. #define TN_RLC_LB_CNTR_INIT 0x3f18
  361. #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20
  362. #define TN_RLC_LB_INIT_SIMD_MASK 0x3fe4
  363. #define TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK 0x3fe8
  364. #define TN_RLC_LB_PARAMS 0x3fec
  365. #define GRBM_GFX_INDEX 0x802C
  366. #define INSTANCE_INDEX(x) ((x) << 0)
  367. #define SE_INDEX(x) ((x) << 16)
  368. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  369. #define SE_BROADCAST_WRITES (1 << 31)
  370. #define RLC_GFX_INDEX 0x3fC4
  371. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  372. #define WRITE_DIS (1 << 0)
  373. #define CC_RB_BACKEND_DISABLE 0x98F4
  374. #define BACKEND_DISABLE(x) ((x) << 16)
  375. #define GB_ADDR_CONFIG 0x98F8
  376. #define NUM_PIPES(x) ((x) << 0)
  377. #define NUM_PIPES_MASK 0x0000000f
  378. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  379. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  380. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  381. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  382. #define NUM_GPUS(x) ((x) << 20)
  383. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  384. #define ROW_SIZE(x) ((x) << 28)
  385. #define GB_BACKEND_MAP 0x98FC
  386. #define DMIF_ADDR_CONFIG 0xBD4
  387. #define HDP_ADDR_CONFIG 0x2F48
  388. #define HDP_MISC_CNTL 0x2F4C
  389. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  390. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  391. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  392. #define CGTS_SYS_TCC_DISABLE 0x3F90
  393. #define CGTS_TCC_DISABLE 0x9148
  394. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  395. #define CGTS_USER_TCC_DISABLE 0x914C
  396. #define CONFIG_MEMSIZE 0x5428
  397. #define BIF_FB_EN 0x5490
  398. #define FB_READ_EN (1 << 0)
  399. #define FB_WRITE_EN (1 << 1)
  400. #define CP_STRMOUT_CNTL 0x84FC
  401. #define CP_COHER_CNTL 0x85F0
  402. #define CP_COHER_SIZE 0x85F4
  403. #define CP_COHER_BASE 0x85F8
  404. #define CP_STALLED_STAT1 0x8674
  405. #define CP_STALLED_STAT2 0x8678
  406. #define CP_BUSY_STAT 0x867C
  407. #define CP_STAT 0x8680
  408. #define CP_ME_CNTL 0x86D8
  409. #define CP_ME_HALT (1 << 28)
  410. #define CP_PFP_HALT (1 << 26)
  411. #define CP_ME_RAM_DATA 0xC160
  412. #define CP_ME_RAM_RADDR 0xC158
  413. #define CP_ME_RAM_WADDR 0xC15C
  414. #define CP_MEQ_THRESHOLDS 0x8764
  415. #define STQ_SPLIT(x) ((x) << 0)
  416. #define CP_PERFMON_CNTL 0x87FC
  417. #define CP_PFP_UCODE_ADDR 0xC150
  418. #define CP_PFP_UCODE_DATA 0xC154
  419. #define CP_QUEUE_THRESHOLDS 0x8760
  420. #define ROQ_IB1_START(x) ((x) << 0)
  421. #define ROQ_IB2_START(x) ((x) << 8)
  422. #define CP_RB_BASE 0xC100
  423. #define CP_RB_CNTL 0xC104
  424. #define RB_BUFSZ(x) ((x) << 0)
  425. #define RB_BLKSZ(x) ((x) << 8)
  426. #define RB_NO_UPDATE (1 << 27)
  427. #define RB_RPTR_WR_ENA (1 << 31)
  428. #define BUF_SWAP_32BIT (2 << 16)
  429. #define CP_RB_RPTR 0x8700
  430. #define CP_RB_RPTR_ADDR 0xC10C
  431. #define RB_RPTR_SWAP(x) ((x) << 0)
  432. #define CP_RB_RPTR_ADDR_HI 0xC110
  433. #define CP_RB_RPTR_WR 0xC108
  434. #define CP_RB_WPTR 0xC114
  435. #define CP_RB_WPTR_ADDR 0xC118
  436. #define CP_RB_WPTR_ADDR_HI 0xC11C
  437. #define CP_RB_WPTR_DELAY 0x8704
  438. #define CP_SEM_WAIT_TIMER 0x85BC
  439. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  440. #define CP_DEBUG 0xC1FC
  441. /* Audio clocks */
  442. #define DCCG_AUDIO_DTO_SOURCE 0x05ac
  443. # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
  444. # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
  445. #define DCCG_AUDIO_DTO0_PHASE 0x05b0
  446. #define DCCG_AUDIO_DTO0_MODULE 0x05b4
  447. #define DCCG_AUDIO_DTO0_LOAD 0x05b8
  448. #define DCCG_AUDIO_DTO0_CNTL 0x05bc
  449. # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0)
  450. # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7
  451. # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0
  452. #define DCCG_AUDIO_DTO1_PHASE 0x05c0
  453. #define DCCG_AUDIO_DTO1_MODULE 0x05c4
  454. #define DCCG_AUDIO_DTO1_LOAD 0x05c8
  455. #define DCCG_AUDIO_DTO1_CNTL 0x05cc
  456. /* DCE 4.0 AFMT */
  457. #define HDMI_CONTROL 0x7030
  458. # define HDMI_KEEPOUT_MODE (1 << 0)
  459. # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
  460. # define HDMI_ERROR_ACK (1 << 8)
  461. # define HDMI_ERROR_MASK (1 << 9)
  462. # define HDMI_DEEP_COLOR_ENABLE (1 << 24)
  463. # define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
  464. # define HDMI_24BIT_DEEP_COLOR 0
  465. # define HDMI_30BIT_DEEP_COLOR 1
  466. # define HDMI_36BIT_DEEP_COLOR 2
  467. #define HDMI_STATUS 0x7034
  468. # define HDMI_ACTIVE_AVMUTE (1 << 0)
  469. # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
  470. # define HDMI_VBI_PACKET_ERROR (1 << 20)
  471. #define HDMI_AUDIO_PACKET_CONTROL 0x7038
  472. # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
  473. # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
  474. #define HDMI_ACR_PACKET_CONTROL 0x703c
  475. # define HDMI_ACR_SEND (1 << 0)
  476. # define HDMI_ACR_CONT (1 << 1)
  477. # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
  478. # define HDMI_ACR_HW 0
  479. # define HDMI_ACR_32 1
  480. # define HDMI_ACR_44 2
  481. # define HDMI_ACR_48 3
  482. # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
  483. # define HDMI_ACR_AUTO_SEND (1 << 12)
  484. # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
  485. # define HDMI_ACR_X1 1
  486. # define HDMI_ACR_X2 2
  487. # define HDMI_ACR_X4 4
  488. # define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
  489. #define HDMI_VBI_PACKET_CONTROL 0x7040
  490. # define HDMI_NULL_SEND (1 << 0)
  491. # define HDMI_GC_SEND (1 << 4)
  492. # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
  493. #define HDMI_INFOFRAME_CONTROL0 0x7044
  494. # define HDMI_AVI_INFO_SEND (1 << 0)
  495. # define HDMI_AVI_INFO_CONT (1 << 1)
  496. # define HDMI_AUDIO_INFO_SEND (1 << 4)
  497. # define HDMI_AUDIO_INFO_CONT (1 << 5)
  498. # define HDMI_MPEG_INFO_SEND (1 << 8)
  499. # define HDMI_MPEG_INFO_CONT (1 << 9)
  500. #define HDMI_INFOFRAME_CONTROL1 0x7048
  501. # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
  502. # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0)
  503. # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
  504. # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
  505. #define HDMI_GENERIC_PACKET_CONTROL 0x704c
  506. # define HDMI_GENERIC0_SEND (1 << 0)
  507. # define HDMI_GENERIC0_CONT (1 << 1)
  508. # define HDMI_GENERIC1_SEND (1 << 4)
  509. # define HDMI_GENERIC1_CONT (1 << 5)
  510. # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
  511. # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
  512. #define HDMI_GC 0x7058
  513. # define HDMI_GC_AVMUTE (1 << 0)
  514. # define HDMI_GC_AVMUTE_CONT (1 << 2)
  515. #define AFMT_AUDIO_PACKET_CONTROL2 0x705c
  516. # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
  517. # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
  518. # define AFMT_60958_CS_SOURCE (1 << 4)
  519. # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
  520. # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
  521. #define AFMT_AVI_INFO0 0x7084
  522. # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  523. # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
  524. # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
  525. # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
  526. # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
  527. # define AFMT_AVI_INFO_Y_RGB 0
  528. # define AFMT_AVI_INFO_Y_YCBCR422 1
  529. # define AFMT_AVI_INFO_Y_YCBCR444 2
  530. # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
  531. # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
  532. # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
  533. # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
  534. # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
  535. # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
  536. # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
  537. # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
  538. # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
  539. # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
  540. #define AFMT_AVI_INFO1 0x7088
  541. # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
  542. # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
  543. # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
  544. # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
  545. # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
  546. #define AFMT_AVI_INFO2 0x708c
  547. # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
  548. # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
  549. #define AFMT_AVI_INFO3 0x7090
  550. # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
  551. # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
  552. #define AFMT_MPEG_INFO0 0x7094
  553. # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  554. # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
  555. # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
  556. # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
  557. #define AFMT_MPEG_INFO1 0x7098
  558. # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
  559. # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
  560. # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
  561. #define AFMT_GENERIC0_HDR 0x709c
  562. #define AFMT_GENERIC0_0 0x70a0
  563. #define AFMT_GENERIC0_1 0x70a4
  564. #define AFMT_GENERIC0_2 0x70a8
  565. #define AFMT_GENERIC0_3 0x70ac
  566. #define AFMT_GENERIC0_4 0x70b0
  567. #define AFMT_GENERIC0_5 0x70b4
  568. #define AFMT_GENERIC0_6 0x70b8
  569. #define AFMT_GENERIC1_HDR 0x70bc
  570. #define AFMT_GENERIC1_0 0x70c0
  571. #define AFMT_GENERIC1_1 0x70c4
  572. #define AFMT_GENERIC1_2 0x70c8
  573. #define AFMT_GENERIC1_3 0x70cc
  574. #define AFMT_GENERIC1_4 0x70d0
  575. #define AFMT_GENERIC1_5 0x70d4
  576. #define AFMT_GENERIC1_6 0x70d8
  577. #define HDMI_ACR_32_0 0x70dc
  578. # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
  579. #define HDMI_ACR_32_1 0x70e0
  580. # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
  581. #define HDMI_ACR_44_0 0x70e4
  582. # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
  583. #define HDMI_ACR_44_1 0x70e8
  584. # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
  585. #define HDMI_ACR_48_0 0x70ec
  586. # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
  587. #define HDMI_ACR_48_1 0x70f0
  588. # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
  589. #define HDMI_ACR_STATUS_0 0x70f4
  590. #define HDMI_ACR_STATUS_1 0x70f8
  591. #define AFMT_AUDIO_INFO0 0x70fc
  592. # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  593. # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
  594. # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
  595. # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
  596. # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
  597. #define AFMT_AUDIO_INFO1 0x7100
  598. # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
  599. # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
  600. # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
  601. # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
  602. # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
  603. #define AFMT_60958_0 0x7104
  604. # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
  605. # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
  606. # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
  607. # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
  608. # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
  609. # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
  610. # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
  611. # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
  612. # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
  613. # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
  614. #define AFMT_60958_1 0x7108
  615. # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
  616. # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
  617. # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
  618. # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
  619. # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
  620. #define AFMT_AUDIO_CRC_CONTROL 0x710c
  621. # define AFMT_AUDIO_CRC_EN (1 << 0)
  622. #define AFMT_RAMP_CONTROL0 0x7110
  623. # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
  624. # define AFMT_RAMP_DATA_SIGN (1 << 31)
  625. #define AFMT_RAMP_CONTROL1 0x7114
  626. # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
  627. # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
  628. #define AFMT_RAMP_CONTROL2 0x7118
  629. # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
  630. #define AFMT_RAMP_CONTROL3 0x711c
  631. # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
  632. #define AFMT_60958_2 0x7120
  633. # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
  634. # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
  635. # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
  636. # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
  637. # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
  638. # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
  639. #define AFMT_STATUS 0x7128
  640. # define AFMT_AUDIO_ENABLE (1 << 4)
  641. # define AFMT_AUDIO_HBR_ENABLE (1 << 8)
  642. # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
  643. # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
  644. # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
  645. #define AFMT_AUDIO_PACKET_CONTROL 0x712c
  646. # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
  647. # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
  648. # define AFMT_AUDIO_TEST_EN (1 << 12)
  649. # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
  650. # define AFMT_60958_CS_UPDATE (1 << 26)
  651. # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
  652. # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
  653. # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
  654. # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
  655. #define AFMT_VBI_PACKET_CONTROL 0x7130
  656. # define AFMT_GENERIC0_UPDATE (1 << 2)
  657. #define AFMT_INFOFRAME_CONTROL0 0x7134
  658. # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
  659. # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
  660. # define AFMT_MPEG_INFO_UPDATE (1 << 10)
  661. #define AFMT_GENERIC0_7 0x7138
  662. /* DCE4/5 ELD audio interface */
  663. #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x5f78
  664. #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
  665. #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
  666. #define SPEAKER_ALLOCATION_SHIFT 0
  667. #define HDMI_CONNECTION (1 << 16)
  668. #define DP_CONNECTION (1 << 17)
  669. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
  670. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
  671. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
  672. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
  673. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
  674. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
  675. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
  676. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
  677. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
  678. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
  679. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
  680. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
  681. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
  682. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
  683. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  684. /* max channels minus one. 7 = 8 channels */
  685. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  686. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  687. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  688. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  689. * bit0 = 32 kHz
  690. * bit1 = 44.1 kHz
  691. * bit2 = 48 kHz
  692. * bit3 = 88.2 kHz
  693. * bit4 = 96 kHz
  694. * bit5 = 176.4 kHz
  695. * bit6 = 192 kHz
  696. */
  697. #define AZ_HOT_PLUG_CONTROL 0x5e78
  698. # define AZ_FORCE_CODEC_WAKE (1 << 0)
  699. # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
  700. # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
  701. # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
  702. # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
  703. # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
  704. # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
  705. # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
  706. # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
  707. # define CODEC_HOT_PLUG_ENABLE (1 << 12)
  708. # define PIN0_AUDIO_ENABLED (1 << 24)
  709. # define PIN1_AUDIO_ENABLED (1 << 25)
  710. # define PIN2_AUDIO_ENABLED (1 << 26)
  711. # define PIN3_AUDIO_ENABLED (1 << 27)
  712. # define AUDIO_ENABLED (1 << 31)
  713. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  714. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  715. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  716. #define INACTIVE_SIMDS(x) ((x) << 16)
  717. #define INACTIVE_SIMDS_MASK 0x00FF0000
  718. #define GRBM_CNTL 0x8000
  719. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  720. #define GRBM_SOFT_RESET 0x8020
  721. #define SOFT_RESET_CP (1 << 0)
  722. #define SOFT_RESET_CB (1 << 1)
  723. #define SOFT_RESET_DB (1 << 3)
  724. #define SOFT_RESET_PA (1 << 5)
  725. #define SOFT_RESET_SC (1 << 6)
  726. #define SOFT_RESET_SPI (1 << 8)
  727. #define SOFT_RESET_SH (1 << 9)
  728. #define SOFT_RESET_SX (1 << 10)
  729. #define SOFT_RESET_TC (1 << 11)
  730. #define SOFT_RESET_TA (1 << 12)
  731. #define SOFT_RESET_VC (1 << 13)
  732. #define SOFT_RESET_VGT (1 << 14)
  733. #define GRBM_STATUS 0x8010
  734. #define CMDFIFO_AVAIL_MASK 0x0000000F
  735. #define SRBM_RQ_PENDING (1 << 5)
  736. #define CF_RQ_PENDING (1 << 7)
  737. #define PF_RQ_PENDING (1 << 8)
  738. #define GRBM_EE_BUSY (1 << 10)
  739. #define SX_CLEAN (1 << 11)
  740. #define DB_CLEAN (1 << 12)
  741. #define CB_CLEAN (1 << 13)
  742. #define TA_BUSY (1 << 14)
  743. #define VGT_BUSY_NO_DMA (1 << 16)
  744. #define VGT_BUSY (1 << 17)
  745. #define SX_BUSY (1 << 20)
  746. #define SH_BUSY (1 << 21)
  747. #define SPI_BUSY (1 << 22)
  748. #define SC_BUSY (1 << 24)
  749. #define PA_BUSY (1 << 25)
  750. #define DB_BUSY (1 << 26)
  751. #define CP_COHERENCY_BUSY (1 << 28)
  752. #define CP_BUSY (1 << 29)
  753. #define CB_BUSY (1 << 30)
  754. #define GUI_ACTIVE (1 << 31)
  755. #define GRBM_STATUS_SE0 0x8014
  756. #define GRBM_STATUS_SE1 0x8018
  757. #define SE_SX_CLEAN (1 << 0)
  758. #define SE_DB_CLEAN (1 << 1)
  759. #define SE_CB_CLEAN (1 << 2)
  760. #define SE_TA_BUSY (1 << 25)
  761. #define SE_SX_BUSY (1 << 26)
  762. #define SE_SPI_BUSY (1 << 27)
  763. #define SE_SH_BUSY (1 << 28)
  764. #define SE_SC_BUSY (1 << 29)
  765. #define SE_DB_BUSY (1 << 30)
  766. #define SE_CB_BUSY (1 << 31)
  767. /* evergreen */
  768. #define CG_THERMAL_CTRL 0x72c
  769. #define TOFFSET_MASK 0x00003FE0
  770. #define TOFFSET_SHIFT 5
  771. #define DIG_THERM_DPM(x) ((x) << 14)
  772. #define DIG_THERM_DPM_MASK 0x003FC000
  773. #define DIG_THERM_DPM_SHIFT 14
  774. #define CG_THERMAL_INT 0x734
  775. #define DIG_THERM_INTH(x) ((x) << 8)
  776. #define DIG_THERM_INTH_MASK 0x0000FF00
  777. #define DIG_THERM_INTH_SHIFT 8
  778. #define DIG_THERM_INTL(x) ((x) << 16)
  779. #define DIG_THERM_INTL_MASK 0x00FF0000
  780. #define DIG_THERM_INTL_SHIFT 16
  781. #define THERM_INT_MASK_HIGH (1 << 24)
  782. #define THERM_INT_MASK_LOW (1 << 25)
  783. #define TN_CG_THERMAL_INT_CTRL 0x738
  784. #define TN_DIG_THERM_INTH(x) ((x) << 0)
  785. #define TN_DIG_THERM_INTH_MASK 0x000000FF
  786. #define TN_DIG_THERM_INTH_SHIFT 0
  787. #define TN_DIG_THERM_INTL(x) ((x) << 8)
  788. #define TN_DIG_THERM_INTL_MASK 0x0000FF00
  789. #define TN_DIG_THERM_INTL_SHIFT 8
  790. #define TN_THERM_INT_MASK_HIGH (1 << 24)
  791. #define TN_THERM_INT_MASK_LOW (1 << 25)
  792. #define CG_MULT_THERMAL_STATUS 0x740
  793. #define ASIC_T(x) ((x) << 16)
  794. #define ASIC_T_MASK 0x07FF0000
  795. #define ASIC_T_SHIFT 16
  796. #define CG_TS0_STATUS 0x760
  797. #define TS0_ADC_DOUT_MASK 0x000003FF
  798. #define TS0_ADC_DOUT_SHIFT 0
  799. /* APU */
  800. #define CG_THERMAL_STATUS 0x678
  801. #define HDP_HOST_PATH_CNTL 0x2C00
  802. #define HDP_NONSURFACE_BASE 0x2C04
  803. #define HDP_NONSURFACE_INFO 0x2C08
  804. #define HDP_NONSURFACE_SIZE 0x2C0C
  805. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  806. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  807. #define HDP_TILING_CONFIG 0x2F3C
  808. #define MC_SHARED_CHMAP 0x2004
  809. #define NOOFCHAN_SHIFT 12
  810. #define NOOFCHAN_MASK 0x00003000
  811. #define MC_SHARED_CHREMAP 0x2008
  812. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  813. #define BLACKOUT_MODE_MASK 0x00000007
  814. #define MC_ARB_RAMCFG 0x2760
  815. #define NOOFBANK_SHIFT 0
  816. #define NOOFBANK_MASK 0x00000003
  817. #define NOOFRANK_SHIFT 2
  818. #define NOOFRANK_MASK 0x00000004
  819. #define NOOFROWS_SHIFT 3
  820. #define NOOFROWS_MASK 0x00000038
  821. #define NOOFCOLS_SHIFT 6
  822. #define NOOFCOLS_MASK 0x000000C0
  823. #define CHANSIZE_SHIFT 8
  824. #define CHANSIZE_MASK 0x00000100
  825. #define BURSTLENGTH_SHIFT 9
  826. #define BURSTLENGTH_MASK 0x00000200
  827. #define CHANSIZE_OVERRIDE (1 << 11)
  828. #define FUS_MC_ARB_RAMCFG 0x2768
  829. #define MC_VM_AGP_TOP 0x2028
  830. #define MC_VM_AGP_BOT 0x202C
  831. #define MC_VM_AGP_BASE 0x2030
  832. #define MC_VM_FB_LOCATION 0x2024
  833. #define MC_FUS_VM_FB_OFFSET 0x2898
  834. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  835. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  836. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  837. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  838. #define ENABLE_L1_TLB (1 << 0)
  839. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  840. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  841. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  842. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  843. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  844. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  845. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  846. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  847. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  848. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  849. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  850. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  851. #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
  852. #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
  853. #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
  854. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  855. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  856. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  857. #define PA_CL_ENHANCE 0x8A14
  858. #define CLIP_VTX_REORDER_ENA (1 << 0)
  859. #define NUM_CLIP_SEQ(x) ((x) << 1)
  860. #define PA_SC_ENHANCE 0x8BF0
  861. #define PA_SC_AA_CONFIG 0x28C04
  862. #define MSAA_NUM_SAMPLES_SHIFT 0
  863. #define MSAA_NUM_SAMPLES_MASK 0x3
  864. #define PA_SC_CLIPRECT_RULE 0x2820C
  865. #define PA_SC_EDGERULE 0x28230
  866. #define PA_SC_FIFO_SIZE 0x8BCC
  867. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  868. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  869. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  870. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  871. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  872. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  873. #define PA_SC_LINE_STIPPLE 0x28A0C
  874. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  875. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  876. #define SCRATCH_REG0 0x8500
  877. #define SCRATCH_REG1 0x8504
  878. #define SCRATCH_REG2 0x8508
  879. #define SCRATCH_REG3 0x850C
  880. #define SCRATCH_REG4 0x8510
  881. #define SCRATCH_REG5 0x8514
  882. #define SCRATCH_REG6 0x8518
  883. #define SCRATCH_REG7 0x851C
  884. #define SCRATCH_UMSK 0x8540
  885. #define SCRATCH_ADDR 0x8544
  886. #define SMX_SAR_CTL0 0xA008
  887. #define SMX_DC_CTL0 0xA020
  888. #define USE_HASH_FUNCTION (1 << 0)
  889. #define NUMBER_OF_SETS(x) ((x) << 1)
  890. #define FLUSH_ALL_ON_EVENT (1 << 10)
  891. #define STALL_ON_EVENT (1 << 11)
  892. #define SMX_EVENT_CTL 0xA02C
  893. #define ES_FLUSH_CTL(x) ((x) << 0)
  894. #define GS_FLUSH_CTL(x) ((x) << 3)
  895. #define ACK_FLUSH_CTL(x) ((x) << 6)
  896. #define SYNC_FLUSH_CTL (1 << 8)
  897. #define SPI_CONFIG_CNTL 0x9100
  898. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  899. #define SPI_CONFIG_CNTL_1 0x913C
  900. #define VTX_DONE_DELAY(x) ((x) << 0)
  901. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  902. #define SPI_INPUT_Z 0x286D8
  903. #define SPI_PS_IN_CONTROL_0 0x286CC
  904. #define NUM_INTERP(x) ((x)<<0)
  905. #define POSITION_ENA (1<<8)
  906. #define POSITION_CENTROID (1<<9)
  907. #define POSITION_ADDR(x) ((x)<<10)
  908. #define PARAM_GEN(x) ((x)<<15)
  909. #define PARAM_GEN_ADDR(x) ((x)<<19)
  910. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  911. #define PERSP_GRADIENT_ENA (1<<28)
  912. #define LINEAR_GRADIENT_ENA (1<<29)
  913. #define POSITION_SAMPLE (1<<30)
  914. #define BARYC_AT_SAMPLE_ENA (1<<31)
  915. #define SQ_CONFIG 0x8C00
  916. #define VC_ENABLE (1 << 0)
  917. #define EXPORT_SRC_C (1 << 1)
  918. #define CS_PRIO(x) ((x) << 18)
  919. #define LS_PRIO(x) ((x) << 20)
  920. #define HS_PRIO(x) ((x) << 22)
  921. #define PS_PRIO(x) ((x) << 24)
  922. #define VS_PRIO(x) ((x) << 26)
  923. #define GS_PRIO(x) ((x) << 28)
  924. #define ES_PRIO(x) ((x) << 30)
  925. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  926. #define NUM_PS_GPRS(x) ((x) << 0)
  927. #define NUM_VS_GPRS(x) ((x) << 16)
  928. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  929. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  930. #define NUM_GS_GPRS(x) ((x) << 0)
  931. #define NUM_ES_GPRS(x) ((x) << 16)
  932. #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
  933. #define NUM_HS_GPRS(x) ((x) << 0)
  934. #define NUM_LS_GPRS(x) ((x) << 16)
  935. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
  936. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
  937. #define SQ_THREAD_RESOURCE_MGMT 0x8C18
  938. #define NUM_PS_THREADS(x) ((x) << 0)
  939. #define NUM_VS_THREADS(x) ((x) << 8)
  940. #define NUM_GS_THREADS(x) ((x) << 16)
  941. #define NUM_ES_THREADS(x) ((x) << 24)
  942. #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
  943. #define NUM_HS_THREADS(x) ((x) << 0)
  944. #define NUM_LS_THREADS(x) ((x) << 8)
  945. #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
  946. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  947. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  948. #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
  949. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  950. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  951. #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
  952. #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
  953. #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
  954. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  955. #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
  956. #define SQ_STATIC_THREAD_MGMT_1 0x8E20
  957. #define SQ_STATIC_THREAD_MGMT_2 0x8E24
  958. #define SQ_STATIC_THREAD_MGMT_3 0x8E28
  959. #define SQ_LDS_RESOURCE_MGMT 0x8E2C
  960. #define SQ_MS_FIFO_SIZES 0x8CF0
  961. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  962. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  963. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  964. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  965. #define SX_DEBUG_1 0x9058
  966. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  967. #define SX_EXPORT_BUFFER_SIZES 0x900C
  968. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  969. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  970. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  971. #define SX_MEMORY_EXPORT_BASE 0x9010
  972. #define SX_MISC 0x28350
  973. #define CB_PERF_CTR0_SEL_0 0x9A20
  974. #define CB_PERF_CTR0_SEL_1 0x9A24
  975. #define CB_PERF_CTR1_SEL_0 0x9A28
  976. #define CB_PERF_CTR1_SEL_1 0x9A2C
  977. #define CB_PERF_CTR2_SEL_0 0x9A30
  978. #define CB_PERF_CTR2_SEL_1 0x9A34
  979. #define CB_PERF_CTR3_SEL_0 0x9A38
  980. #define CB_PERF_CTR3_SEL_1 0x9A3C
  981. #define TA_CNTL_AUX 0x9508
  982. #define DISABLE_CUBE_WRAP (1 << 0)
  983. #define DISABLE_CUBE_ANISO (1 << 1)
  984. #define SYNC_GRADIENT (1 << 24)
  985. #define SYNC_WALKER (1 << 25)
  986. #define SYNC_ALIGNER (1 << 26)
  987. #define TCP_CHAN_STEER_LO 0x960c
  988. #define TCP_CHAN_STEER_HI 0x9610
  989. #define VGT_CACHE_INVALIDATION 0x88C4
  990. #define CACHE_INVALIDATION(x) ((x) << 0)
  991. #define VC_ONLY 0
  992. #define TC_ONLY 1
  993. #define VC_AND_TC 2
  994. #define AUTO_INVLD_EN(x) ((x) << 6)
  995. #define NO_AUTO 0
  996. #define ES_AUTO 1
  997. #define GS_AUTO 2
  998. #define ES_AND_GS_AUTO 3
  999. #define VGT_GS_VERTEX_REUSE 0x88D4
  1000. #define VGT_NUM_INSTANCES 0x8974
  1001. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  1002. #define DEALLOC_DIST_MASK 0x0000007F
  1003. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  1004. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  1005. #define VM_CONTEXT0_CNTL 0x1410
  1006. #define ENABLE_CONTEXT (1 << 0)
  1007. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  1008. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  1009. #define VM_CONTEXT1_CNTL 0x1414
  1010. #define VM_CONTEXT1_CNTL2 0x1434
  1011. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  1012. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  1013. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  1014. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  1015. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  1016. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  1017. #define RESPONSE_TYPE_MASK 0x000000F0
  1018. #define RESPONSE_TYPE_SHIFT 4
  1019. #define VM_L2_CNTL 0x1400
  1020. #define ENABLE_L2_CACHE (1 << 0)
  1021. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  1022. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  1023. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  1024. #define VM_L2_CNTL2 0x1404
  1025. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  1026. #define INVALIDATE_L2_CACHE (1 << 1)
  1027. #define VM_L2_CNTL3 0x1408
  1028. #define BANK_SELECT(x) ((x) << 0)
  1029. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  1030. #define VM_L2_STATUS 0x140C
  1031. #define L2_BUSY (1 << 0)
  1032. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  1033. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  1034. #define WAIT_UNTIL 0x8040
  1035. #define SRBM_STATUS 0x0E50
  1036. #define RLC_RQ_PENDING (1 << 3)
  1037. #define GRBM_RQ_PENDING (1 << 5)
  1038. #define VMC_BUSY (1 << 8)
  1039. #define MCB_BUSY (1 << 9)
  1040. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  1041. #define MCC_BUSY (1 << 11)
  1042. #define MCD_BUSY (1 << 12)
  1043. #define SEM_BUSY (1 << 14)
  1044. #define RLC_BUSY (1 << 15)
  1045. #define IH_BUSY (1 << 17)
  1046. #define SRBM_STATUS2 0x0EC4
  1047. #define DMA_BUSY (1 << 5)
  1048. #define SRBM_SOFT_RESET 0x0E60
  1049. #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
  1050. #define SOFT_RESET_BIF (1 << 1)
  1051. #define SOFT_RESET_CG (1 << 2)
  1052. #define SOFT_RESET_DC (1 << 5)
  1053. #define SOFT_RESET_GRBM (1 << 8)
  1054. #define SOFT_RESET_HDP (1 << 9)
  1055. #define SOFT_RESET_IH (1 << 10)
  1056. #define SOFT_RESET_MC (1 << 11)
  1057. #define SOFT_RESET_RLC (1 << 13)
  1058. #define SOFT_RESET_ROM (1 << 14)
  1059. #define SOFT_RESET_SEM (1 << 15)
  1060. #define SOFT_RESET_VMC (1 << 17)
  1061. #define SOFT_RESET_DMA (1 << 20)
  1062. #define SOFT_RESET_TST (1 << 21)
  1063. #define SOFT_RESET_REGBB (1 << 22)
  1064. #define SOFT_RESET_ORB (1 << 23)
  1065. /* display watermarks */
  1066. #define DC_LB_MEMORY_SPLIT 0x6b0c
  1067. #define PRIORITY_A_CNT 0x6b18
  1068. #define PRIORITY_MARK_MASK 0x7fff
  1069. #define PRIORITY_OFF (1 << 16)
  1070. #define PRIORITY_ALWAYS_ON (1 << 20)
  1071. #define PRIORITY_B_CNT 0x6b1c
  1072. #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
  1073. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  1074. #define PIPE0_LATENCY_CONTROL 0x0bf4
  1075. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  1076. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  1077. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  1078. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  1079. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  1080. #define IH_RB_CNTL 0x3e00
  1081. # define IH_RB_ENABLE (1 << 0)
  1082. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  1083. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  1084. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  1085. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  1086. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  1087. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  1088. #define IH_RB_BASE 0x3e04
  1089. #define IH_RB_RPTR 0x3e08
  1090. #define IH_RB_WPTR 0x3e0c
  1091. # define RB_OVERFLOW (1 << 0)
  1092. # define WPTR_OFFSET_MASK 0x3fffc
  1093. #define IH_RB_WPTR_ADDR_HI 0x3e10
  1094. #define IH_RB_WPTR_ADDR_LO 0x3e14
  1095. #define IH_CNTL 0x3e18
  1096. # define ENABLE_INTR (1 << 0)
  1097. # define IH_MC_SWAP(x) ((x) << 1)
  1098. # define IH_MC_SWAP_NONE 0
  1099. # define IH_MC_SWAP_16BIT 1
  1100. # define IH_MC_SWAP_32BIT 2
  1101. # define IH_MC_SWAP_64BIT 3
  1102. # define RPTR_REARM (1 << 4)
  1103. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  1104. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  1105. #define CP_INT_CNTL 0xc124
  1106. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1107. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1108. # define SCRATCH_INT_ENABLE (1 << 25)
  1109. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1110. # define IB2_INT_ENABLE (1 << 29)
  1111. # define IB1_INT_ENABLE (1 << 30)
  1112. # define RB_INT_ENABLE (1 << 31)
  1113. #define CP_INT_STATUS 0xc128
  1114. # define SCRATCH_INT_STAT (1 << 25)
  1115. # define TIME_STAMP_INT_STAT (1 << 26)
  1116. # define IB2_INT_STAT (1 << 29)
  1117. # define IB1_INT_STAT (1 << 30)
  1118. # define RB_INT_STAT (1 << 31)
  1119. #define GRBM_INT_CNTL 0x8060
  1120. # define RDERR_INT_ENABLE (1 << 0)
  1121. # define GUI_IDLE_INT_ENABLE (1 << 19)
  1122. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  1123. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  1124. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  1125. #define VLINE_STATUS 0x6bb8
  1126. # define VLINE_OCCURRED (1 << 0)
  1127. # define VLINE_ACK (1 << 4)
  1128. # define VLINE_STAT (1 << 12)
  1129. # define VLINE_INTERRUPT (1 << 16)
  1130. # define VLINE_INTERRUPT_TYPE (1 << 17)
  1131. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  1132. #define VBLANK_STATUS 0x6bbc
  1133. # define VBLANK_OCCURRED (1 << 0)
  1134. # define VBLANK_ACK (1 << 4)
  1135. # define VBLANK_STAT (1 << 12)
  1136. # define VBLANK_INTERRUPT (1 << 16)
  1137. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  1138. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  1139. #define INT_MASK 0x6b40
  1140. # define VBLANK_INT_MASK (1 << 0)
  1141. # define VLINE_INT_MASK (1 << 4)
  1142. #define DISP_INTERRUPT_STATUS 0x60f4
  1143. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  1144. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  1145. # define DC_HPD1_INTERRUPT (1 << 17)
  1146. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  1147. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  1148. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  1149. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  1150. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  1151. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  1152. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  1153. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  1154. # define DC_HPD2_INTERRUPT (1 << 17)
  1155. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  1156. # define DISP_TIMER_INTERRUPT (1 << 24)
  1157. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  1158. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  1159. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  1160. # define DC_HPD3_INTERRUPT (1 << 17)
  1161. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  1162. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  1163. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  1164. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  1165. # define DC_HPD4_INTERRUPT (1 << 17)
  1166. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  1167. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  1168. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  1169. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  1170. # define DC_HPD5_INTERRUPT (1 << 17)
  1171. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  1172. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  1173. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  1174. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  1175. # define DC_HPD6_INTERRUPT (1 << 17)
  1176. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  1177. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  1178. #define GRPH_INT_STATUS 0x6858
  1179. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  1180. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  1181. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  1182. #define GRPH_INT_CONTROL 0x685c
  1183. # define GRPH_PFLIP_INT_MASK (1 << 0)
  1184. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  1185. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  1186. #define DACB_AUTODETECT_INT_CONTROL 0x67c8
  1187. #define DC_HPD1_INT_STATUS 0x601c
  1188. #define DC_HPD2_INT_STATUS 0x6028
  1189. #define DC_HPD3_INT_STATUS 0x6034
  1190. #define DC_HPD4_INT_STATUS 0x6040
  1191. #define DC_HPD5_INT_STATUS 0x604c
  1192. #define DC_HPD6_INT_STATUS 0x6058
  1193. # define DC_HPDx_INT_STATUS (1 << 0)
  1194. # define DC_HPDx_SENSE (1 << 1)
  1195. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  1196. #define DC_HPD1_INT_CONTROL 0x6020
  1197. #define DC_HPD2_INT_CONTROL 0x602c
  1198. #define DC_HPD3_INT_CONTROL 0x6038
  1199. #define DC_HPD4_INT_CONTROL 0x6044
  1200. #define DC_HPD5_INT_CONTROL 0x6050
  1201. #define DC_HPD6_INT_CONTROL 0x605c
  1202. # define DC_HPDx_INT_ACK (1 << 0)
  1203. # define DC_HPDx_INT_POLARITY (1 << 8)
  1204. # define DC_HPDx_INT_EN (1 << 16)
  1205. # define DC_HPDx_RX_INT_ACK (1 << 20)
  1206. # define DC_HPDx_RX_INT_EN (1 << 24)
  1207. #define DC_HPD1_CONTROL 0x6024
  1208. #define DC_HPD2_CONTROL 0x6030
  1209. #define DC_HPD3_CONTROL 0x603c
  1210. #define DC_HPD4_CONTROL 0x6048
  1211. #define DC_HPD5_CONTROL 0x6054
  1212. #define DC_HPD6_CONTROL 0x6060
  1213. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  1214. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  1215. # define DC_HPDx_EN (1 << 28)
  1216. /* ASYNC DMA */
  1217. #define DMA_RB_RPTR 0xd008
  1218. #define DMA_RB_WPTR 0xd00c
  1219. #define DMA_CNTL 0xd02c
  1220. # define TRAP_ENABLE (1 << 0)
  1221. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1222. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1223. # define DATA_SWAP_ENABLE (1 << 3)
  1224. # define FENCE_SWAP_ENABLE (1 << 4)
  1225. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1226. #define DMA_TILING_CONFIG 0xD0B8
  1227. #define CAYMAN_DMA1_CNTL 0xd82c
  1228. /* async DMA packets */
  1229. #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
  1230. (((sub_cmd) & 0xFF) << 20) |\
  1231. (((n) & 0xFFFFF) << 0))
  1232. #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
  1233. #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
  1234. #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
  1235. /* async DMA Packet types */
  1236. #define DMA_PACKET_WRITE 0x2
  1237. #define DMA_PACKET_COPY 0x3
  1238. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1239. #define DMA_PACKET_SEMAPHORE 0x5
  1240. #define DMA_PACKET_FENCE 0x6
  1241. #define DMA_PACKET_TRAP 0x7
  1242. #define DMA_PACKET_SRBM_WRITE 0x9
  1243. #define DMA_PACKET_CONSTANT_FILL 0xd
  1244. #define DMA_PACKET_NOP 0xf
  1245. /* PIF PHY0 indirect regs */
  1246. #define PB0_PIF_CNTL 0x10
  1247. # define LS2_EXIT_TIME(x) ((x) << 17)
  1248. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  1249. # define LS2_EXIT_TIME_SHIFT 17
  1250. #define PB0_PIF_PAIRING 0x11
  1251. # define MULTI_PIF (1 << 25)
  1252. #define PB0_PIF_PWRDOWN_0 0x12
  1253. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  1254. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  1255. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  1256. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  1257. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  1258. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  1259. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  1260. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  1261. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  1262. #define PB0_PIF_PWRDOWN_1 0x13
  1263. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  1264. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  1265. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  1266. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  1267. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  1268. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  1269. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  1270. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  1271. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  1272. /* PIF PHY1 indirect regs */
  1273. #define PB1_PIF_CNTL 0x10
  1274. #define PB1_PIF_PAIRING 0x11
  1275. #define PB1_PIF_PWRDOWN_0 0x12
  1276. #define PB1_PIF_PWRDOWN_1 0x13
  1277. /* PCIE PORT indirect regs */
  1278. #define PCIE_LC_CNTL 0xa0
  1279. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  1280. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  1281. # define LC_L0S_INACTIVITY_SHIFT 8
  1282. # define LC_L1_INACTIVITY(x) ((x) << 12)
  1283. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  1284. # define LC_L1_INACTIVITY_SHIFT 12
  1285. # define LC_PMI_TO_L1_DIS (1 << 16)
  1286. # define LC_ASPM_TO_L1_DIS (1 << 24)
  1287. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  1288. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1289. # define LC_LINK_WIDTH_SHIFT 0
  1290. # define LC_LINK_WIDTH_MASK 0x7
  1291. # define LC_LINK_WIDTH_X0 0
  1292. # define LC_LINK_WIDTH_X1 1
  1293. # define LC_LINK_WIDTH_X2 2
  1294. # define LC_LINK_WIDTH_X4 3
  1295. # define LC_LINK_WIDTH_X8 4
  1296. # define LC_LINK_WIDTH_X16 6
  1297. # define LC_LINK_WIDTH_RD_SHIFT 4
  1298. # define LC_LINK_WIDTH_RD_MASK 0x70
  1299. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1300. # define LC_RECONFIG_NOW (1 << 8)
  1301. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1302. # define LC_RENEGOTIATE_EN (1 << 10)
  1303. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1304. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1305. # define LC_UPCONFIGURE_DIS (1 << 13)
  1306. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  1307. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  1308. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  1309. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1310. # define LC_GEN2_EN_STRAP (1 << 0)
  1311. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  1312. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  1313. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  1314. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  1315. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  1316. # define LC_CURRENT_DATA_RATE (1 << 11)
  1317. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  1318. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  1319. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  1320. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  1321. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  1322. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  1323. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  1324. #define MM_CFGREGS_CNTL 0x544c
  1325. # define MM_WR_TO_CFG_EN (1 << 3)
  1326. #define LINK_CNTL2 0x88 /* F0 */
  1327. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  1328. # define SELECTABLE_DEEMPHASIS (1 << 6)
  1329. /*
  1330. * UVD
  1331. */
  1332. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1333. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1334. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1335. #define UVD_RBC_RB_RPTR 0xf690
  1336. #define UVD_RBC_RB_WPTR 0xf694
  1337. /*
  1338. * PM4
  1339. */
  1340. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1341. (((reg) >> 2) & 0xFFFF) | \
  1342. ((n) & 0x3FFF) << 16)
  1343. #define CP_PACKET2 0x80000000
  1344. #define PACKET2_PAD_SHIFT 0
  1345. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1346. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1347. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1348. (((op) & 0xFF) << 8) | \
  1349. ((n) & 0x3FFF) << 16)
  1350. /* Packet 3 types */
  1351. #define PACKET3_NOP 0x10
  1352. #define PACKET3_SET_BASE 0x11
  1353. #define PACKET3_CLEAR_STATE 0x12
  1354. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1355. #define PACKET3_DISPATCH_DIRECT 0x15
  1356. #define PACKET3_DISPATCH_INDIRECT 0x16
  1357. #define PACKET3_INDIRECT_BUFFER_END 0x17
  1358. #define PACKET3_MODE_CONTROL 0x18
  1359. #define PACKET3_SET_PREDICATION 0x20
  1360. #define PACKET3_REG_RMW 0x21
  1361. #define PACKET3_COND_EXEC 0x22
  1362. #define PACKET3_PRED_EXEC 0x23
  1363. #define PACKET3_DRAW_INDIRECT 0x24
  1364. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1365. #define PACKET3_INDEX_BASE 0x26
  1366. #define PACKET3_DRAW_INDEX_2 0x27
  1367. #define PACKET3_CONTEXT_CONTROL 0x28
  1368. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  1369. #define PACKET3_INDEX_TYPE 0x2A
  1370. #define PACKET3_DRAW_INDEX 0x2B
  1371. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1372. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1373. #define PACKET3_NUM_INSTANCES 0x2F
  1374. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1375. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1376. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1377. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1378. #define PACKET3_MEM_SEMAPHORE 0x39
  1379. #define PACKET3_MPEG_INDEX 0x3A
  1380. #define PACKET3_COPY_DW 0x3B
  1381. #define PACKET3_WAIT_REG_MEM 0x3C
  1382. #define PACKET3_MEM_WRITE 0x3D
  1383. #define PACKET3_INDIRECT_BUFFER 0x32
  1384. #define PACKET3_CP_DMA 0x41
  1385. /* 1. header
  1386. * 2. SRC_ADDR_LO or DATA [31:0]
  1387. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1388. * SRC_ADDR_HI [7:0]
  1389. * 4. DST_ADDR_LO [31:0]
  1390. * 5. DST_ADDR_HI [7:0]
  1391. * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
  1392. */
  1393. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1394. /* 0 - SRC_ADDR
  1395. * 1 - GDS
  1396. */
  1397. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1398. /* 0 - ME
  1399. * 1 - PFP
  1400. */
  1401. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1402. /* 0 - SRC_ADDR
  1403. * 1 - GDS
  1404. * 2 - DATA
  1405. */
  1406. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1407. /* COMMAND */
  1408. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1409. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  1410. /* 0 - none
  1411. * 1 - 8 in 16
  1412. * 2 - 8 in 32
  1413. * 3 - 8 in 64
  1414. */
  1415. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1416. /* 0 - none
  1417. * 1 - 8 in 16
  1418. * 2 - 8 in 32
  1419. * 3 - 8 in 64
  1420. */
  1421. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1422. /* 0 - memory
  1423. * 1 - register
  1424. */
  1425. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1426. /* 0 - memory
  1427. * 1 - register
  1428. */
  1429. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1430. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1431. #define PACKET3_SURFACE_SYNC 0x43
  1432. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1433. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1434. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1435. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1436. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1437. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1438. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1439. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1440. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1441. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  1442. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  1443. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  1444. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  1445. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  1446. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1447. # define PACKET3_VC_ACTION_ENA (1 << 24)
  1448. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1449. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1450. # define PACKET3_SH_ACTION_ENA (1 << 27)
  1451. # define PACKET3_SX_ACTION_ENA (1 << 28)
  1452. #define PACKET3_ME_INITIALIZE 0x44
  1453. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1454. #define PACKET3_COND_WRITE 0x45
  1455. #define PACKET3_EVENT_WRITE 0x46
  1456. #define PACKET3_EVENT_WRITE_EOP 0x47
  1457. #define PACKET3_EVENT_WRITE_EOS 0x48
  1458. #define PACKET3_PREAMBLE_CNTL 0x4A
  1459. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1460. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1461. #define PACKET3_RB_OFFSET 0x4B
  1462. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  1463. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  1464. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  1465. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  1466. #define PACKET3_ONE_REG_WRITE 0x57
  1467. #define PACKET3_SET_CONFIG_REG 0x68
  1468. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1469. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  1470. #define PACKET3_SET_CONTEXT_REG 0x69
  1471. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1472. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1473. #define PACKET3_SET_ALU_CONST 0x6A
  1474. /* alu const buffers only; no reg file */
  1475. #define PACKET3_SET_BOOL_CONST 0x6B
  1476. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  1477. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  1478. #define PACKET3_SET_LOOP_CONST 0x6C
  1479. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  1480. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  1481. #define PACKET3_SET_RESOURCE 0x6D
  1482. #define PACKET3_SET_RESOURCE_START 0x00030000
  1483. #define PACKET3_SET_RESOURCE_END 0x00038000
  1484. #define PACKET3_SET_SAMPLER 0x6E
  1485. #define PACKET3_SET_SAMPLER_START 0x0003c000
  1486. #define PACKET3_SET_SAMPLER_END 0x0003c600
  1487. #define PACKET3_SET_CTL_CONST 0x6F
  1488. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  1489. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  1490. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  1491. #define PACKET3_SET_ALU_CONST_VS 0x71
  1492. #define PACKET3_SET_ALU_CONST_DI 0x72
  1493. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1494. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1495. #define PACKET3_SET_APPEND_CNT 0x75
  1496. #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
  1497. #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
  1498. #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  1499. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  1500. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  1501. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  1502. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  1503. #define VGT_VTX_VECT_EJECT_REG 0x88b0
  1504. #define SQ_CONST_MEM_BASE 0x8df8
  1505. #define SQ_ESGS_RING_BASE 0x8c40
  1506. #define SQ_ESGS_RING_SIZE 0x8c44
  1507. #define SQ_GSVS_RING_BASE 0x8c48
  1508. #define SQ_GSVS_RING_SIZE 0x8c4c
  1509. #define SQ_ESTMP_RING_BASE 0x8c50
  1510. #define SQ_ESTMP_RING_SIZE 0x8c54
  1511. #define SQ_GSTMP_RING_BASE 0x8c58
  1512. #define SQ_GSTMP_RING_SIZE 0x8c5c
  1513. #define SQ_VSTMP_RING_BASE 0x8c60
  1514. #define SQ_VSTMP_RING_SIZE 0x8c64
  1515. #define SQ_PSTMP_RING_BASE 0x8c68
  1516. #define SQ_PSTMP_RING_SIZE 0x8c6c
  1517. #define SQ_LSTMP_RING_BASE 0x8e10
  1518. #define SQ_LSTMP_RING_SIZE 0x8e14
  1519. #define SQ_HSTMP_RING_BASE 0x8e18
  1520. #define SQ_HSTMP_RING_SIZE 0x8e1c
  1521. #define VGT_TF_RING_SIZE 0x8988
  1522. #define SQ_ESGS_RING_ITEMSIZE 0x28900
  1523. #define SQ_GSVS_RING_ITEMSIZE 0x28904
  1524. #define SQ_ESTMP_RING_ITEMSIZE 0x28908
  1525. #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
  1526. #define SQ_VSTMP_RING_ITEMSIZE 0x28910
  1527. #define SQ_PSTMP_RING_ITEMSIZE 0x28914
  1528. #define SQ_LSTMP_RING_ITEMSIZE 0x28830
  1529. #define SQ_HSTMP_RING_ITEMSIZE 0x28834
  1530. #define SQ_GS_VERT_ITEMSIZE 0x2891c
  1531. #define SQ_GS_VERT_ITEMSIZE_1 0x28920
  1532. #define SQ_GS_VERT_ITEMSIZE_2 0x28924
  1533. #define SQ_GS_VERT_ITEMSIZE_3 0x28928
  1534. #define SQ_GSVS_RING_OFFSET_1 0x2892c
  1535. #define SQ_GSVS_RING_OFFSET_2 0x28930
  1536. #define SQ_GSVS_RING_OFFSET_3 0x28934
  1537. #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
  1538. #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
  1539. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  1540. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  1541. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  1542. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  1543. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  1544. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  1545. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  1546. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  1547. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  1548. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  1549. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  1550. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  1551. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  1552. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  1553. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  1554. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  1555. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  1556. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  1557. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  1558. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  1559. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  1560. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  1561. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  1562. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  1563. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  1564. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  1565. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  1566. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  1567. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  1568. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  1569. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  1570. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  1571. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  1572. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  1573. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  1574. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  1575. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  1576. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  1577. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  1578. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  1579. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  1580. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  1581. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  1582. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  1583. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  1584. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  1585. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  1586. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  1587. #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
  1588. #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
  1589. #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
  1590. #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
  1591. #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
  1592. #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
  1593. #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
  1594. #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
  1595. #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
  1596. #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
  1597. #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
  1598. #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
  1599. #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
  1600. #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
  1601. #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
  1602. #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
  1603. #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
  1604. #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
  1605. #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
  1606. #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
  1607. #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
  1608. #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
  1609. #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
  1610. #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
  1611. #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
  1612. #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
  1613. #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
  1614. #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
  1615. #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
  1616. #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
  1617. #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
  1618. #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
  1619. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  1620. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  1621. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  1622. #define VGT_PRIMITIVE_TYPE 0x8958
  1623. #define VGT_INDEX_TYPE 0x895C
  1624. #define VGT_NUM_INDICES 0x8970
  1625. #define VGT_COMPUTE_DIM_X 0x8990
  1626. #define VGT_COMPUTE_DIM_Y 0x8994
  1627. #define VGT_COMPUTE_DIM_Z 0x8998
  1628. #define VGT_COMPUTE_START_X 0x899C
  1629. #define VGT_COMPUTE_START_Y 0x89A0
  1630. #define VGT_COMPUTE_START_Z 0x89A4
  1631. #define VGT_COMPUTE_INDEX 0x89A8
  1632. #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
  1633. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  1634. #define DB_DEBUG 0x9830
  1635. #define DB_DEBUG2 0x9834
  1636. #define DB_DEBUG3 0x9838
  1637. #define DB_DEBUG4 0x983C
  1638. #define DB_WATERMARKS 0x9854
  1639. #define DB_DEPTH_CONTROL 0x28800
  1640. #define R_028800_DB_DEPTH_CONTROL 0x028800
  1641. #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
  1642. #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
  1643. #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
  1644. #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
  1645. #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
  1646. #define C_028800_Z_ENABLE 0xFFFFFFFD
  1647. #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
  1648. #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
  1649. #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
  1650. #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
  1651. #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
  1652. #define C_028800_ZFUNC 0xFFFFFF8F
  1653. #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
  1654. #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
  1655. #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
  1656. #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
  1657. #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
  1658. #define C_028800_STENCILFUNC 0xFFFFF8FF
  1659. #define V_028800_STENCILFUNC_NEVER 0x00000000
  1660. #define V_028800_STENCILFUNC_LESS 0x00000001
  1661. #define V_028800_STENCILFUNC_EQUAL 0x00000002
  1662. #define V_028800_STENCILFUNC_LEQUAL 0x00000003
  1663. #define V_028800_STENCILFUNC_GREATER 0x00000004
  1664. #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
  1665. #define V_028800_STENCILFUNC_GEQUAL 0x00000006
  1666. #define V_028800_STENCILFUNC_ALWAYS 0x00000007
  1667. #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
  1668. #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
  1669. #define C_028800_STENCILFAIL 0xFFFFC7FF
  1670. #define V_028800_STENCIL_KEEP 0x00000000
  1671. #define V_028800_STENCIL_ZERO 0x00000001
  1672. #define V_028800_STENCIL_REPLACE 0x00000002
  1673. #define V_028800_STENCIL_INCR 0x00000003
  1674. #define V_028800_STENCIL_DECR 0x00000004
  1675. #define V_028800_STENCIL_INVERT 0x00000005
  1676. #define V_028800_STENCIL_INCR_WRAP 0x00000006
  1677. #define V_028800_STENCIL_DECR_WRAP 0x00000007
  1678. #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
  1679. #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
  1680. #define C_028800_STENCILZPASS 0xFFFE3FFF
  1681. #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
  1682. #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
  1683. #define C_028800_STENCILZFAIL 0xFFF1FFFF
  1684. #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
  1685. #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
  1686. #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
  1687. #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
  1688. #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
  1689. #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
  1690. #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
  1691. #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
  1692. #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
  1693. #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
  1694. #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
  1695. #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
  1696. #define DB_DEPTH_VIEW 0x28008
  1697. #define R_028008_DB_DEPTH_VIEW 0x00028008
  1698. #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
  1699. #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1700. #define C_028008_SLICE_START 0xFFFFF800
  1701. #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1702. #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1703. #define C_028008_SLICE_MAX 0xFF001FFF
  1704. #define DB_HTILE_DATA_BASE 0x28014
  1705. #define DB_HTILE_SURFACE 0x28abc
  1706. #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
  1707. #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
  1708. #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
  1709. #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
  1710. #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
  1711. #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
  1712. #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
  1713. #define DB_Z_INFO 0x28040
  1714. # define Z_ARRAY_MODE(x) ((x) << 4)
  1715. # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
  1716. # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
  1717. # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
  1718. # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  1719. # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  1720. #define R_028040_DB_Z_INFO 0x028040
  1721. #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
  1722. #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
  1723. #define C_028040_FORMAT 0xFFFFFFFC
  1724. #define V_028040_Z_INVALID 0x00000000
  1725. #define V_028040_Z_16 0x00000001
  1726. #define V_028040_Z_24 0x00000002
  1727. #define V_028040_Z_32_FLOAT 0x00000003
  1728. #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
  1729. #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
  1730. #define C_028040_ARRAY_MODE 0xFFFFFF0F
  1731. #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
  1732. #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
  1733. #define C_028040_READ_SIZE 0xEFFFFFFF
  1734. #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
  1735. #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
  1736. #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
  1737. #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
  1738. #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
  1739. #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
  1740. #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
  1741. #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  1742. #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
  1743. #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
  1744. #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
  1745. #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
  1746. #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  1747. #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
  1748. #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  1749. #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
  1750. #define DB_STENCIL_INFO 0x28044
  1751. #define R_028044_DB_STENCIL_INFO 0x028044
  1752. #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
  1753. #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
  1754. #define C_028044_FORMAT 0xFFFFFFFE
  1755. #define V_028044_STENCIL_INVALID 0
  1756. #define V_028044_STENCIL_8 1
  1757. #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  1758. #define DB_Z_READ_BASE 0x28048
  1759. #define DB_STENCIL_READ_BASE 0x2804c
  1760. #define DB_Z_WRITE_BASE 0x28050
  1761. #define DB_STENCIL_WRITE_BASE 0x28054
  1762. #define DB_DEPTH_SIZE 0x28058
  1763. #define R_028058_DB_DEPTH_SIZE 0x028058
  1764. #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
  1765. #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
  1766. #define C_028058_PITCH_TILE_MAX 0xFFFFF800
  1767. #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
  1768. #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
  1769. #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
  1770. #define R_02805C_DB_DEPTH_SLICE 0x02805C
  1771. #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
  1772. #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
  1773. #define C_02805C_SLICE_TILE_MAX 0xFFC00000
  1774. #define SQ_PGM_START_PS 0x28840
  1775. #define SQ_PGM_START_VS 0x2885c
  1776. #define SQ_PGM_START_GS 0x28874
  1777. #define SQ_PGM_START_ES 0x2888c
  1778. #define SQ_PGM_START_FS 0x288a4
  1779. #define SQ_PGM_START_HS 0x288b8
  1780. #define SQ_PGM_START_LS 0x288d0
  1781. #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
  1782. #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
  1783. #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
  1784. #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
  1785. #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
  1786. #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
  1787. #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
  1788. #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
  1789. #define VGT_STRMOUT_CONFIG 0x28b94
  1790. #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
  1791. #define CB_TARGET_MASK 0x28238
  1792. #define CB_SHADER_MASK 0x2823c
  1793. #define GDS_ADDR_BASE 0x28720
  1794. #define CB_IMMED0_BASE 0x28b9c
  1795. #define CB_IMMED1_BASE 0x28ba0
  1796. #define CB_IMMED2_BASE 0x28ba4
  1797. #define CB_IMMED3_BASE 0x28ba8
  1798. #define CB_IMMED4_BASE 0x28bac
  1799. #define CB_IMMED5_BASE 0x28bb0
  1800. #define CB_IMMED6_BASE 0x28bb4
  1801. #define CB_IMMED7_BASE 0x28bb8
  1802. #define CB_IMMED8_BASE 0x28bbc
  1803. #define CB_IMMED9_BASE 0x28bc0
  1804. #define CB_IMMED10_BASE 0x28bc4
  1805. #define CB_IMMED11_BASE 0x28bc8
  1806. /* all 12 CB blocks have these regs */
  1807. #define CB_COLOR0_BASE 0x28c60
  1808. #define CB_COLOR0_PITCH 0x28c64
  1809. #define CB_COLOR0_SLICE 0x28c68
  1810. #define CB_COLOR0_VIEW 0x28c6c
  1811. #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
  1812. #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
  1813. #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1814. #define C_028C6C_SLICE_START 0xFFFFF800
  1815. #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1816. #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1817. #define C_028C6C_SLICE_MAX 0xFF001FFF
  1818. #define R_028C70_CB_COLOR0_INFO 0x028C70
  1819. #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
  1820. #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
  1821. #define C_028C70_ENDIAN 0xFFFFFFFC
  1822. #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
  1823. #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
  1824. #define C_028C70_FORMAT 0xFFFFFF03
  1825. #define V_028C70_COLOR_INVALID 0x00000000
  1826. #define V_028C70_COLOR_8 0x00000001
  1827. #define V_028C70_COLOR_4_4 0x00000002
  1828. #define V_028C70_COLOR_3_3_2 0x00000003
  1829. #define V_028C70_COLOR_16 0x00000005
  1830. #define V_028C70_COLOR_16_FLOAT 0x00000006
  1831. #define V_028C70_COLOR_8_8 0x00000007
  1832. #define V_028C70_COLOR_5_6_5 0x00000008
  1833. #define V_028C70_COLOR_6_5_5 0x00000009
  1834. #define V_028C70_COLOR_1_5_5_5 0x0000000A
  1835. #define V_028C70_COLOR_4_4_4_4 0x0000000B
  1836. #define V_028C70_COLOR_5_5_5_1 0x0000000C
  1837. #define V_028C70_COLOR_32 0x0000000D
  1838. #define V_028C70_COLOR_32_FLOAT 0x0000000E
  1839. #define V_028C70_COLOR_16_16 0x0000000F
  1840. #define V_028C70_COLOR_16_16_FLOAT 0x00000010
  1841. #define V_028C70_COLOR_8_24 0x00000011
  1842. #define V_028C70_COLOR_8_24_FLOAT 0x00000012
  1843. #define V_028C70_COLOR_24_8 0x00000013
  1844. #define V_028C70_COLOR_24_8_FLOAT 0x00000014
  1845. #define V_028C70_COLOR_10_11_11 0x00000015
  1846. #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
  1847. #define V_028C70_COLOR_11_11_10 0x00000017
  1848. #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
  1849. #define V_028C70_COLOR_2_10_10_10 0x00000019
  1850. #define V_028C70_COLOR_8_8_8_8 0x0000001A
  1851. #define V_028C70_COLOR_10_10_10_2 0x0000001B
  1852. #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
  1853. #define V_028C70_COLOR_32_32 0x0000001D
  1854. #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
  1855. #define V_028C70_COLOR_16_16_16_16 0x0000001F
  1856. #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
  1857. #define V_028C70_COLOR_32_32_32_32 0x00000022
  1858. #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
  1859. #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
  1860. #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
  1861. #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
  1862. #define C_028C70_ARRAY_MODE 0xFFFFF0FF
  1863. #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
  1864. #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
  1865. #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
  1866. #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
  1867. #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
  1868. #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
  1869. #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
  1870. #define V_028C70_NUMBER_UNORM 0x00000000
  1871. #define V_028C70_NUMBER_SNORM 0x00000001
  1872. #define V_028C70_NUMBER_USCALED 0x00000002
  1873. #define V_028C70_NUMBER_SSCALED 0x00000003
  1874. #define V_028C70_NUMBER_UINT 0x00000004
  1875. #define V_028C70_NUMBER_SINT 0x00000005
  1876. #define V_028C70_NUMBER_SRGB 0x00000006
  1877. #define V_028C70_NUMBER_FLOAT 0x00000007
  1878. #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
  1879. #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
  1880. #define C_028C70_COMP_SWAP 0xFFFE7FFF
  1881. #define V_028C70_SWAP_STD 0x00000000
  1882. #define V_028C70_SWAP_ALT 0x00000001
  1883. #define V_028C70_SWAP_STD_REV 0x00000002
  1884. #define V_028C70_SWAP_ALT_REV 0x00000003
  1885. #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
  1886. #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
  1887. #define C_028C70_FAST_CLEAR 0xFFFDFFFF
  1888. #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
  1889. #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
  1890. #define C_028C70_COMPRESSION 0xFFF3FFFF
  1891. #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
  1892. #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
  1893. #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
  1894. #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
  1895. #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
  1896. #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
  1897. #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
  1898. #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
  1899. #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
  1900. #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
  1901. #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
  1902. #define C_028C70_ROUND_MODE 0xFFBFFFFF
  1903. #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
  1904. #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
  1905. #define C_028C70_TILE_COMPACT 0xFF7FFFFF
  1906. #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
  1907. #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
  1908. #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
  1909. #define V_028C70_EXPORT_4C_32BPC 0x0
  1910. #define V_028C70_EXPORT_4C_16BPC 0x1
  1911. #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
  1912. #define S_028C70_RAT(x) (((x) & 0x1) << 26)
  1913. #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
  1914. #define C_028C70_RAT 0xFBFFFFFF
  1915. #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
  1916. #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
  1917. #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
  1918. #define CB_COLOR0_INFO 0x28c70
  1919. # define CB_FORMAT(x) ((x) << 2)
  1920. # define CB_ARRAY_MODE(x) ((x) << 8)
  1921. # define ARRAY_LINEAR_GENERAL 0
  1922. # define ARRAY_LINEAR_ALIGNED 1
  1923. # define ARRAY_1D_TILED_THIN1 2
  1924. # define ARRAY_2D_TILED_THIN1 4
  1925. # define CB_SOURCE_FORMAT(x) ((x) << 24)
  1926. # define CB_SF_EXPORT_FULL 0
  1927. # define CB_SF_EXPORT_NORM 1
  1928. #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
  1929. #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
  1930. #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
  1931. #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
  1932. #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
  1933. #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
  1934. #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
  1935. #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
  1936. #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
  1937. #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
  1938. #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  1939. #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
  1940. #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  1941. #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
  1942. #define CB_COLOR0_ATTRIB 0x28c74
  1943. # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
  1944. # define ADDR_SURF_TILE_SPLIT_64B 0
  1945. # define ADDR_SURF_TILE_SPLIT_128B 1
  1946. # define ADDR_SURF_TILE_SPLIT_256B 2
  1947. # define ADDR_SURF_TILE_SPLIT_512B 3
  1948. # define ADDR_SURF_TILE_SPLIT_1KB 4
  1949. # define ADDR_SURF_TILE_SPLIT_2KB 5
  1950. # define ADDR_SURF_TILE_SPLIT_4KB 6
  1951. # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
  1952. # define ADDR_SURF_2_BANK 0
  1953. # define ADDR_SURF_4_BANK 1
  1954. # define ADDR_SURF_8_BANK 2
  1955. # define ADDR_SURF_16_BANK 3
  1956. # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
  1957. # define ADDR_SURF_BANK_WIDTH_1 0
  1958. # define ADDR_SURF_BANK_WIDTH_2 1
  1959. # define ADDR_SURF_BANK_WIDTH_4 2
  1960. # define ADDR_SURF_BANK_WIDTH_8 3
  1961. # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  1962. # define ADDR_SURF_BANK_HEIGHT_1 0
  1963. # define ADDR_SURF_BANK_HEIGHT_2 1
  1964. # define ADDR_SURF_BANK_HEIGHT_4 2
  1965. # define ADDR_SURF_BANK_HEIGHT_8 3
  1966. # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  1967. #define CB_COLOR0_DIM 0x28c78
  1968. /* only CB0-7 blocks have these regs */
  1969. #define CB_COLOR0_CMASK 0x28c7c
  1970. #define CB_COLOR0_CMASK_SLICE 0x28c80
  1971. #define CB_COLOR0_FMASK 0x28c84
  1972. #define CB_COLOR0_FMASK_SLICE 0x28c88
  1973. #define CB_COLOR0_CLEAR_WORD0 0x28c8c
  1974. #define CB_COLOR0_CLEAR_WORD1 0x28c90
  1975. #define CB_COLOR0_CLEAR_WORD2 0x28c94
  1976. #define CB_COLOR0_CLEAR_WORD3 0x28c98
  1977. #define CB_COLOR1_BASE 0x28c9c
  1978. #define CB_COLOR2_BASE 0x28cd8
  1979. #define CB_COLOR3_BASE 0x28d14
  1980. #define CB_COLOR4_BASE 0x28d50
  1981. #define CB_COLOR5_BASE 0x28d8c
  1982. #define CB_COLOR6_BASE 0x28dc8
  1983. #define CB_COLOR7_BASE 0x28e04
  1984. #define CB_COLOR8_BASE 0x28e40
  1985. #define CB_COLOR9_BASE 0x28e5c
  1986. #define CB_COLOR10_BASE 0x28e78
  1987. #define CB_COLOR11_BASE 0x28e94
  1988. #define CB_COLOR1_PITCH 0x28ca0
  1989. #define CB_COLOR2_PITCH 0x28cdc
  1990. #define CB_COLOR3_PITCH 0x28d18
  1991. #define CB_COLOR4_PITCH 0x28d54
  1992. #define CB_COLOR5_PITCH 0x28d90
  1993. #define CB_COLOR6_PITCH 0x28dcc
  1994. #define CB_COLOR7_PITCH 0x28e08
  1995. #define CB_COLOR8_PITCH 0x28e44
  1996. #define CB_COLOR9_PITCH 0x28e60
  1997. #define CB_COLOR10_PITCH 0x28e7c
  1998. #define CB_COLOR11_PITCH 0x28e98
  1999. #define CB_COLOR1_SLICE 0x28ca4
  2000. #define CB_COLOR2_SLICE 0x28ce0
  2001. #define CB_COLOR3_SLICE 0x28d1c
  2002. #define CB_COLOR4_SLICE 0x28d58
  2003. #define CB_COLOR5_SLICE 0x28d94
  2004. #define CB_COLOR6_SLICE 0x28dd0
  2005. #define CB_COLOR7_SLICE 0x28e0c
  2006. #define CB_COLOR8_SLICE 0x28e48
  2007. #define CB_COLOR9_SLICE 0x28e64
  2008. #define CB_COLOR10_SLICE 0x28e80
  2009. #define CB_COLOR11_SLICE 0x28e9c
  2010. #define CB_COLOR1_VIEW 0x28ca8
  2011. #define CB_COLOR2_VIEW 0x28ce4
  2012. #define CB_COLOR3_VIEW 0x28d20
  2013. #define CB_COLOR4_VIEW 0x28d5c
  2014. #define CB_COLOR5_VIEW 0x28d98
  2015. #define CB_COLOR6_VIEW 0x28dd4
  2016. #define CB_COLOR7_VIEW 0x28e10
  2017. #define CB_COLOR8_VIEW 0x28e4c
  2018. #define CB_COLOR9_VIEW 0x28e68
  2019. #define CB_COLOR10_VIEW 0x28e84
  2020. #define CB_COLOR11_VIEW 0x28ea0
  2021. #define CB_COLOR1_INFO 0x28cac
  2022. #define CB_COLOR2_INFO 0x28ce8
  2023. #define CB_COLOR3_INFO 0x28d24
  2024. #define CB_COLOR4_INFO 0x28d60
  2025. #define CB_COLOR5_INFO 0x28d9c
  2026. #define CB_COLOR6_INFO 0x28dd8
  2027. #define CB_COLOR7_INFO 0x28e14
  2028. #define CB_COLOR8_INFO 0x28e50
  2029. #define CB_COLOR9_INFO 0x28e6c
  2030. #define CB_COLOR10_INFO 0x28e88
  2031. #define CB_COLOR11_INFO 0x28ea4
  2032. #define CB_COLOR1_ATTRIB 0x28cb0
  2033. #define CB_COLOR2_ATTRIB 0x28cec
  2034. #define CB_COLOR3_ATTRIB 0x28d28
  2035. #define CB_COLOR4_ATTRIB 0x28d64
  2036. #define CB_COLOR5_ATTRIB 0x28da0
  2037. #define CB_COLOR6_ATTRIB 0x28ddc
  2038. #define CB_COLOR7_ATTRIB 0x28e18
  2039. #define CB_COLOR8_ATTRIB 0x28e54
  2040. #define CB_COLOR9_ATTRIB 0x28e70
  2041. #define CB_COLOR10_ATTRIB 0x28e8c
  2042. #define CB_COLOR11_ATTRIB 0x28ea8
  2043. #define CB_COLOR1_DIM 0x28cb4
  2044. #define CB_COLOR2_DIM 0x28cf0
  2045. #define CB_COLOR3_DIM 0x28d2c
  2046. #define CB_COLOR4_DIM 0x28d68
  2047. #define CB_COLOR5_DIM 0x28da4
  2048. #define CB_COLOR6_DIM 0x28de0
  2049. #define CB_COLOR7_DIM 0x28e1c
  2050. #define CB_COLOR8_DIM 0x28e58
  2051. #define CB_COLOR9_DIM 0x28e74
  2052. #define CB_COLOR10_DIM 0x28e90
  2053. #define CB_COLOR11_DIM 0x28eac
  2054. #define CB_COLOR1_CMASK 0x28cb8
  2055. #define CB_COLOR2_CMASK 0x28cf4
  2056. #define CB_COLOR3_CMASK 0x28d30
  2057. #define CB_COLOR4_CMASK 0x28d6c
  2058. #define CB_COLOR5_CMASK 0x28da8
  2059. #define CB_COLOR6_CMASK 0x28de4
  2060. #define CB_COLOR7_CMASK 0x28e20
  2061. #define CB_COLOR1_CMASK_SLICE 0x28cbc
  2062. #define CB_COLOR2_CMASK_SLICE 0x28cf8
  2063. #define CB_COLOR3_CMASK_SLICE 0x28d34
  2064. #define CB_COLOR4_CMASK_SLICE 0x28d70
  2065. #define CB_COLOR5_CMASK_SLICE 0x28dac
  2066. #define CB_COLOR6_CMASK_SLICE 0x28de8
  2067. #define CB_COLOR7_CMASK_SLICE 0x28e24
  2068. #define CB_COLOR1_FMASK 0x28cc0
  2069. #define CB_COLOR2_FMASK 0x28cfc
  2070. #define CB_COLOR3_FMASK 0x28d38
  2071. #define CB_COLOR4_FMASK 0x28d74
  2072. #define CB_COLOR5_FMASK 0x28db0
  2073. #define CB_COLOR6_FMASK 0x28dec
  2074. #define CB_COLOR7_FMASK 0x28e28
  2075. #define CB_COLOR1_FMASK_SLICE 0x28cc4
  2076. #define CB_COLOR2_FMASK_SLICE 0x28d00
  2077. #define CB_COLOR3_FMASK_SLICE 0x28d3c
  2078. #define CB_COLOR4_FMASK_SLICE 0x28d78
  2079. #define CB_COLOR5_FMASK_SLICE 0x28db4
  2080. #define CB_COLOR6_FMASK_SLICE 0x28df0
  2081. #define CB_COLOR7_FMASK_SLICE 0x28e2c
  2082. #define CB_COLOR1_CLEAR_WORD0 0x28cc8
  2083. #define CB_COLOR2_CLEAR_WORD0 0x28d04
  2084. #define CB_COLOR3_CLEAR_WORD0 0x28d40
  2085. #define CB_COLOR4_CLEAR_WORD0 0x28d7c
  2086. #define CB_COLOR5_CLEAR_WORD0 0x28db8
  2087. #define CB_COLOR6_CLEAR_WORD0 0x28df4
  2088. #define CB_COLOR7_CLEAR_WORD0 0x28e30
  2089. #define CB_COLOR1_CLEAR_WORD1 0x28ccc
  2090. #define CB_COLOR2_CLEAR_WORD1 0x28d08
  2091. #define CB_COLOR3_CLEAR_WORD1 0x28d44
  2092. #define CB_COLOR4_CLEAR_WORD1 0x28d80
  2093. #define CB_COLOR5_CLEAR_WORD1 0x28dbc
  2094. #define CB_COLOR6_CLEAR_WORD1 0x28df8
  2095. #define CB_COLOR7_CLEAR_WORD1 0x28e34
  2096. #define CB_COLOR1_CLEAR_WORD2 0x28cd0
  2097. #define CB_COLOR2_CLEAR_WORD2 0x28d0c
  2098. #define CB_COLOR3_CLEAR_WORD2 0x28d48
  2099. #define CB_COLOR4_CLEAR_WORD2 0x28d84
  2100. #define CB_COLOR5_CLEAR_WORD2 0x28dc0
  2101. #define CB_COLOR6_CLEAR_WORD2 0x28dfc
  2102. #define CB_COLOR7_CLEAR_WORD2 0x28e38
  2103. #define CB_COLOR1_CLEAR_WORD3 0x28cd4
  2104. #define CB_COLOR2_CLEAR_WORD3 0x28d10
  2105. #define CB_COLOR3_CLEAR_WORD3 0x28d4c
  2106. #define CB_COLOR4_CLEAR_WORD3 0x28d88
  2107. #define CB_COLOR5_CLEAR_WORD3 0x28dc4
  2108. #define CB_COLOR6_CLEAR_WORD3 0x28e00
  2109. #define CB_COLOR7_CLEAR_WORD3 0x28e3c
  2110. #define SQ_TEX_RESOURCE_WORD0_0 0x30000
  2111. # define TEX_DIM(x) ((x) << 0)
  2112. # define SQ_TEX_DIM_1D 0
  2113. # define SQ_TEX_DIM_2D 1
  2114. # define SQ_TEX_DIM_3D 2
  2115. # define SQ_TEX_DIM_CUBEMAP 3
  2116. # define SQ_TEX_DIM_1D_ARRAY 4
  2117. # define SQ_TEX_DIM_2D_ARRAY 5
  2118. # define SQ_TEX_DIM_2D_MSAA 6
  2119. # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
  2120. #define SQ_TEX_RESOURCE_WORD1_0 0x30004
  2121. # define TEX_ARRAY_MODE(x) ((x) << 28)
  2122. #define SQ_TEX_RESOURCE_WORD2_0 0x30008
  2123. #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
  2124. #define SQ_TEX_RESOURCE_WORD4_0 0x30010
  2125. # define TEX_DST_SEL_X(x) ((x) << 16)
  2126. # define TEX_DST_SEL_Y(x) ((x) << 19)
  2127. # define TEX_DST_SEL_Z(x) ((x) << 22)
  2128. # define TEX_DST_SEL_W(x) ((x) << 25)
  2129. # define SQ_SEL_X 0
  2130. # define SQ_SEL_Y 1
  2131. # define SQ_SEL_Z 2
  2132. # define SQ_SEL_W 3
  2133. # define SQ_SEL_0 4
  2134. # define SQ_SEL_1 5
  2135. #define SQ_TEX_RESOURCE_WORD5_0 0x30014
  2136. #define SQ_TEX_RESOURCE_WORD6_0 0x30018
  2137. # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
  2138. #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
  2139. # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  2140. # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
  2141. # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  2142. # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
  2143. #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
  2144. #define S_030000_DIM(x) (((x) & 0x7) << 0)
  2145. #define G_030000_DIM(x) (((x) >> 0) & 0x7)
  2146. #define C_030000_DIM 0xFFFFFFF8
  2147. #define V_030000_SQ_TEX_DIM_1D 0x00000000
  2148. #define V_030000_SQ_TEX_DIM_2D 0x00000001
  2149. #define V_030000_SQ_TEX_DIM_3D 0x00000002
  2150. #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
  2151. #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
  2152. #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
  2153. #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
  2154. #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
  2155. #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
  2156. #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
  2157. #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
  2158. #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
  2159. #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
  2160. #define C_030000_PITCH 0xFFFC003F
  2161. #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
  2162. #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
  2163. #define C_030000_TEX_WIDTH 0x0003FFFF
  2164. #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
  2165. #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
  2166. #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
  2167. #define C_030004_TEX_HEIGHT 0xFFFFC000
  2168. #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
  2169. #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
  2170. #define C_030004_TEX_DEPTH 0xF8003FFF
  2171. #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
  2172. #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
  2173. #define C_030004_ARRAY_MODE 0x0FFFFFFF
  2174. #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
  2175. #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  2176. #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  2177. #define C_030008_BASE_ADDRESS 0x00000000
  2178. #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
  2179. #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  2180. #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  2181. #define C_03000C_MIP_ADDRESS 0x00000000
  2182. #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
  2183. #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
  2184. #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
  2185. #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
  2186. #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
  2187. #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
  2188. #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
  2189. #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
  2190. #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
  2191. #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
  2192. #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
  2193. #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
  2194. #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
  2195. #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
  2196. #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
  2197. #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
  2198. #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
  2199. #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
  2200. #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
  2201. #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
  2202. #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
  2203. #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
  2204. #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
  2205. #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
  2206. #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
  2207. #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
  2208. #define V_030010_SRF_MODE_NO_ZERO 0x00000001
  2209. #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
  2210. #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
  2211. #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
  2212. #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
  2213. #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
  2214. #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
  2215. #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
  2216. #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
  2217. #define C_030010_DST_SEL_X 0xFFF8FFFF
  2218. #define V_030010_SQ_SEL_X 0x00000000
  2219. #define V_030010_SQ_SEL_Y 0x00000001
  2220. #define V_030010_SQ_SEL_Z 0x00000002
  2221. #define V_030010_SQ_SEL_W 0x00000003
  2222. #define V_030010_SQ_SEL_0 0x00000004
  2223. #define V_030010_SQ_SEL_1 0x00000005
  2224. #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
  2225. #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
  2226. #define C_030010_DST_SEL_Y 0xFFC7FFFF
  2227. #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
  2228. #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
  2229. #define C_030010_DST_SEL_Z 0xFE3FFFFF
  2230. #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
  2231. #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
  2232. #define C_030010_DST_SEL_W 0xF1FFFFFF
  2233. #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
  2234. #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
  2235. #define C_030010_BASE_LEVEL 0x0FFFFFFF
  2236. #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
  2237. #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
  2238. #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
  2239. #define C_030014_LAST_LEVEL 0xFFFFFFF0
  2240. #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
  2241. #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
  2242. #define C_030014_BASE_ARRAY 0xFFFE000F
  2243. #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
  2244. #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
  2245. #define C_030014_LAST_ARRAY 0xC001FFFF
  2246. #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
  2247. #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
  2248. #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
  2249. #define C_030018_MAX_ANISO 0xFFFFFFF8
  2250. #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
  2251. #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
  2252. #define C_030018_PERF_MODULATION 0xFFFFFFC7
  2253. #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
  2254. #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
  2255. #define C_030018_INTERLACED 0xFFFFFFBF
  2256. #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
  2257. #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
  2258. #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
  2259. #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  2260. #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
  2261. #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
  2262. #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
  2263. #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  2264. #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
  2265. #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
  2266. #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
  2267. #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
  2268. #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
  2269. #define C_03001C_TYPE 0x3FFFFFFF
  2270. #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
  2271. #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
  2272. #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
  2273. #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
  2274. #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
  2275. #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
  2276. #define C_03001C_DATA_FORMAT 0xFFFFFFC0
  2277. #define SQ_VTX_CONSTANT_WORD0_0 0x30000
  2278. #define SQ_VTX_CONSTANT_WORD1_0 0x30004
  2279. #define SQ_VTX_CONSTANT_WORD2_0 0x30008
  2280. # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
  2281. # define SQ_VTXC_STRIDE(x) ((x) << 8)
  2282. # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
  2283. # define SQ_ENDIAN_NONE 0
  2284. # define SQ_ENDIAN_8IN16 1
  2285. # define SQ_ENDIAN_8IN32 2
  2286. #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
  2287. # define SQ_VTCX_SEL_X(x) ((x) << 3)
  2288. # define SQ_VTCX_SEL_Y(x) ((x) << 6)
  2289. # define SQ_VTCX_SEL_Z(x) ((x) << 9)
  2290. # define SQ_VTCX_SEL_W(x) ((x) << 12)
  2291. #define SQ_VTX_CONSTANT_WORD4_0 0x30010
  2292. #define SQ_VTX_CONSTANT_WORD5_0 0x30014
  2293. #define SQ_VTX_CONSTANT_WORD6_0 0x30018
  2294. #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
  2295. #define TD_PS_BORDER_COLOR_INDEX 0xA400
  2296. #define TD_PS_BORDER_COLOR_RED 0xA404
  2297. #define TD_PS_BORDER_COLOR_GREEN 0xA408
  2298. #define TD_PS_BORDER_COLOR_BLUE 0xA40C
  2299. #define TD_PS_BORDER_COLOR_ALPHA 0xA410
  2300. #define TD_VS_BORDER_COLOR_INDEX 0xA414
  2301. #define TD_VS_BORDER_COLOR_RED 0xA418
  2302. #define TD_VS_BORDER_COLOR_GREEN 0xA41C
  2303. #define TD_VS_BORDER_COLOR_BLUE 0xA420
  2304. #define TD_VS_BORDER_COLOR_ALPHA 0xA424
  2305. #define TD_GS_BORDER_COLOR_INDEX 0xA428
  2306. #define TD_GS_BORDER_COLOR_RED 0xA42C
  2307. #define TD_GS_BORDER_COLOR_GREEN 0xA430
  2308. #define TD_GS_BORDER_COLOR_BLUE 0xA434
  2309. #define TD_GS_BORDER_COLOR_ALPHA 0xA438
  2310. #define TD_HS_BORDER_COLOR_INDEX 0xA43C
  2311. #define TD_HS_BORDER_COLOR_RED 0xA440
  2312. #define TD_HS_BORDER_COLOR_GREEN 0xA444
  2313. #define TD_HS_BORDER_COLOR_BLUE 0xA448
  2314. #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
  2315. #define TD_LS_BORDER_COLOR_INDEX 0xA450
  2316. #define TD_LS_BORDER_COLOR_RED 0xA454
  2317. #define TD_LS_BORDER_COLOR_GREEN 0xA458
  2318. #define TD_LS_BORDER_COLOR_BLUE 0xA45C
  2319. #define TD_LS_BORDER_COLOR_ALPHA 0xA460
  2320. #define TD_CS_BORDER_COLOR_INDEX 0xA464
  2321. #define TD_CS_BORDER_COLOR_RED 0xA468
  2322. #define TD_CS_BORDER_COLOR_GREEN 0xA46C
  2323. #define TD_CS_BORDER_COLOR_BLUE 0xA470
  2324. #define TD_CS_BORDER_COLOR_ALPHA 0xA474
  2325. /* cayman 3D regs */
  2326. #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
  2327. #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
  2328. #define CAYMAN_DB_EQAA 0x28804
  2329. #define CAYMAN_DB_DEPTH_INFO 0x2803C
  2330. #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
  2331. #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
  2332. #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
  2333. #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
  2334. /* cayman packet3 addition */
  2335. #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
  2336. /* DMA regs common on r6xx/r7xx/evergreen/ni */
  2337. #define DMA_RB_CNTL 0xd000
  2338. # define DMA_RB_ENABLE (1 << 0)
  2339. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  2340. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  2341. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  2342. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  2343. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  2344. #define DMA_STATUS_REG 0xd034
  2345. # define DMA_IDLE (1 << 0)
  2346. #endif