ci_dpm.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "cikd.h"
  26. #include "r600_dpm.h"
  27. #include "ci_dpm.h"
  28. #include "atom.h"
  29. #include <linux/seq_file.h>
  30. #define MC_CG_ARB_FREQ_F0 0x0a
  31. #define MC_CG_ARB_FREQ_F1 0x0b
  32. #define MC_CG_ARB_FREQ_F2 0x0c
  33. #define MC_CG_ARB_FREQ_F3 0x0d
  34. #define SMC_RAM_END 0x40000
  35. #define VOLTAGE_SCALE 4
  36. #define VOLTAGE_VID_OFFSET_SCALE1 625
  37. #define VOLTAGE_VID_OFFSET_SCALE2 100
  38. static const struct ci_pt_defaults defaults_bonaire_xt =
  39. {
  40. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  41. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  42. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  43. };
  44. static const struct ci_pt_defaults defaults_bonaire_pro =
  45. {
  46. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  47. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  48. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  49. };
  50. static const struct ci_pt_defaults defaults_saturn_xt =
  51. {
  52. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  53. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  54. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  55. };
  56. static const struct ci_pt_defaults defaults_saturn_pro =
  57. {
  58. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  59. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  60. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  61. };
  62. static const struct ci_pt_config_reg didt_config_ci[] =
  63. {
  64. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  65. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  66. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  67. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  68. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  69. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  70. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  71. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  72. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  73. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  74. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  75. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  76. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  77. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  78. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  79. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0xFFFFFFFF }
  137. };
  138. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  139. extern void btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table *table,
  140. u32 *max_clock);
  141. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  142. u32 arb_freq_src, u32 arb_freq_dest);
  143. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  144. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  145. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  146. u32 max_voltage_steps,
  147. struct atom_voltage_table *voltage_table);
  148. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  149. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  150. extern void cik_update_cg(struct radeon_device *rdev,
  151. u32 block, bool enable);
  152. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  153. struct atom_voltage_table_entry *voltage_table,
  154. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  155. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  156. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  157. u32 target_tdp);
  158. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  159. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  160. {
  161. struct ci_power_info *pi = rdev->pm.dpm.priv;
  162. return pi;
  163. }
  164. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  165. {
  166. struct ci_ps *ps = rps->ps_priv;
  167. return ps;
  168. }
  169. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  170. {
  171. struct ci_power_info *pi = ci_get_pi(rdev);
  172. switch (rdev->pdev->device) {
  173. case 0x6650:
  174. case 0x6658:
  175. case 0x665C:
  176. default:
  177. pi->powertune_defaults = &defaults_bonaire_xt;
  178. break;
  179. case 0x6651:
  180. case 0x665D:
  181. pi->powertune_defaults = &defaults_bonaire_pro;
  182. break;
  183. case 0x6640:
  184. pi->powertune_defaults = &defaults_saturn_xt;
  185. break;
  186. case 0x6641:
  187. pi->powertune_defaults = &defaults_saturn_pro;
  188. break;
  189. }
  190. pi->dte_tj_offset = 0;
  191. pi->caps_power_containment = true;
  192. pi->caps_cac = false;
  193. pi->caps_sq_ramping = false;
  194. pi->caps_db_ramping = false;
  195. pi->caps_td_ramping = false;
  196. pi->caps_tcp_ramping = false;
  197. if (pi->caps_power_containment) {
  198. pi->caps_cac = true;
  199. pi->enable_bapm_feature = true;
  200. pi->enable_tdc_limit_feature = true;
  201. pi->enable_pkg_pwr_tracking_feature = true;
  202. }
  203. }
  204. static u8 ci_convert_to_vid(u16 vddc)
  205. {
  206. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  207. }
  208. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  209. {
  210. struct ci_power_info *pi = ci_get_pi(rdev);
  211. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  212. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  213. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  214. u32 i;
  215. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  216. return -EINVAL;
  217. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  218. return -EINVAL;
  219. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  220. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  221. return -EINVAL;
  222. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  223. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  224. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  225. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  226. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  227. } else {
  228. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  229. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  230. }
  231. }
  232. return 0;
  233. }
  234. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  235. {
  236. struct ci_power_info *pi = ci_get_pi(rdev);
  237. u8 *vid = pi->smc_powertune_table.VddCVid;
  238. u32 i;
  239. if (pi->vddc_voltage_table.count > 8)
  240. return -EINVAL;
  241. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  242. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  243. return 0;
  244. }
  245. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  246. {
  247. struct ci_power_info *pi = ci_get_pi(rdev);
  248. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  249. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  250. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  251. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  252. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  253. return 0;
  254. }
  255. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  256. {
  257. struct ci_power_info *pi = ci_get_pi(rdev);
  258. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  259. u16 tdc_limit;
  260. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  261. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  262. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  263. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  264. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  265. return 0;
  266. }
  267. static int ci_populate_dw8(struct radeon_device *rdev)
  268. {
  269. struct ci_power_info *pi = ci_get_pi(rdev);
  270. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  271. int ret;
  272. ret = ci_read_smc_sram_dword(rdev,
  273. SMU7_FIRMWARE_HEADER_LOCATION +
  274. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  275. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  276. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  277. pi->sram_end);
  278. if (ret)
  279. return -EINVAL;
  280. else
  281. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  282. return 0;
  283. }
  284. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  285. {
  286. struct ci_power_info *pi = ci_get_pi(rdev);
  287. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  288. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  289. int i, min, max;
  290. min = max = hi_vid[0];
  291. for (i = 0; i < 8; i++) {
  292. if (0 != hi_vid[i]) {
  293. if (min > hi_vid[i])
  294. min = hi_vid[i];
  295. if (max < hi_vid[i])
  296. max = hi_vid[i];
  297. }
  298. if (0 != lo_vid[i]) {
  299. if (min > lo_vid[i])
  300. min = lo_vid[i];
  301. if (max < lo_vid[i])
  302. max = lo_vid[i];
  303. }
  304. }
  305. if ((min == 0) || (max == 0))
  306. return -EINVAL;
  307. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  308. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  309. return 0;
  310. }
  311. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  312. {
  313. struct ci_power_info *pi = ci_get_pi(rdev);
  314. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  315. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  316. struct radeon_cac_tdp_table *cac_tdp_table =
  317. rdev->pm.dpm.dyn_state.cac_tdp_table;
  318. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  319. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  320. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  321. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  322. return 0;
  323. }
  324. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  325. {
  326. struct ci_power_info *pi = ci_get_pi(rdev);
  327. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  328. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  329. struct radeon_cac_tdp_table *cac_tdp_table =
  330. rdev->pm.dpm.dyn_state.cac_tdp_table;
  331. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  332. int i, j, k;
  333. const u16 *def1;
  334. const u16 *def2;
  335. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  336. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  337. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  338. dpm_table->GpuTjMax =
  339. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  340. dpm_table->GpuTjHyst = 8;
  341. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  342. if (ppm) {
  343. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  344. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  345. } else {
  346. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  347. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  348. }
  349. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  350. def1 = pt_defaults->bapmti_r;
  351. def2 = pt_defaults->bapmti_rc;
  352. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  353. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  354. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  355. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  356. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  357. def1++;
  358. def2++;
  359. }
  360. }
  361. }
  362. return 0;
  363. }
  364. static int ci_populate_pm_base(struct radeon_device *rdev)
  365. {
  366. struct ci_power_info *pi = ci_get_pi(rdev);
  367. u32 pm_fuse_table_offset;
  368. int ret;
  369. if (pi->caps_power_containment) {
  370. ret = ci_read_smc_sram_dword(rdev,
  371. SMU7_FIRMWARE_HEADER_LOCATION +
  372. offsetof(SMU7_Firmware_Header, PmFuseTable),
  373. &pm_fuse_table_offset, pi->sram_end);
  374. if (ret)
  375. return ret;
  376. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  377. if (ret)
  378. return ret;
  379. ret = ci_populate_vddc_vid(rdev);
  380. if (ret)
  381. return ret;
  382. ret = ci_populate_svi_load_line(rdev);
  383. if (ret)
  384. return ret;
  385. ret = ci_populate_tdc_limit(rdev);
  386. if (ret)
  387. return ret;
  388. ret = ci_populate_dw8(rdev);
  389. if (ret)
  390. return ret;
  391. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  392. if (ret)
  393. return ret;
  394. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  395. if (ret)
  396. return ret;
  397. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  398. (u8 *)&pi->smc_powertune_table,
  399. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  400. if (ret)
  401. return ret;
  402. }
  403. return 0;
  404. }
  405. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  406. {
  407. struct ci_power_info *pi = ci_get_pi(rdev);
  408. u32 data;
  409. if (pi->caps_sq_ramping) {
  410. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  411. if (enable)
  412. data |= DIDT_CTRL_EN;
  413. else
  414. data &= ~DIDT_CTRL_EN;
  415. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  416. }
  417. if (pi->caps_db_ramping) {
  418. data = RREG32_DIDT(DIDT_DB_CTRL0);
  419. if (enable)
  420. data |= DIDT_CTRL_EN;
  421. else
  422. data &= ~DIDT_CTRL_EN;
  423. WREG32_DIDT(DIDT_DB_CTRL0, data);
  424. }
  425. if (pi->caps_td_ramping) {
  426. data = RREG32_DIDT(DIDT_TD_CTRL0);
  427. if (enable)
  428. data |= DIDT_CTRL_EN;
  429. else
  430. data &= ~DIDT_CTRL_EN;
  431. WREG32_DIDT(DIDT_TD_CTRL0, data);
  432. }
  433. if (pi->caps_tcp_ramping) {
  434. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  435. if (enable)
  436. data |= DIDT_CTRL_EN;
  437. else
  438. data &= ~DIDT_CTRL_EN;
  439. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  440. }
  441. }
  442. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  443. const struct ci_pt_config_reg *cac_config_regs)
  444. {
  445. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  446. u32 data;
  447. u32 cache = 0;
  448. if (config_regs == NULL)
  449. return -EINVAL;
  450. while (config_regs->offset != 0xFFFFFFFF) {
  451. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  452. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  453. } else {
  454. switch (config_regs->type) {
  455. case CISLANDS_CONFIGREG_SMC_IND:
  456. data = RREG32_SMC(config_regs->offset);
  457. break;
  458. case CISLANDS_CONFIGREG_DIDT_IND:
  459. data = RREG32_DIDT(config_regs->offset);
  460. break;
  461. default:
  462. data = RREG32(config_regs->offset << 2);
  463. break;
  464. }
  465. data &= ~config_regs->mask;
  466. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  467. data |= cache;
  468. switch (config_regs->type) {
  469. case CISLANDS_CONFIGREG_SMC_IND:
  470. WREG32_SMC(config_regs->offset, data);
  471. break;
  472. case CISLANDS_CONFIGREG_DIDT_IND:
  473. WREG32_DIDT(config_regs->offset, data);
  474. break;
  475. default:
  476. WREG32(config_regs->offset << 2, data);
  477. break;
  478. }
  479. cache = 0;
  480. }
  481. config_regs++;
  482. }
  483. return 0;
  484. }
  485. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  486. {
  487. struct ci_power_info *pi = ci_get_pi(rdev);
  488. int ret;
  489. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  490. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  491. cik_enter_rlc_safe_mode(rdev);
  492. if (enable) {
  493. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  494. if (ret) {
  495. cik_exit_rlc_safe_mode(rdev);
  496. return ret;
  497. }
  498. }
  499. ci_do_enable_didt(rdev, enable);
  500. cik_exit_rlc_safe_mode(rdev);
  501. }
  502. return 0;
  503. }
  504. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  505. {
  506. struct ci_power_info *pi = ci_get_pi(rdev);
  507. PPSMC_Result smc_result;
  508. int ret = 0;
  509. if (enable) {
  510. pi->power_containment_features = 0;
  511. if (pi->caps_power_containment) {
  512. if (pi->enable_bapm_feature) {
  513. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  514. if (smc_result != PPSMC_Result_OK)
  515. ret = -EINVAL;
  516. else
  517. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  518. }
  519. if (pi->enable_tdc_limit_feature) {
  520. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  521. if (smc_result != PPSMC_Result_OK)
  522. ret = -EINVAL;
  523. else
  524. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  525. }
  526. if (pi->enable_pkg_pwr_tracking_feature) {
  527. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  528. if (smc_result != PPSMC_Result_OK) {
  529. ret = -EINVAL;
  530. } else {
  531. struct radeon_cac_tdp_table *cac_tdp_table =
  532. rdev->pm.dpm.dyn_state.cac_tdp_table;
  533. u32 default_pwr_limit =
  534. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  535. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  536. ci_set_power_limit(rdev, default_pwr_limit);
  537. }
  538. }
  539. }
  540. } else {
  541. if (pi->caps_power_containment && pi->power_containment_features) {
  542. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  543. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  544. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  545. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  546. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  547. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  548. pi->power_containment_features = 0;
  549. }
  550. }
  551. return ret;
  552. }
  553. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  554. {
  555. struct ci_power_info *pi = ci_get_pi(rdev);
  556. PPSMC_Result smc_result;
  557. int ret = 0;
  558. if (pi->caps_cac) {
  559. if (enable) {
  560. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  561. if (smc_result != PPSMC_Result_OK) {
  562. ret = -EINVAL;
  563. pi->cac_enabled = false;
  564. } else {
  565. pi->cac_enabled = true;
  566. }
  567. } else if (pi->cac_enabled) {
  568. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  569. pi->cac_enabled = false;
  570. }
  571. }
  572. return ret;
  573. }
  574. static int ci_power_control_set_level(struct radeon_device *rdev)
  575. {
  576. struct ci_power_info *pi = ci_get_pi(rdev);
  577. struct radeon_cac_tdp_table *cac_tdp_table =
  578. rdev->pm.dpm.dyn_state.cac_tdp_table;
  579. s32 adjust_percent;
  580. s32 target_tdp;
  581. int ret = 0;
  582. bool adjust_polarity = false; /* ??? */
  583. if (pi->caps_power_containment &&
  584. (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)) {
  585. adjust_percent = adjust_polarity ?
  586. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  587. target_tdp = ((100 + adjust_percent) *
  588. (s32)cac_tdp_table->configurable_tdp) / 100;
  589. target_tdp *= 256;
  590. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  591. }
  592. return ret;
  593. }
  594. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  595. {
  596. struct ci_power_info *pi = ci_get_pi(rdev);
  597. if (pi->uvd_power_gated == gate)
  598. return;
  599. pi->uvd_power_gated = gate;
  600. ci_update_uvd_dpm(rdev, gate);
  601. }
  602. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  603. {
  604. struct ci_power_info *pi = ci_get_pi(rdev);
  605. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  606. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  607. if (vblank_time < switch_limit)
  608. return true;
  609. else
  610. return false;
  611. }
  612. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  613. struct radeon_ps *rps)
  614. {
  615. struct ci_ps *ps = ci_get_ps(rps);
  616. struct ci_power_info *pi = ci_get_pi(rdev);
  617. struct radeon_clock_and_voltage_limits *max_limits;
  618. bool disable_mclk_switching;
  619. u32 sclk, mclk;
  620. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  621. int i;
  622. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  623. ci_dpm_vblank_too_short(rdev))
  624. disable_mclk_switching = true;
  625. else
  626. disable_mclk_switching = false;
  627. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  628. pi->battery_state = true;
  629. else
  630. pi->battery_state = false;
  631. if (rdev->pm.dpm.ac_power)
  632. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  633. else
  634. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  635. if (rdev->pm.dpm.ac_power == false) {
  636. for (i = 0; i < ps->performance_level_count; i++) {
  637. if (ps->performance_levels[i].mclk > max_limits->mclk)
  638. ps->performance_levels[i].mclk = max_limits->mclk;
  639. if (ps->performance_levels[i].sclk > max_limits->sclk)
  640. ps->performance_levels[i].sclk = max_limits->sclk;
  641. }
  642. }
  643. /* limit clocks to max supported clocks based on voltage dependency tables */
  644. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  645. &max_sclk_vddc);
  646. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  647. &max_mclk_vddci);
  648. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  649. &max_mclk_vddc);
  650. for (i = 0; i < ps->performance_level_count; i++) {
  651. if (max_sclk_vddc) {
  652. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  653. ps->performance_levels[i].sclk = max_sclk_vddc;
  654. }
  655. if (max_mclk_vddci) {
  656. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  657. ps->performance_levels[i].mclk = max_mclk_vddci;
  658. }
  659. if (max_mclk_vddc) {
  660. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  661. ps->performance_levels[i].mclk = max_mclk_vddc;
  662. }
  663. }
  664. /* XXX validate the min clocks required for display */
  665. if (disable_mclk_switching) {
  666. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  667. sclk = ps->performance_levels[0].sclk;
  668. } else {
  669. mclk = ps->performance_levels[0].mclk;
  670. sclk = ps->performance_levels[0].sclk;
  671. }
  672. ps->performance_levels[0].sclk = sclk;
  673. ps->performance_levels[0].mclk = mclk;
  674. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  675. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  676. if (disable_mclk_switching) {
  677. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  678. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  679. } else {
  680. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  681. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  682. }
  683. }
  684. static int ci_set_thermal_temperature_range(struct radeon_device *rdev,
  685. int min_temp, int max_temp)
  686. {
  687. int low_temp = 0 * 1000;
  688. int high_temp = 255 * 1000;
  689. u32 tmp;
  690. if (low_temp < min_temp)
  691. low_temp = min_temp;
  692. if (high_temp > max_temp)
  693. high_temp = max_temp;
  694. if (high_temp < low_temp) {
  695. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  696. return -EINVAL;
  697. }
  698. tmp = RREG32_SMC(CG_THERMAL_INT);
  699. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  700. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  701. CI_DIG_THERM_INTL(low_temp / 1000);
  702. WREG32_SMC(CG_THERMAL_INT, tmp);
  703. #if 0
  704. /* XXX: need to figure out how to handle this properly */
  705. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  706. tmp &= DIG_THERM_DPM_MASK;
  707. tmp |= DIG_THERM_DPM(high_temp / 1000);
  708. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  709. #endif
  710. return 0;
  711. }
  712. #if 0
  713. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  714. u16 reg_offset, u32 *value)
  715. {
  716. struct ci_power_info *pi = ci_get_pi(rdev);
  717. return ci_read_smc_sram_dword(rdev,
  718. pi->soft_regs_start + reg_offset,
  719. value, pi->sram_end);
  720. }
  721. #endif
  722. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  723. u16 reg_offset, u32 value)
  724. {
  725. struct ci_power_info *pi = ci_get_pi(rdev);
  726. return ci_write_smc_sram_dword(rdev,
  727. pi->soft_regs_start + reg_offset,
  728. value, pi->sram_end);
  729. }
  730. static void ci_init_fps_limits(struct radeon_device *rdev)
  731. {
  732. struct ci_power_info *pi = ci_get_pi(rdev);
  733. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  734. if (pi->caps_fps) {
  735. u16 tmp;
  736. tmp = 45;
  737. table->FpsHighT = cpu_to_be16(tmp);
  738. tmp = 30;
  739. table->FpsLowT = cpu_to_be16(tmp);
  740. }
  741. }
  742. static int ci_update_sclk_t(struct radeon_device *rdev)
  743. {
  744. struct ci_power_info *pi = ci_get_pi(rdev);
  745. int ret = 0;
  746. u32 low_sclk_interrupt_t = 0;
  747. if (pi->caps_sclk_throttle_low_notification) {
  748. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  749. ret = ci_copy_bytes_to_smc(rdev,
  750. pi->dpm_table_start +
  751. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  752. (u8 *)&low_sclk_interrupt_t,
  753. sizeof(u32), pi->sram_end);
  754. }
  755. return ret;
  756. }
  757. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  758. {
  759. struct ci_power_info *pi = ci_get_pi(rdev);
  760. u16 leakage_id, virtual_voltage_id;
  761. u16 vddc, vddci;
  762. int i;
  763. pi->vddc_leakage.count = 0;
  764. pi->vddci_leakage.count = 0;
  765. if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  766. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  767. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  768. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  769. virtual_voltage_id,
  770. leakage_id) == 0) {
  771. if (vddc != 0 && vddc != virtual_voltage_id) {
  772. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  773. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  774. pi->vddc_leakage.count++;
  775. }
  776. if (vddci != 0 && vddci != virtual_voltage_id) {
  777. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  778. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  779. pi->vddci_leakage.count++;
  780. }
  781. }
  782. }
  783. }
  784. }
  785. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  786. {
  787. struct ci_power_info *pi = ci_get_pi(rdev);
  788. bool want_thermal_protection;
  789. enum radeon_dpm_event_src dpm_event_src;
  790. u32 tmp;
  791. switch (sources) {
  792. case 0:
  793. default:
  794. want_thermal_protection = false;
  795. break;
  796. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  797. want_thermal_protection = true;
  798. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  799. break;
  800. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  801. want_thermal_protection = true;
  802. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  803. break;
  804. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  805. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  806. want_thermal_protection = true;
  807. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  808. break;
  809. }
  810. if (want_thermal_protection) {
  811. #if 0
  812. /* XXX: need to figure out how to handle this properly */
  813. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  814. tmp &= DPM_EVENT_SRC_MASK;
  815. tmp |= DPM_EVENT_SRC(dpm_event_src);
  816. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  817. #endif
  818. tmp = RREG32_SMC(GENERAL_PWRMGT);
  819. if (pi->thermal_protection)
  820. tmp &= ~THERMAL_PROTECTION_DIS;
  821. else
  822. tmp |= THERMAL_PROTECTION_DIS;
  823. WREG32_SMC(GENERAL_PWRMGT, tmp);
  824. } else {
  825. tmp = RREG32_SMC(GENERAL_PWRMGT);
  826. tmp |= THERMAL_PROTECTION_DIS;
  827. WREG32_SMC(GENERAL_PWRMGT, tmp);
  828. }
  829. }
  830. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  831. enum radeon_dpm_auto_throttle_src source,
  832. bool enable)
  833. {
  834. struct ci_power_info *pi = ci_get_pi(rdev);
  835. if (enable) {
  836. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  837. pi->active_auto_throttle_sources |= 1 << source;
  838. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  839. }
  840. } else {
  841. if (pi->active_auto_throttle_sources & (1 << source)) {
  842. pi->active_auto_throttle_sources &= ~(1 << source);
  843. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  844. }
  845. }
  846. }
  847. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  848. {
  849. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  850. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  851. }
  852. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  853. {
  854. struct ci_power_info *pi = ci_get_pi(rdev);
  855. PPSMC_Result smc_result;
  856. if (!pi->need_update_smu7_dpm_table)
  857. return 0;
  858. if ((!pi->sclk_dpm_key_disabled) &&
  859. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  860. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  861. if (smc_result != PPSMC_Result_OK)
  862. return -EINVAL;
  863. }
  864. if ((!pi->mclk_dpm_key_disabled) &&
  865. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  866. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  867. if (smc_result != PPSMC_Result_OK)
  868. return -EINVAL;
  869. }
  870. pi->need_update_smu7_dpm_table = 0;
  871. return 0;
  872. }
  873. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  874. {
  875. struct ci_power_info *pi = ci_get_pi(rdev);
  876. PPSMC_Result smc_result;
  877. if (enable) {
  878. if (!pi->sclk_dpm_key_disabled) {
  879. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  880. if (smc_result != PPSMC_Result_OK)
  881. return -EINVAL;
  882. }
  883. if (!pi->mclk_dpm_key_disabled) {
  884. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  885. if (smc_result != PPSMC_Result_OK)
  886. return -EINVAL;
  887. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  888. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  889. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  890. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  891. udelay(10);
  892. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  893. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  894. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  895. }
  896. } else {
  897. if (!pi->sclk_dpm_key_disabled) {
  898. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  899. if (smc_result != PPSMC_Result_OK)
  900. return -EINVAL;
  901. }
  902. if (!pi->mclk_dpm_key_disabled) {
  903. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  904. if (smc_result != PPSMC_Result_OK)
  905. return -EINVAL;
  906. }
  907. }
  908. return 0;
  909. }
  910. static int ci_start_dpm(struct radeon_device *rdev)
  911. {
  912. struct ci_power_info *pi = ci_get_pi(rdev);
  913. PPSMC_Result smc_result;
  914. int ret;
  915. u32 tmp;
  916. tmp = RREG32_SMC(GENERAL_PWRMGT);
  917. tmp |= GLOBAL_PWRMGT_EN;
  918. WREG32_SMC(GENERAL_PWRMGT, tmp);
  919. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  920. tmp |= DYNAMIC_PM_EN;
  921. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  922. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  923. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  924. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  925. if (smc_result != PPSMC_Result_OK)
  926. return -EINVAL;
  927. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  928. if (ret)
  929. return ret;
  930. if (!pi->pcie_dpm_key_disabled) {
  931. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  932. if (smc_result != PPSMC_Result_OK)
  933. return -EINVAL;
  934. }
  935. return 0;
  936. }
  937. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  938. {
  939. struct ci_power_info *pi = ci_get_pi(rdev);
  940. PPSMC_Result smc_result;
  941. if (!pi->need_update_smu7_dpm_table)
  942. return 0;
  943. if ((!pi->sclk_dpm_key_disabled) &&
  944. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  945. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  946. if (smc_result != PPSMC_Result_OK)
  947. return -EINVAL;
  948. }
  949. if ((!pi->mclk_dpm_key_disabled) &&
  950. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  951. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  952. if (smc_result != PPSMC_Result_OK)
  953. return -EINVAL;
  954. }
  955. return 0;
  956. }
  957. static int ci_stop_dpm(struct radeon_device *rdev)
  958. {
  959. struct ci_power_info *pi = ci_get_pi(rdev);
  960. PPSMC_Result smc_result;
  961. int ret;
  962. u32 tmp;
  963. tmp = RREG32_SMC(GENERAL_PWRMGT);
  964. tmp &= ~GLOBAL_PWRMGT_EN;
  965. WREG32_SMC(GENERAL_PWRMGT, tmp);
  966. tmp = RREG32(SCLK_PWRMGT_CNTL);
  967. tmp &= ~DYNAMIC_PM_EN;
  968. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  969. if (!pi->pcie_dpm_key_disabled) {
  970. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  971. if (smc_result != PPSMC_Result_OK)
  972. return -EINVAL;
  973. }
  974. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  975. if (ret)
  976. return ret;
  977. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  978. if (smc_result != PPSMC_Result_OK)
  979. return -EINVAL;
  980. return 0;
  981. }
  982. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  983. {
  984. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  985. if (enable)
  986. tmp &= ~SCLK_PWRMGT_OFF;
  987. else
  988. tmp |= SCLK_PWRMGT_OFF;
  989. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  990. }
  991. #if 0
  992. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  993. bool ac_power)
  994. {
  995. struct ci_power_info *pi = ci_get_pi(rdev);
  996. struct radeon_cac_tdp_table *cac_tdp_table =
  997. rdev->pm.dpm.dyn_state.cac_tdp_table;
  998. u32 power_limit;
  999. if (ac_power)
  1000. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1001. else
  1002. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1003. ci_set_power_limit(rdev, power_limit);
  1004. if (pi->caps_automatic_dc_transition) {
  1005. if (ac_power)
  1006. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1007. else
  1008. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1009. }
  1010. return 0;
  1011. }
  1012. #endif
  1013. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1014. PPSMC_Msg msg, u32 parameter)
  1015. {
  1016. WREG32(SMC_MSG_ARG_0, parameter);
  1017. return ci_send_msg_to_smc(rdev, msg);
  1018. }
  1019. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1020. PPSMC_Msg msg, u32 *parameter)
  1021. {
  1022. PPSMC_Result smc_result;
  1023. smc_result = ci_send_msg_to_smc(rdev, msg);
  1024. if ((smc_result == PPSMC_Result_OK) && parameter)
  1025. *parameter = RREG32(SMC_MSG_ARG_0);
  1026. return smc_result;
  1027. }
  1028. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1029. {
  1030. struct ci_power_info *pi = ci_get_pi(rdev);
  1031. if (!pi->sclk_dpm_key_disabled) {
  1032. PPSMC_Result smc_result =
  1033. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, n);
  1034. if (smc_result != PPSMC_Result_OK)
  1035. return -EINVAL;
  1036. }
  1037. return 0;
  1038. }
  1039. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1040. {
  1041. struct ci_power_info *pi = ci_get_pi(rdev);
  1042. if (!pi->mclk_dpm_key_disabled) {
  1043. PPSMC_Result smc_result =
  1044. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_ForceState, n);
  1045. if (smc_result != PPSMC_Result_OK)
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1051. {
  1052. struct ci_power_info *pi = ci_get_pi(rdev);
  1053. if (!pi->pcie_dpm_key_disabled) {
  1054. PPSMC_Result smc_result =
  1055. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1056. if (smc_result != PPSMC_Result_OK)
  1057. return -EINVAL;
  1058. }
  1059. return 0;
  1060. }
  1061. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1062. {
  1063. struct ci_power_info *pi = ci_get_pi(rdev);
  1064. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1065. PPSMC_Result smc_result =
  1066. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1067. if (smc_result != PPSMC_Result_OK)
  1068. return -EINVAL;
  1069. }
  1070. return 0;
  1071. }
  1072. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1073. u32 target_tdp)
  1074. {
  1075. PPSMC_Result smc_result =
  1076. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1077. if (smc_result != PPSMC_Result_OK)
  1078. return -EINVAL;
  1079. return 0;
  1080. }
  1081. static int ci_set_boot_state(struct radeon_device *rdev)
  1082. {
  1083. return ci_enable_sclk_mclk_dpm(rdev, false);
  1084. }
  1085. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1086. {
  1087. u32 sclk_freq;
  1088. PPSMC_Result smc_result =
  1089. ci_send_msg_to_smc_return_parameter(rdev,
  1090. PPSMC_MSG_API_GetSclkFrequency,
  1091. &sclk_freq);
  1092. if (smc_result != PPSMC_Result_OK)
  1093. sclk_freq = 0;
  1094. return sclk_freq;
  1095. }
  1096. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1097. {
  1098. u32 mclk_freq;
  1099. PPSMC_Result smc_result =
  1100. ci_send_msg_to_smc_return_parameter(rdev,
  1101. PPSMC_MSG_API_GetMclkFrequency,
  1102. &mclk_freq);
  1103. if (smc_result != PPSMC_Result_OK)
  1104. mclk_freq = 0;
  1105. return mclk_freq;
  1106. }
  1107. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1108. {
  1109. int i;
  1110. ci_program_jump_on_start(rdev);
  1111. ci_start_smc_clock(rdev);
  1112. ci_start_smc(rdev);
  1113. for (i = 0; i < rdev->usec_timeout; i++) {
  1114. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1115. break;
  1116. }
  1117. }
  1118. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1119. {
  1120. ci_reset_smc(rdev);
  1121. ci_stop_smc_clock(rdev);
  1122. }
  1123. static int ci_process_firmware_header(struct radeon_device *rdev)
  1124. {
  1125. struct ci_power_info *pi = ci_get_pi(rdev);
  1126. u32 tmp;
  1127. int ret;
  1128. ret = ci_read_smc_sram_dword(rdev,
  1129. SMU7_FIRMWARE_HEADER_LOCATION +
  1130. offsetof(SMU7_Firmware_Header, DpmTable),
  1131. &tmp, pi->sram_end);
  1132. if (ret)
  1133. return ret;
  1134. pi->dpm_table_start = tmp;
  1135. ret = ci_read_smc_sram_dword(rdev,
  1136. SMU7_FIRMWARE_HEADER_LOCATION +
  1137. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1138. &tmp, pi->sram_end);
  1139. if (ret)
  1140. return ret;
  1141. pi->soft_regs_start = tmp;
  1142. ret = ci_read_smc_sram_dword(rdev,
  1143. SMU7_FIRMWARE_HEADER_LOCATION +
  1144. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1145. &tmp, pi->sram_end);
  1146. if (ret)
  1147. return ret;
  1148. pi->mc_reg_table_start = tmp;
  1149. ret = ci_read_smc_sram_dword(rdev,
  1150. SMU7_FIRMWARE_HEADER_LOCATION +
  1151. offsetof(SMU7_Firmware_Header, FanTable),
  1152. &tmp, pi->sram_end);
  1153. if (ret)
  1154. return ret;
  1155. pi->fan_table_start = tmp;
  1156. ret = ci_read_smc_sram_dword(rdev,
  1157. SMU7_FIRMWARE_HEADER_LOCATION +
  1158. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1159. &tmp, pi->sram_end);
  1160. if (ret)
  1161. return ret;
  1162. pi->arb_table_start = tmp;
  1163. return 0;
  1164. }
  1165. static void ci_read_clock_registers(struct radeon_device *rdev)
  1166. {
  1167. struct ci_power_info *pi = ci_get_pi(rdev);
  1168. pi->clock_registers.cg_spll_func_cntl =
  1169. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1170. pi->clock_registers.cg_spll_func_cntl_2 =
  1171. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1172. pi->clock_registers.cg_spll_func_cntl_3 =
  1173. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1174. pi->clock_registers.cg_spll_func_cntl_4 =
  1175. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1176. pi->clock_registers.cg_spll_spread_spectrum =
  1177. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1178. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1179. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1180. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1181. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1182. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1183. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1184. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1185. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1186. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1187. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1188. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1189. }
  1190. static void ci_init_sclk_t(struct radeon_device *rdev)
  1191. {
  1192. struct ci_power_info *pi = ci_get_pi(rdev);
  1193. pi->low_sclk_interrupt_t = 0;
  1194. }
  1195. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1196. bool enable)
  1197. {
  1198. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1199. if (enable)
  1200. tmp &= ~THERMAL_PROTECTION_DIS;
  1201. else
  1202. tmp |= THERMAL_PROTECTION_DIS;
  1203. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1204. }
  1205. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1206. {
  1207. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1208. tmp |= STATIC_PM_EN;
  1209. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1210. }
  1211. #if 0
  1212. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1213. {
  1214. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1215. udelay(25000);
  1216. return 0;
  1217. }
  1218. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1219. {
  1220. int i;
  1221. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1222. udelay(7000);
  1223. for (i = 0; i < rdev->usec_timeout; i++) {
  1224. if (RREG32(SMC_RESP_0) == 1)
  1225. break;
  1226. udelay(1000);
  1227. }
  1228. return 0;
  1229. }
  1230. #endif
  1231. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1232. bool has_display)
  1233. {
  1234. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1235. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1236. }
  1237. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1238. bool enable)
  1239. {
  1240. struct ci_power_info *pi = ci_get_pi(rdev);
  1241. if (enable) {
  1242. if (pi->caps_sclk_ds) {
  1243. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1244. return -EINVAL;
  1245. } else {
  1246. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1247. return -EINVAL;
  1248. }
  1249. } else {
  1250. if (pi->caps_sclk_ds) {
  1251. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1252. return -EINVAL;
  1253. }
  1254. }
  1255. return 0;
  1256. }
  1257. static void ci_program_display_gap(struct radeon_device *rdev)
  1258. {
  1259. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1260. u32 pre_vbi_time_in_us;
  1261. u32 frame_time_in_us;
  1262. u32 ref_clock = rdev->clock.spll.reference_freq;
  1263. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1264. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1265. tmp &= ~DISP_GAP_MASK;
  1266. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1267. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1268. else
  1269. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1270. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1271. if (refresh_rate == 0)
  1272. refresh_rate = 60;
  1273. if (vblank_time == 0xffffffff)
  1274. vblank_time = 500;
  1275. frame_time_in_us = 1000000 / refresh_rate;
  1276. pre_vbi_time_in_us =
  1277. frame_time_in_us - 200 - vblank_time;
  1278. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1279. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1280. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1281. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1282. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1283. }
  1284. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1285. {
  1286. struct ci_power_info *pi = ci_get_pi(rdev);
  1287. u32 tmp;
  1288. if (enable) {
  1289. if (pi->caps_sclk_ss_support) {
  1290. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1291. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1292. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1293. }
  1294. } else {
  1295. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1296. tmp &= ~SSEN;
  1297. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1298. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1299. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1300. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1301. }
  1302. }
  1303. static void ci_program_sstp(struct radeon_device *rdev)
  1304. {
  1305. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1306. }
  1307. static void ci_enable_display_gap(struct radeon_device *rdev)
  1308. {
  1309. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1310. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1311. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1312. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1313. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1314. }
  1315. static void ci_program_vc(struct radeon_device *rdev)
  1316. {
  1317. u32 tmp;
  1318. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1319. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1320. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1321. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1322. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1323. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1324. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1325. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1326. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1327. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1328. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1329. }
  1330. static void ci_clear_vc(struct radeon_device *rdev)
  1331. {
  1332. u32 tmp;
  1333. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1334. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1335. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1336. WREG32_SMC(CG_FTV_0, 0);
  1337. WREG32_SMC(CG_FTV_1, 0);
  1338. WREG32_SMC(CG_FTV_2, 0);
  1339. WREG32_SMC(CG_FTV_3, 0);
  1340. WREG32_SMC(CG_FTV_4, 0);
  1341. WREG32_SMC(CG_FTV_5, 0);
  1342. WREG32_SMC(CG_FTV_6, 0);
  1343. WREG32_SMC(CG_FTV_7, 0);
  1344. }
  1345. static int ci_upload_firmware(struct radeon_device *rdev)
  1346. {
  1347. struct ci_power_info *pi = ci_get_pi(rdev);
  1348. int i, ret;
  1349. for (i = 0; i < rdev->usec_timeout; i++) {
  1350. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1351. break;
  1352. }
  1353. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1354. ci_stop_smc_clock(rdev);
  1355. ci_reset_smc(rdev);
  1356. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1357. return ret;
  1358. }
  1359. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1360. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1361. struct atom_voltage_table *voltage_table)
  1362. {
  1363. u32 i;
  1364. if (voltage_dependency_table == NULL)
  1365. return -EINVAL;
  1366. voltage_table->mask_low = 0;
  1367. voltage_table->phase_delay = 0;
  1368. voltage_table->count = voltage_dependency_table->count;
  1369. for (i = 0; i < voltage_table->count; i++) {
  1370. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1371. voltage_table->entries[i].smio_low = 0;
  1372. }
  1373. return 0;
  1374. }
  1375. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1376. {
  1377. struct ci_power_info *pi = ci_get_pi(rdev);
  1378. int ret;
  1379. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1380. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1381. VOLTAGE_OBJ_GPIO_LUT,
  1382. &pi->vddc_voltage_table);
  1383. if (ret)
  1384. return ret;
  1385. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1386. ret = ci_get_svi2_voltage_table(rdev,
  1387. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1388. &pi->vddc_voltage_table);
  1389. if (ret)
  1390. return ret;
  1391. }
  1392. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1393. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1394. &pi->vddc_voltage_table);
  1395. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1396. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1397. VOLTAGE_OBJ_GPIO_LUT,
  1398. &pi->vddci_voltage_table);
  1399. if (ret)
  1400. return ret;
  1401. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1402. ret = ci_get_svi2_voltage_table(rdev,
  1403. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1404. &pi->vddci_voltage_table);
  1405. if (ret)
  1406. return ret;
  1407. }
  1408. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1409. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1410. &pi->vddci_voltage_table);
  1411. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1412. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1413. VOLTAGE_OBJ_GPIO_LUT,
  1414. &pi->mvdd_voltage_table);
  1415. if (ret)
  1416. return ret;
  1417. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1418. ret = ci_get_svi2_voltage_table(rdev,
  1419. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1420. &pi->mvdd_voltage_table);
  1421. if (ret)
  1422. return ret;
  1423. }
  1424. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1425. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1426. &pi->mvdd_voltage_table);
  1427. return 0;
  1428. }
  1429. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1430. struct atom_voltage_table_entry *voltage_table,
  1431. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1432. {
  1433. int ret;
  1434. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1435. &smc_voltage_table->StdVoltageHiSidd,
  1436. &smc_voltage_table->StdVoltageLoSidd);
  1437. if (ret) {
  1438. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1439. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1440. }
  1441. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1442. smc_voltage_table->StdVoltageHiSidd =
  1443. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1444. smc_voltage_table->StdVoltageLoSidd =
  1445. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1446. }
  1447. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1448. SMU7_Discrete_DpmTable *table)
  1449. {
  1450. struct ci_power_info *pi = ci_get_pi(rdev);
  1451. unsigned int count;
  1452. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1453. for (count = 0; count < table->VddcLevelCount; count++) {
  1454. ci_populate_smc_voltage_table(rdev,
  1455. &pi->vddc_voltage_table.entries[count],
  1456. &table->VddcLevel[count]);
  1457. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1458. table->VddcLevel[count].Smio |=
  1459. pi->vddc_voltage_table.entries[count].smio_low;
  1460. else
  1461. table->VddcLevel[count].Smio = 0;
  1462. }
  1463. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1464. return 0;
  1465. }
  1466. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1467. SMU7_Discrete_DpmTable *table)
  1468. {
  1469. unsigned int count;
  1470. struct ci_power_info *pi = ci_get_pi(rdev);
  1471. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1472. for (count = 0; count < table->VddciLevelCount; count++) {
  1473. ci_populate_smc_voltage_table(rdev,
  1474. &pi->vddci_voltage_table.entries[count],
  1475. &table->VddciLevel[count]);
  1476. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1477. table->VddciLevel[count].Smio |=
  1478. pi->vddci_voltage_table.entries[count].smio_low;
  1479. else
  1480. table->VddciLevel[count].Smio = 0;
  1481. }
  1482. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1483. return 0;
  1484. }
  1485. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1486. SMU7_Discrete_DpmTable *table)
  1487. {
  1488. struct ci_power_info *pi = ci_get_pi(rdev);
  1489. unsigned int count;
  1490. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1491. for (count = 0; count < table->MvddLevelCount; count++) {
  1492. ci_populate_smc_voltage_table(rdev,
  1493. &pi->mvdd_voltage_table.entries[count],
  1494. &table->MvddLevel[count]);
  1495. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1496. table->MvddLevel[count].Smio |=
  1497. pi->mvdd_voltage_table.entries[count].smio_low;
  1498. else
  1499. table->MvddLevel[count].Smio = 0;
  1500. }
  1501. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1502. return 0;
  1503. }
  1504. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1505. SMU7_Discrete_DpmTable *table)
  1506. {
  1507. int ret;
  1508. ret = ci_populate_smc_vddc_table(rdev, table);
  1509. if (ret)
  1510. return ret;
  1511. ret = ci_populate_smc_vddci_table(rdev, table);
  1512. if (ret)
  1513. return ret;
  1514. ret = ci_populate_smc_mvdd_table(rdev, table);
  1515. if (ret)
  1516. return ret;
  1517. return 0;
  1518. }
  1519. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1520. SMU7_Discrete_VoltageLevel *voltage)
  1521. {
  1522. struct ci_power_info *pi = ci_get_pi(rdev);
  1523. u32 i = 0;
  1524. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1525. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1526. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1527. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1528. break;
  1529. }
  1530. }
  1531. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1532. return -EINVAL;
  1533. }
  1534. return -EINVAL;
  1535. }
  1536. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1537. struct atom_voltage_table_entry *voltage_table,
  1538. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1539. {
  1540. u16 v_index, idx;
  1541. bool voltage_found = false;
  1542. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1543. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1544. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1545. return -EINVAL;
  1546. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1547. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1548. if (voltage_table->value ==
  1549. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1550. voltage_found = true;
  1551. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1552. idx = v_index;
  1553. else
  1554. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1555. *std_voltage_lo_sidd =
  1556. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1557. *std_voltage_hi_sidd =
  1558. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1559. break;
  1560. }
  1561. }
  1562. if (!voltage_found) {
  1563. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1564. if (voltage_table->value <=
  1565. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1566. voltage_found = true;
  1567. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1568. idx = v_index;
  1569. else
  1570. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1571. *std_voltage_lo_sidd =
  1572. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1573. *std_voltage_hi_sidd =
  1574. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1575. break;
  1576. }
  1577. }
  1578. }
  1579. }
  1580. return 0;
  1581. }
  1582. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1583. const struct radeon_phase_shedding_limits_table *limits,
  1584. u32 sclk,
  1585. u32 *phase_shedding)
  1586. {
  1587. unsigned int i;
  1588. *phase_shedding = 1;
  1589. for (i = 0; i < limits->count; i++) {
  1590. if (sclk < limits->entries[i].sclk) {
  1591. *phase_shedding = i;
  1592. break;
  1593. }
  1594. }
  1595. }
  1596. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1597. const struct radeon_phase_shedding_limits_table *limits,
  1598. u32 mclk,
  1599. u32 *phase_shedding)
  1600. {
  1601. unsigned int i;
  1602. *phase_shedding = 1;
  1603. for (i = 0; i < limits->count; i++) {
  1604. if (mclk < limits->entries[i].mclk) {
  1605. *phase_shedding = i;
  1606. break;
  1607. }
  1608. }
  1609. }
  1610. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1611. {
  1612. struct ci_power_info *pi = ci_get_pi(rdev);
  1613. u32 tmp;
  1614. int ret;
  1615. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1616. &tmp, pi->sram_end);
  1617. if (ret)
  1618. return ret;
  1619. tmp &= 0x00FFFFFF;
  1620. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1621. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1622. tmp, pi->sram_end);
  1623. }
  1624. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1625. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1626. u32 clock, u32 *voltage)
  1627. {
  1628. u32 i = 0;
  1629. if (allowed_clock_voltage_table->count == 0)
  1630. return -EINVAL;
  1631. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1632. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1633. *voltage = allowed_clock_voltage_table->entries[i].v;
  1634. return 0;
  1635. }
  1636. }
  1637. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1638. return 0;
  1639. }
  1640. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1641. u32 sclk, u32 min_sclk_in_sr)
  1642. {
  1643. u32 i;
  1644. u32 tmp;
  1645. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1646. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1647. if (sclk < min)
  1648. return 0;
  1649. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1650. tmp = sclk / (1 << i);
  1651. if (tmp >= min || i == 0)
  1652. break;
  1653. }
  1654. return (u8)i;
  1655. }
  1656. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1657. {
  1658. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1659. }
  1660. static int ci_reset_to_default(struct radeon_device *rdev)
  1661. {
  1662. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1663. 0 : -EINVAL;
  1664. }
  1665. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  1666. {
  1667. u32 tmp;
  1668. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  1669. if (tmp == MC_CG_ARB_FREQ_F0)
  1670. return 0;
  1671. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1672. }
  1673. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  1674. u32 sclk,
  1675. u32 mclk,
  1676. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  1677. {
  1678. u32 dram_timing;
  1679. u32 dram_timing2;
  1680. u32 burst_time;
  1681. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  1682. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1683. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1684. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  1685. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  1686. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  1687. arb_regs->McArbBurstTime = (u8)burst_time;
  1688. return 0;
  1689. }
  1690. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  1691. {
  1692. struct ci_power_info *pi = ci_get_pi(rdev);
  1693. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  1694. u32 i, j;
  1695. int ret = 0;
  1696. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  1697. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  1698. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  1699. ret = ci_populate_memory_timing_parameters(rdev,
  1700. pi->dpm_table.sclk_table.dpm_levels[i].value,
  1701. pi->dpm_table.mclk_table.dpm_levels[j].value,
  1702. &arb_regs.entries[i][j]);
  1703. if (ret)
  1704. break;
  1705. }
  1706. }
  1707. if (ret == 0)
  1708. ret = ci_copy_bytes_to_smc(rdev,
  1709. pi->arb_table_start,
  1710. (u8 *)&arb_regs,
  1711. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  1712. pi->sram_end);
  1713. return ret;
  1714. }
  1715. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  1716. {
  1717. struct ci_power_info *pi = ci_get_pi(rdev);
  1718. if (pi->need_update_smu7_dpm_table == 0)
  1719. return 0;
  1720. return ci_do_program_memory_timing_parameters(rdev);
  1721. }
  1722. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  1723. struct radeon_ps *radeon_boot_state)
  1724. {
  1725. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  1726. struct ci_power_info *pi = ci_get_pi(rdev);
  1727. u32 level = 0;
  1728. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  1729. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  1730. boot_state->performance_levels[0].sclk) {
  1731. pi->smc_state_table.GraphicsBootLevel = level;
  1732. break;
  1733. }
  1734. }
  1735. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  1736. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  1737. boot_state->performance_levels[0].mclk) {
  1738. pi->smc_state_table.MemoryBootLevel = level;
  1739. break;
  1740. }
  1741. }
  1742. }
  1743. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  1744. {
  1745. u32 i;
  1746. u32 mask_value = 0;
  1747. for (i = dpm_table->count; i > 0; i--) {
  1748. mask_value = mask_value << 1;
  1749. if (dpm_table->dpm_levels[i-1].enabled)
  1750. mask_value |= 0x1;
  1751. else
  1752. mask_value &= 0xFFFFFFFE;
  1753. }
  1754. return mask_value;
  1755. }
  1756. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  1757. SMU7_Discrete_DpmTable *table)
  1758. {
  1759. struct ci_power_info *pi = ci_get_pi(rdev);
  1760. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  1761. u32 i;
  1762. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  1763. table->LinkLevel[i].PcieGenSpeed =
  1764. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  1765. table->LinkLevel[i].PcieLaneCount =
  1766. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  1767. table->LinkLevel[i].EnabledForActivity = 1;
  1768. table->LinkLevel[i].DownT = cpu_to_be32(5);
  1769. table->LinkLevel[i].UpT = cpu_to_be32(30);
  1770. }
  1771. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  1772. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  1773. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  1774. }
  1775. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  1776. SMU7_Discrete_DpmTable *table)
  1777. {
  1778. u32 count;
  1779. struct atom_clock_dividers dividers;
  1780. int ret = -EINVAL;
  1781. table->UvdLevelCount =
  1782. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  1783. for (count = 0; count < table->UvdLevelCount; count++) {
  1784. table->UvdLevel[count].VclkFrequency =
  1785. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  1786. table->UvdLevel[count].DclkFrequency =
  1787. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  1788. table->UvdLevel[count].MinVddc =
  1789. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1790. table->UvdLevel[count].MinVddcPhases = 1;
  1791. ret = radeon_atom_get_clock_dividers(rdev,
  1792. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1793. table->UvdLevel[count].VclkFrequency, false, &dividers);
  1794. if (ret)
  1795. return ret;
  1796. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  1797. ret = radeon_atom_get_clock_dividers(rdev,
  1798. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1799. table->UvdLevel[count].DclkFrequency, false, &dividers);
  1800. if (ret)
  1801. return ret;
  1802. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  1803. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  1804. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  1805. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  1806. }
  1807. return ret;
  1808. }
  1809. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  1810. SMU7_Discrete_DpmTable *table)
  1811. {
  1812. u32 count;
  1813. struct atom_clock_dividers dividers;
  1814. int ret = -EINVAL;
  1815. table->VceLevelCount =
  1816. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  1817. for (count = 0; count < table->VceLevelCount; count++) {
  1818. table->VceLevel[count].Frequency =
  1819. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  1820. table->VceLevel[count].MinVoltage =
  1821. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1822. table->VceLevel[count].MinPhases = 1;
  1823. ret = radeon_atom_get_clock_dividers(rdev,
  1824. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1825. table->VceLevel[count].Frequency, false, &dividers);
  1826. if (ret)
  1827. return ret;
  1828. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  1829. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  1830. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  1831. }
  1832. return ret;
  1833. }
  1834. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  1835. SMU7_Discrete_DpmTable *table)
  1836. {
  1837. u32 count;
  1838. struct atom_clock_dividers dividers;
  1839. int ret = -EINVAL;
  1840. table->AcpLevelCount = (u8)
  1841. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  1842. for (count = 0; count < table->AcpLevelCount; count++) {
  1843. table->AcpLevel[count].Frequency =
  1844. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  1845. table->AcpLevel[count].MinVoltage =
  1846. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  1847. table->AcpLevel[count].MinPhases = 1;
  1848. ret = radeon_atom_get_clock_dividers(rdev,
  1849. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1850. table->AcpLevel[count].Frequency, false, &dividers);
  1851. if (ret)
  1852. return ret;
  1853. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  1854. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  1855. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  1856. }
  1857. return ret;
  1858. }
  1859. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  1860. SMU7_Discrete_DpmTable *table)
  1861. {
  1862. u32 count;
  1863. struct atom_clock_dividers dividers;
  1864. int ret = -EINVAL;
  1865. table->SamuLevelCount =
  1866. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  1867. for (count = 0; count < table->SamuLevelCount; count++) {
  1868. table->SamuLevel[count].Frequency =
  1869. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  1870. table->SamuLevel[count].MinVoltage =
  1871. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1872. table->SamuLevel[count].MinPhases = 1;
  1873. ret = radeon_atom_get_clock_dividers(rdev,
  1874. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1875. table->SamuLevel[count].Frequency, false, &dividers);
  1876. if (ret)
  1877. return ret;
  1878. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  1879. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  1880. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  1881. }
  1882. return ret;
  1883. }
  1884. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  1885. u32 memory_clock,
  1886. SMU7_Discrete_MemoryLevel *mclk,
  1887. bool strobe_mode,
  1888. bool dll_state_on)
  1889. {
  1890. struct ci_power_info *pi = ci_get_pi(rdev);
  1891. u32 dll_cntl = pi->clock_registers.dll_cntl;
  1892. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  1893. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  1894. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  1895. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  1896. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  1897. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  1898. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  1899. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  1900. struct atom_mpll_param mpll_param;
  1901. int ret;
  1902. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  1903. if (ret)
  1904. return ret;
  1905. mpll_func_cntl &= ~BWCTRL_MASK;
  1906. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  1907. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  1908. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  1909. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  1910. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  1911. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  1912. if (pi->mem_gddr5) {
  1913. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  1914. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  1915. YCLK_POST_DIV(mpll_param.post_div);
  1916. }
  1917. if (pi->caps_mclk_ss_support) {
  1918. struct radeon_atom_ss ss;
  1919. u32 freq_nom;
  1920. u32 tmp;
  1921. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1922. if (pi->mem_gddr5)
  1923. freq_nom = memory_clock * 4;
  1924. else
  1925. freq_nom = memory_clock * 2;
  1926. tmp = (freq_nom / reference_clock);
  1927. tmp = tmp * tmp;
  1928. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1929. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  1930. u32 clks = reference_clock * 5 / ss.rate;
  1931. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  1932. mpll_ss1 &= ~CLKV_MASK;
  1933. mpll_ss1 |= CLKV(clkv);
  1934. mpll_ss2 &= ~CLKS_MASK;
  1935. mpll_ss2 |= CLKS(clks);
  1936. }
  1937. }
  1938. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1939. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  1940. if (dll_state_on)
  1941. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  1942. else
  1943. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  1944. mclk->MclkFrequency = memory_clock;
  1945. mclk->MpllFuncCntl = mpll_func_cntl;
  1946. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  1947. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  1948. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  1949. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  1950. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  1951. mclk->DllCntl = dll_cntl;
  1952. mclk->MpllSs1 = mpll_ss1;
  1953. mclk->MpllSs2 = mpll_ss2;
  1954. return 0;
  1955. }
  1956. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  1957. u32 memory_clock,
  1958. SMU7_Discrete_MemoryLevel *memory_level)
  1959. {
  1960. struct ci_power_info *pi = ci_get_pi(rdev);
  1961. int ret;
  1962. bool dll_state_on;
  1963. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  1964. ret = ci_get_dependency_volt_by_clk(rdev,
  1965. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1966. memory_clock, &memory_level->MinVddc);
  1967. if (ret)
  1968. return ret;
  1969. }
  1970. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  1971. ret = ci_get_dependency_volt_by_clk(rdev,
  1972. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1973. memory_clock, &memory_level->MinVddci);
  1974. if (ret)
  1975. return ret;
  1976. }
  1977. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  1978. ret = ci_get_dependency_volt_by_clk(rdev,
  1979. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1980. memory_clock, &memory_level->MinMvdd);
  1981. if (ret)
  1982. return ret;
  1983. }
  1984. memory_level->MinVddcPhases = 1;
  1985. if (pi->vddc_phase_shed_control)
  1986. ci_populate_phase_value_based_on_mclk(rdev,
  1987. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  1988. memory_clock,
  1989. &memory_level->MinVddcPhases);
  1990. memory_level->EnabledForThrottle = 1;
  1991. memory_level->EnabledForActivity = 1;
  1992. memory_level->UpH = 0;
  1993. memory_level->DownH = 100;
  1994. memory_level->VoltageDownH = 0;
  1995. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  1996. memory_level->StutterEnable = false;
  1997. memory_level->StrobeEnable = false;
  1998. memory_level->EdcReadEnable = false;
  1999. memory_level->EdcWriteEnable = false;
  2000. memory_level->RttEnable = false;
  2001. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2002. if (pi->mclk_stutter_mode_threshold &&
  2003. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2004. (pi->uvd_enabled == false) &&
  2005. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2006. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2007. memory_level->StutterEnable = true;
  2008. if (pi->mclk_strobe_mode_threshold &&
  2009. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2010. memory_level->StrobeEnable = 1;
  2011. if (pi->mem_gddr5) {
  2012. memory_level->StrobeRatio =
  2013. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2014. if (pi->mclk_edc_enable_threshold &&
  2015. (memory_clock > pi->mclk_edc_enable_threshold))
  2016. memory_level->EdcReadEnable = true;
  2017. if (pi->mclk_edc_wr_enable_threshold &&
  2018. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2019. memory_level->EdcWriteEnable = true;
  2020. if (memory_level->StrobeEnable) {
  2021. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2022. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2023. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2024. else
  2025. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2026. } else {
  2027. dll_state_on = pi->dll_default_on;
  2028. }
  2029. } else {
  2030. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2031. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2032. }
  2033. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2034. if (ret)
  2035. return ret;
  2036. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2037. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2038. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2039. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2040. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2041. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2042. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2043. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2044. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2045. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2046. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2047. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2048. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2049. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2050. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2051. return 0;
  2052. }
  2053. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2054. SMU7_Discrete_DpmTable *table)
  2055. {
  2056. struct ci_power_info *pi = ci_get_pi(rdev);
  2057. struct atom_clock_dividers dividers;
  2058. SMU7_Discrete_VoltageLevel voltage_level;
  2059. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2060. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2061. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2062. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2063. int ret;
  2064. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2065. if (pi->acpi_vddc)
  2066. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2067. else
  2068. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2069. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2070. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2071. ret = radeon_atom_get_clock_dividers(rdev,
  2072. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2073. table->ACPILevel.SclkFrequency, false, &dividers);
  2074. if (ret)
  2075. return ret;
  2076. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2077. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2078. table->ACPILevel.DeepSleepDivId = 0;
  2079. spll_func_cntl &= ~SPLL_PWRON;
  2080. spll_func_cntl |= SPLL_RESET;
  2081. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2082. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2083. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2084. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2085. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2086. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2087. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2088. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2089. table->ACPILevel.CcPwrDynRm = 0;
  2090. table->ACPILevel.CcPwrDynRm1 = 0;
  2091. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2092. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2093. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2094. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2095. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2096. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2097. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2098. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2099. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2100. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2101. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2102. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2103. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2104. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2105. if (pi->acpi_vddci)
  2106. table->MemoryACPILevel.MinVddci =
  2107. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2108. else
  2109. table->MemoryACPILevel.MinVddci =
  2110. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2111. }
  2112. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2113. table->MemoryACPILevel.MinMvdd = 0;
  2114. else
  2115. table->MemoryACPILevel.MinMvdd =
  2116. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2117. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2118. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2119. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2120. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2121. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2122. table->MemoryACPILevel.MpllAdFuncCntl =
  2123. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2124. table->MemoryACPILevel.MpllDqFuncCntl =
  2125. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2126. table->MemoryACPILevel.MpllFuncCntl =
  2127. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2128. table->MemoryACPILevel.MpllFuncCntl_1 =
  2129. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2130. table->MemoryACPILevel.MpllFuncCntl_2 =
  2131. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2132. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2133. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2134. table->MemoryACPILevel.EnabledForThrottle = 0;
  2135. table->MemoryACPILevel.EnabledForActivity = 0;
  2136. table->MemoryACPILevel.UpH = 0;
  2137. table->MemoryACPILevel.DownH = 100;
  2138. table->MemoryACPILevel.VoltageDownH = 0;
  2139. table->MemoryACPILevel.ActivityLevel =
  2140. cpu_to_be16((u16)pi->mclk_activity_target);
  2141. table->MemoryACPILevel.StutterEnable = false;
  2142. table->MemoryACPILevel.StrobeEnable = false;
  2143. table->MemoryACPILevel.EdcReadEnable = false;
  2144. table->MemoryACPILevel.EdcWriteEnable = false;
  2145. table->MemoryACPILevel.RttEnable = false;
  2146. return 0;
  2147. }
  2148. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2149. {
  2150. struct ci_power_info *pi = ci_get_pi(rdev);
  2151. struct ci_ulv_parm *ulv = &pi->ulv;
  2152. if (ulv->supported) {
  2153. if (enable)
  2154. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2155. 0 : -EINVAL;
  2156. else
  2157. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2158. 0 : -EINVAL;
  2159. }
  2160. return 0;
  2161. }
  2162. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2163. SMU7_Discrete_Ulv *state)
  2164. {
  2165. struct ci_power_info *pi = ci_get_pi(rdev);
  2166. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2167. state->CcPwrDynRm = 0;
  2168. state->CcPwrDynRm1 = 0;
  2169. if (ulv_voltage == 0) {
  2170. pi->ulv.supported = false;
  2171. return 0;
  2172. }
  2173. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2174. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2175. state->VddcOffset = 0;
  2176. else
  2177. state->VddcOffset =
  2178. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2179. } else {
  2180. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2181. state->VddcOffsetVid = 0;
  2182. else
  2183. state->VddcOffsetVid = (u8)
  2184. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2185. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2186. }
  2187. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2188. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2189. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2190. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2191. return 0;
  2192. }
  2193. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2194. u32 engine_clock,
  2195. SMU7_Discrete_GraphicsLevel *sclk)
  2196. {
  2197. struct ci_power_info *pi = ci_get_pi(rdev);
  2198. struct atom_clock_dividers dividers;
  2199. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2200. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2201. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2202. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2203. u32 reference_clock = rdev->clock.spll.reference_freq;
  2204. u32 reference_divider;
  2205. u32 fbdiv;
  2206. int ret;
  2207. ret = radeon_atom_get_clock_dividers(rdev,
  2208. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2209. engine_clock, false, &dividers);
  2210. if (ret)
  2211. return ret;
  2212. reference_divider = 1 + dividers.ref_div;
  2213. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2214. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2215. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2216. spll_func_cntl_3 |= SPLL_DITHEN;
  2217. if (pi->caps_sclk_ss_support) {
  2218. struct radeon_atom_ss ss;
  2219. u32 vco_freq = engine_clock * dividers.post_div;
  2220. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2221. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2222. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2223. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2224. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2225. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2226. cg_spll_spread_spectrum |= SSEN;
  2227. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2228. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2229. }
  2230. }
  2231. sclk->SclkFrequency = engine_clock;
  2232. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2233. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2234. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2235. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2236. sclk->SclkDid = (u8)dividers.post_divider;
  2237. return 0;
  2238. }
  2239. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2240. u32 engine_clock,
  2241. u16 sclk_activity_level_t,
  2242. SMU7_Discrete_GraphicsLevel *graphic_level)
  2243. {
  2244. struct ci_power_info *pi = ci_get_pi(rdev);
  2245. int ret;
  2246. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2247. if (ret)
  2248. return ret;
  2249. ret = ci_get_dependency_volt_by_clk(rdev,
  2250. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2251. engine_clock, &graphic_level->MinVddc);
  2252. if (ret)
  2253. return ret;
  2254. graphic_level->SclkFrequency = engine_clock;
  2255. graphic_level->Flags = 0;
  2256. graphic_level->MinVddcPhases = 1;
  2257. if (pi->vddc_phase_shed_control)
  2258. ci_populate_phase_value_based_on_sclk(rdev,
  2259. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2260. engine_clock,
  2261. &graphic_level->MinVddcPhases);
  2262. graphic_level->ActivityLevel = sclk_activity_level_t;
  2263. graphic_level->CcPwrDynRm = 0;
  2264. graphic_level->CcPwrDynRm1 = 0;
  2265. graphic_level->EnabledForActivity = 1;
  2266. graphic_level->EnabledForThrottle = 1;
  2267. graphic_level->UpH = 0;
  2268. graphic_level->DownH = 0;
  2269. graphic_level->VoltageDownH = 0;
  2270. graphic_level->PowerThrottle = 0;
  2271. if (pi->caps_sclk_ds)
  2272. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2273. engine_clock,
  2274. CISLAND_MINIMUM_ENGINE_CLOCK);
  2275. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2276. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2277. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2278. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2279. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2280. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2281. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2282. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2283. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2284. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2285. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2286. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2287. return 0;
  2288. }
  2289. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2290. {
  2291. struct ci_power_info *pi = ci_get_pi(rdev);
  2292. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2293. u32 level_array_address = pi->dpm_table_start +
  2294. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2295. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2296. SMU7_MAX_LEVELS_GRAPHICS;
  2297. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2298. u32 i, ret;
  2299. memset(levels, 0, level_array_size);
  2300. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2301. ret = ci_populate_single_graphic_level(rdev,
  2302. dpm_table->sclk_table.dpm_levels[i].value,
  2303. (u16)pi->activity_target[i],
  2304. &pi->smc_state_table.GraphicsLevel[i]);
  2305. if (ret)
  2306. return ret;
  2307. if (i == (dpm_table->sclk_table.count - 1))
  2308. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2309. PPSMC_DISPLAY_WATERMARK_HIGH;
  2310. }
  2311. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2312. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2313. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2314. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2315. (u8 *)levels, level_array_size,
  2316. pi->sram_end);
  2317. if (ret)
  2318. return ret;
  2319. return 0;
  2320. }
  2321. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2322. SMU7_Discrete_Ulv *ulv_level)
  2323. {
  2324. return ci_populate_ulv_level(rdev, ulv_level);
  2325. }
  2326. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2327. {
  2328. struct ci_power_info *pi = ci_get_pi(rdev);
  2329. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2330. u32 level_array_address = pi->dpm_table_start +
  2331. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2332. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2333. SMU7_MAX_LEVELS_MEMORY;
  2334. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2335. u32 i, ret;
  2336. memset(levels, 0, level_array_size);
  2337. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2338. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2339. return -EINVAL;
  2340. ret = ci_populate_single_memory_level(rdev,
  2341. dpm_table->mclk_table.dpm_levels[i].value,
  2342. &pi->smc_state_table.MemoryLevel[i]);
  2343. if (ret)
  2344. return ret;
  2345. }
  2346. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2347. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2348. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2349. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2350. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2351. PPSMC_DISPLAY_WATERMARK_HIGH;
  2352. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2353. (u8 *)levels, level_array_size,
  2354. pi->sram_end);
  2355. if (ret)
  2356. return ret;
  2357. return 0;
  2358. }
  2359. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2360. struct ci_single_dpm_table* dpm_table,
  2361. u32 count)
  2362. {
  2363. u32 i;
  2364. dpm_table->count = count;
  2365. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2366. dpm_table->dpm_levels[i].enabled = false;
  2367. }
  2368. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2369. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2370. {
  2371. dpm_table->dpm_levels[index].value = pcie_gen;
  2372. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2373. dpm_table->dpm_levels[index].enabled = true;
  2374. }
  2375. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2376. {
  2377. struct ci_power_info *pi = ci_get_pi(rdev);
  2378. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2379. return -EINVAL;
  2380. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2381. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2382. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2383. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2384. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2385. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2386. }
  2387. ci_reset_single_dpm_table(rdev,
  2388. &pi->dpm_table.pcie_speed_table,
  2389. SMU7_MAX_LEVELS_LINK);
  2390. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2391. pi->pcie_gen_powersaving.min,
  2392. pi->pcie_lane_powersaving.min);
  2393. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2394. pi->pcie_gen_performance.min,
  2395. pi->pcie_lane_performance.min);
  2396. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2397. pi->pcie_gen_powersaving.min,
  2398. pi->pcie_lane_powersaving.max);
  2399. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2400. pi->pcie_gen_performance.min,
  2401. pi->pcie_lane_performance.max);
  2402. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2403. pi->pcie_gen_powersaving.max,
  2404. pi->pcie_lane_powersaving.max);
  2405. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2406. pi->pcie_gen_performance.max,
  2407. pi->pcie_lane_performance.max);
  2408. pi->dpm_table.pcie_speed_table.count = 6;
  2409. return 0;
  2410. }
  2411. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2412. {
  2413. struct ci_power_info *pi = ci_get_pi(rdev);
  2414. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2415. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2416. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2417. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2418. struct radeon_cac_leakage_table *std_voltage_table =
  2419. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2420. u32 i;
  2421. if (allowed_sclk_vddc_table == NULL)
  2422. return -EINVAL;
  2423. if (allowed_sclk_vddc_table->count < 1)
  2424. return -EINVAL;
  2425. if (allowed_mclk_table == NULL)
  2426. return -EINVAL;
  2427. if (allowed_mclk_table->count < 1)
  2428. return -EINVAL;
  2429. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2430. ci_reset_single_dpm_table(rdev,
  2431. &pi->dpm_table.sclk_table,
  2432. SMU7_MAX_LEVELS_GRAPHICS);
  2433. ci_reset_single_dpm_table(rdev,
  2434. &pi->dpm_table.mclk_table,
  2435. SMU7_MAX_LEVELS_MEMORY);
  2436. ci_reset_single_dpm_table(rdev,
  2437. &pi->dpm_table.vddc_table,
  2438. SMU7_MAX_LEVELS_VDDC);
  2439. ci_reset_single_dpm_table(rdev,
  2440. &pi->dpm_table.vddci_table,
  2441. SMU7_MAX_LEVELS_VDDCI);
  2442. ci_reset_single_dpm_table(rdev,
  2443. &pi->dpm_table.mvdd_table,
  2444. SMU7_MAX_LEVELS_MVDD);
  2445. pi->dpm_table.sclk_table.count = 0;
  2446. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2447. if ((i == 0) ||
  2448. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2449. allowed_sclk_vddc_table->entries[i].clk)) {
  2450. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2451. allowed_sclk_vddc_table->entries[i].clk;
  2452. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled = true;
  2453. pi->dpm_table.sclk_table.count++;
  2454. }
  2455. }
  2456. pi->dpm_table.mclk_table.count = 0;
  2457. for (i = 0; i < allowed_mclk_table->count; i++) {
  2458. if ((i==0) ||
  2459. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2460. allowed_mclk_table->entries[i].clk)) {
  2461. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2462. allowed_mclk_table->entries[i].clk;
  2463. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled = true;
  2464. pi->dpm_table.mclk_table.count++;
  2465. }
  2466. }
  2467. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2468. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2469. allowed_sclk_vddc_table->entries[i].v;
  2470. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2471. std_voltage_table->entries[i].leakage;
  2472. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2473. }
  2474. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2475. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2476. if (allowed_mclk_table) {
  2477. for (i = 0; i < allowed_mclk_table->count; i++) {
  2478. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2479. allowed_mclk_table->entries[i].v;
  2480. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2481. }
  2482. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2483. }
  2484. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2485. if (allowed_mclk_table) {
  2486. for (i = 0; i < allowed_mclk_table->count; i++) {
  2487. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2488. allowed_mclk_table->entries[i].v;
  2489. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2490. }
  2491. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2492. }
  2493. ci_setup_default_pcie_tables(rdev);
  2494. return 0;
  2495. }
  2496. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2497. u32 value, u32 *boot_level)
  2498. {
  2499. u32 i;
  2500. int ret = -EINVAL;
  2501. for(i = 0; i < table->count; i++) {
  2502. if (value == table->dpm_levels[i].value) {
  2503. *boot_level = i;
  2504. ret = 0;
  2505. }
  2506. }
  2507. return ret;
  2508. }
  2509. static int ci_init_smc_table(struct radeon_device *rdev)
  2510. {
  2511. struct ci_power_info *pi = ci_get_pi(rdev);
  2512. struct ci_ulv_parm *ulv = &pi->ulv;
  2513. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2514. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2515. int ret;
  2516. ret = ci_setup_default_dpm_tables(rdev);
  2517. if (ret)
  2518. return ret;
  2519. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2520. ci_populate_smc_voltage_tables(rdev, table);
  2521. ci_init_fps_limits(rdev);
  2522. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2523. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2524. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2525. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2526. if (pi->mem_gddr5)
  2527. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2528. if (ulv->supported) {
  2529. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2530. if (ret)
  2531. return ret;
  2532. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2533. }
  2534. ret = ci_populate_all_graphic_levels(rdev);
  2535. if (ret)
  2536. return ret;
  2537. ret = ci_populate_all_memory_levels(rdev);
  2538. if (ret)
  2539. return ret;
  2540. ci_populate_smc_link_level(rdev, table);
  2541. ret = ci_populate_smc_acpi_level(rdev, table);
  2542. if (ret)
  2543. return ret;
  2544. ret = ci_populate_smc_vce_level(rdev, table);
  2545. if (ret)
  2546. return ret;
  2547. ret = ci_populate_smc_acp_level(rdev, table);
  2548. if (ret)
  2549. return ret;
  2550. ret = ci_populate_smc_samu_level(rdev, table);
  2551. if (ret)
  2552. return ret;
  2553. ret = ci_do_program_memory_timing_parameters(rdev);
  2554. if (ret)
  2555. return ret;
  2556. ret = ci_populate_smc_uvd_level(rdev, table);
  2557. if (ret)
  2558. return ret;
  2559. table->UvdBootLevel = 0;
  2560. table->VceBootLevel = 0;
  2561. table->AcpBootLevel = 0;
  2562. table->SamuBootLevel = 0;
  2563. table->GraphicsBootLevel = 0;
  2564. table->MemoryBootLevel = 0;
  2565. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2566. pi->vbios_boot_state.sclk_bootup_value,
  2567. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2568. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2569. pi->vbios_boot_state.mclk_bootup_value,
  2570. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2571. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2572. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2573. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2574. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2575. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2576. if (ret)
  2577. return ret;
  2578. table->UVDInterval = 1;
  2579. table->VCEInterval = 1;
  2580. table->ACPInterval = 1;
  2581. table->SAMUInterval = 1;
  2582. table->GraphicsVoltageChangeEnable = 1;
  2583. table->GraphicsThermThrottleEnable = 1;
  2584. table->GraphicsInterval = 1;
  2585. table->VoltageInterval = 1;
  2586. table->ThermalInterval = 1;
  2587. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2588. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2589. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2590. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2591. table->MemoryVoltageChangeEnable = 1;
  2592. table->MemoryInterval = 1;
  2593. table->VoltageResponseTime = 0;
  2594. table->VddcVddciDelta = 4000;
  2595. table->PhaseResponseTime = 0;
  2596. table->MemoryThermThrottleEnable = 1;
  2597. table->PCIeBootLinkLevel = 0;
  2598. table->PCIeGenInterval = 1;
  2599. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2600. table->SVI2Enable = 1;
  2601. else
  2602. table->SVI2Enable = 0;
  2603. table->ThermGpio = 17;
  2604. table->SclkStepSize = 0x4000;
  2605. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2606. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2607. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2608. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2609. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2610. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2611. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2612. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2613. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2614. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2615. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2616. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2617. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2618. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2619. ret = ci_copy_bytes_to_smc(rdev,
  2620. pi->dpm_table_start +
  2621. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2622. (u8 *)&table->SystemFlags,
  2623. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  2624. pi->sram_end);
  2625. if (ret)
  2626. return ret;
  2627. return 0;
  2628. }
  2629. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  2630. struct ci_single_dpm_table *dpm_table,
  2631. u32 low_limit, u32 high_limit)
  2632. {
  2633. u32 i;
  2634. for (i = 0; i < dpm_table->count; i++) {
  2635. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  2636. (dpm_table->dpm_levels[i].value > high_limit))
  2637. dpm_table->dpm_levels[i].enabled = false;
  2638. else
  2639. dpm_table->dpm_levels[i].enabled = true;
  2640. }
  2641. }
  2642. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  2643. u32 speed_low, u32 lanes_low,
  2644. u32 speed_high, u32 lanes_high)
  2645. {
  2646. struct ci_power_info *pi = ci_get_pi(rdev);
  2647. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  2648. u32 i, j;
  2649. for (i = 0; i < pcie_table->count; i++) {
  2650. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  2651. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  2652. (pcie_table->dpm_levels[i].value > speed_high) ||
  2653. (pcie_table->dpm_levels[i].param1 > lanes_high))
  2654. pcie_table->dpm_levels[i].enabled = false;
  2655. else
  2656. pcie_table->dpm_levels[i].enabled = true;
  2657. }
  2658. for (i = 0; i < pcie_table->count; i++) {
  2659. if (pcie_table->dpm_levels[i].enabled) {
  2660. for (j = i + 1; j < pcie_table->count; j++) {
  2661. if (pcie_table->dpm_levels[j].enabled) {
  2662. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  2663. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  2664. pcie_table->dpm_levels[j].enabled = false;
  2665. }
  2666. }
  2667. }
  2668. }
  2669. }
  2670. static int ci_trim_dpm_states(struct radeon_device *rdev,
  2671. struct radeon_ps *radeon_state)
  2672. {
  2673. struct ci_ps *state = ci_get_ps(radeon_state);
  2674. struct ci_power_info *pi = ci_get_pi(rdev);
  2675. u32 high_limit_count;
  2676. if (state->performance_level_count < 1)
  2677. return -EINVAL;
  2678. if (state->performance_level_count == 1)
  2679. high_limit_count = 0;
  2680. else
  2681. high_limit_count = 1;
  2682. ci_trim_single_dpm_states(rdev,
  2683. &pi->dpm_table.sclk_table,
  2684. state->performance_levels[0].sclk,
  2685. state->performance_levels[high_limit_count].sclk);
  2686. ci_trim_single_dpm_states(rdev,
  2687. &pi->dpm_table.mclk_table,
  2688. state->performance_levels[0].mclk,
  2689. state->performance_levels[high_limit_count].mclk);
  2690. ci_trim_pcie_dpm_states(rdev,
  2691. state->performance_levels[0].pcie_gen,
  2692. state->performance_levels[0].pcie_lane,
  2693. state->performance_levels[high_limit_count].pcie_gen,
  2694. state->performance_levels[high_limit_count].pcie_lane);
  2695. return 0;
  2696. }
  2697. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  2698. {
  2699. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  2700. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  2701. struct radeon_clock_voltage_dependency_table *vddc_table =
  2702. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2703. u32 requested_voltage = 0;
  2704. u32 i;
  2705. if (disp_voltage_table == NULL)
  2706. return -EINVAL;
  2707. if (!disp_voltage_table->count)
  2708. return -EINVAL;
  2709. for (i = 0; i < disp_voltage_table->count; i++) {
  2710. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  2711. requested_voltage = disp_voltage_table->entries[i].v;
  2712. }
  2713. for (i = 0; i < vddc_table->count; i++) {
  2714. if (requested_voltage <= vddc_table->entries[i].v) {
  2715. requested_voltage = vddc_table->entries[i].v;
  2716. return (ci_send_msg_to_smc_with_parameter(rdev,
  2717. PPSMC_MSG_VddC_Request,
  2718. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  2719. 0 : -EINVAL;
  2720. }
  2721. }
  2722. return -EINVAL;
  2723. }
  2724. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  2725. {
  2726. struct ci_power_info *pi = ci_get_pi(rdev);
  2727. PPSMC_Result result;
  2728. if (!pi->sclk_dpm_key_disabled) {
  2729. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  2730. result = ci_send_msg_to_smc_with_parameter(rdev,
  2731. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2732. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  2733. if (result != PPSMC_Result_OK)
  2734. return -EINVAL;
  2735. }
  2736. }
  2737. if (!pi->mclk_dpm_key_disabled) {
  2738. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  2739. result = ci_send_msg_to_smc_with_parameter(rdev,
  2740. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2741. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2742. if (result != PPSMC_Result_OK)
  2743. return -EINVAL;
  2744. }
  2745. }
  2746. if (!pi->pcie_dpm_key_disabled) {
  2747. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  2748. result = ci_send_msg_to_smc_with_parameter(rdev,
  2749. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  2750. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  2751. if (result != PPSMC_Result_OK)
  2752. return -EINVAL;
  2753. }
  2754. }
  2755. ci_apply_disp_minimum_voltage_request(rdev);
  2756. return 0;
  2757. }
  2758. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  2759. struct radeon_ps *radeon_state)
  2760. {
  2761. struct ci_power_info *pi = ci_get_pi(rdev);
  2762. struct ci_ps *state = ci_get_ps(radeon_state);
  2763. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  2764. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2765. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  2766. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2767. u32 i;
  2768. pi->need_update_smu7_dpm_table = 0;
  2769. for (i = 0; i < sclk_table->count; i++) {
  2770. if (sclk == sclk_table->dpm_levels[i].value)
  2771. break;
  2772. }
  2773. if (i >= sclk_table->count) {
  2774. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  2775. } else {
  2776. /* XXX check display min clock requirements */
  2777. if (0 != CISLAND_MINIMUM_ENGINE_CLOCK)
  2778. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  2779. }
  2780. for (i = 0; i < mclk_table->count; i++) {
  2781. if (mclk == mclk_table->dpm_levels[i].value)
  2782. break;
  2783. }
  2784. if (i >= mclk_table->count)
  2785. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  2786. if (rdev->pm.dpm.current_active_crtc_count !=
  2787. rdev->pm.dpm.new_active_crtc_count)
  2788. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  2789. }
  2790. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  2791. struct radeon_ps *radeon_state)
  2792. {
  2793. struct ci_power_info *pi = ci_get_pi(rdev);
  2794. struct ci_ps *state = ci_get_ps(radeon_state);
  2795. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2796. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2797. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2798. int ret;
  2799. if (!pi->need_update_smu7_dpm_table)
  2800. return 0;
  2801. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  2802. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  2803. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  2804. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  2805. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  2806. ret = ci_populate_all_graphic_levels(rdev);
  2807. if (ret)
  2808. return ret;
  2809. }
  2810. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  2811. ret = ci_populate_all_memory_levels(rdev);
  2812. if (ret)
  2813. return ret;
  2814. }
  2815. return 0;
  2816. }
  2817. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  2818. {
  2819. struct ci_power_info *pi = ci_get_pi(rdev);
  2820. const struct radeon_clock_and_voltage_limits *max_limits;
  2821. int i;
  2822. if (rdev->pm.dpm.ac_power)
  2823. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2824. else
  2825. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2826. if (enable) {
  2827. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  2828. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2829. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2830. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  2831. if (!pi->caps_uvd_dpm)
  2832. break;
  2833. }
  2834. }
  2835. ci_send_msg_to_smc_with_parameter(rdev,
  2836. PPSMC_MSG_UVDDPM_SetEnabledMask,
  2837. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  2838. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2839. pi->uvd_enabled = true;
  2840. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2841. ci_send_msg_to_smc_with_parameter(rdev,
  2842. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2843. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2844. }
  2845. } else {
  2846. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2847. pi->uvd_enabled = false;
  2848. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  2849. ci_send_msg_to_smc_with_parameter(rdev,
  2850. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2851. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2852. }
  2853. }
  2854. return (ci_send_msg_to_smc(rdev, enable ?
  2855. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  2856. 0 : -EINVAL;
  2857. }
  2858. #if 0
  2859. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  2860. {
  2861. struct ci_power_info *pi = ci_get_pi(rdev);
  2862. const struct radeon_clock_and_voltage_limits *max_limits;
  2863. int i;
  2864. if (rdev->pm.dpm.ac_power)
  2865. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2866. else
  2867. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2868. if (enable) {
  2869. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  2870. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2871. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2872. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  2873. if (!pi->caps_vce_dpm)
  2874. break;
  2875. }
  2876. }
  2877. ci_send_msg_to_smc_with_parameter(rdev,
  2878. PPSMC_MSG_VCEDPM_SetEnabledMask,
  2879. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  2880. }
  2881. return (ci_send_msg_to_smc(rdev, enable ?
  2882. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  2883. 0 : -EINVAL;
  2884. }
  2885. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  2886. {
  2887. struct ci_power_info *pi = ci_get_pi(rdev);
  2888. const struct radeon_clock_and_voltage_limits *max_limits;
  2889. int i;
  2890. if (rdev->pm.dpm.ac_power)
  2891. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2892. else
  2893. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2894. if (enable) {
  2895. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  2896. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2897. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2898. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  2899. if (!pi->caps_samu_dpm)
  2900. break;
  2901. }
  2902. }
  2903. ci_send_msg_to_smc_with_parameter(rdev,
  2904. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  2905. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  2906. }
  2907. return (ci_send_msg_to_smc(rdev, enable ?
  2908. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  2909. 0 : -EINVAL;
  2910. }
  2911. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  2912. {
  2913. struct ci_power_info *pi = ci_get_pi(rdev);
  2914. const struct radeon_clock_and_voltage_limits *max_limits;
  2915. int i;
  2916. if (rdev->pm.dpm.ac_power)
  2917. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2918. else
  2919. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2920. if (enable) {
  2921. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  2922. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2923. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2924. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  2925. if (!pi->caps_acp_dpm)
  2926. break;
  2927. }
  2928. }
  2929. ci_send_msg_to_smc_with_parameter(rdev,
  2930. PPSMC_MSG_ACPDPM_SetEnabledMask,
  2931. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  2932. }
  2933. return (ci_send_msg_to_smc(rdev, enable ?
  2934. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  2935. 0 : -EINVAL;
  2936. }
  2937. #endif
  2938. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  2939. {
  2940. struct ci_power_info *pi = ci_get_pi(rdev);
  2941. u32 tmp;
  2942. if (!gate) {
  2943. if (pi->caps_uvd_dpm ||
  2944. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  2945. pi->smc_state_table.UvdBootLevel = 0;
  2946. else
  2947. pi->smc_state_table.UvdBootLevel =
  2948. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  2949. tmp = RREG32_SMC(DPM_TABLE_475);
  2950. tmp &= ~UvdBootLevel_MASK;
  2951. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  2952. WREG32_SMC(DPM_TABLE_475, tmp);
  2953. }
  2954. return ci_enable_uvd_dpm(rdev, !gate);
  2955. }
  2956. #if 0
  2957. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  2958. {
  2959. u8 i;
  2960. u32 min_evclk = 30000; /* ??? */
  2961. struct radeon_vce_clock_voltage_dependency_table *table =
  2962. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2963. for (i = 0; i < table->count; i++) {
  2964. if (table->entries[i].evclk >= min_evclk)
  2965. return i;
  2966. }
  2967. return table->count - 1;
  2968. }
  2969. static int ci_update_vce_dpm(struct radeon_device *rdev,
  2970. struct radeon_ps *radeon_new_state,
  2971. struct radeon_ps *radeon_current_state)
  2972. {
  2973. struct ci_power_info *pi = ci_get_pi(rdev);
  2974. bool new_vce_clock_non_zero = (radeon_new_state->evclk != 0);
  2975. bool old_vce_clock_non_zero = (radeon_current_state->evclk != 0);
  2976. int ret = 0;
  2977. u32 tmp;
  2978. if (new_vce_clock_non_zero != old_vce_clock_non_zero) {
  2979. if (new_vce_clock_non_zero) {
  2980. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  2981. tmp = RREG32_SMC(DPM_TABLE_475);
  2982. tmp &= ~VceBootLevel_MASK;
  2983. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  2984. WREG32_SMC(DPM_TABLE_475, tmp);
  2985. ret = ci_enable_vce_dpm(rdev, true);
  2986. } else {
  2987. ret = ci_enable_vce_dpm(rdev, false);
  2988. }
  2989. }
  2990. return ret;
  2991. }
  2992. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  2993. {
  2994. return ci_enable_samu_dpm(rdev, gate);
  2995. }
  2996. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  2997. {
  2998. struct ci_power_info *pi = ci_get_pi(rdev);
  2999. u32 tmp;
  3000. if (!gate) {
  3001. pi->smc_state_table.AcpBootLevel = 0;
  3002. tmp = RREG32_SMC(DPM_TABLE_475);
  3003. tmp &= ~AcpBootLevel_MASK;
  3004. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3005. WREG32_SMC(DPM_TABLE_475, tmp);
  3006. }
  3007. return ci_enable_acp_dpm(rdev, !gate);
  3008. }
  3009. #endif
  3010. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3011. struct radeon_ps *radeon_state)
  3012. {
  3013. struct ci_power_info *pi = ci_get_pi(rdev);
  3014. int ret;
  3015. ret = ci_trim_dpm_states(rdev, radeon_state);
  3016. if (ret)
  3017. return ret;
  3018. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3019. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3020. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3021. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3022. pi->last_mclk_dpm_enable_mask =
  3023. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3024. if (pi->uvd_enabled) {
  3025. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3026. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3027. }
  3028. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3029. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3030. return 0;
  3031. }
  3032. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3033. u32 level_mask)
  3034. {
  3035. u32 level = 0;
  3036. while ((level_mask & (1 << level)) == 0)
  3037. level++;
  3038. return level;
  3039. }
  3040. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3041. enum radeon_dpm_forced_level level)
  3042. {
  3043. struct ci_power_info *pi = ci_get_pi(rdev);
  3044. PPSMC_Result smc_result;
  3045. u32 tmp, levels, i;
  3046. int ret;
  3047. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3048. if ((!pi->sclk_dpm_key_disabled) &&
  3049. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3050. levels = 0;
  3051. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3052. while (tmp >>= 1)
  3053. levels++;
  3054. if (levels) {
  3055. ret = ci_dpm_force_state_sclk(rdev, levels);
  3056. if (ret)
  3057. return ret;
  3058. for (i = 0; i < rdev->usec_timeout; i++) {
  3059. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3060. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3061. if (tmp == levels)
  3062. break;
  3063. udelay(1);
  3064. }
  3065. }
  3066. }
  3067. if ((!pi->mclk_dpm_key_disabled) &&
  3068. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3069. levels = 0;
  3070. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3071. while (tmp >>= 1)
  3072. levels++;
  3073. if (levels) {
  3074. ret = ci_dpm_force_state_mclk(rdev, levels);
  3075. if (ret)
  3076. return ret;
  3077. for (i = 0; i < rdev->usec_timeout; i++) {
  3078. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3079. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3080. if (tmp == levels)
  3081. break;
  3082. udelay(1);
  3083. }
  3084. }
  3085. }
  3086. if ((!pi->pcie_dpm_key_disabled) &&
  3087. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3088. levels = 0;
  3089. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3090. while (tmp >>= 1)
  3091. levels++;
  3092. if (levels) {
  3093. ret = ci_dpm_force_state_pcie(rdev, level);
  3094. if (ret)
  3095. return ret;
  3096. for (i = 0; i < rdev->usec_timeout; i++) {
  3097. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3098. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3099. if (tmp == levels)
  3100. break;
  3101. udelay(1);
  3102. }
  3103. }
  3104. }
  3105. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3106. if ((!pi->sclk_dpm_key_disabled) &&
  3107. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3108. levels = ci_get_lowest_enabled_level(rdev,
  3109. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3110. ret = ci_dpm_force_state_sclk(rdev, levels);
  3111. if (ret)
  3112. return ret;
  3113. for (i = 0; i < rdev->usec_timeout; i++) {
  3114. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3115. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3116. if (tmp == levels)
  3117. break;
  3118. udelay(1);
  3119. }
  3120. }
  3121. if ((!pi->mclk_dpm_key_disabled) &&
  3122. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3123. levels = ci_get_lowest_enabled_level(rdev,
  3124. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3125. ret = ci_dpm_force_state_mclk(rdev, levels);
  3126. if (ret)
  3127. return ret;
  3128. for (i = 0; i < rdev->usec_timeout; i++) {
  3129. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3130. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3131. if (tmp == levels)
  3132. break;
  3133. udelay(1);
  3134. }
  3135. }
  3136. if ((!pi->pcie_dpm_key_disabled) &&
  3137. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3138. levels = ci_get_lowest_enabled_level(rdev,
  3139. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3140. ret = ci_dpm_force_state_pcie(rdev, levels);
  3141. if (ret)
  3142. return ret;
  3143. for (i = 0; i < rdev->usec_timeout; i++) {
  3144. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3145. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3146. if (tmp == levels)
  3147. break;
  3148. udelay(1);
  3149. }
  3150. }
  3151. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3152. if (!pi->sclk_dpm_key_disabled) {
  3153. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel);
  3154. if (smc_result != PPSMC_Result_OK)
  3155. return -EINVAL;
  3156. }
  3157. if (!pi->mclk_dpm_key_disabled) {
  3158. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_NoForcedLevel);
  3159. if (smc_result != PPSMC_Result_OK)
  3160. return -EINVAL;
  3161. }
  3162. if (!pi->pcie_dpm_key_disabled) {
  3163. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_UnForceLevel);
  3164. if (smc_result != PPSMC_Result_OK)
  3165. return -EINVAL;
  3166. }
  3167. }
  3168. rdev->pm.dpm.forced_level = level;
  3169. return 0;
  3170. }
  3171. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3172. struct ci_mc_reg_table *table)
  3173. {
  3174. struct ci_power_info *pi = ci_get_pi(rdev);
  3175. u8 i, j, k;
  3176. u32 temp_reg;
  3177. for (i = 0, j = table->last; i < table->last; i++) {
  3178. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3179. return -EINVAL;
  3180. switch(table->mc_reg_address[i].s1 << 2) {
  3181. case MC_SEQ_MISC1:
  3182. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3183. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3184. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3185. for (k = 0; k < table->num_entries; k++) {
  3186. table->mc_reg_table_entry[k].mc_data[j] =
  3187. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3188. }
  3189. j++;
  3190. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3191. return -EINVAL;
  3192. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3193. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3194. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3195. for (k = 0; k < table->num_entries; k++) {
  3196. table->mc_reg_table_entry[k].mc_data[j] =
  3197. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3198. if (!pi->mem_gddr5)
  3199. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3200. }
  3201. j++;
  3202. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3203. return -EINVAL;
  3204. if (!pi->mem_gddr5) {
  3205. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3206. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3207. for (k = 0; k < table->num_entries; k++) {
  3208. table->mc_reg_table_entry[k].mc_data[j] =
  3209. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3210. }
  3211. j++;
  3212. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3213. return -EINVAL;
  3214. }
  3215. break;
  3216. case MC_SEQ_RESERVE_M:
  3217. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3218. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3219. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3220. for (k = 0; k < table->num_entries; k++) {
  3221. table->mc_reg_table_entry[k].mc_data[j] =
  3222. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3223. }
  3224. j++;
  3225. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3226. return -EINVAL;
  3227. break;
  3228. default:
  3229. break;
  3230. }
  3231. }
  3232. table->last = j;
  3233. return 0;
  3234. }
  3235. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3236. {
  3237. bool result = true;
  3238. switch(in_reg) {
  3239. case MC_SEQ_RAS_TIMING >> 2:
  3240. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3241. break;
  3242. case MC_SEQ_DLL_STBY >> 2:
  3243. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3244. break;
  3245. case MC_SEQ_G5PDX_CMD0 >> 2:
  3246. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3247. break;
  3248. case MC_SEQ_G5PDX_CMD1 >> 2:
  3249. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3250. break;
  3251. case MC_SEQ_G5PDX_CTRL >> 2:
  3252. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3253. break;
  3254. case MC_SEQ_CAS_TIMING >> 2:
  3255. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3256. break;
  3257. case MC_SEQ_MISC_TIMING >> 2:
  3258. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3259. break;
  3260. case MC_SEQ_MISC_TIMING2 >> 2:
  3261. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3262. break;
  3263. case MC_SEQ_PMG_DVS_CMD >> 2:
  3264. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3265. break;
  3266. case MC_SEQ_PMG_DVS_CTL >> 2:
  3267. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3268. break;
  3269. case MC_SEQ_RD_CTL_D0 >> 2:
  3270. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3271. break;
  3272. case MC_SEQ_RD_CTL_D1 >> 2:
  3273. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3274. break;
  3275. case MC_SEQ_WR_CTL_D0 >> 2:
  3276. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3277. break;
  3278. case MC_SEQ_WR_CTL_D1 >> 2:
  3279. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3280. break;
  3281. case MC_PMG_CMD_EMRS >> 2:
  3282. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3283. break;
  3284. case MC_PMG_CMD_MRS >> 2:
  3285. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3286. break;
  3287. case MC_PMG_CMD_MRS1 >> 2:
  3288. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3289. break;
  3290. case MC_SEQ_PMG_TIMING >> 2:
  3291. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3292. break;
  3293. case MC_PMG_CMD_MRS2 >> 2:
  3294. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3295. break;
  3296. case MC_SEQ_WR_CTL_2 >> 2:
  3297. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3298. break;
  3299. default:
  3300. result = false;
  3301. break;
  3302. }
  3303. return result;
  3304. }
  3305. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3306. {
  3307. u8 i, j;
  3308. for (i = 0; i < table->last; i++) {
  3309. for (j = 1; j < table->num_entries; j++) {
  3310. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3311. table->mc_reg_table_entry[j].mc_data[i]) {
  3312. table->valid_flag |= 1 << i;
  3313. break;
  3314. }
  3315. }
  3316. }
  3317. }
  3318. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3319. {
  3320. u32 i;
  3321. u16 address;
  3322. for (i = 0; i < table->last; i++) {
  3323. table->mc_reg_address[i].s0 =
  3324. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3325. address : table->mc_reg_address[i].s1;
  3326. }
  3327. }
  3328. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3329. struct ci_mc_reg_table *ci_table)
  3330. {
  3331. u8 i, j;
  3332. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3333. return -EINVAL;
  3334. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3335. return -EINVAL;
  3336. for (i = 0; i < table->last; i++)
  3337. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3338. ci_table->last = table->last;
  3339. for (i = 0; i < table->num_entries; i++) {
  3340. ci_table->mc_reg_table_entry[i].mclk_max =
  3341. table->mc_reg_table_entry[i].mclk_max;
  3342. for (j = 0; j < table->last; j++)
  3343. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3344. table->mc_reg_table_entry[i].mc_data[j];
  3345. }
  3346. ci_table->num_entries = table->num_entries;
  3347. return 0;
  3348. }
  3349. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3350. {
  3351. struct ci_power_info *pi = ci_get_pi(rdev);
  3352. struct atom_mc_reg_table *table;
  3353. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3354. u8 module_index = rv770_get_memory_module_index(rdev);
  3355. int ret;
  3356. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3357. if (!table)
  3358. return -ENOMEM;
  3359. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3360. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3361. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3362. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3363. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3364. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3365. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3366. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3367. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3368. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3369. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3370. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3371. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3372. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3373. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3374. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3375. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3376. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3377. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3378. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3379. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3380. if (ret)
  3381. goto init_mc_done;
  3382. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3383. if (ret)
  3384. goto init_mc_done;
  3385. ci_set_s0_mc_reg_index(ci_table);
  3386. ret = ci_set_mc_special_registers(rdev, ci_table);
  3387. if (ret)
  3388. goto init_mc_done;
  3389. ci_set_valid_flag(ci_table);
  3390. init_mc_done:
  3391. kfree(table);
  3392. return ret;
  3393. }
  3394. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3395. SMU7_Discrete_MCRegisters *mc_reg_table)
  3396. {
  3397. struct ci_power_info *pi = ci_get_pi(rdev);
  3398. u32 i, j;
  3399. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3400. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3401. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3402. return -EINVAL;
  3403. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3404. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3405. i++;
  3406. }
  3407. }
  3408. mc_reg_table->last = (u8)i;
  3409. return 0;
  3410. }
  3411. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3412. SMU7_Discrete_MCRegisterSet *data,
  3413. u32 num_entries, u32 valid_flag)
  3414. {
  3415. u32 i, j;
  3416. for (i = 0, j = 0; j < num_entries; j++) {
  3417. if (valid_flag & (1 << j)) {
  3418. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3419. i++;
  3420. }
  3421. }
  3422. }
  3423. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3424. const u32 memory_clock,
  3425. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3426. {
  3427. struct ci_power_info *pi = ci_get_pi(rdev);
  3428. u32 i = 0;
  3429. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3430. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3431. break;
  3432. }
  3433. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3434. --i;
  3435. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3436. mc_reg_table_data, pi->mc_reg_table.last,
  3437. pi->mc_reg_table.valid_flag);
  3438. }
  3439. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3440. SMU7_Discrete_MCRegisters *mc_reg_table)
  3441. {
  3442. struct ci_power_info *pi = ci_get_pi(rdev);
  3443. u32 i;
  3444. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3445. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3446. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3447. &mc_reg_table->data[i]);
  3448. }
  3449. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3450. {
  3451. struct ci_power_info *pi = ci_get_pi(rdev);
  3452. int ret;
  3453. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3454. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3455. if (ret)
  3456. return ret;
  3457. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3458. return ci_copy_bytes_to_smc(rdev,
  3459. pi->mc_reg_table_start,
  3460. (u8 *)&pi->smc_mc_reg_table,
  3461. sizeof(SMU7_Discrete_MCRegisters),
  3462. pi->sram_end);
  3463. }
  3464. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3465. {
  3466. struct ci_power_info *pi = ci_get_pi(rdev);
  3467. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3468. return 0;
  3469. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3470. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3471. return ci_copy_bytes_to_smc(rdev,
  3472. pi->mc_reg_table_start +
  3473. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3474. (u8 *)&pi->smc_mc_reg_table.data[0],
  3475. sizeof(SMU7_Discrete_MCRegisterSet) *
  3476. pi->dpm_table.mclk_table.count,
  3477. pi->sram_end);
  3478. }
  3479. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3480. {
  3481. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3482. tmp |= VOLT_PWRMGT_EN;
  3483. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3484. }
  3485. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3486. struct radeon_ps *radeon_state)
  3487. {
  3488. struct ci_ps *state = ci_get_ps(radeon_state);
  3489. int i;
  3490. u16 pcie_speed, max_speed = 0;
  3491. for (i = 0; i < state->performance_level_count; i++) {
  3492. pcie_speed = state->performance_levels[i].pcie_gen;
  3493. if (max_speed < pcie_speed)
  3494. max_speed = pcie_speed;
  3495. }
  3496. return max_speed;
  3497. }
  3498. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3499. {
  3500. u32 speed_cntl = 0;
  3501. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3502. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3503. return (u16)speed_cntl;
  3504. }
  3505. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3506. {
  3507. u32 link_width = 0;
  3508. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3509. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3510. switch (link_width) {
  3511. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3512. return 1;
  3513. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3514. return 2;
  3515. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3516. return 4;
  3517. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3518. return 8;
  3519. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3520. /* not actually supported */
  3521. return 12;
  3522. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3523. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3524. default:
  3525. return 16;
  3526. }
  3527. }
  3528. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3529. struct radeon_ps *radeon_new_state,
  3530. struct radeon_ps *radeon_current_state)
  3531. {
  3532. struct ci_power_info *pi = ci_get_pi(rdev);
  3533. enum radeon_pcie_gen target_link_speed =
  3534. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3535. enum radeon_pcie_gen current_link_speed;
  3536. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3537. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  3538. else
  3539. current_link_speed = pi->force_pcie_gen;
  3540. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  3541. pi->pspp_notify_required = false;
  3542. if (target_link_speed > current_link_speed) {
  3543. switch (target_link_speed) {
  3544. #ifdef CONFIG_ACPI
  3545. case RADEON_PCIE_GEN3:
  3546. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  3547. break;
  3548. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  3549. if (current_link_speed == RADEON_PCIE_GEN2)
  3550. break;
  3551. case RADEON_PCIE_GEN2:
  3552. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  3553. break;
  3554. #endif
  3555. default:
  3556. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  3557. break;
  3558. }
  3559. } else {
  3560. if (target_link_speed < current_link_speed)
  3561. pi->pspp_notify_required = true;
  3562. }
  3563. }
  3564. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  3565. struct radeon_ps *radeon_new_state,
  3566. struct radeon_ps *radeon_current_state)
  3567. {
  3568. struct ci_power_info *pi = ci_get_pi(rdev);
  3569. enum radeon_pcie_gen target_link_speed =
  3570. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3571. u8 request;
  3572. if (pi->pspp_notify_required) {
  3573. if (target_link_speed == RADEON_PCIE_GEN3)
  3574. request = PCIE_PERF_REQ_PECI_GEN3;
  3575. else if (target_link_speed == RADEON_PCIE_GEN2)
  3576. request = PCIE_PERF_REQ_PECI_GEN2;
  3577. else
  3578. request = PCIE_PERF_REQ_PECI_GEN1;
  3579. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  3580. (ci_get_current_pcie_speed(rdev) > 0))
  3581. return;
  3582. #ifdef CONFIG_ACPI
  3583. radeon_acpi_pcie_performance_request(rdev, request, false);
  3584. #endif
  3585. }
  3586. }
  3587. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  3588. {
  3589. struct ci_power_info *pi = ci_get_pi(rdev);
  3590. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  3591. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3592. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  3593. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  3594. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  3595. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3596. if (allowed_sclk_vddc_table == NULL)
  3597. return -EINVAL;
  3598. if (allowed_sclk_vddc_table->count < 1)
  3599. return -EINVAL;
  3600. if (allowed_mclk_vddc_table == NULL)
  3601. return -EINVAL;
  3602. if (allowed_mclk_vddc_table->count < 1)
  3603. return -EINVAL;
  3604. if (allowed_mclk_vddci_table == NULL)
  3605. return -EINVAL;
  3606. if (allowed_mclk_vddci_table->count < 1)
  3607. return -EINVAL;
  3608. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  3609. pi->max_vddc_in_pp_table =
  3610. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3611. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  3612. pi->max_vddci_in_pp_table =
  3613. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3614. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  3615. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3616. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  3617. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3618. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  3619. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3620. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  3621. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3622. return 0;
  3623. }
  3624. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  3625. {
  3626. struct ci_power_info *pi = ci_get_pi(rdev);
  3627. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  3628. u32 leakage_index;
  3629. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3630. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  3631. *vddc = leakage_table->actual_voltage[leakage_index];
  3632. break;
  3633. }
  3634. }
  3635. }
  3636. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  3637. {
  3638. struct ci_power_info *pi = ci_get_pi(rdev);
  3639. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  3640. u32 leakage_index;
  3641. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3642. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  3643. *vddci = leakage_table->actual_voltage[leakage_index];
  3644. break;
  3645. }
  3646. }
  3647. }
  3648. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3649. struct radeon_clock_voltage_dependency_table *table)
  3650. {
  3651. u32 i;
  3652. if (table) {
  3653. for (i = 0; i < table->count; i++)
  3654. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3655. }
  3656. }
  3657. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  3658. struct radeon_clock_voltage_dependency_table *table)
  3659. {
  3660. u32 i;
  3661. if (table) {
  3662. for (i = 0; i < table->count; i++)
  3663. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  3664. }
  3665. }
  3666. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3667. struct radeon_vce_clock_voltage_dependency_table *table)
  3668. {
  3669. u32 i;
  3670. if (table) {
  3671. for (i = 0; i < table->count; i++)
  3672. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3673. }
  3674. }
  3675. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3676. struct radeon_uvd_clock_voltage_dependency_table *table)
  3677. {
  3678. u32 i;
  3679. if (table) {
  3680. for (i = 0; i < table->count; i++)
  3681. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3682. }
  3683. }
  3684. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  3685. struct radeon_phase_shedding_limits_table *table)
  3686. {
  3687. u32 i;
  3688. if (table) {
  3689. for (i = 0; i < table->count; i++)
  3690. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  3691. }
  3692. }
  3693. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  3694. struct radeon_clock_and_voltage_limits *table)
  3695. {
  3696. if (table) {
  3697. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  3698. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  3699. }
  3700. }
  3701. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  3702. struct radeon_cac_leakage_table *table)
  3703. {
  3704. u32 i;
  3705. if (table) {
  3706. for (i = 0; i < table->count; i++)
  3707. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  3708. }
  3709. }
  3710. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  3711. {
  3712. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3713. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  3714. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3715. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  3716. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3717. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  3718. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  3719. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  3720. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3721. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  3722. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3723. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  3724. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3725. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  3726. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3727. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  3728. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  3729. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  3730. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3731. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  3732. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3733. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  3734. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  3735. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  3736. }
  3737. static void ci_get_memory_type(struct radeon_device *rdev)
  3738. {
  3739. struct ci_power_info *pi = ci_get_pi(rdev);
  3740. u32 tmp;
  3741. tmp = RREG32(MC_SEQ_MISC0);
  3742. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  3743. MC_SEQ_MISC0_GDDR5_VALUE)
  3744. pi->mem_gddr5 = true;
  3745. else
  3746. pi->mem_gddr5 = false;
  3747. }
  3748. void ci_update_current_ps(struct radeon_device *rdev,
  3749. struct radeon_ps *rps)
  3750. {
  3751. struct ci_ps *new_ps = ci_get_ps(rps);
  3752. struct ci_power_info *pi = ci_get_pi(rdev);
  3753. pi->current_rps = *rps;
  3754. pi->current_ps = *new_ps;
  3755. pi->current_rps.ps_priv = &pi->current_ps;
  3756. }
  3757. void ci_update_requested_ps(struct radeon_device *rdev,
  3758. struct radeon_ps *rps)
  3759. {
  3760. struct ci_ps *new_ps = ci_get_ps(rps);
  3761. struct ci_power_info *pi = ci_get_pi(rdev);
  3762. pi->requested_rps = *rps;
  3763. pi->requested_ps = *new_ps;
  3764. pi->requested_rps.ps_priv = &pi->requested_ps;
  3765. }
  3766. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  3767. {
  3768. struct ci_power_info *pi = ci_get_pi(rdev);
  3769. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3770. struct radeon_ps *new_ps = &requested_ps;
  3771. ci_update_requested_ps(rdev, new_ps);
  3772. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  3773. return 0;
  3774. }
  3775. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  3776. {
  3777. struct ci_power_info *pi = ci_get_pi(rdev);
  3778. struct radeon_ps *new_ps = &pi->requested_rps;
  3779. ci_update_current_ps(rdev, new_ps);
  3780. }
  3781. void ci_dpm_setup_asic(struct radeon_device *rdev)
  3782. {
  3783. ci_read_clock_registers(rdev);
  3784. ci_get_memory_type(rdev);
  3785. ci_enable_acpi_power_management(rdev);
  3786. ci_init_sclk_t(rdev);
  3787. }
  3788. int ci_dpm_enable(struct radeon_device *rdev)
  3789. {
  3790. struct ci_power_info *pi = ci_get_pi(rdev);
  3791. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3792. int ret;
  3793. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3794. RADEON_CG_BLOCK_MC |
  3795. RADEON_CG_BLOCK_SDMA |
  3796. RADEON_CG_BLOCK_BIF |
  3797. RADEON_CG_BLOCK_UVD |
  3798. RADEON_CG_BLOCK_HDP), false);
  3799. if (ci_is_smc_running(rdev))
  3800. return -EINVAL;
  3801. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  3802. ci_enable_voltage_control(rdev);
  3803. ret = ci_construct_voltage_tables(rdev);
  3804. if (ret) {
  3805. DRM_ERROR("ci_construct_voltage_tables failed\n");
  3806. return ret;
  3807. }
  3808. }
  3809. if (pi->caps_dynamic_ac_timing) {
  3810. ret = ci_initialize_mc_reg_table(rdev);
  3811. if (ret)
  3812. pi->caps_dynamic_ac_timing = false;
  3813. }
  3814. if (pi->dynamic_ss)
  3815. ci_enable_spread_spectrum(rdev, true);
  3816. if (pi->thermal_protection)
  3817. ci_enable_thermal_protection(rdev, true);
  3818. ci_program_sstp(rdev);
  3819. ci_enable_display_gap(rdev);
  3820. ci_program_vc(rdev);
  3821. ret = ci_upload_firmware(rdev);
  3822. if (ret) {
  3823. DRM_ERROR("ci_upload_firmware failed\n");
  3824. return ret;
  3825. }
  3826. ret = ci_process_firmware_header(rdev);
  3827. if (ret) {
  3828. DRM_ERROR("ci_process_firmware_header failed\n");
  3829. return ret;
  3830. }
  3831. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  3832. if (ret) {
  3833. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  3834. return ret;
  3835. }
  3836. ret = ci_init_smc_table(rdev);
  3837. if (ret) {
  3838. DRM_ERROR("ci_init_smc_table failed\n");
  3839. return ret;
  3840. }
  3841. ret = ci_init_arb_table_index(rdev);
  3842. if (ret) {
  3843. DRM_ERROR("ci_init_arb_table_index failed\n");
  3844. return ret;
  3845. }
  3846. if (pi->caps_dynamic_ac_timing) {
  3847. ret = ci_populate_initial_mc_reg_table(rdev);
  3848. if (ret) {
  3849. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  3850. return ret;
  3851. }
  3852. }
  3853. ret = ci_populate_pm_base(rdev);
  3854. if (ret) {
  3855. DRM_ERROR("ci_populate_pm_base failed\n");
  3856. return ret;
  3857. }
  3858. ci_dpm_start_smc(rdev);
  3859. ci_enable_vr_hot_gpio_interrupt(rdev);
  3860. ret = ci_notify_smc_display_change(rdev, false);
  3861. if (ret) {
  3862. DRM_ERROR("ci_notify_smc_display_change failed\n");
  3863. return ret;
  3864. }
  3865. ci_enable_sclk_control(rdev, true);
  3866. ret = ci_enable_ulv(rdev, true);
  3867. if (ret) {
  3868. DRM_ERROR("ci_enable_ulv failed\n");
  3869. return ret;
  3870. }
  3871. ret = ci_enable_ds_master_switch(rdev, true);
  3872. if (ret) {
  3873. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  3874. return ret;
  3875. }
  3876. ret = ci_start_dpm(rdev);
  3877. if (ret) {
  3878. DRM_ERROR("ci_start_dpm failed\n");
  3879. return ret;
  3880. }
  3881. ret = ci_enable_didt(rdev, true);
  3882. if (ret) {
  3883. DRM_ERROR("ci_enable_didt failed\n");
  3884. return ret;
  3885. }
  3886. ret = ci_enable_smc_cac(rdev, true);
  3887. if (ret) {
  3888. DRM_ERROR("ci_enable_smc_cac failed\n");
  3889. return ret;
  3890. }
  3891. ret = ci_enable_power_containment(rdev, true);
  3892. if (ret) {
  3893. DRM_ERROR("ci_enable_power_containment failed\n");
  3894. return ret;
  3895. }
  3896. if (rdev->irq.installed &&
  3897. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3898. #if 0
  3899. PPSMC_Result result;
  3900. #endif
  3901. ret = ci_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  3902. if (ret) {
  3903. DRM_ERROR("ci_set_thermal_temperature_range failed\n");
  3904. return ret;
  3905. }
  3906. rdev->irq.dpm_thermal = true;
  3907. radeon_irq_set(rdev);
  3908. #if 0
  3909. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3910. if (result != PPSMC_Result_OK)
  3911. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3912. #endif
  3913. }
  3914. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3915. ci_dpm_powergate_uvd(rdev, true);
  3916. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3917. RADEON_CG_BLOCK_MC |
  3918. RADEON_CG_BLOCK_SDMA |
  3919. RADEON_CG_BLOCK_BIF |
  3920. RADEON_CG_BLOCK_UVD |
  3921. RADEON_CG_BLOCK_HDP), true);
  3922. ci_update_current_ps(rdev, boot_ps);
  3923. return 0;
  3924. }
  3925. void ci_dpm_disable(struct radeon_device *rdev)
  3926. {
  3927. struct ci_power_info *pi = ci_get_pi(rdev);
  3928. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3929. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3930. RADEON_CG_BLOCK_MC |
  3931. RADEON_CG_BLOCK_SDMA |
  3932. RADEON_CG_BLOCK_UVD |
  3933. RADEON_CG_BLOCK_HDP), false);
  3934. ci_dpm_powergate_uvd(rdev, false);
  3935. if (!ci_is_smc_running(rdev))
  3936. return;
  3937. if (pi->thermal_protection)
  3938. ci_enable_thermal_protection(rdev, false);
  3939. ci_enable_power_containment(rdev, false);
  3940. ci_enable_smc_cac(rdev, false);
  3941. ci_enable_didt(rdev, false);
  3942. ci_enable_spread_spectrum(rdev, false);
  3943. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3944. ci_stop_dpm(rdev);
  3945. ci_enable_ds_master_switch(rdev, true);
  3946. ci_enable_ulv(rdev, false);
  3947. ci_clear_vc(rdev);
  3948. ci_reset_to_default(rdev);
  3949. ci_dpm_stop_smc(rdev);
  3950. ci_force_switch_to_arb_f0(rdev);
  3951. ci_update_current_ps(rdev, boot_ps);
  3952. }
  3953. int ci_dpm_set_power_state(struct radeon_device *rdev)
  3954. {
  3955. struct ci_power_info *pi = ci_get_pi(rdev);
  3956. struct radeon_ps *new_ps = &pi->requested_rps;
  3957. struct radeon_ps *old_ps = &pi->current_rps;
  3958. int ret;
  3959. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3960. RADEON_CG_BLOCK_MC |
  3961. RADEON_CG_BLOCK_SDMA |
  3962. RADEON_CG_BLOCK_BIF |
  3963. RADEON_CG_BLOCK_UVD |
  3964. RADEON_CG_BLOCK_HDP), false);
  3965. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  3966. if (pi->pcie_performance_request)
  3967. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  3968. ret = ci_freeze_sclk_mclk_dpm(rdev);
  3969. if (ret) {
  3970. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  3971. return ret;
  3972. }
  3973. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  3974. if (ret) {
  3975. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  3976. return ret;
  3977. }
  3978. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  3979. if (ret) {
  3980. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  3981. return ret;
  3982. }
  3983. #if 0
  3984. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  3985. if (ret) {
  3986. DRM_ERROR("ci_update_vce_dpm failed\n");
  3987. return ret;
  3988. }
  3989. #endif
  3990. ret = ci_update_sclk_t(rdev);
  3991. if (ret) {
  3992. DRM_ERROR("ci_update_sclk_t failed\n");
  3993. return ret;
  3994. }
  3995. if (pi->caps_dynamic_ac_timing) {
  3996. ret = ci_update_and_upload_mc_reg_table(rdev);
  3997. if (ret) {
  3998. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  3999. return ret;
  4000. }
  4001. }
  4002. ret = ci_program_memory_timing_parameters(rdev);
  4003. if (ret) {
  4004. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4005. return ret;
  4006. }
  4007. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4008. if (ret) {
  4009. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4010. return ret;
  4011. }
  4012. ret = ci_upload_dpm_level_enable_mask(rdev);
  4013. if (ret) {
  4014. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4015. return ret;
  4016. }
  4017. if (pi->pcie_performance_request)
  4018. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4019. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  4020. RADEON_CG_BLOCK_MC |
  4021. RADEON_CG_BLOCK_SDMA |
  4022. RADEON_CG_BLOCK_BIF |
  4023. RADEON_CG_BLOCK_UVD |
  4024. RADEON_CG_BLOCK_HDP), true);
  4025. return 0;
  4026. }
  4027. int ci_dpm_power_control_set_level(struct radeon_device *rdev)
  4028. {
  4029. return ci_power_control_set_level(rdev);
  4030. }
  4031. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4032. {
  4033. ci_set_boot_state(rdev);
  4034. }
  4035. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4036. {
  4037. ci_program_display_gap(rdev);
  4038. }
  4039. union power_info {
  4040. struct _ATOM_POWERPLAY_INFO info;
  4041. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4042. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4043. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4044. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4045. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4046. };
  4047. union pplib_clock_info {
  4048. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4049. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4050. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4051. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4052. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4053. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4054. };
  4055. union pplib_power_state {
  4056. struct _ATOM_PPLIB_STATE v1;
  4057. struct _ATOM_PPLIB_STATE_V2 v2;
  4058. };
  4059. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4060. struct radeon_ps *rps,
  4061. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4062. u8 table_rev)
  4063. {
  4064. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4065. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4066. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4067. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4068. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4069. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4070. } else {
  4071. rps->vclk = 0;
  4072. rps->dclk = 0;
  4073. }
  4074. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4075. rdev->pm.dpm.boot_ps = rps;
  4076. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4077. rdev->pm.dpm.uvd_ps = rps;
  4078. }
  4079. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4080. struct radeon_ps *rps, int index,
  4081. union pplib_clock_info *clock_info)
  4082. {
  4083. struct ci_power_info *pi = ci_get_pi(rdev);
  4084. struct ci_ps *ps = ci_get_ps(rps);
  4085. struct ci_pl *pl = &ps->performance_levels[index];
  4086. ps->performance_level_count = index + 1;
  4087. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4088. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4089. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4090. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4091. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4092. pi->sys_pcie_mask,
  4093. pi->vbios_boot_state.pcie_gen_bootup_value,
  4094. clock_info->ci.ucPCIEGen);
  4095. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4096. pi->vbios_boot_state.pcie_lane_bootup_value,
  4097. le16_to_cpu(clock_info->ci.usPCIELane));
  4098. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4099. pi->acpi_pcie_gen = pl->pcie_gen;
  4100. }
  4101. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4102. pi->ulv.supported = true;
  4103. pi->ulv.pl = *pl;
  4104. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4105. }
  4106. /* patch up boot state */
  4107. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4108. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4109. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4110. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4111. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4112. }
  4113. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4114. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4115. pi->use_pcie_powersaving_levels = true;
  4116. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4117. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4118. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4119. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4120. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4121. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4122. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4123. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4124. break;
  4125. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4126. pi->use_pcie_performance_levels = true;
  4127. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4128. pi->pcie_gen_performance.max = pl->pcie_gen;
  4129. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4130. pi->pcie_gen_performance.min = pl->pcie_gen;
  4131. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4132. pi->pcie_lane_performance.max = pl->pcie_lane;
  4133. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4134. pi->pcie_lane_performance.min = pl->pcie_lane;
  4135. break;
  4136. default:
  4137. break;
  4138. }
  4139. }
  4140. static int ci_parse_power_table(struct radeon_device *rdev)
  4141. {
  4142. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4143. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4144. union pplib_power_state *power_state;
  4145. int i, j, k, non_clock_array_index, clock_array_index;
  4146. union pplib_clock_info *clock_info;
  4147. struct _StateArray *state_array;
  4148. struct _ClockInfoArray *clock_info_array;
  4149. struct _NonClockInfoArray *non_clock_info_array;
  4150. union power_info *power_info;
  4151. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4152. u16 data_offset;
  4153. u8 frev, crev;
  4154. u8 *power_state_offset;
  4155. struct ci_ps *ps;
  4156. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4157. &frev, &crev, &data_offset))
  4158. return -EINVAL;
  4159. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4160. state_array = (struct _StateArray *)
  4161. (mode_info->atom_context->bios + data_offset +
  4162. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4163. clock_info_array = (struct _ClockInfoArray *)
  4164. (mode_info->atom_context->bios + data_offset +
  4165. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4166. non_clock_info_array = (struct _NonClockInfoArray *)
  4167. (mode_info->atom_context->bios + data_offset +
  4168. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4169. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4170. state_array->ucNumEntries, GFP_KERNEL);
  4171. if (!rdev->pm.dpm.ps)
  4172. return -ENOMEM;
  4173. power_state_offset = (u8 *)state_array->states;
  4174. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  4175. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  4176. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  4177. for (i = 0; i < state_array->ucNumEntries; i++) {
  4178. u8 *idx;
  4179. power_state = (union pplib_power_state *)power_state_offset;
  4180. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4181. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4182. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4183. if (!rdev->pm.power_state[i].clock_info)
  4184. return -EINVAL;
  4185. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4186. if (ps == NULL) {
  4187. kfree(rdev->pm.dpm.ps);
  4188. return -ENOMEM;
  4189. }
  4190. rdev->pm.dpm.ps[i].ps_priv = ps;
  4191. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4192. non_clock_info,
  4193. non_clock_info_array->ucEntrySize);
  4194. k = 0;
  4195. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4196. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4197. clock_array_index = idx[j];
  4198. if (clock_array_index >= clock_info_array->ucNumEntries)
  4199. continue;
  4200. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4201. break;
  4202. clock_info = (union pplib_clock_info *)
  4203. ((u8 *)&clock_info_array->clockInfo[0] +
  4204. (clock_array_index * clock_info_array->ucEntrySize));
  4205. ci_parse_pplib_clock_info(rdev,
  4206. &rdev->pm.dpm.ps[i], k,
  4207. clock_info);
  4208. k++;
  4209. }
  4210. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4211. }
  4212. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4213. return 0;
  4214. }
  4215. int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4216. struct ci_vbios_boot_state *boot_state)
  4217. {
  4218. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4219. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4220. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4221. u8 frev, crev;
  4222. u16 data_offset;
  4223. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4224. &frev, &crev, &data_offset)) {
  4225. firmware_info =
  4226. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4227. data_offset);
  4228. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4229. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4230. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4231. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4232. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4233. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4234. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4235. return 0;
  4236. }
  4237. return -EINVAL;
  4238. }
  4239. void ci_dpm_fini(struct radeon_device *rdev)
  4240. {
  4241. int i;
  4242. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4243. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4244. }
  4245. kfree(rdev->pm.dpm.ps);
  4246. kfree(rdev->pm.dpm.priv);
  4247. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4248. r600_free_extended_power_table(rdev);
  4249. }
  4250. int ci_dpm_init(struct radeon_device *rdev)
  4251. {
  4252. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4253. u16 data_offset, size;
  4254. u8 frev, crev;
  4255. struct ci_power_info *pi;
  4256. int ret;
  4257. u32 mask;
  4258. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4259. if (pi == NULL)
  4260. return -ENOMEM;
  4261. rdev->pm.dpm.priv = pi;
  4262. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4263. if (ret)
  4264. pi->sys_pcie_mask = 0;
  4265. else
  4266. pi->sys_pcie_mask = mask;
  4267. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4268. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4269. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4270. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4271. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4272. pi->pcie_lane_performance.max = 0;
  4273. pi->pcie_lane_performance.min = 16;
  4274. pi->pcie_lane_powersaving.max = 0;
  4275. pi->pcie_lane_powersaving.min = 16;
  4276. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4277. if (ret) {
  4278. ci_dpm_fini(rdev);
  4279. return ret;
  4280. }
  4281. ret = ci_parse_power_table(rdev);
  4282. if (ret) {
  4283. ci_dpm_fini(rdev);
  4284. return ret;
  4285. }
  4286. ret = r600_parse_extended_power_table(rdev);
  4287. if (ret) {
  4288. ci_dpm_fini(rdev);
  4289. return ret;
  4290. }
  4291. pi->dll_default_on = false;
  4292. pi->sram_end = SMC_RAM_END;
  4293. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4294. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4295. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4296. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4297. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4298. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4299. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4300. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4301. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4302. pi->sclk_dpm_key_disabled = 0;
  4303. pi->mclk_dpm_key_disabled = 0;
  4304. pi->pcie_dpm_key_disabled = 0;
  4305. pi->caps_sclk_ds = true;
  4306. pi->mclk_strobe_mode_threshold = 40000;
  4307. pi->mclk_stutter_mode_threshold = 40000;
  4308. pi->mclk_edc_enable_threshold = 40000;
  4309. pi->mclk_edc_wr_enable_threshold = 40000;
  4310. ci_initialize_powertune_defaults(rdev);
  4311. pi->caps_fps = false;
  4312. pi->caps_sclk_throttle_low_notification = false;
  4313. pi->caps_uvd_dpm = true;
  4314. ci_get_leakage_voltages(rdev);
  4315. ci_patch_dependency_tables_with_leakage(rdev);
  4316. ci_set_private_data_variables_based_on_pptable(rdev);
  4317. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4318. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4319. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4320. ci_dpm_fini(rdev);
  4321. return -ENOMEM;
  4322. }
  4323. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4324. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4325. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4326. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4327. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4328. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4329. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4330. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4331. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4332. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4333. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4334. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4335. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4336. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4337. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4338. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4339. pi->thermal_temp_setting.temperature_low = 99500;
  4340. pi->thermal_temp_setting.temperature_high = 100000;
  4341. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4342. pi->uvd_enabled = false;
  4343. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4344. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4345. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4346. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4347. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4348. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4349. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4350. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4351. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4352. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4353. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4354. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4355. else
  4356. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4357. }
  4358. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4359. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4360. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4361. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4362. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4363. else
  4364. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4365. }
  4366. pi->vddc_phase_shed_control = true;
  4367. #if defined(CONFIG_ACPI)
  4368. pi->pcie_performance_request =
  4369. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4370. #else
  4371. pi->pcie_performance_request = false;
  4372. #endif
  4373. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4374. &frev, &crev, &data_offset)) {
  4375. pi->caps_sclk_ss_support = true;
  4376. pi->caps_mclk_ss_support = true;
  4377. pi->dynamic_ss = true;
  4378. } else {
  4379. pi->caps_sclk_ss_support = false;
  4380. pi->caps_mclk_ss_support = false;
  4381. pi->dynamic_ss = true;
  4382. }
  4383. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4384. pi->thermal_protection = true;
  4385. else
  4386. pi->thermal_protection = false;
  4387. pi->caps_dynamic_ac_timing = true;
  4388. pi->uvd_power_gated = false;
  4389. /* make sure dc limits are valid */
  4390. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4391. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4392. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4393. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4394. return 0;
  4395. }
  4396. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4397. struct seq_file *m)
  4398. {
  4399. u32 sclk = ci_get_average_sclk_freq(rdev);
  4400. u32 mclk = ci_get_average_mclk_freq(rdev);
  4401. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4402. sclk, mclk);
  4403. }
  4404. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4405. struct radeon_ps *rps)
  4406. {
  4407. struct ci_ps *ps = ci_get_ps(rps);
  4408. struct ci_pl *pl;
  4409. int i;
  4410. r600_dpm_print_class_info(rps->class, rps->class2);
  4411. r600_dpm_print_cap_info(rps->caps);
  4412. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4413. for (i = 0; i < ps->performance_level_count; i++) {
  4414. pl = &ps->performance_levels[i];
  4415. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4416. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4417. }
  4418. r600_dpm_print_ps_status(rdev, rps);
  4419. }
  4420. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4421. {
  4422. struct ci_power_info *pi = ci_get_pi(rdev);
  4423. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4424. if (low)
  4425. return requested_state->performance_levels[0].sclk;
  4426. else
  4427. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4428. }
  4429. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4430. {
  4431. struct ci_power_info *pi = ci_get_pi(rdev);
  4432. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4433. if (low)
  4434. return requested_state->performance_levels[0].mclk;
  4435. else
  4436. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4437. }