hdmi.xml.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. #ifndef HDMI_XML
  2. #define HDMI_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://0x04.net/cgit/index.cgi/rules-ng-ng
  6. git clone git://0x04.net/rules-ng-ng
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 595 bytes, from 2013-07-05 19:21:12)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/mdp4/mdp4.xml ( 19332 bytes, from 2013-08-16 22:16:36)
  11. - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 11712 bytes, from 2013-08-17 17:13:43)
  12. - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 344 bytes, from 2013-08-11 19:26:32)
  13. - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1544 bytes, from 2013-08-16 19:17:05)
  14. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2013-07-05 19:21:12)
  15. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 19288 bytes, from 2013-08-11 18:14:15)
  16. Copyright (C) 2013 by the following authors:
  17. - Rob Clark <robdclark@gmail.com> (robclark)
  18. Permission is hereby granted, free of charge, to any person obtaining
  19. a copy of this software and associated documentation files (the
  20. "Software"), to deal in the Software without restriction, including
  21. without limitation the rights to use, copy, modify, merge, publish,
  22. distribute, sublicense, and/or sell copies of the Software, and to
  23. permit persons to whom the Software is furnished to do so, subject to
  24. the following conditions:
  25. The above copyright notice and this permission notice (including the
  26. next paragraph) shall be included in all copies or substantial
  27. portions of the Software.
  28. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  29. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  30. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  31. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  32. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  33. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  34. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  35. */
  36. enum hdmi_hdcp_key_state {
  37. NO_KEYS = 0,
  38. NOT_CHECKED = 1,
  39. CHECKING = 2,
  40. KEYS_VALID = 3,
  41. AKSV_INVALID = 4,
  42. CHECKSUM_MISMATCH = 5,
  43. };
  44. enum hdmi_ddc_read_write {
  45. DDC_WRITE = 0,
  46. DDC_READ = 1,
  47. };
  48. enum hdmi_acr_cts {
  49. ACR_NONE = 0,
  50. ACR_32 = 1,
  51. ACR_44 = 2,
  52. ACR_48 = 3,
  53. };
  54. #define REG_HDMI_CTRL 0x00000000
  55. #define HDMI_CTRL_ENABLE 0x00000001
  56. #define HDMI_CTRL_HDMI 0x00000002
  57. #define HDMI_CTRL_ENCRYPTED 0x00000004
  58. #define REG_HDMI_AUDIO_PKT_CTRL1 0x00000020
  59. #define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND 0x00000001
  60. #define REG_HDMI_ACR_PKT_CTRL 0x00000024
  61. #define HDMI_ACR_PKT_CTRL_CONT 0x00000001
  62. #define HDMI_ACR_PKT_CTRL_SEND 0x00000002
  63. #define HDMI_ACR_PKT_CTRL_SELECT__MASK 0x00000030
  64. #define HDMI_ACR_PKT_CTRL_SELECT__SHIFT 4
  65. static inline uint32_t HDMI_ACR_PKT_CTRL_SELECT(enum hdmi_acr_cts val)
  66. {
  67. return ((val) << HDMI_ACR_PKT_CTRL_SELECT__SHIFT) & HDMI_ACR_PKT_CTRL_SELECT__MASK;
  68. }
  69. #define HDMI_ACR_PKT_CTRL_SOURCE 0x00000100
  70. #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK 0x00070000
  71. #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT 16
  72. static inline uint32_t HDMI_ACR_PKT_CTRL_N_MULTIPLIER(uint32_t val)
  73. {
  74. return ((val) << HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT) & HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK;
  75. }
  76. #define HDMI_ACR_PKT_CTRL_AUDIO_PRIORITY 0x80000000
  77. #define REG_HDMI_VBI_PKT_CTRL 0x00000028
  78. #define HDMI_VBI_PKT_CTRL_GC_ENABLE 0x00000010
  79. #define HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME 0x00000020
  80. #define HDMI_VBI_PKT_CTRL_ISRC_SEND 0x00000100
  81. #define HDMI_VBI_PKT_CTRL_ISRC_CONTINUOUS 0x00000200
  82. #define HDMI_VBI_PKT_CTRL_ACP_SEND 0x00001000
  83. #define HDMI_VBI_PKT_CTRL_ACP_SRC_SW 0x00002000
  84. #define REG_HDMI_INFOFRAME_CTRL0 0x0000002c
  85. #define HDMI_INFOFRAME_CTRL0_AVI_SEND 0x00000001
  86. #define HDMI_INFOFRAME_CTRL0_AVI_CONT 0x00000002
  87. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND 0x00000010
  88. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT 0x00000020
  89. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE 0x00000040
  90. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE 0x00000080
  91. #define REG_HDMI_GEN_PKT_CTRL 0x00000034
  92. #define HDMI_GEN_PKT_CTRL_GENERIC0_SEND 0x00000001
  93. #define HDMI_GEN_PKT_CTRL_GENERIC0_CONT 0x00000002
  94. #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK 0x0000000c
  95. #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT 2
  96. static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE(uint32_t val)
  97. {
  98. return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK;
  99. }
  100. #define HDMI_GEN_PKT_CTRL_GENERIC1_SEND 0x00000010
  101. #define HDMI_GEN_PKT_CTRL_GENERIC1_CONT 0x00000020
  102. #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK 0x003f0000
  103. #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT 16
  104. static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_LINE(uint32_t val)
  105. {
  106. return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK;
  107. }
  108. #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK 0x3f000000
  109. #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT 24
  110. static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC1_LINE(uint32_t val)
  111. {
  112. return ((val) << HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK;
  113. }
  114. #define REG_HDMI_GC 0x00000040
  115. #define HDMI_GC_MUTE 0x00000001
  116. #define REG_HDMI_AUDIO_PKT_CTRL2 0x00000044
  117. #define HDMI_AUDIO_PKT_CTRL2_OVERRIDE 0x00000001
  118. #define HDMI_AUDIO_PKT_CTRL2_LAYOUT 0x00000002
  119. static inline uint32_t REG_HDMI_AVI_INFO(uint32_t i0) { return 0x0000006c + 0x4*i0; }
  120. #define REG_HDMI_GENERIC0_HDR 0x00000084
  121. static inline uint32_t REG_HDMI_GENERIC0(uint32_t i0) { return 0x00000088 + 0x4*i0; }
  122. #define REG_HDMI_GENERIC1_HDR 0x000000a4
  123. static inline uint32_t REG_HDMI_GENERIC1(uint32_t i0) { return 0x000000a8 + 0x4*i0; }
  124. static inline uint32_t REG_HDMI_ACR(uint32_t i0) { return 0x000000c4 + 0x8*i0; }
  125. static inline uint32_t REG_HDMI_ACR_0(uint32_t i0) { return 0x000000c4 + 0x8*i0; }
  126. #define HDMI_ACR_0_CTS__MASK 0xfffff000
  127. #define HDMI_ACR_0_CTS__SHIFT 12
  128. static inline uint32_t HDMI_ACR_0_CTS(uint32_t val)
  129. {
  130. return ((val) << HDMI_ACR_0_CTS__SHIFT) & HDMI_ACR_0_CTS__MASK;
  131. }
  132. static inline uint32_t REG_HDMI_ACR_1(uint32_t i0) { return 0x000000c8 + 0x8*i0; }
  133. #define HDMI_ACR_1_N__MASK 0xffffffff
  134. #define HDMI_ACR_1_N__SHIFT 0
  135. static inline uint32_t HDMI_ACR_1_N(uint32_t val)
  136. {
  137. return ((val) << HDMI_ACR_1_N__SHIFT) & HDMI_ACR_1_N__MASK;
  138. }
  139. #define REG_HDMI_AUDIO_INFO0 0x000000e4
  140. #define HDMI_AUDIO_INFO0_CHECKSUM__MASK 0x000000ff
  141. #define HDMI_AUDIO_INFO0_CHECKSUM__SHIFT 0
  142. static inline uint32_t HDMI_AUDIO_INFO0_CHECKSUM(uint32_t val)
  143. {
  144. return ((val) << HDMI_AUDIO_INFO0_CHECKSUM__SHIFT) & HDMI_AUDIO_INFO0_CHECKSUM__MASK;
  145. }
  146. #define HDMI_AUDIO_INFO0_CC__MASK 0x00000700
  147. #define HDMI_AUDIO_INFO0_CC__SHIFT 8
  148. static inline uint32_t HDMI_AUDIO_INFO0_CC(uint32_t val)
  149. {
  150. return ((val) << HDMI_AUDIO_INFO0_CC__SHIFT) & HDMI_AUDIO_INFO0_CC__MASK;
  151. }
  152. #define REG_HDMI_AUDIO_INFO1 0x000000e8
  153. #define HDMI_AUDIO_INFO1_CA__MASK 0x000000ff
  154. #define HDMI_AUDIO_INFO1_CA__SHIFT 0
  155. static inline uint32_t HDMI_AUDIO_INFO1_CA(uint32_t val)
  156. {
  157. return ((val) << HDMI_AUDIO_INFO1_CA__SHIFT) & HDMI_AUDIO_INFO1_CA__MASK;
  158. }
  159. #define HDMI_AUDIO_INFO1_LSV__MASK 0x00007800
  160. #define HDMI_AUDIO_INFO1_LSV__SHIFT 11
  161. static inline uint32_t HDMI_AUDIO_INFO1_LSV(uint32_t val)
  162. {
  163. return ((val) << HDMI_AUDIO_INFO1_LSV__SHIFT) & HDMI_AUDIO_INFO1_LSV__MASK;
  164. }
  165. #define HDMI_AUDIO_INFO1_DM_INH 0x00008000
  166. #define REG_HDMI_HDCP_CTRL 0x00000110
  167. #define HDMI_HDCP_CTRL_ENABLE 0x00000001
  168. #define HDMI_HDCP_CTRL_ENCRYPTION_ENABLE 0x00000100
  169. #define REG_HDMI_HDCP_INT_CTRL 0x00000118
  170. #define REG_HDMI_HDCP_LINK0_STATUS 0x0000011c
  171. #define HDMI_HDCP_LINK0_STATUS_AN_0_READY 0x00000100
  172. #define HDMI_HDCP_LINK0_STATUS_AN_1_READY 0x00000200
  173. #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK 0x70000000
  174. #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT 28
  175. static inline uint32_t HDMI_HDCP_LINK0_STATUS_KEY_STATE(enum hdmi_hdcp_key_state val)
  176. {
  177. return ((val) << HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT) & HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK;
  178. }
  179. #define REG_HDMI_HDCP_RESET 0x00000130
  180. #define HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE 0x00000001
  181. #define REG_HDMI_AUDIO_CFG 0x000001d0
  182. #define HDMI_AUDIO_CFG_ENGINE_ENABLE 0x00000001
  183. #define HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK 0x000000f0
  184. #define HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT 4
  185. static inline uint32_t HDMI_AUDIO_CFG_FIFO_WATERMARK(uint32_t val)
  186. {
  187. return ((val) << HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT) & HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK;
  188. }
  189. #define REG_HDMI_USEC_REFTIMER 0x00000208
  190. #define REG_HDMI_DDC_CTRL 0x0000020c
  191. #define HDMI_DDC_CTRL_GO 0x00000001
  192. #define HDMI_DDC_CTRL_SOFT_RESET 0x00000002
  193. #define HDMI_DDC_CTRL_SEND_RESET 0x00000004
  194. #define HDMI_DDC_CTRL_SW_STATUS_RESET 0x00000008
  195. #define HDMI_DDC_CTRL_TRANSACTION_CNT__MASK 0x00300000
  196. #define HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT 20
  197. static inline uint32_t HDMI_DDC_CTRL_TRANSACTION_CNT(uint32_t val)
  198. {
  199. return ((val) << HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT) & HDMI_DDC_CTRL_TRANSACTION_CNT__MASK;
  200. }
  201. #define REG_HDMI_DDC_INT_CTRL 0x00000214
  202. #define HDMI_DDC_INT_CTRL_SW_DONE_INT 0x00000001
  203. #define HDMI_DDC_INT_CTRL_SW_DONE_ACK 0x00000002
  204. #define HDMI_DDC_INT_CTRL_SW_DONE_MASK 0x00000004
  205. #define REG_HDMI_DDC_SW_STATUS 0x00000218
  206. #define HDMI_DDC_SW_STATUS_NACK0 0x00001000
  207. #define HDMI_DDC_SW_STATUS_NACK1 0x00002000
  208. #define HDMI_DDC_SW_STATUS_NACK2 0x00004000
  209. #define HDMI_DDC_SW_STATUS_NACK3 0x00008000
  210. #define REG_HDMI_DDC_HW_STATUS 0x0000021c
  211. #define REG_HDMI_DDC_SPEED 0x00000220
  212. #define HDMI_DDC_SPEED_THRESHOLD__MASK 0x00000003
  213. #define HDMI_DDC_SPEED_THRESHOLD__SHIFT 0
  214. static inline uint32_t HDMI_DDC_SPEED_THRESHOLD(uint32_t val)
  215. {
  216. return ((val) << HDMI_DDC_SPEED_THRESHOLD__SHIFT) & HDMI_DDC_SPEED_THRESHOLD__MASK;
  217. }
  218. #define HDMI_DDC_SPEED_PRESCALE__MASK 0xffff0000
  219. #define HDMI_DDC_SPEED_PRESCALE__SHIFT 16
  220. static inline uint32_t HDMI_DDC_SPEED_PRESCALE(uint32_t val)
  221. {
  222. return ((val) << HDMI_DDC_SPEED_PRESCALE__SHIFT) & HDMI_DDC_SPEED_PRESCALE__MASK;
  223. }
  224. #define REG_HDMI_DDC_SETUP 0x00000224
  225. #define HDMI_DDC_SETUP_TIMEOUT__MASK 0xff000000
  226. #define HDMI_DDC_SETUP_TIMEOUT__SHIFT 24
  227. static inline uint32_t HDMI_DDC_SETUP_TIMEOUT(uint32_t val)
  228. {
  229. return ((val) << HDMI_DDC_SETUP_TIMEOUT__SHIFT) & HDMI_DDC_SETUP_TIMEOUT__MASK;
  230. }
  231. static inline uint32_t REG_HDMI_I2C_TRANSACTION(uint32_t i0) { return 0x00000228 + 0x4*i0; }
  232. static inline uint32_t REG_HDMI_I2C_TRANSACTION_REG(uint32_t i0) { return 0x00000228 + 0x4*i0; }
  233. #define HDMI_I2C_TRANSACTION_REG_RW__MASK 0x00000001
  234. #define HDMI_I2C_TRANSACTION_REG_RW__SHIFT 0
  235. static inline uint32_t HDMI_I2C_TRANSACTION_REG_RW(enum hdmi_ddc_read_write val)
  236. {
  237. return ((val) << HDMI_I2C_TRANSACTION_REG_RW__SHIFT) & HDMI_I2C_TRANSACTION_REG_RW__MASK;
  238. }
  239. #define HDMI_I2C_TRANSACTION_REG_STOP_ON_NACK 0x00000100
  240. #define HDMI_I2C_TRANSACTION_REG_START 0x00001000
  241. #define HDMI_I2C_TRANSACTION_REG_STOP 0x00002000
  242. #define HDMI_I2C_TRANSACTION_REG_CNT__MASK 0x00ff0000
  243. #define HDMI_I2C_TRANSACTION_REG_CNT__SHIFT 16
  244. static inline uint32_t HDMI_I2C_TRANSACTION_REG_CNT(uint32_t val)
  245. {
  246. return ((val) << HDMI_I2C_TRANSACTION_REG_CNT__SHIFT) & HDMI_I2C_TRANSACTION_REG_CNT__MASK;
  247. }
  248. #define REG_HDMI_DDC_DATA 0x00000238
  249. #define HDMI_DDC_DATA_DATA_RW__MASK 0x00000001
  250. #define HDMI_DDC_DATA_DATA_RW__SHIFT 0
  251. static inline uint32_t HDMI_DDC_DATA_DATA_RW(enum hdmi_ddc_read_write val)
  252. {
  253. return ((val) << HDMI_DDC_DATA_DATA_RW__SHIFT) & HDMI_DDC_DATA_DATA_RW__MASK;
  254. }
  255. #define HDMI_DDC_DATA_DATA__MASK 0x0000ff00
  256. #define HDMI_DDC_DATA_DATA__SHIFT 8
  257. static inline uint32_t HDMI_DDC_DATA_DATA(uint32_t val)
  258. {
  259. return ((val) << HDMI_DDC_DATA_DATA__SHIFT) & HDMI_DDC_DATA_DATA__MASK;
  260. }
  261. #define HDMI_DDC_DATA_INDEX__MASK 0x00ff0000
  262. #define HDMI_DDC_DATA_INDEX__SHIFT 16
  263. static inline uint32_t HDMI_DDC_DATA_INDEX(uint32_t val)
  264. {
  265. return ((val) << HDMI_DDC_DATA_INDEX__SHIFT) & HDMI_DDC_DATA_INDEX__MASK;
  266. }
  267. #define HDMI_DDC_DATA_INDEX_WRITE 0x80000000
  268. #define REG_HDMI_HPD_INT_STATUS 0x00000250
  269. #define HDMI_HPD_INT_STATUS_INT 0x00000001
  270. #define HDMI_HPD_INT_STATUS_CABLE_DETECTED 0x00000002
  271. #define REG_HDMI_HPD_INT_CTRL 0x00000254
  272. #define HDMI_HPD_INT_CTRL_INT_ACK 0x00000001
  273. #define HDMI_HPD_INT_CTRL_INT_CONNECT 0x00000002
  274. #define HDMI_HPD_INT_CTRL_INT_EN 0x00000004
  275. #define HDMI_HPD_INT_CTRL_RX_INT_ACK 0x00000010
  276. #define HDMI_HPD_INT_CTRL_RX_INT_EN 0x00000020
  277. #define HDMI_HPD_INT_CTRL_RCV_PLUGIN_DET_MASK 0x00000200
  278. #define REG_HDMI_HPD_CTRL 0x00000258
  279. #define HDMI_HPD_CTRL_TIMEOUT__MASK 0x00001fff
  280. #define HDMI_HPD_CTRL_TIMEOUT__SHIFT 0
  281. static inline uint32_t HDMI_HPD_CTRL_TIMEOUT(uint32_t val)
  282. {
  283. return ((val) << HDMI_HPD_CTRL_TIMEOUT__SHIFT) & HDMI_HPD_CTRL_TIMEOUT__MASK;
  284. }
  285. #define HDMI_HPD_CTRL_ENABLE 0x10000000
  286. #define REG_HDMI_DDC_REF 0x0000027c
  287. #define HDMI_DDC_REF_REFTIMER_ENABLE 0x00010000
  288. #define HDMI_DDC_REF_REFTIMER__MASK 0x0000ffff
  289. #define HDMI_DDC_REF_REFTIMER__SHIFT 0
  290. static inline uint32_t HDMI_DDC_REF_REFTIMER(uint32_t val)
  291. {
  292. return ((val) << HDMI_DDC_REF_REFTIMER__SHIFT) & HDMI_DDC_REF_REFTIMER__MASK;
  293. }
  294. #define REG_HDMI_ACTIVE_HSYNC 0x000002b4
  295. #define HDMI_ACTIVE_HSYNC_START__MASK 0x00000fff
  296. #define HDMI_ACTIVE_HSYNC_START__SHIFT 0
  297. static inline uint32_t HDMI_ACTIVE_HSYNC_START(uint32_t val)
  298. {
  299. return ((val) << HDMI_ACTIVE_HSYNC_START__SHIFT) & HDMI_ACTIVE_HSYNC_START__MASK;
  300. }
  301. #define HDMI_ACTIVE_HSYNC_END__MASK 0x0fff0000
  302. #define HDMI_ACTIVE_HSYNC_END__SHIFT 16
  303. static inline uint32_t HDMI_ACTIVE_HSYNC_END(uint32_t val)
  304. {
  305. return ((val) << HDMI_ACTIVE_HSYNC_END__SHIFT) & HDMI_ACTIVE_HSYNC_END__MASK;
  306. }
  307. #define REG_HDMI_ACTIVE_VSYNC 0x000002b8
  308. #define HDMI_ACTIVE_VSYNC_START__MASK 0x00000fff
  309. #define HDMI_ACTIVE_VSYNC_START__SHIFT 0
  310. static inline uint32_t HDMI_ACTIVE_VSYNC_START(uint32_t val)
  311. {
  312. return ((val) << HDMI_ACTIVE_VSYNC_START__SHIFT) & HDMI_ACTIVE_VSYNC_START__MASK;
  313. }
  314. #define HDMI_ACTIVE_VSYNC_END__MASK 0x0fff0000
  315. #define HDMI_ACTIVE_VSYNC_END__SHIFT 16
  316. static inline uint32_t HDMI_ACTIVE_VSYNC_END(uint32_t val)
  317. {
  318. return ((val) << HDMI_ACTIVE_VSYNC_END__SHIFT) & HDMI_ACTIVE_VSYNC_END__MASK;
  319. }
  320. #define REG_HDMI_VSYNC_ACTIVE_F2 0x000002bc
  321. #define HDMI_VSYNC_ACTIVE_F2_START__MASK 0x00000fff
  322. #define HDMI_VSYNC_ACTIVE_F2_START__SHIFT 0
  323. static inline uint32_t HDMI_VSYNC_ACTIVE_F2_START(uint32_t val)
  324. {
  325. return ((val) << HDMI_VSYNC_ACTIVE_F2_START__SHIFT) & HDMI_VSYNC_ACTIVE_F2_START__MASK;
  326. }
  327. #define HDMI_VSYNC_ACTIVE_F2_END__MASK 0x0fff0000
  328. #define HDMI_VSYNC_ACTIVE_F2_END__SHIFT 16
  329. static inline uint32_t HDMI_VSYNC_ACTIVE_F2_END(uint32_t val)
  330. {
  331. return ((val) << HDMI_VSYNC_ACTIVE_F2_END__SHIFT) & HDMI_VSYNC_ACTIVE_F2_END__MASK;
  332. }
  333. #define REG_HDMI_TOTAL 0x000002c0
  334. #define HDMI_TOTAL_H_TOTAL__MASK 0x00000fff
  335. #define HDMI_TOTAL_H_TOTAL__SHIFT 0
  336. static inline uint32_t HDMI_TOTAL_H_TOTAL(uint32_t val)
  337. {
  338. return ((val) << HDMI_TOTAL_H_TOTAL__SHIFT) & HDMI_TOTAL_H_TOTAL__MASK;
  339. }
  340. #define HDMI_TOTAL_V_TOTAL__MASK 0x0fff0000
  341. #define HDMI_TOTAL_V_TOTAL__SHIFT 16
  342. static inline uint32_t HDMI_TOTAL_V_TOTAL(uint32_t val)
  343. {
  344. return ((val) << HDMI_TOTAL_V_TOTAL__SHIFT) & HDMI_TOTAL_V_TOTAL__MASK;
  345. }
  346. #define REG_HDMI_VSYNC_TOTAL_F2 0x000002c4
  347. #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK 0x00000fff
  348. #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT 0
  349. static inline uint32_t HDMI_VSYNC_TOTAL_F2_V_TOTAL(uint32_t val)
  350. {
  351. return ((val) << HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT) & HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK;
  352. }
  353. #define REG_HDMI_FRAME_CTRL 0x000002c8
  354. #define HDMI_FRAME_CTRL_RGB_MUX_SEL_BGR 0x00001000
  355. #define HDMI_FRAME_CTRL_VSYNC_LOW 0x10000000
  356. #define HDMI_FRAME_CTRL_HSYNC_LOW 0x20000000
  357. #define HDMI_FRAME_CTRL_INTERLACED_EN 0x80000000
  358. #define REG_HDMI_PHY_CTRL 0x000002d4
  359. #define HDMI_PHY_CTRL_SW_RESET_PLL 0x00000001
  360. #define HDMI_PHY_CTRL_SW_RESET_PLL_LOW 0x00000002
  361. #define HDMI_PHY_CTRL_SW_RESET 0x00000004
  362. #define HDMI_PHY_CTRL_SW_RESET_LOW 0x00000008
  363. #define REG_HDMI_AUD_INT 0x000002cc
  364. #define HDMI_AUD_INT_AUD_FIFO_URUN_INT 0x00000001
  365. #define HDMI_AUD_INT_AUD_FIFO_URAN_MASK 0x00000002
  366. #define HDMI_AUD_INT_AUD_SAM_DROP_INT 0x00000004
  367. #define HDMI_AUD_INT_AUD_SAM_DROP_MASK 0x00000008
  368. #define REG_HDMI_8x60_PHY_REG0 0x00000300
  369. #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK 0x0000001c
  370. #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT 2
  371. static inline uint32_t HDMI_8x60_PHY_REG0_DESER_DEL_CTRL(uint32_t val)
  372. {
  373. return ((val) << HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT) & HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK;
  374. }
  375. #define REG_HDMI_8x60_PHY_REG1 0x00000304
  376. #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK 0x000000f0
  377. #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT 4
  378. static inline uint32_t HDMI_8x60_PHY_REG1_DTEST_MUX_SEL(uint32_t val)
  379. {
  380. return ((val) << HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT) & HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK;
  381. }
  382. #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK 0x0000000f
  383. #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT 0
  384. static inline uint32_t HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL(uint32_t val)
  385. {
  386. return ((val) << HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT) & HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK;
  387. }
  388. #define REG_HDMI_8x60_PHY_REG2 0x00000308
  389. #define HDMI_8x60_PHY_REG2_PD_DESER 0x00000001
  390. #define HDMI_8x60_PHY_REG2_PD_DRIVE_1 0x00000002
  391. #define HDMI_8x60_PHY_REG2_PD_DRIVE_2 0x00000004
  392. #define HDMI_8x60_PHY_REG2_PD_DRIVE_3 0x00000008
  393. #define HDMI_8x60_PHY_REG2_PD_DRIVE_4 0x00000010
  394. #define HDMI_8x60_PHY_REG2_PD_PLL 0x00000020
  395. #define HDMI_8x60_PHY_REG2_PD_PWRGEN 0x00000040
  396. #define HDMI_8x60_PHY_REG2_RCV_SENSE_EN 0x00000080
  397. #define REG_HDMI_8x60_PHY_REG3 0x0000030c
  398. #define HDMI_8x60_PHY_REG3_PLL_ENABLE 0x00000001
  399. #define REG_HDMI_8x60_PHY_REG4 0x00000310
  400. #define REG_HDMI_8x60_PHY_REG5 0x00000314
  401. #define REG_HDMI_8x60_PHY_REG6 0x00000318
  402. #define REG_HDMI_8x60_PHY_REG7 0x0000031c
  403. #define REG_HDMI_8x60_PHY_REG8 0x00000320
  404. #define REG_HDMI_8x60_PHY_REG9 0x00000324
  405. #define REG_HDMI_8x60_PHY_REG10 0x00000328
  406. #define REG_HDMI_8x60_PHY_REG11 0x0000032c
  407. #define REG_HDMI_8x60_PHY_REG12 0x00000330
  408. #define HDMI_8x60_PHY_REG12_RETIMING_EN 0x00000001
  409. #define HDMI_8x60_PHY_REG12_PLL_LOCK_DETECT_EN 0x00000002
  410. #define HDMI_8x60_PHY_REG12_FORCE_LOCK 0x00000010
  411. #define REG_HDMI_8960_PHY_REG0 0x00000400
  412. #define REG_HDMI_8960_PHY_REG1 0x00000404
  413. #define REG_HDMI_8960_PHY_REG2 0x00000408
  414. #define REG_HDMI_8960_PHY_REG3 0x0000040c
  415. #define REG_HDMI_8960_PHY_REG4 0x00000410
  416. #define REG_HDMI_8960_PHY_REG5 0x00000414
  417. #define REG_HDMI_8960_PHY_REG6 0x00000418
  418. #define REG_HDMI_8960_PHY_REG7 0x0000041c
  419. #define REG_HDMI_8960_PHY_REG8 0x00000420
  420. #define REG_HDMI_8960_PHY_REG9 0x00000424
  421. #define REG_HDMI_8960_PHY_REG10 0x00000428
  422. #define REG_HDMI_8960_PHY_REG11 0x0000042c
  423. #define REG_HDMI_8960_PHY_REG12 0x00000430
  424. #endif /* HDMI_XML */