123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508 |
- #ifndef HDMI_XML
- #define HDMI_XML
- /* Autogenerated file, DO NOT EDIT manually!
- This file was generated by the rules-ng-ng headergen tool in this git repository:
- http://0x04.net/cgit/index.cgi/rules-ng-ng
- git clone git://0x04.net/rules-ng-ng
- The rules-ng-ng source files this header was generated from are:
- - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 595 bytes, from 2013-07-05 19:21:12)
- - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
- - /home/robclark/src/freedreno/envytools/rnndb/mdp4/mdp4.xml ( 19332 bytes, from 2013-08-16 22:16:36)
- - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 11712 bytes, from 2013-08-17 17:13:43)
- - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 344 bytes, from 2013-08-11 19:26:32)
- - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1544 bytes, from 2013-08-16 19:17:05)
- - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2013-07-05 19:21:12)
- - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 19288 bytes, from 2013-08-11 18:14:15)
- Copyright (C) 2013 by the following authors:
- - Rob Clark <robdclark@gmail.com> (robclark)
- Permission is hereby granted, free of charge, to any person obtaining
- a copy of this software and associated documentation files (the
- "Software"), to deal in the Software without restriction, including
- without limitation the rights to use, copy, modify, merge, publish,
- distribute, sublicense, and/or sell copies of the Software, and to
- permit persons to whom the Software is furnished to do so, subject to
- the following conditions:
- The above copyright notice and this permission notice (including the
- next paragraph) shall be included in all copies or substantial
- portions of the Software.
- THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
- IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
- LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
- OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
- WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
- */
- enum hdmi_hdcp_key_state {
- NO_KEYS = 0,
- NOT_CHECKED = 1,
- CHECKING = 2,
- KEYS_VALID = 3,
- AKSV_INVALID = 4,
- CHECKSUM_MISMATCH = 5,
- };
- enum hdmi_ddc_read_write {
- DDC_WRITE = 0,
- DDC_READ = 1,
- };
- enum hdmi_acr_cts {
- ACR_NONE = 0,
- ACR_32 = 1,
- ACR_44 = 2,
- ACR_48 = 3,
- };
- #define REG_HDMI_CTRL 0x00000000
- #define HDMI_CTRL_ENABLE 0x00000001
- #define HDMI_CTRL_HDMI 0x00000002
- #define HDMI_CTRL_ENCRYPTED 0x00000004
- #define REG_HDMI_AUDIO_PKT_CTRL1 0x00000020
- #define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND 0x00000001
- #define REG_HDMI_ACR_PKT_CTRL 0x00000024
- #define HDMI_ACR_PKT_CTRL_CONT 0x00000001
- #define HDMI_ACR_PKT_CTRL_SEND 0x00000002
- #define HDMI_ACR_PKT_CTRL_SELECT__MASK 0x00000030
- #define HDMI_ACR_PKT_CTRL_SELECT__SHIFT 4
- static inline uint32_t HDMI_ACR_PKT_CTRL_SELECT(enum hdmi_acr_cts val)
- {
- return ((val) << HDMI_ACR_PKT_CTRL_SELECT__SHIFT) & HDMI_ACR_PKT_CTRL_SELECT__MASK;
- }
- #define HDMI_ACR_PKT_CTRL_SOURCE 0x00000100
- #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK 0x00070000
- #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT 16
- static inline uint32_t HDMI_ACR_PKT_CTRL_N_MULTIPLIER(uint32_t val)
- {
- return ((val) << HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT) & HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK;
- }
- #define HDMI_ACR_PKT_CTRL_AUDIO_PRIORITY 0x80000000
- #define REG_HDMI_VBI_PKT_CTRL 0x00000028
- #define HDMI_VBI_PKT_CTRL_GC_ENABLE 0x00000010
- #define HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME 0x00000020
- #define HDMI_VBI_PKT_CTRL_ISRC_SEND 0x00000100
- #define HDMI_VBI_PKT_CTRL_ISRC_CONTINUOUS 0x00000200
- #define HDMI_VBI_PKT_CTRL_ACP_SEND 0x00001000
- #define HDMI_VBI_PKT_CTRL_ACP_SRC_SW 0x00002000
- #define REG_HDMI_INFOFRAME_CTRL0 0x0000002c
- #define HDMI_INFOFRAME_CTRL0_AVI_SEND 0x00000001
- #define HDMI_INFOFRAME_CTRL0_AVI_CONT 0x00000002
- #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND 0x00000010
- #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT 0x00000020
- #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE 0x00000040
- #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE 0x00000080
- #define REG_HDMI_GEN_PKT_CTRL 0x00000034
- #define HDMI_GEN_PKT_CTRL_GENERIC0_SEND 0x00000001
- #define HDMI_GEN_PKT_CTRL_GENERIC0_CONT 0x00000002
- #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK 0x0000000c
- #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT 2
- static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE(uint32_t val)
- {
- return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK;
- }
- #define HDMI_GEN_PKT_CTRL_GENERIC1_SEND 0x00000010
- #define HDMI_GEN_PKT_CTRL_GENERIC1_CONT 0x00000020
- #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK 0x003f0000
- #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT 16
- static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_LINE(uint32_t val)
- {
- return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK;
- }
- #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK 0x3f000000
- #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT 24
- static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC1_LINE(uint32_t val)
- {
- return ((val) << HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK;
- }
- #define REG_HDMI_GC 0x00000040
- #define HDMI_GC_MUTE 0x00000001
- #define REG_HDMI_AUDIO_PKT_CTRL2 0x00000044
- #define HDMI_AUDIO_PKT_CTRL2_OVERRIDE 0x00000001
- #define HDMI_AUDIO_PKT_CTRL2_LAYOUT 0x00000002
- static inline uint32_t REG_HDMI_AVI_INFO(uint32_t i0) { return 0x0000006c + 0x4*i0; }
- #define REG_HDMI_GENERIC0_HDR 0x00000084
- static inline uint32_t REG_HDMI_GENERIC0(uint32_t i0) { return 0x00000088 + 0x4*i0; }
- #define REG_HDMI_GENERIC1_HDR 0x000000a4
- static inline uint32_t REG_HDMI_GENERIC1(uint32_t i0) { return 0x000000a8 + 0x4*i0; }
- static inline uint32_t REG_HDMI_ACR(uint32_t i0) { return 0x000000c4 + 0x8*i0; }
- static inline uint32_t REG_HDMI_ACR_0(uint32_t i0) { return 0x000000c4 + 0x8*i0; }
- #define HDMI_ACR_0_CTS__MASK 0xfffff000
- #define HDMI_ACR_0_CTS__SHIFT 12
- static inline uint32_t HDMI_ACR_0_CTS(uint32_t val)
- {
- return ((val) << HDMI_ACR_0_CTS__SHIFT) & HDMI_ACR_0_CTS__MASK;
- }
- static inline uint32_t REG_HDMI_ACR_1(uint32_t i0) { return 0x000000c8 + 0x8*i0; }
- #define HDMI_ACR_1_N__MASK 0xffffffff
- #define HDMI_ACR_1_N__SHIFT 0
- static inline uint32_t HDMI_ACR_1_N(uint32_t val)
- {
- return ((val) << HDMI_ACR_1_N__SHIFT) & HDMI_ACR_1_N__MASK;
- }
- #define REG_HDMI_AUDIO_INFO0 0x000000e4
- #define HDMI_AUDIO_INFO0_CHECKSUM__MASK 0x000000ff
- #define HDMI_AUDIO_INFO0_CHECKSUM__SHIFT 0
- static inline uint32_t HDMI_AUDIO_INFO0_CHECKSUM(uint32_t val)
- {
- return ((val) << HDMI_AUDIO_INFO0_CHECKSUM__SHIFT) & HDMI_AUDIO_INFO0_CHECKSUM__MASK;
- }
- #define HDMI_AUDIO_INFO0_CC__MASK 0x00000700
- #define HDMI_AUDIO_INFO0_CC__SHIFT 8
- static inline uint32_t HDMI_AUDIO_INFO0_CC(uint32_t val)
- {
- return ((val) << HDMI_AUDIO_INFO0_CC__SHIFT) & HDMI_AUDIO_INFO0_CC__MASK;
- }
- #define REG_HDMI_AUDIO_INFO1 0x000000e8
- #define HDMI_AUDIO_INFO1_CA__MASK 0x000000ff
- #define HDMI_AUDIO_INFO1_CA__SHIFT 0
- static inline uint32_t HDMI_AUDIO_INFO1_CA(uint32_t val)
- {
- return ((val) << HDMI_AUDIO_INFO1_CA__SHIFT) & HDMI_AUDIO_INFO1_CA__MASK;
- }
- #define HDMI_AUDIO_INFO1_LSV__MASK 0x00007800
- #define HDMI_AUDIO_INFO1_LSV__SHIFT 11
- static inline uint32_t HDMI_AUDIO_INFO1_LSV(uint32_t val)
- {
- return ((val) << HDMI_AUDIO_INFO1_LSV__SHIFT) & HDMI_AUDIO_INFO1_LSV__MASK;
- }
- #define HDMI_AUDIO_INFO1_DM_INH 0x00008000
- #define REG_HDMI_HDCP_CTRL 0x00000110
- #define HDMI_HDCP_CTRL_ENABLE 0x00000001
- #define HDMI_HDCP_CTRL_ENCRYPTION_ENABLE 0x00000100
- #define REG_HDMI_HDCP_INT_CTRL 0x00000118
- #define REG_HDMI_HDCP_LINK0_STATUS 0x0000011c
- #define HDMI_HDCP_LINK0_STATUS_AN_0_READY 0x00000100
- #define HDMI_HDCP_LINK0_STATUS_AN_1_READY 0x00000200
- #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK 0x70000000
- #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT 28
- static inline uint32_t HDMI_HDCP_LINK0_STATUS_KEY_STATE(enum hdmi_hdcp_key_state val)
- {
- return ((val) << HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT) & HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK;
- }
- #define REG_HDMI_HDCP_RESET 0x00000130
- #define HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE 0x00000001
- #define REG_HDMI_AUDIO_CFG 0x000001d0
- #define HDMI_AUDIO_CFG_ENGINE_ENABLE 0x00000001
- #define HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK 0x000000f0
- #define HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT 4
- static inline uint32_t HDMI_AUDIO_CFG_FIFO_WATERMARK(uint32_t val)
- {
- return ((val) << HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT) & HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK;
- }
- #define REG_HDMI_USEC_REFTIMER 0x00000208
- #define REG_HDMI_DDC_CTRL 0x0000020c
- #define HDMI_DDC_CTRL_GO 0x00000001
- #define HDMI_DDC_CTRL_SOFT_RESET 0x00000002
- #define HDMI_DDC_CTRL_SEND_RESET 0x00000004
- #define HDMI_DDC_CTRL_SW_STATUS_RESET 0x00000008
- #define HDMI_DDC_CTRL_TRANSACTION_CNT__MASK 0x00300000
- #define HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT 20
- static inline uint32_t HDMI_DDC_CTRL_TRANSACTION_CNT(uint32_t val)
- {
- return ((val) << HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT) & HDMI_DDC_CTRL_TRANSACTION_CNT__MASK;
- }
- #define REG_HDMI_DDC_INT_CTRL 0x00000214
- #define HDMI_DDC_INT_CTRL_SW_DONE_INT 0x00000001
- #define HDMI_DDC_INT_CTRL_SW_DONE_ACK 0x00000002
- #define HDMI_DDC_INT_CTRL_SW_DONE_MASK 0x00000004
- #define REG_HDMI_DDC_SW_STATUS 0x00000218
- #define HDMI_DDC_SW_STATUS_NACK0 0x00001000
- #define HDMI_DDC_SW_STATUS_NACK1 0x00002000
- #define HDMI_DDC_SW_STATUS_NACK2 0x00004000
- #define HDMI_DDC_SW_STATUS_NACK3 0x00008000
- #define REG_HDMI_DDC_HW_STATUS 0x0000021c
- #define REG_HDMI_DDC_SPEED 0x00000220
- #define HDMI_DDC_SPEED_THRESHOLD__MASK 0x00000003
- #define HDMI_DDC_SPEED_THRESHOLD__SHIFT 0
- static inline uint32_t HDMI_DDC_SPEED_THRESHOLD(uint32_t val)
- {
- return ((val) << HDMI_DDC_SPEED_THRESHOLD__SHIFT) & HDMI_DDC_SPEED_THRESHOLD__MASK;
- }
- #define HDMI_DDC_SPEED_PRESCALE__MASK 0xffff0000
- #define HDMI_DDC_SPEED_PRESCALE__SHIFT 16
- static inline uint32_t HDMI_DDC_SPEED_PRESCALE(uint32_t val)
- {
- return ((val) << HDMI_DDC_SPEED_PRESCALE__SHIFT) & HDMI_DDC_SPEED_PRESCALE__MASK;
- }
- #define REG_HDMI_DDC_SETUP 0x00000224
- #define HDMI_DDC_SETUP_TIMEOUT__MASK 0xff000000
- #define HDMI_DDC_SETUP_TIMEOUT__SHIFT 24
- static inline uint32_t HDMI_DDC_SETUP_TIMEOUT(uint32_t val)
- {
- return ((val) << HDMI_DDC_SETUP_TIMEOUT__SHIFT) & HDMI_DDC_SETUP_TIMEOUT__MASK;
- }
- static inline uint32_t REG_HDMI_I2C_TRANSACTION(uint32_t i0) { return 0x00000228 + 0x4*i0; }
- static inline uint32_t REG_HDMI_I2C_TRANSACTION_REG(uint32_t i0) { return 0x00000228 + 0x4*i0; }
- #define HDMI_I2C_TRANSACTION_REG_RW__MASK 0x00000001
- #define HDMI_I2C_TRANSACTION_REG_RW__SHIFT 0
- static inline uint32_t HDMI_I2C_TRANSACTION_REG_RW(enum hdmi_ddc_read_write val)
- {
- return ((val) << HDMI_I2C_TRANSACTION_REG_RW__SHIFT) & HDMI_I2C_TRANSACTION_REG_RW__MASK;
- }
- #define HDMI_I2C_TRANSACTION_REG_STOP_ON_NACK 0x00000100
- #define HDMI_I2C_TRANSACTION_REG_START 0x00001000
- #define HDMI_I2C_TRANSACTION_REG_STOP 0x00002000
- #define HDMI_I2C_TRANSACTION_REG_CNT__MASK 0x00ff0000
- #define HDMI_I2C_TRANSACTION_REG_CNT__SHIFT 16
- static inline uint32_t HDMI_I2C_TRANSACTION_REG_CNT(uint32_t val)
- {
- return ((val) << HDMI_I2C_TRANSACTION_REG_CNT__SHIFT) & HDMI_I2C_TRANSACTION_REG_CNT__MASK;
- }
- #define REG_HDMI_DDC_DATA 0x00000238
- #define HDMI_DDC_DATA_DATA_RW__MASK 0x00000001
- #define HDMI_DDC_DATA_DATA_RW__SHIFT 0
- static inline uint32_t HDMI_DDC_DATA_DATA_RW(enum hdmi_ddc_read_write val)
- {
- return ((val) << HDMI_DDC_DATA_DATA_RW__SHIFT) & HDMI_DDC_DATA_DATA_RW__MASK;
- }
- #define HDMI_DDC_DATA_DATA__MASK 0x0000ff00
- #define HDMI_DDC_DATA_DATA__SHIFT 8
- static inline uint32_t HDMI_DDC_DATA_DATA(uint32_t val)
- {
- return ((val) << HDMI_DDC_DATA_DATA__SHIFT) & HDMI_DDC_DATA_DATA__MASK;
- }
- #define HDMI_DDC_DATA_INDEX__MASK 0x00ff0000
- #define HDMI_DDC_DATA_INDEX__SHIFT 16
- static inline uint32_t HDMI_DDC_DATA_INDEX(uint32_t val)
- {
- return ((val) << HDMI_DDC_DATA_INDEX__SHIFT) & HDMI_DDC_DATA_INDEX__MASK;
- }
- #define HDMI_DDC_DATA_INDEX_WRITE 0x80000000
- #define REG_HDMI_HPD_INT_STATUS 0x00000250
- #define HDMI_HPD_INT_STATUS_INT 0x00000001
- #define HDMI_HPD_INT_STATUS_CABLE_DETECTED 0x00000002
- #define REG_HDMI_HPD_INT_CTRL 0x00000254
- #define HDMI_HPD_INT_CTRL_INT_ACK 0x00000001
- #define HDMI_HPD_INT_CTRL_INT_CONNECT 0x00000002
- #define HDMI_HPD_INT_CTRL_INT_EN 0x00000004
- #define HDMI_HPD_INT_CTRL_RX_INT_ACK 0x00000010
- #define HDMI_HPD_INT_CTRL_RX_INT_EN 0x00000020
- #define HDMI_HPD_INT_CTRL_RCV_PLUGIN_DET_MASK 0x00000200
- #define REG_HDMI_HPD_CTRL 0x00000258
- #define HDMI_HPD_CTRL_TIMEOUT__MASK 0x00001fff
- #define HDMI_HPD_CTRL_TIMEOUT__SHIFT 0
- static inline uint32_t HDMI_HPD_CTRL_TIMEOUT(uint32_t val)
- {
- return ((val) << HDMI_HPD_CTRL_TIMEOUT__SHIFT) & HDMI_HPD_CTRL_TIMEOUT__MASK;
- }
- #define HDMI_HPD_CTRL_ENABLE 0x10000000
- #define REG_HDMI_DDC_REF 0x0000027c
- #define HDMI_DDC_REF_REFTIMER_ENABLE 0x00010000
- #define HDMI_DDC_REF_REFTIMER__MASK 0x0000ffff
- #define HDMI_DDC_REF_REFTIMER__SHIFT 0
- static inline uint32_t HDMI_DDC_REF_REFTIMER(uint32_t val)
- {
- return ((val) << HDMI_DDC_REF_REFTIMER__SHIFT) & HDMI_DDC_REF_REFTIMER__MASK;
- }
- #define REG_HDMI_ACTIVE_HSYNC 0x000002b4
- #define HDMI_ACTIVE_HSYNC_START__MASK 0x00000fff
- #define HDMI_ACTIVE_HSYNC_START__SHIFT 0
- static inline uint32_t HDMI_ACTIVE_HSYNC_START(uint32_t val)
- {
- return ((val) << HDMI_ACTIVE_HSYNC_START__SHIFT) & HDMI_ACTIVE_HSYNC_START__MASK;
- }
- #define HDMI_ACTIVE_HSYNC_END__MASK 0x0fff0000
- #define HDMI_ACTIVE_HSYNC_END__SHIFT 16
- static inline uint32_t HDMI_ACTIVE_HSYNC_END(uint32_t val)
- {
- return ((val) << HDMI_ACTIVE_HSYNC_END__SHIFT) & HDMI_ACTIVE_HSYNC_END__MASK;
- }
- #define REG_HDMI_ACTIVE_VSYNC 0x000002b8
- #define HDMI_ACTIVE_VSYNC_START__MASK 0x00000fff
- #define HDMI_ACTIVE_VSYNC_START__SHIFT 0
- static inline uint32_t HDMI_ACTIVE_VSYNC_START(uint32_t val)
- {
- return ((val) << HDMI_ACTIVE_VSYNC_START__SHIFT) & HDMI_ACTIVE_VSYNC_START__MASK;
- }
- #define HDMI_ACTIVE_VSYNC_END__MASK 0x0fff0000
- #define HDMI_ACTIVE_VSYNC_END__SHIFT 16
- static inline uint32_t HDMI_ACTIVE_VSYNC_END(uint32_t val)
- {
- return ((val) << HDMI_ACTIVE_VSYNC_END__SHIFT) & HDMI_ACTIVE_VSYNC_END__MASK;
- }
- #define REG_HDMI_VSYNC_ACTIVE_F2 0x000002bc
- #define HDMI_VSYNC_ACTIVE_F2_START__MASK 0x00000fff
- #define HDMI_VSYNC_ACTIVE_F2_START__SHIFT 0
- static inline uint32_t HDMI_VSYNC_ACTIVE_F2_START(uint32_t val)
- {
- return ((val) << HDMI_VSYNC_ACTIVE_F2_START__SHIFT) & HDMI_VSYNC_ACTIVE_F2_START__MASK;
- }
- #define HDMI_VSYNC_ACTIVE_F2_END__MASK 0x0fff0000
- #define HDMI_VSYNC_ACTIVE_F2_END__SHIFT 16
- static inline uint32_t HDMI_VSYNC_ACTIVE_F2_END(uint32_t val)
- {
- return ((val) << HDMI_VSYNC_ACTIVE_F2_END__SHIFT) & HDMI_VSYNC_ACTIVE_F2_END__MASK;
- }
- #define REG_HDMI_TOTAL 0x000002c0
- #define HDMI_TOTAL_H_TOTAL__MASK 0x00000fff
- #define HDMI_TOTAL_H_TOTAL__SHIFT 0
- static inline uint32_t HDMI_TOTAL_H_TOTAL(uint32_t val)
- {
- return ((val) << HDMI_TOTAL_H_TOTAL__SHIFT) & HDMI_TOTAL_H_TOTAL__MASK;
- }
- #define HDMI_TOTAL_V_TOTAL__MASK 0x0fff0000
- #define HDMI_TOTAL_V_TOTAL__SHIFT 16
- static inline uint32_t HDMI_TOTAL_V_TOTAL(uint32_t val)
- {
- return ((val) << HDMI_TOTAL_V_TOTAL__SHIFT) & HDMI_TOTAL_V_TOTAL__MASK;
- }
- #define REG_HDMI_VSYNC_TOTAL_F2 0x000002c4
- #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK 0x00000fff
- #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT 0
- static inline uint32_t HDMI_VSYNC_TOTAL_F2_V_TOTAL(uint32_t val)
- {
- return ((val) << HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT) & HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK;
- }
- #define REG_HDMI_FRAME_CTRL 0x000002c8
- #define HDMI_FRAME_CTRL_RGB_MUX_SEL_BGR 0x00001000
- #define HDMI_FRAME_CTRL_VSYNC_LOW 0x10000000
- #define HDMI_FRAME_CTRL_HSYNC_LOW 0x20000000
- #define HDMI_FRAME_CTRL_INTERLACED_EN 0x80000000
- #define REG_HDMI_PHY_CTRL 0x000002d4
- #define HDMI_PHY_CTRL_SW_RESET_PLL 0x00000001
- #define HDMI_PHY_CTRL_SW_RESET_PLL_LOW 0x00000002
- #define HDMI_PHY_CTRL_SW_RESET 0x00000004
- #define HDMI_PHY_CTRL_SW_RESET_LOW 0x00000008
- #define REG_HDMI_AUD_INT 0x000002cc
- #define HDMI_AUD_INT_AUD_FIFO_URUN_INT 0x00000001
- #define HDMI_AUD_INT_AUD_FIFO_URAN_MASK 0x00000002
- #define HDMI_AUD_INT_AUD_SAM_DROP_INT 0x00000004
- #define HDMI_AUD_INT_AUD_SAM_DROP_MASK 0x00000008
- #define REG_HDMI_8x60_PHY_REG0 0x00000300
- #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK 0x0000001c
- #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT 2
- static inline uint32_t HDMI_8x60_PHY_REG0_DESER_DEL_CTRL(uint32_t val)
- {
- return ((val) << HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT) & HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK;
- }
- #define REG_HDMI_8x60_PHY_REG1 0x00000304
- #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK 0x000000f0
- #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT 4
- static inline uint32_t HDMI_8x60_PHY_REG1_DTEST_MUX_SEL(uint32_t val)
- {
- return ((val) << HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT) & HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK;
- }
- #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK 0x0000000f
- #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT 0
- static inline uint32_t HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL(uint32_t val)
- {
- return ((val) << HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT) & HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK;
- }
- #define REG_HDMI_8x60_PHY_REG2 0x00000308
- #define HDMI_8x60_PHY_REG2_PD_DESER 0x00000001
- #define HDMI_8x60_PHY_REG2_PD_DRIVE_1 0x00000002
- #define HDMI_8x60_PHY_REG2_PD_DRIVE_2 0x00000004
- #define HDMI_8x60_PHY_REG2_PD_DRIVE_3 0x00000008
- #define HDMI_8x60_PHY_REG2_PD_DRIVE_4 0x00000010
- #define HDMI_8x60_PHY_REG2_PD_PLL 0x00000020
- #define HDMI_8x60_PHY_REG2_PD_PWRGEN 0x00000040
- #define HDMI_8x60_PHY_REG2_RCV_SENSE_EN 0x00000080
- #define REG_HDMI_8x60_PHY_REG3 0x0000030c
- #define HDMI_8x60_PHY_REG3_PLL_ENABLE 0x00000001
- #define REG_HDMI_8x60_PHY_REG4 0x00000310
- #define REG_HDMI_8x60_PHY_REG5 0x00000314
- #define REG_HDMI_8x60_PHY_REG6 0x00000318
- #define REG_HDMI_8x60_PHY_REG7 0x0000031c
- #define REG_HDMI_8x60_PHY_REG8 0x00000320
- #define REG_HDMI_8x60_PHY_REG9 0x00000324
- #define REG_HDMI_8x60_PHY_REG10 0x00000328
- #define REG_HDMI_8x60_PHY_REG11 0x0000032c
- #define REG_HDMI_8x60_PHY_REG12 0x00000330
- #define HDMI_8x60_PHY_REG12_RETIMING_EN 0x00000001
- #define HDMI_8x60_PHY_REG12_PLL_LOCK_DETECT_EN 0x00000002
- #define HDMI_8x60_PHY_REG12_FORCE_LOCK 0x00000010
- #define REG_HDMI_8960_PHY_REG0 0x00000400
- #define REG_HDMI_8960_PHY_REG1 0x00000404
- #define REG_HDMI_8960_PHY_REG2 0x00000408
- #define REG_HDMI_8960_PHY_REG3 0x0000040c
- #define REG_HDMI_8960_PHY_REG4 0x00000410
- #define REG_HDMI_8960_PHY_REG5 0x00000414
- #define REG_HDMI_8960_PHY_REG6 0x00000418
- #define REG_HDMI_8960_PHY_REG7 0x0000041c
- #define REG_HDMI_8960_PHY_REG8 0x00000420
- #define REG_HDMI_8960_PHY_REG9 0x00000424
- #define REG_HDMI_8960_PHY_REG10 0x00000428
- #define REG_HDMI_8960_PHY_REG11 0x0000042c
- #define REG_HDMI_8960_PHY_REG12 0x00000430
- #endif /* HDMI_XML */
|