dsi.xml.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. #ifndef DSI_XML
  2. #define DSI_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://0x04.net/cgit/index.cgi/rules-ng-ng
  6. git clone git://0x04.net/rules-ng-ng
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 595 bytes, from 2013-07-05 19:21:12)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/mdp4/mdp4.xml ( 19332 bytes, from 2013-08-16 22:16:36)
  11. - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 11712 bytes, from 2013-08-17 17:13:43)
  12. - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 344 bytes, from 2013-08-11 19:26:32)
  13. - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1544 bytes, from 2013-08-16 19:17:05)
  14. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2013-07-05 19:21:12)
  15. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 19288 bytes, from 2013-08-11 18:14:15)
  16. Copyright (C) 2013 by the following authors:
  17. - Rob Clark <robdclark@gmail.com> (robclark)
  18. Permission is hereby granted, free of charge, to any person obtaining
  19. a copy of this software and associated documentation files (the
  20. "Software"), to deal in the Software without restriction, including
  21. without limitation the rights to use, copy, modify, merge, publish,
  22. distribute, sublicense, and/or sell copies of the Software, and to
  23. permit persons to whom the Software is furnished to do so, subject to
  24. the following conditions:
  25. The above copyright notice and this permission notice (including the
  26. next paragraph) shall be included in all copies or substantial
  27. portions of the Software.
  28. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  29. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  30. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  31. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  32. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  33. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  34. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  35. */
  36. enum dsi_traffic_mode {
  37. NON_BURST_SYNCH_PULSE = 0,
  38. NON_BURST_SYNCH_EVENT = 1,
  39. BURST_MODE = 2,
  40. };
  41. enum dsi_dst_format {
  42. DST_FORMAT_RGB565 = 0,
  43. DST_FORMAT_RGB666 = 1,
  44. DST_FORMAT_RGB666_LOOSE = 2,
  45. DST_FORMAT_RGB888 = 3,
  46. };
  47. enum dsi_rgb_swap {
  48. SWAP_RGB = 0,
  49. SWAP_RBG = 1,
  50. SWAP_BGR = 2,
  51. SWAP_BRG = 3,
  52. SWAP_GRB = 4,
  53. SWAP_GBR = 5,
  54. };
  55. enum dsi_cmd_trigger {
  56. TRIGGER_NONE = 0,
  57. TRIGGER_TE = 2,
  58. TRIGGER_SW = 4,
  59. TRIGGER_SW_SEOF = 5,
  60. TRIGGER_SW_TE = 6,
  61. };
  62. #define DSI_IRQ_CMD_DMA_DONE 0x00000001
  63. #define DSI_IRQ_MASK_CMD_DMA_DONE 0x00000002
  64. #define DSI_IRQ_CMD_MDP_DONE 0x00000100
  65. #define DSI_IRQ_MASK_CMD_MDP_DONE 0x00000200
  66. #define DSI_IRQ_VIDEO_DONE 0x00010000
  67. #define DSI_IRQ_MASK_VIDEO_DONE 0x00020000
  68. #define DSI_IRQ_ERROR 0x01000000
  69. #define DSI_IRQ_MASK_ERROR 0x02000000
  70. #define REG_DSI_CTRL 0x00000000
  71. #define DSI_CTRL_ENABLE 0x00000001
  72. #define DSI_CTRL_VID_MODE_EN 0x00000002
  73. #define DSI_CTRL_CMD_MODE_EN 0x00000004
  74. #define DSI_CTRL_LANE0 0x00000010
  75. #define DSI_CTRL_LANE1 0x00000020
  76. #define DSI_CTRL_LANE2 0x00000040
  77. #define DSI_CTRL_LANE3 0x00000080
  78. #define DSI_CTRL_CLK_EN 0x00000100
  79. #define DSI_CTRL_ECC_CHECK 0x00100000
  80. #define DSI_CTRL_CRC_CHECK 0x01000000
  81. #define REG_DSI_STATUS0 0x00000004
  82. #define DSI_STATUS0_CMD_MODE_DMA_BUSY 0x00000002
  83. #define DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY 0x00000008
  84. #define DSI_STATUS0_DSI_BUSY 0x00000010
  85. #define REG_DSI_FIFO_STATUS 0x00000008
  86. #define REG_DSI_VID_CFG0 0x0000000c
  87. #define DSI_VID_CFG0_VIRT_CHANNEL__MASK 0x00000003
  88. #define DSI_VID_CFG0_VIRT_CHANNEL__SHIFT 0
  89. static inline uint32_t DSI_VID_CFG0_VIRT_CHANNEL(uint32_t val)
  90. {
  91. return ((val) << DSI_VID_CFG0_VIRT_CHANNEL__SHIFT) & DSI_VID_CFG0_VIRT_CHANNEL__MASK;
  92. }
  93. #define DSI_VID_CFG0_DST_FORMAT__MASK 0x00000030
  94. #define DSI_VID_CFG0_DST_FORMAT__SHIFT 4
  95. static inline uint32_t DSI_VID_CFG0_DST_FORMAT(enum dsi_dst_format val)
  96. {
  97. return ((val) << DSI_VID_CFG0_DST_FORMAT__SHIFT) & DSI_VID_CFG0_DST_FORMAT__MASK;
  98. }
  99. #define DSI_VID_CFG0_TRAFFIC_MODE__MASK 0x00000300
  100. #define DSI_VID_CFG0_TRAFFIC_MODE__SHIFT 8
  101. static inline uint32_t DSI_VID_CFG0_TRAFFIC_MODE(enum dsi_traffic_mode val)
  102. {
  103. return ((val) << DSI_VID_CFG0_TRAFFIC_MODE__SHIFT) & DSI_VID_CFG0_TRAFFIC_MODE__MASK;
  104. }
  105. #define DSI_VID_CFG0_BLLP_POWER_STOP 0x00001000
  106. #define DSI_VID_CFG0_EOF_BLLP_POWER_STOP 0x00008000
  107. #define DSI_VID_CFG0_HSA_POWER_STOP 0x00010000
  108. #define DSI_VID_CFG0_HBP_POWER_STOP 0x00100000
  109. #define DSI_VID_CFG0_HFP_POWER_STOP 0x01000000
  110. #define DSI_VID_CFG0_PULSE_MODE_HSA_HE 0x10000000
  111. #define REG_DSI_VID_CFG1 0x0000001c
  112. #define DSI_VID_CFG1_R_SEL 0x00000010
  113. #define DSI_VID_CFG1_G_SEL 0x00000100
  114. #define DSI_VID_CFG1_B_SEL 0x00001000
  115. #define DSI_VID_CFG1_RGB_SWAP__MASK 0x00070000
  116. #define DSI_VID_CFG1_RGB_SWAP__SHIFT 16
  117. static inline uint32_t DSI_VID_CFG1_RGB_SWAP(enum dsi_rgb_swap val)
  118. {
  119. return ((val) << DSI_VID_CFG1_RGB_SWAP__SHIFT) & DSI_VID_CFG1_RGB_SWAP__MASK;
  120. }
  121. #define DSI_VID_CFG1_INTERLEAVE_MAX__MASK 0x00f00000
  122. #define DSI_VID_CFG1_INTERLEAVE_MAX__SHIFT 20
  123. static inline uint32_t DSI_VID_CFG1_INTERLEAVE_MAX(uint32_t val)
  124. {
  125. return ((val) << DSI_VID_CFG1_INTERLEAVE_MAX__SHIFT) & DSI_VID_CFG1_INTERLEAVE_MAX__MASK;
  126. }
  127. #define REG_DSI_ACTIVE_H 0x00000020
  128. #define DSI_ACTIVE_H_START__MASK 0x00000fff
  129. #define DSI_ACTIVE_H_START__SHIFT 0
  130. static inline uint32_t DSI_ACTIVE_H_START(uint32_t val)
  131. {
  132. return ((val) << DSI_ACTIVE_H_START__SHIFT) & DSI_ACTIVE_H_START__MASK;
  133. }
  134. #define DSI_ACTIVE_H_END__MASK 0x0fff0000
  135. #define DSI_ACTIVE_H_END__SHIFT 16
  136. static inline uint32_t DSI_ACTIVE_H_END(uint32_t val)
  137. {
  138. return ((val) << DSI_ACTIVE_H_END__SHIFT) & DSI_ACTIVE_H_END__MASK;
  139. }
  140. #define REG_DSI_ACTIVE_V 0x00000024
  141. #define DSI_ACTIVE_V_START__MASK 0x00000fff
  142. #define DSI_ACTIVE_V_START__SHIFT 0
  143. static inline uint32_t DSI_ACTIVE_V_START(uint32_t val)
  144. {
  145. return ((val) << DSI_ACTIVE_V_START__SHIFT) & DSI_ACTIVE_V_START__MASK;
  146. }
  147. #define DSI_ACTIVE_V_END__MASK 0x0fff0000
  148. #define DSI_ACTIVE_V_END__SHIFT 16
  149. static inline uint32_t DSI_ACTIVE_V_END(uint32_t val)
  150. {
  151. return ((val) << DSI_ACTIVE_V_END__SHIFT) & DSI_ACTIVE_V_END__MASK;
  152. }
  153. #define REG_DSI_TOTAL 0x00000028
  154. #define DSI_TOTAL_H_TOTAL__MASK 0x00000fff
  155. #define DSI_TOTAL_H_TOTAL__SHIFT 0
  156. static inline uint32_t DSI_TOTAL_H_TOTAL(uint32_t val)
  157. {
  158. return ((val) << DSI_TOTAL_H_TOTAL__SHIFT) & DSI_TOTAL_H_TOTAL__MASK;
  159. }
  160. #define DSI_TOTAL_V_TOTAL__MASK 0x0fff0000
  161. #define DSI_TOTAL_V_TOTAL__SHIFT 16
  162. static inline uint32_t DSI_TOTAL_V_TOTAL(uint32_t val)
  163. {
  164. return ((val) << DSI_TOTAL_V_TOTAL__SHIFT) & DSI_TOTAL_V_TOTAL__MASK;
  165. }
  166. #define REG_DSI_ACTIVE_HSYNC 0x0000002c
  167. #define DSI_ACTIVE_HSYNC_START__MASK 0x00000fff
  168. #define DSI_ACTIVE_HSYNC_START__SHIFT 0
  169. static inline uint32_t DSI_ACTIVE_HSYNC_START(uint32_t val)
  170. {
  171. return ((val) << DSI_ACTIVE_HSYNC_START__SHIFT) & DSI_ACTIVE_HSYNC_START__MASK;
  172. }
  173. #define DSI_ACTIVE_HSYNC_END__MASK 0x0fff0000
  174. #define DSI_ACTIVE_HSYNC_END__SHIFT 16
  175. static inline uint32_t DSI_ACTIVE_HSYNC_END(uint32_t val)
  176. {
  177. return ((val) << DSI_ACTIVE_HSYNC_END__SHIFT) & DSI_ACTIVE_HSYNC_END__MASK;
  178. }
  179. #define REG_DSI_ACTIVE_VSYNC 0x00000034
  180. #define DSI_ACTIVE_VSYNC_START__MASK 0x00000fff
  181. #define DSI_ACTIVE_VSYNC_START__SHIFT 0
  182. static inline uint32_t DSI_ACTIVE_VSYNC_START(uint32_t val)
  183. {
  184. return ((val) << DSI_ACTIVE_VSYNC_START__SHIFT) & DSI_ACTIVE_VSYNC_START__MASK;
  185. }
  186. #define DSI_ACTIVE_VSYNC_END__MASK 0x0fff0000
  187. #define DSI_ACTIVE_VSYNC_END__SHIFT 16
  188. static inline uint32_t DSI_ACTIVE_VSYNC_END(uint32_t val)
  189. {
  190. return ((val) << DSI_ACTIVE_VSYNC_END__SHIFT) & DSI_ACTIVE_VSYNC_END__MASK;
  191. }
  192. #define REG_DSI_CMD_DMA_CTRL 0x00000038
  193. #define DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER 0x10000000
  194. #define DSI_CMD_DMA_CTRL_LOW_POWER 0x04000000
  195. #define REG_DSI_CMD_CFG0 0x0000003c
  196. #define REG_DSI_CMD_CFG1 0x00000040
  197. #define REG_DSI_DMA_BASE 0x00000044
  198. #define REG_DSI_DMA_LEN 0x00000048
  199. #define REG_DSI_ACK_ERR_STATUS 0x00000064
  200. static inline uint32_t REG_DSI_RDBK(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  201. static inline uint32_t REG_DSI_RDBK_DATA(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  202. #define REG_DSI_TRIG_CTRL 0x00000080
  203. #define DSI_TRIG_CTRL_DMA_TRIGGER__MASK 0x0000000f
  204. #define DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT 0
  205. static inline uint32_t DSI_TRIG_CTRL_DMA_TRIGGER(enum dsi_cmd_trigger val)
  206. {
  207. return ((val) << DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT) & DSI_TRIG_CTRL_DMA_TRIGGER__MASK;
  208. }
  209. #define DSI_TRIG_CTRL_MDP_TRIGGER__MASK 0x000000f0
  210. #define DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT 4
  211. static inline uint32_t DSI_TRIG_CTRL_MDP_TRIGGER(enum dsi_cmd_trigger val)
  212. {
  213. return ((val) << DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT) & DSI_TRIG_CTRL_MDP_TRIGGER__MASK;
  214. }
  215. #define DSI_TRIG_CTRL_STREAM 0x00000100
  216. #define DSI_TRIG_CTRL_TE 0x80000000
  217. #define REG_DSI_TRIG_DMA 0x0000008c
  218. #define REG_DSI_DLN0_PHY_ERR 0x000000b0
  219. #define REG_DSI_TIMEOUT_STATUS 0x000000bc
  220. #define REG_DSI_CLKOUT_TIMING_CTRL 0x000000c0
  221. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK 0x0000003f
  222. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT 0
  223. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(uint32_t val)
  224. {
  225. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK;
  226. }
  227. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK 0x00003f00
  228. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT 8
  229. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(uint32_t val)
  230. {
  231. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK;
  232. }
  233. #define REG_DSI_EOT_PACKET_CTRL 0x000000c8
  234. #define DSI_EOT_PACKET_CTRL_TX_EOT_APPEND 0x00000001
  235. #define DSI_EOT_PACKET_CTRL_RX_EOT_IGNORE 0x00000010
  236. #define REG_DSI_LANE_SWAP_CTRL 0x000000ac
  237. #define REG_DSI_ERR_INT_MASK0 0x00000108
  238. #define REG_DSI_INTR_CTRL 0x0000010c
  239. #define REG_DSI_RESET 0x00000114
  240. #define REG_DSI_CLK_CTRL 0x00000118
  241. #define REG_DSI_PHY_RESET 0x00000128
  242. #define REG_DSI_PHY_PLL_CTRL_0 0x00000200
  243. #define DSI_PHY_PLL_CTRL_0_ENABLE 0x00000001
  244. #define REG_DSI_PHY_PLL_CTRL_1 0x00000204
  245. #define REG_DSI_PHY_PLL_CTRL_2 0x00000208
  246. #define REG_DSI_PHY_PLL_CTRL_3 0x0000020c
  247. #define REG_DSI_PHY_PLL_CTRL_4 0x00000210
  248. #define REG_DSI_PHY_PLL_CTRL_5 0x00000214
  249. #define REG_DSI_PHY_PLL_CTRL_6 0x00000218
  250. #define REG_DSI_PHY_PLL_CTRL_7 0x0000021c
  251. #define REG_DSI_PHY_PLL_CTRL_8 0x00000220
  252. #define REG_DSI_PHY_PLL_CTRL_9 0x00000224
  253. #define REG_DSI_PHY_PLL_CTRL_10 0x00000228
  254. #define REG_DSI_PHY_PLL_CTRL_11 0x0000022c
  255. #define REG_DSI_PHY_PLL_CTRL_12 0x00000230
  256. #define REG_DSI_PHY_PLL_CTRL_13 0x00000234
  257. #define REG_DSI_PHY_PLL_CTRL_14 0x00000238
  258. #define REG_DSI_PHY_PLL_CTRL_15 0x0000023c
  259. #define REG_DSI_PHY_PLL_CTRL_16 0x00000240
  260. #define REG_DSI_PHY_PLL_CTRL_17 0x00000244
  261. #define REG_DSI_PHY_PLL_CTRL_18 0x00000248
  262. #define REG_DSI_PHY_PLL_CTRL_19 0x0000024c
  263. #define REG_DSI_PHY_PLL_CTRL_20 0x00000250
  264. #define REG_DSI_PHY_PLL_STATUS 0x00000280
  265. #define DSI_PHY_PLL_STATUS_PLL_BUSY 0x00000001
  266. #define REG_DSI_8x60_PHY_TPA_CTRL_1 0x00000258
  267. #define REG_DSI_8x60_PHY_TPA_CTRL_2 0x0000025c
  268. #define REG_DSI_8x60_PHY_TIMING_CTRL_0 0x00000260
  269. #define REG_DSI_8x60_PHY_TIMING_CTRL_1 0x00000264
  270. #define REG_DSI_8x60_PHY_TIMING_CTRL_2 0x00000268
  271. #define REG_DSI_8x60_PHY_TIMING_CTRL_3 0x0000026c
  272. #define REG_DSI_8x60_PHY_TIMING_CTRL_4 0x00000270
  273. #define REG_DSI_8x60_PHY_TIMING_CTRL_5 0x00000274
  274. #define REG_DSI_8x60_PHY_TIMING_CTRL_6 0x00000278
  275. #define REG_DSI_8x60_PHY_TIMING_CTRL_7 0x0000027c
  276. #define REG_DSI_8x60_PHY_TIMING_CTRL_8 0x00000280
  277. #define REG_DSI_8x60_PHY_TIMING_CTRL_9 0x00000284
  278. #define REG_DSI_8x60_PHY_TIMING_CTRL_10 0x00000288
  279. #define REG_DSI_8x60_PHY_TIMING_CTRL_11 0x0000028c
  280. #define REG_DSI_8x60_PHY_CTRL_0 0x00000290
  281. #define REG_DSI_8x60_PHY_CTRL_1 0x00000294
  282. #define REG_DSI_8x60_PHY_CTRL_2 0x00000298
  283. #define REG_DSI_8x60_PHY_CTRL_3 0x0000029c
  284. #define REG_DSI_8x60_PHY_STRENGTH_0 0x000002a0
  285. #define REG_DSI_8x60_PHY_STRENGTH_1 0x000002a4
  286. #define REG_DSI_8x60_PHY_STRENGTH_2 0x000002a8
  287. #define REG_DSI_8x60_PHY_STRENGTH_3 0x000002ac
  288. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_0 0x000002cc
  289. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_1 0x000002d0
  290. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_2 0x000002d4
  291. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_3 0x000002d8
  292. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_4 0x000002dc
  293. #define REG_DSI_8x60_PHY_CAL_HW_TRIGGER 0x000000f0
  294. #define REG_DSI_8x60_PHY_CAL_CTRL 0x000000f4
  295. #define REG_DSI_8x60_PHY_CAL_STATUS 0x000000fc
  296. #define DSI_8x60_PHY_CAL_STATUS_CAL_BUSY 0x10000000
  297. static inline uint32_t REG_DSI_8960_LN(uint32_t i0) { return 0x00000300 + 0x40*i0; }
  298. static inline uint32_t REG_DSI_8960_LN_CFG_0(uint32_t i0) { return 0x00000300 + 0x40*i0; }
  299. static inline uint32_t REG_DSI_8960_LN_CFG_1(uint32_t i0) { return 0x00000304 + 0x40*i0; }
  300. static inline uint32_t REG_DSI_8960_LN_CFG_2(uint32_t i0) { return 0x00000308 + 0x40*i0; }
  301. static inline uint32_t REG_DSI_8960_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000030c + 0x40*i0; }
  302. static inline uint32_t REG_DSI_8960_LN_TEST_STR_0(uint32_t i0) { return 0x00000314 + 0x40*i0; }
  303. static inline uint32_t REG_DSI_8960_LN_TEST_STR_1(uint32_t i0) { return 0x00000318 + 0x40*i0; }
  304. #define REG_DSI_8960_PHY_LNCK_CFG_0 0x00000400
  305. #define REG_DSI_8960_PHY_LNCK_CFG_1 0x00000404
  306. #define REG_DSI_8960_PHY_LNCK_CFG_2 0x00000408
  307. #define REG_DSI_8960_PHY_LNCK_TEST_DATAPATH 0x0000040c
  308. #define REG_DSI_8960_PHY_LNCK_TEST_STR0 0x00000414
  309. #define REG_DSI_8960_PHY_LNCK_TEST_STR1 0x00000418
  310. #define REG_DSI_8960_PHY_TIMING_CTRL_0 0x00000440
  311. #define REG_DSI_8960_PHY_TIMING_CTRL_1 0x00000444
  312. #define REG_DSI_8960_PHY_TIMING_CTRL_2 0x00000448
  313. #define REG_DSI_8960_PHY_TIMING_CTRL_3 0x0000044c
  314. #define REG_DSI_8960_PHY_TIMING_CTRL_4 0x00000450
  315. #define REG_DSI_8960_PHY_TIMING_CTRL_5 0x00000454
  316. #define REG_DSI_8960_PHY_TIMING_CTRL_6 0x00000458
  317. #define REG_DSI_8960_PHY_TIMING_CTRL_7 0x0000045c
  318. #define REG_DSI_8960_PHY_TIMING_CTRL_8 0x00000460
  319. #define REG_DSI_8960_PHY_TIMING_CTRL_9 0x00000464
  320. #define REG_DSI_8960_PHY_TIMING_CTRL_10 0x00000468
  321. #define REG_DSI_8960_PHY_TIMING_CTRL_11 0x0000046c
  322. #define REG_DSI_8960_PHY_CTRL_0 0x00000470
  323. #define REG_DSI_8960_PHY_CTRL_1 0x00000474
  324. #define REG_DSI_8960_PHY_CTRL_2 0x00000478
  325. #define REG_DSI_8960_PHY_CTRL_3 0x0000047c
  326. #define REG_DSI_8960_PHY_STRENGTH_0 0x00000480
  327. #define REG_DSI_8960_PHY_STRENGTH_1 0x00000484
  328. #define REG_DSI_8960_PHY_STRENGTH_2 0x00000488
  329. #define REG_DSI_8960_PHY_BIST_CTRL_0 0x0000048c
  330. #define REG_DSI_8960_PHY_BIST_CTRL_1 0x00000490
  331. #define REG_DSI_8960_PHY_BIST_CTRL_2 0x00000494
  332. #define REG_DSI_8960_PHY_BIST_CTRL_3 0x00000498
  333. #define REG_DSI_8960_PHY_BIST_CTRL_4 0x0000049c
  334. #define REG_DSI_8960_PHY_LDO_CTRL 0x000004b0
  335. #define REG_DSI_8960_PHY_REGULATOR_CTRL_0 0x00000500
  336. #define REG_DSI_8960_PHY_REGULATOR_CTRL_1 0x00000504
  337. #define REG_DSI_8960_PHY_REGULATOR_CTRL_2 0x00000508
  338. #define REG_DSI_8960_PHY_REGULATOR_CTRL_3 0x0000050c
  339. #define REG_DSI_8960_PHY_REGULATOR_CTRL_4 0x00000510
  340. #define REG_DSI_8960_PHY_REGULATOR_CAL_PWR_CFG 0x00000518
  341. #define REG_DSI_8960_PHY_CAL_HW_TRIGGER 0x00000528
  342. #define REG_DSI_8960_PHY_CAL_SW_CFG_0 0x0000052c
  343. #define REG_DSI_8960_PHY_CAL_SW_CFG_1 0x00000530
  344. #define REG_DSI_8960_PHY_CAL_SW_CFG_2 0x00000534
  345. #define REG_DSI_8960_PHY_CAL_HW_CFG_0 0x00000538
  346. #define REG_DSI_8960_PHY_CAL_HW_CFG_1 0x0000053c
  347. #define REG_DSI_8960_PHY_CAL_HW_CFG_2 0x00000540
  348. #define REG_DSI_8960_PHY_CAL_HW_CFG_3 0x00000544
  349. #define REG_DSI_8960_PHY_CAL_HW_CFG_4 0x00000548
  350. #define REG_DSI_8960_PHY_CAL_STATUS 0x00000550
  351. #define DSI_8960_PHY_CAL_STATUS_CAL_BUSY 0x00000010
  352. #endif /* DSI_XML */