mga_dma.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include <drm/drmP.h>
  37. #include <drm/mga_drm.h>
  38. #include "mga_drv.h"
  39. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  40. #define MGA_FREELIST_DEBUG 0
  41. #define MINIMAL_CLEANUP 0
  42. #define FULL_CLEANUP 1
  43. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
  44. /* ================================================================
  45. * Engine control
  46. */
  47. int mga_do_wait_for_idle(drm_mga_private_t *dev_priv)
  48. {
  49. u32 status = 0;
  50. int i;
  51. DRM_DEBUG("\n");
  52. for (i = 0; i < dev_priv->usec_timeout; i++) {
  53. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  54. if (status == MGA_ENDPRDMASTS) {
  55. MGA_WRITE8(MGA_CRTC_INDEX, 0);
  56. return 0;
  57. }
  58. DRM_UDELAY(1);
  59. }
  60. #if MGA_DMA_DEBUG
  61. DRM_ERROR("failed!\n");
  62. DRM_INFO(" status=0x%08x\n", status);
  63. #endif
  64. return -EBUSY;
  65. }
  66. static int mga_do_dma_reset(drm_mga_private_t *dev_priv)
  67. {
  68. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  69. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  70. DRM_DEBUG("\n");
  71. /* The primary DMA stream should look like new right about now.
  72. */
  73. primary->tail = 0;
  74. primary->space = primary->size;
  75. primary->last_flush = 0;
  76. sarea_priv->last_wrap = 0;
  77. /* FIXME: Reset counters, buffer ages etc...
  78. */
  79. /* FIXME: What else do we need to reinitialize? WARP stuff?
  80. */
  81. return 0;
  82. }
  83. /* ================================================================
  84. * Primary DMA stream
  85. */
  86. void mga_do_dma_flush(drm_mga_private_t *dev_priv)
  87. {
  88. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  89. u32 head, tail;
  90. u32 status = 0;
  91. int i;
  92. DMA_LOCALS;
  93. DRM_DEBUG("\n");
  94. /* We need to wait so that we can do an safe flush */
  95. for (i = 0; i < dev_priv->usec_timeout; i++) {
  96. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  97. if (status == MGA_ENDPRDMASTS)
  98. break;
  99. DRM_UDELAY(1);
  100. }
  101. if (primary->tail == primary->last_flush) {
  102. DRM_DEBUG(" bailing out...\n");
  103. return;
  104. }
  105. tail = primary->tail + dev_priv->primary->offset;
  106. /* We need to pad the stream between flushes, as the card
  107. * actually (partially?) reads the first of these commands.
  108. * See page 4-16 in the G400 manual, middle of the page or so.
  109. */
  110. BEGIN_DMA(1);
  111. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  112. MGA_DMAPAD, 0x00000000,
  113. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  114. ADVANCE_DMA();
  115. primary->last_flush = primary->tail;
  116. head = MGA_READ(MGA_PRIMADDRESS);
  117. if (head <= tail)
  118. primary->space = primary->size - primary->tail;
  119. else
  120. primary->space = head - tail;
  121. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  122. DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset));
  123. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  124. mga_flush_write_combine();
  125. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  126. DRM_DEBUG("done.\n");
  127. }
  128. void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv)
  129. {
  130. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  131. u32 head, tail;
  132. DMA_LOCALS;
  133. DRM_DEBUG("\n");
  134. BEGIN_DMA_WRAP();
  135. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  136. MGA_DMAPAD, 0x00000000,
  137. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  138. ADVANCE_DMA();
  139. tail = primary->tail + dev_priv->primary->offset;
  140. primary->tail = 0;
  141. primary->last_flush = 0;
  142. primary->last_wrap++;
  143. head = MGA_READ(MGA_PRIMADDRESS);
  144. if (head == dev_priv->primary->offset)
  145. primary->space = primary->size;
  146. else
  147. primary->space = head - dev_priv->primary->offset;
  148. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  149. DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
  150. DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
  151. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  152. mga_flush_write_combine();
  153. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  154. set_bit(0, &primary->wrapped);
  155. DRM_DEBUG("done.\n");
  156. }
  157. void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv)
  158. {
  159. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  160. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  161. u32 head = dev_priv->primary->offset;
  162. DRM_DEBUG("\n");
  163. sarea_priv->last_wrap++;
  164. DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
  165. mga_flush_write_combine();
  166. MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
  167. clear_bit(0, &primary->wrapped);
  168. DRM_DEBUG("done.\n");
  169. }
  170. /* ================================================================
  171. * Freelist management
  172. */
  173. #define MGA_BUFFER_USED (~0)
  174. #define MGA_BUFFER_FREE 0
  175. #if MGA_FREELIST_DEBUG
  176. static void mga_freelist_print(struct drm_device *dev)
  177. {
  178. drm_mga_private_t *dev_priv = dev->dev_private;
  179. drm_mga_freelist_t *entry;
  180. DRM_INFO("\n");
  181. DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
  182. dev_priv->sarea_priv->last_dispatch,
  183. (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
  184. dev_priv->primary->offset));
  185. DRM_INFO("current freelist:\n");
  186. for (entry = dev_priv->head->next; entry; entry = entry->next) {
  187. DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
  188. entry, entry->buf->idx, entry->age.head,
  189. (unsigned long)(entry->age.head - dev_priv->primary->offset));
  190. }
  191. DRM_INFO("\n");
  192. }
  193. #endif
  194. static int mga_freelist_init(struct drm_device *dev, drm_mga_private_t *dev_priv)
  195. {
  196. struct drm_device_dma *dma = dev->dma;
  197. struct drm_buf *buf;
  198. drm_mga_buf_priv_t *buf_priv;
  199. drm_mga_freelist_t *entry;
  200. int i;
  201. DRM_DEBUG("count=%d\n", dma->buf_count);
  202. dev_priv->head = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
  203. if (dev_priv->head == NULL)
  204. return -ENOMEM;
  205. SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
  206. for (i = 0; i < dma->buf_count; i++) {
  207. buf = dma->buflist[i];
  208. buf_priv = buf->dev_private;
  209. entry = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
  210. if (entry == NULL)
  211. return -ENOMEM;
  212. entry->next = dev_priv->head->next;
  213. entry->prev = dev_priv->head;
  214. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  215. entry->buf = buf;
  216. if (dev_priv->head->next != NULL)
  217. dev_priv->head->next->prev = entry;
  218. if (entry->next == NULL)
  219. dev_priv->tail = entry;
  220. buf_priv->list_entry = entry;
  221. buf_priv->discard = 0;
  222. buf_priv->dispatched = 0;
  223. dev_priv->head->next = entry;
  224. }
  225. return 0;
  226. }
  227. static void mga_freelist_cleanup(struct drm_device *dev)
  228. {
  229. drm_mga_private_t *dev_priv = dev->dev_private;
  230. drm_mga_freelist_t *entry;
  231. drm_mga_freelist_t *next;
  232. DRM_DEBUG("\n");
  233. entry = dev_priv->head;
  234. while (entry) {
  235. next = entry->next;
  236. kfree(entry);
  237. entry = next;
  238. }
  239. dev_priv->head = dev_priv->tail = NULL;
  240. }
  241. #if 0
  242. /* FIXME: Still needed?
  243. */
  244. static void mga_freelist_reset(struct drm_device *dev)
  245. {
  246. struct drm_device_dma *dma = dev->dma;
  247. struct drm_buf *buf;
  248. drm_mga_buf_priv_t *buf_priv;
  249. int i;
  250. for (i = 0; i < dma->buf_count; i++) {
  251. buf = dma->buflist[i];
  252. buf_priv = buf->dev_private;
  253. SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
  254. }
  255. }
  256. #endif
  257. static struct drm_buf *mga_freelist_get(struct drm_device * dev)
  258. {
  259. drm_mga_private_t *dev_priv = dev->dev_private;
  260. drm_mga_freelist_t *next;
  261. drm_mga_freelist_t *prev;
  262. drm_mga_freelist_t *tail = dev_priv->tail;
  263. u32 head, wrap;
  264. DRM_DEBUG("\n");
  265. head = MGA_READ(MGA_PRIMADDRESS);
  266. wrap = dev_priv->sarea_priv->last_wrap;
  267. DRM_DEBUG(" tail=0x%06lx %d\n",
  268. tail->age.head ?
  269. (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0,
  270. tail->age.wrap);
  271. DRM_DEBUG(" head=0x%06lx %d\n",
  272. (unsigned long)(head - dev_priv->primary->offset), wrap);
  273. if (TEST_AGE(&tail->age, head, wrap)) {
  274. prev = dev_priv->tail->prev;
  275. next = dev_priv->tail;
  276. prev->next = NULL;
  277. next->prev = next->next = NULL;
  278. dev_priv->tail = prev;
  279. SET_AGE(&next->age, MGA_BUFFER_USED, 0);
  280. return next->buf;
  281. }
  282. DRM_DEBUG("returning NULL!\n");
  283. return NULL;
  284. }
  285. int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf)
  286. {
  287. drm_mga_private_t *dev_priv = dev->dev_private;
  288. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  289. drm_mga_freelist_t *head, *entry, *prev;
  290. DRM_DEBUG("age=0x%06lx wrap=%d\n",
  291. (unsigned long)(buf_priv->list_entry->age.head -
  292. dev_priv->primary->offset),
  293. buf_priv->list_entry->age.wrap);
  294. entry = buf_priv->list_entry;
  295. head = dev_priv->head;
  296. if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
  297. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  298. prev = dev_priv->tail;
  299. prev->next = entry;
  300. entry->prev = prev;
  301. entry->next = NULL;
  302. } else {
  303. prev = head->next;
  304. head->next = entry;
  305. prev->prev = entry;
  306. entry->prev = head;
  307. entry->next = prev;
  308. }
  309. return 0;
  310. }
  311. /* ================================================================
  312. * DMA initialization, cleanup
  313. */
  314. int mga_driver_load(struct drm_device *dev, unsigned long flags)
  315. {
  316. drm_mga_private_t *dev_priv;
  317. int ret;
  318. dev_priv = kzalloc(sizeof(drm_mga_private_t), GFP_KERNEL);
  319. if (!dev_priv)
  320. return -ENOMEM;
  321. dev->dev_private = (void *)dev_priv;
  322. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  323. dev_priv->chipset = flags;
  324. pci_set_master(dev->pdev);
  325. dev_priv->mmio_base = pci_resource_start(dev->pdev, 1);
  326. dev_priv->mmio_size = pci_resource_len(dev->pdev, 1);
  327. ret = drm_vblank_init(dev, 1);
  328. if (ret) {
  329. (void) mga_driver_unload(dev);
  330. return ret;
  331. }
  332. return 0;
  333. }
  334. #if __OS_HAS_AGP
  335. /**
  336. * Bootstrap the driver for AGP DMA.
  337. *
  338. * \todo
  339. * Investigate whether there is any benefit to storing the WARP microcode in
  340. * AGP memory. If not, the microcode may as well always be put in PCI
  341. * memory.
  342. *
  343. * \todo
  344. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  345. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  346. * an easy way to determine this.
  347. *
  348. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  349. */
  350. static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
  351. drm_mga_dma_bootstrap_t *dma_bs)
  352. {
  353. drm_mga_private_t *const dev_priv =
  354. (drm_mga_private_t *) dev->dev_private;
  355. unsigned int warp_size = MGA_WARP_UCODE_SIZE;
  356. int err;
  357. unsigned offset;
  358. const unsigned secondary_size = dma_bs->secondary_bin_count
  359. * dma_bs->secondary_bin_size;
  360. const unsigned agp_size = (dma_bs->agp_size << 20);
  361. struct drm_buf_desc req;
  362. struct drm_agp_mode mode;
  363. struct drm_agp_info info;
  364. struct drm_agp_buffer agp_req;
  365. struct drm_agp_binding bind_req;
  366. /* Acquire AGP. */
  367. err = drm_agp_acquire(dev);
  368. if (err) {
  369. DRM_ERROR("Unable to acquire AGP: %d\n", err);
  370. return err;
  371. }
  372. err = drm_agp_info(dev, &info);
  373. if (err) {
  374. DRM_ERROR("Unable to get AGP info: %d\n", err);
  375. return err;
  376. }
  377. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  378. err = drm_agp_enable(dev, mode);
  379. if (err) {
  380. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  381. return err;
  382. }
  383. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  384. * need to have the AGP mode "manually" set.
  385. */
  386. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  387. if (mode.mode & 0x02)
  388. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  389. else
  390. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  391. }
  392. /* Allocate and bind AGP memory. */
  393. agp_req.size = agp_size;
  394. agp_req.type = 0;
  395. err = drm_agp_alloc(dev, &agp_req);
  396. if (err) {
  397. dev_priv->agp_size = 0;
  398. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  399. dma_bs->agp_size);
  400. return err;
  401. }
  402. dev_priv->agp_size = agp_size;
  403. dev_priv->agp_handle = agp_req.handle;
  404. bind_req.handle = agp_req.handle;
  405. bind_req.offset = 0;
  406. err = drm_agp_bind(dev, &bind_req);
  407. if (err) {
  408. DRM_ERROR("Unable to bind AGP memory: %d\n", err);
  409. return err;
  410. }
  411. /* Make drm_addbufs happy by not trying to create a mapping for less
  412. * than a page.
  413. */
  414. if (warp_size < PAGE_SIZE)
  415. warp_size = PAGE_SIZE;
  416. offset = 0;
  417. err = drm_addmap(dev, offset, warp_size,
  418. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
  419. if (err) {
  420. DRM_ERROR("Unable to map WARP microcode: %d\n", err);
  421. return err;
  422. }
  423. offset += warp_size;
  424. err = drm_addmap(dev, offset, dma_bs->primary_size,
  425. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
  426. if (err) {
  427. DRM_ERROR("Unable to map primary DMA region: %d\n", err);
  428. return err;
  429. }
  430. offset += dma_bs->primary_size;
  431. err = drm_addmap(dev, offset, secondary_size,
  432. _DRM_AGP, 0, &dev->agp_buffer_map);
  433. if (err) {
  434. DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
  435. return err;
  436. }
  437. (void)memset(&req, 0, sizeof(req));
  438. req.count = dma_bs->secondary_bin_count;
  439. req.size = dma_bs->secondary_bin_size;
  440. req.flags = _DRM_AGP_BUFFER;
  441. req.agp_start = offset;
  442. err = drm_addbufs_agp(dev, &req);
  443. if (err) {
  444. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  445. return err;
  446. }
  447. {
  448. struct drm_map_list *_entry;
  449. unsigned long agp_token = 0;
  450. list_for_each_entry(_entry, &dev->maplist, head) {
  451. if (_entry->map == dev->agp_buffer_map)
  452. agp_token = _entry->user_token;
  453. }
  454. if (!agp_token)
  455. return -EFAULT;
  456. dev->agp_buffer_token = agp_token;
  457. }
  458. offset += secondary_size;
  459. err = drm_addmap(dev, offset, agp_size - offset,
  460. _DRM_AGP, 0, &dev_priv->agp_textures);
  461. if (err) {
  462. DRM_ERROR("Unable to map AGP texture region %d\n", err);
  463. return err;
  464. }
  465. drm_core_ioremap(dev_priv->warp, dev);
  466. drm_core_ioremap(dev_priv->primary, dev);
  467. drm_core_ioremap(dev->agp_buffer_map, dev);
  468. if (!dev_priv->warp->handle ||
  469. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  470. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  471. dev_priv->warp->handle, dev_priv->primary->handle,
  472. dev->agp_buffer_map->handle);
  473. return -ENOMEM;
  474. }
  475. dev_priv->dma_access = MGA_PAGPXFER;
  476. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  477. DRM_INFO("Initialized card for AGP DMA.\n");
  478. return 0;
  479. }
  480. #else
  481. static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
  482. drm_mga_dma_bootstrap_t *dma_bs)
  483. {
  484. return -EINVAL;
  485. }
  486. #endif
  487. /**
  488. * Bootstrap the driver for PCI DMA.
  489. *
  490. * \todo
  491. * The algorithm for decreasing the size of the primary DMA buffer could be
  492. * better. The size should be rounded up to the nearest page size, then
  493. * decrease the request size by a single page each pass through the loop.
  494. *
  495. * \todo
  496. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  497. * The same goes for drm_addbufs_pci.
  498. *
  499. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  500. */
  501. static int mga_do_pci_dma_bootstrap(struct drm_device *dev,
  502. drm_mga_dma_bootstrap_t *dma_bs)
  503. {
  504. drm_mga_private_t *const dev_priv =
  505. (drm_mga_private_t *) dev->dev_private;
  506. unsigned int warp_size = MGA_WARP_UCODE_SIZE;
  507. unsigned int primary_size;
  508. unsigned int bin_count;
  509. int err;
  510. struct drm_buf_desc req;
  511. if (dev->dma == NULL) {
  512. DRM_ERROR("dev->dma is NULL\n");
  513. return -EFAULT;
  514. }
  515. /* Make drm_addbufs happy by not trying to create a mapping for less
  516. * than a page.
  517. */
  518. if (warp_size < PAGE_SIZE)
  519. warp_size = PAGE_SIZE;
  520. /* The proper alignment is 0x100 for this mapping */
  521. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  522. _DRM_READ_ONLY, &dev_priv->warp);
  523. if (err != 0) {
  524. DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
  525. err);
  526. return err;
  527. }
  528. /* Other than the bottom two bits being used to encode other
  529. * information, there don't appear to be any restrictions on the
  530. * alignment of the primary or secondary DMA buffers.
  531. */
  532. for (primary_size = dma_bs->primary_size; primary_size != 0;
  533. primary_size >>= 1) {
  534. /* The proper alignment for this mapping is 0x04 */
  535. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  536. _DRM_READ_ONLY, &dev_priv->primary);
  537. if (!err)
  538. break;
  539. }
  540. if (err != 0) {
  541. DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
  542. return -ENOMEM;
  543. }
  544. if (dev_priv->primary->size != dma_bs->primary_size) {
  545. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  546. dma_bs->primary_size,
  547. (unsigned)dev_priv->primary->size);
  548. dma_bs->primary_size = dev_priv->primary->size;
  549. }
  550. for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
  551. bin_count--) {
  552. (void)memset(&req, 0, sizeof(req));
  553. req.count = bin_count;
  554. req.size = dma_bs->secondary_bin_size;
  555. err = drm_addbufs_pci(dev, &req);
  556. if (!err)
  557. break;
  558. }
  559. if (bin_count == 0) {
  560. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  561. return err;
  562. }
  563. if (bin_count != dma_bs->secondary_bin_count) {
  564. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  565. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  566. dma_bs->secondary_bin_count = bin_count;
  567. }
  568. dev_priv->dma_access = 0;
  569. dev_priv->wagp_enable = 0;
  570. dma_bs->agp_mode = 0;
  571. DRM_INFO("Initialized card for PCI DMA.\n");
  572. return 0;
  573. }
  574. static int mga_do_dma_bootstrap(struct drm_device *dev,
  575. drm_mga_dma_bootstrap_t *dma_bs)
  576. {
  577. const int is_agp = (dma_bs->agp_mode != 0) && drm_pci_device_is_agp(dev);
  578. int err;
  579. drm_mga_private_t *const dev_priv =
  580. (drm_mga_private_t *) dev->dev_private;
  581. dev_priv->used_new_dma_init = 1;
  582. /* The first steps are the same for both PCI and AGP based DMA. Map
  583. * the cards MMIO registers and map a status page.
  584. */
  585. err = drm_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
  586. _DRM_REGISTERS, _DRM_READ_ONLY, &dev_priv->mmio);
  587. if (err) {
  588. DRM_ERROR("Unable to map MMIO region: %d\n", err);
  589. return err;
  590. }
  591. err = drm_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
  592. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  593. &dev_priv->status);
  594. if (err) {
  595. DRM_ERROR("Unable to map status region: %d\n", err);
  596. return err;
  597. }
  598. /* The DMA initialization procedure is slightly different for PCI and
  599. * AGP cards. AGP cards just allocate a large block of AGP memory and
  600. * carve off portions of it for internal uses. The remaining memory
  601. * is returned to user-mode to be used for AGP textures.
  602. */
  603. if (is_agp)
  604. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  605. /* If we attempted to initialize the card for AGP DMA but failed,
  606. * clean-up any mess that may have been created.
  607. */
  608. if (err)
  609. mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
  610. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  611. * but we also try to initialized AGP cards that could not be
  612. * initialized for AGP DMA. This covers the case where we have an AGP
  613. * card in a system with an unsupported AGP chipset. In that case the
  614. * card will be detected as AGP, but we won't be able to allocate any
  615. * AGP memory, etc.
  616. */
  617. if (!is_agp || err)
  618. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  619. return err;
  620. }
  621. int mga_dma_bootstrap(struct drm_device *dev, void *data,
  622. struct drm_file *file_priv)
  623. {
  624. drm_mga_dma_bootstrap_t *bootstrap = data;
  625. int err;
  626. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  627. const drm_mga_private_t *const dev_priv =
  628. (drm_mga_private_t *) dev->dev_private;
  629. err = mga_do_dma_bootstrap(dev, bootstrap);
  630. if (err) {
  631. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  632. return err;
  633. }
  634. if (dev_priv->agp_textures != NULL) {
  635. bootstrap->texture_handle = dev_priv->agp_textures->offset;
  636. bootstrap->texture_size = dev_priv->agp_textures->size;
  637. } else {
  638. bootstrap->texture_handle = 0;
  639. bootstrap->texture_size = 0;
  640. }
  641. bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
  642. return err;
  643. }
  644. static int mga_do_init_dma(struct drm_device *dev, drm_mga_init_t *init)
  645. {
  646. drm_mga_private_t *dev_priv;
  647. int ret;
  648. DRM_DEBUG("\n");
  649. dev_priv = dev->dev_private;
  650. if (init->sgram)
  651. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  652. else
  653. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  654. dev_priv->maccess = init->maccess;
  655. dev_priv->fb_cpp = init->fb_cpp;
  656. dev_priv->front_offset = init->front_offset;
  657. dev_priv->front_pitch = init->front_pitch;
  658. dev_priv->back_offset = init->back_offset;
  659. dev_priv->back_pitch = init->back_pitch;
  660. dev_priv->depth_cpp = init->depth_cpp;
  661. dev_priv->depth_offset = init->depth_offset;
  662. dev_priv->depth_pitch = init->depth_pitch;
  663. /* FIXME: Need to support AGP textures...
  664. */
  665. dev_priv->texture_offset = init->texture_offset[0];
  666. dev_priv->texture_size = init->texture_size[0];
  667. dev_priv->sarea = drm_getsarea(dev);
  668. if (!dev_priv->sarea) {
  669. DRM_ERROR("failed to find sarea!\n");
  670. return -EINVAL;
  671. }
  672. if (!dev_priv->used_new_dma_init) {
  673. dev_priv->dma_access = MGA_PAGPXFER;
  674. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  675. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  676. if (!dev_priv->status) {
  677. DRM_ERROR("failed to find status page!\n");
  678. return -EINVAL;
  679. }
  680. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  681. if (!dev_priv->mmio) {
  682. DRM_ERROR("failed to find mmio region!\n");
  683. return -EINVAL;
  684. }
  685. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  686. if (!dev_priv->warp) {
  687. DRM_ERROR("failed to find warp microcode region!\n");
  688. return -EINVAL;
  689. }
  690. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  691. if (!dev_priv->primary) {
  692. DRM_ERROR("failed to find primary dma region!\n");
  693. return -EINVAL;
  694. }
  695. dev->agp_buffer_token = init->buffers_offset;
  696. dev->agp_buffer_map =
  697. drm_core_findmap(dev, init->buffers_offset);
  698. if (!dev->agp_buffer_map) {
  699. DRM_ERROR("failed to find dma buffer region!\n");
  700. return -EINVAL;
  701. }
  702. drm_core_ioremap(dev_priv->warp, dev);
  703. drm_core_ioremap(dev_priv->primary, dev);
  704. drm_core_ioremap(dev->agp_buffer_map, dev);
  705. }
  706. dev_priv->sarea_priv =
  707. (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  708. init->sarea_priv_offset);
  709. if (!dev_priv->warp->handle ||
  710. !dev_priv->primary->handle ||
  711. ((dev_priv->dma_access != 0) &&
  712. ((dev->agp_buffer_map == NULL) ||
  713. (dev->agp_buffer_map->handle == NULL)))) {
  714. DRM_ERROR("failed to ioremap agp regions!\n");
  715. return -ENOMEM;
  716. }
  717. ret = mga_warp_install_microcode(dev_priv);
  718. if (ret < 0) {
  719. DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
  720. return ret;
  721. }
  722. ret = mga_warp_init(dev_priv);
  723. if (ret < 0) {
  724. DRM_ERROR("failed to init WARP engine!: %d\n", ret);
  725. return ret;
  726. }
  727. dev_priv->prim.status = (u32 *) dev_priv->status->handle;
  728. mga_do_wait_for_idle(dev_priv);
  729. /* Init the primary DMA registers.
  730. */
  731. MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
  732. #if 0
  733. MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  734. MGA_PRIMPTREN1); /* DWGSYNC */
  735. #endif
  736. dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
  737. dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
  738. + dev_priv->primary->size);
  739. dev_priv->prim.size = dev_priv->primary->size;
  740. dev_priv->prim.tail = 0;
  741. dev_priv->prim.space = dev_priv->prim.size;
  742. dev_priv->prim.wrapped = 0;
  743. dev_priv->prim.last_flush = 0;
  744. dev_priv->prim.last_wrap = 0;
  745. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  746. dev_priv->prim.status[0] = dev_priv->primary->offset;
  747. dev_priv->prim.status[1] = 0;
  748. dev_priv->sarea_priv->last_wrap = 0;
  749. dev_priv->sarea_priv->last_frame.head = 0;
  750. dev_priv->sarea_priv->last_frame.wrap = 0;
  751. if (mga_freelist_init(dev, dev_priv) < 0) {
  752. DRM_ERROR("could not initialize freelist\n");
  753. return -ENOMEM;
  754. }
  755. return 0;
  756. }
  757. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
  758. {
  759. int err = 0;
  760. DRM_DEBUG("\n");
  761. /* Make sure interrupts are disabled here because the uninstall ioctl
  762. * may not have been called from userspace and after dev_private
  763. * is freed, it's too late.
  764. */
  765. if (dev->irq_enabled)
  766. drm_irq_uninstall(dev);
  767. if (dev->dev_private) {
  768. drm_mga_private_t *dev_priv = dev->dev_private;
  769. if ((dev_priv->warp != NULL)
  770. && (dev_priv->warp->type != _DRM_CONSISTENT))
  771. drm_core_ioremapfree(dev_priv->warp, dev);
  772. if ((dev_priv->primary != NULL)
  773. && (dev_priv->primary->type != _DRM_CONSISTENT))
  774. drm_core_ioremapfree(dev_priv->primary, dev);
  775. if (dev->agp_buffer_map != NULL)
  776. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  777. if (dev_priv->used_new_dma_init) {
  778. #if __OS_HAS_AGP
  779. if (dev_priv->agp_handle != 0) {
  780. struct drm_agp_binding unbind_req;
  781. struct drm_agp_buffer free_req;
  782. unbind_req.handle = dev_priv->agp_handle;
  783. drm_agp_unbind(dev, &unbind_req);
  784. free_req.handle = dev_priv->agp_handle;
  785. drm_agp_free(dev, &free_req);
  786. dev_priv->agp_textures = NULL;
  787. dev_priv->agp_size = 0;
  788. dev_priv->agp_handle = 0;
  789. }
  790. if ((dev->agp != NULL) && dev->agp->acquired)
  791. err = drm_agp_release(dev);
  792. #endif
  793. }
  794. dev_priv->warp = NULL;
  795. dev_priv->primary = NULL;
  796. dev_priv->sarea = NULL;
  797. dev_priv->sarea_priv = NULL;
  798. dev->agp_buffer_map = NULL;
  799. if (full_cleanup) {
  800. dev_priv->mmio = NULL;
  801. dev_priv->status = NULL;
  802. dev_priv->used_new_dma_init = 0;
  803. }
  804. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  805. dev_priv->warp_pipe = 0;
  806. memset(dev_priv->warp_pipe_phys, 0,
  807. sizeof(dev_priv->warp_pipe_phys));
  808. if (dev_priv->head != NULL)
  809. mga_freelist_cleanup(dev);
  810. }
  811. return err;
  812. }
  813. int mga_dma_init(struct drm_device *dev, void *data,
  814. struct drm_file *file_priv)
  815. {
  816. drm_mga_init_t *init = data;
  817. int err;
  818. LOCK_TEST_WITH_RETURN(dev, file_priv);
  819. switch (init->func) {
  820. case MGA_INIT_DMA:
  821. err = mga_do_init_dma(dev, init);
  822. if (err)
  823. (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
  824. return err;
  825. case MGA_CLEANUP_DMA:
  826. return mga_do_cleanup_dma(dev, FULL_CLEANUP);
  827. }
  828. return -EINVAL;
  829. }
  830. /* ================================================================
  831. * Primary DMA stream management
  832. */
  833. int mga_dma_flush(struct drm_device *dev, void *data,
  834. struct drm_file *file_priv)
  835. {
  836. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  837. struct drm_lock *lock = data;
  838. LOCK_TEST_WITH_RETURN(dev, file_priv);
  839. DRM_DEBUG("%s%s%s\n",
  840. (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  841. (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  842. (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
  843. WRAP_WAIT_WITH_RETURN(dev_priv);
  844. if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL))
  845. mga_do_dma_flush(dev_priv);
  846. if (lock->flags & _DRM_LOCK_QUIESCENT) {
  847. #if MGA_DMA_DEBUG
  848. int ret = mga_do_wait_for_idle(dev_priv);
  849. if (ret < 0)
  850. DRM_INFO("-EBUSY\n");
  851. return ret;
  852. #else
  853. return mga_do_wait_for_idle(dev_priv);
  854. #endif
  855. } else {
  856. return 0;
  857. }
  858. }
  859. int mga_dma_reset(struct drm_device *dev, void *data,
  860. struct drm_file *file_priv)
  861. {
  862. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  863. LOCK_TEST_WITH_RETURN(dev, file_priv);
  864. return mga_do_dma_reset(dev_priv);
  865. }
  866. /* ================================================================
  867. * DMA buffer management
  868. */
  869. static int mga_dma_get_buffers(struct drm_device *dev,
  870. struct drm_file *file_priv, struct drm_dma *d)
  871. {
  872. struct drm_buf *buf;
  873. int i;
  874. for (i = d->granted_count; i < d->request_count; i++) {
  875. buf = mga_freelist_get(dev);
  876. if (!buf)
  877. return -EAGAIN;
  878. buf->file_priv = file_priv;
  879. if (DRM_COPY_TO_USER(&d->request_indices[i],
  880. &buf->idx, sizeof(buf->idx)))
  881. return -EFAULT;
  882. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  883. &buf->total, sizeof(buf->total)))
  884. return -EFAULT;
  885. d->granted_count++;
  886. }
  887. return 0;
  888. }
  889. int mga_dma_buffers(struct drm_device *dev, void *data,
  890. struct drm_file *file_priv)
  891. {
  892. struct drm_device_dma *dma = dev->dma;
  893. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  894. struct drm_dma *d = data;
  895. int ret = 0;
  896. LOCK_TEST_WITH_RETURN(dev, file_priv);
  897. /* Please don't send us buffers.
  898. */
  899. if (d->send_count != 0) {
  900. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  901. DRM_CURRENTPID, d->send_count);
  902. return -EINVAL;
  903. }
  904. /* We'll send you buffers.
  905. */
  906. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  907. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  908. DRM_CURRENTPID, d->request_count, dma->buf_count);
  909. return -EINVAL;
  910. }
  911. WRAP_TEST_WITH_RETURN(dev_priv);
  912. d->granted_count = 0;
  913. if (d->request_count)
  914. ret = mga_dma_get_buffers(dev, file_priv, d);
  915. return ret;
  916. }
  917. /**
  918. * Called just before the module is unloaded.
  919. */
  920. int mga_driver_unload(struct drm_device *dev)
  921. {
  922. kfree(dev->dev_private);
  923. dev->dev_private = NULL;
  924. return 0;
  925. }
  926. /**
  927. * Called when the last opener of the device is closed.
  928. */
  929. void mga_driver_lastclose(struct drm_device *dev)
  930. {
  931. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  932. }
  933. int mga_driver_dma_quiescent(struct drm_device *dev)
  934. {
  935. drm_mga_private_t *dev_priv = dev->dev_private;
  936. return mga_do_wait_for_idle(dev_priv);
  937. }