intel_sprite.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static void
  40. vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
  41. struct drm_framebuffer *fb,
  42. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  43. unsigned int crtc_w, unsigned int crtc_h,
  44. uint32_t x, uint32_t y,
  45. uint32_t src_w, uint32_t src_h)
  46. {
  47. struct drm_device *dev = dplane->dev;
  48. struct drm_i915_private *dev_priv = dev->dev_private;
  49. struct intel_plane *intel_plane = to_intel_plane(dplane);
  50. int pipe = intel_plane->pipe;
  51. int plane = intel_plane->plane;
  52. u32 sprctl;
  53. unsigned long sprsurf_offset, linear_offset;
  54. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  55. sprctl = I915_READ(SPCNTR(pipe, plane));
  56. /* Mask out pixel format bits in case we change it */
  57. sprctl &= ~SP_PIXFORMAT_MASK;
  58. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  59. sprctl &= ~SP_TILED;
  60. switch (fb->pixel_format) {
  61. case DRM_FORMAT_YUYV:
  62. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  63. break;
  64. case DRM_FORMAT_YVYU:
  65. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  66. break;
  67. case DRM_FORMAT_UYVY:
  68. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  69. break;
  70. case DRM_FORMAT_VYUY:
  71. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  72. break;
  73. case DRM_FORMAT_RGB565:
  74. sprctl |= SP_FORMAT_BGR565;
  75. break;
  76. case DRM_FORMAT_XRGB8888:
  77. sprctl |= SP_FORMAT_BGRX8888;
  78. break;
  79. case DRM_FORMAT_ARGB8888:
  80. sprctl |= SP_FORMAT_BGRA8888;
  81. break;
  82. case DRM_FORMAT_XBGR2101010:
  83. sprctl |= SP_FORMAT_RGBX1010102;
  84. break;
  85. case DRM_FORMAT_ABGR2101010:
  86. sprctl |= SP_FORMAT_RGBA1010102;
  87. break;
  88. case DRM_FORMAT_XBGR8888:
  89. sprctl |= SP_FORMAT_RGBX8888;
  90. break;
  91. case DRM_FORMAT_ABGR8888:
  92. sprctl |= SP_FORMAT_RGBA8888;
  93. break;
  94. default:
  95. /*
  96. * If we get here one of the upper layers failed to filter
  97. * out the unsupported plane formats
  98. */
  99. BUG();
  100. break;
  101. }
  102. if (obj->tiling_mode != I915_TILING_NONE)
  103. sprctl |= SP_TILED;
  104. sprctl |= SP_ENABLE;
  105. intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
  106. src_w != crtc_w || src_h != crtc_h);
  107. /* Sizes are 0 based */
  108. src_w--;
  109. src_h--;
  110. crtc_w--;
  111. crtc_h--;
  112. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  113. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  114. linear_offset = y * fb->pitches[0] + x * pixel_size;
  115. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  116. obj->tiling_mode,
  117. pixel_size,
  118. fb->pitches[0]);
  119. linear_offset -= sprsurf_offset;
  120. if (obj->tiling_mode != I915_TILING_NONE)
  121. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  122. else
  123. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  124. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  125. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  126. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
  127. sprsurf_offset);
  128. POSTING_READ(SPSURF(pipe, plane));
  129. }
  130. static void
  131. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  132. {
  133. struct drm_device *dev = dplane->dev;
  134. struct drm_i915_private *dev_priv = dev->dev_private;
  135. struct intel_plane *intel_plane = to_intel_plane(dplane);
  136. int pipe = intel_plane->pipe;
  137. int plane = intel_plane->plane;
  138. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  139. ~SP_ENABLE);
  140. /* Activate double buffered register update */
  141. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  142. POSTING_READ(SPSURF(pipe, plane));
  143. intel_update_sprite_watermarks(dplane, crtc, 0, 0, false, false);
  144. }
  145. static int
  146. vlv_update_colorkey(struct drm_plane *dplane,
  147. struct drm_intel_sprite_colorkey *key)
  148. {
  149. struct drm_device *dev = dplane->dev;
  150. struct drm_i915_private *dev_priv = dev->dev_private;
  151. struct intel_plane *intel_plane = to_intel_plane(dplane);
  152. int pipe = intel_plane->pipe;
  153. int plane = intel_plane->plane;
  154. u32 sprctl;
  155. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  156. return -EINVAL;
  157. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  158. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  159. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  160. sprctl = I915_READ(SPCNTR(pipe, plane));
  161. sprctl &= ~SP_SOURCE_KEY;
  162. if (key->flags & I915_SET_COLORKEY_SOURCE)
  163. sprctl |= SP_SOURCE_KEY;
  164. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  165. POSTING_READ(SPKEYMSK(pipe, plane));
  166. return 0;
  167. }
  168. static void
  169. vlv_get_colorkey(struct drm_plane *dplane,
  170. struct drm_intel_sprite_colorkey *key)
  171. {
  172. struct drm_device *dev = dplane->dev;
  173. struct drm_i915_private *dev_priv = dev->dev_private;
  174. struct intel_plane *intel_plane = to_intel_plane(dplane);
  175. int pipe = intel_plane->pipe;
  176. int plane = intel_plane->plane;
  177. u32 sprctl;
  178. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  179. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  180. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  181. sprctl = I915_READ(SPCNTR(pipe, plane));
  182. if (sprctl & SP_SOURCE_KEY)
  183. key->flags = I915_SET_COLORKEY_SOURCE;
  184. else
  185. key->flags = I915_SET_COLORKEY_NONE;
  186. }
  187. static void
  188. ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  189. struct drm_framebuffer *fb,
  190. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  191. unsigned int crtc_w, unsigned int crtc_h,
  192. uint32_t x, uint32_t y,
  193. uint32_t src_w, uint32_t src_h)
  194. {
  195. struct drm_device *dev = plane->dev;
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct intel_plane *intel_plane = to_intel_plane(plane);
  198. int pipe = intel_plane->pipe;
  199. u32 sprctl, sprscale = 0;
  200. unsigned long sprsurf_offset, linear_offset;
  201. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  202. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  203. sprctl = I915_READ(SPRCTL(pipe));
  204. /* Mask out pixel format bits in case we change it */
  205. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  206. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  207. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  208. sprctl &= ~SPRITE_TILED;
  209. switch (fb->pixel_format) {
  210. case DRM_FORMAT_XBGR8888:
  211. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  212. break;
  213. case DRM_FORMAT_XRGB8888:
  214. sprctl |= SPRITE_FORMAT_RGBX888;
  215. break;
  216. case DRM_FORMAT_YUYV:
  217. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  218. break;
  219. case DRM_FORMAT_YVYU:
  220. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  221. break;
  222. case DRM_FORMAT_UYVY:
  223. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  224. break;
  225. case DRM_FORMAT_VYUY:
  226. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  227. break;
  228. default:
  229. BUG();
  230. }
  231. if (obj->tiling_mode != I915_TILING_NONE)
  232. sprctl |= SPRITE_TILED;
  233. if (IS_HASWELL(dev))
  234. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  235. else
  236. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  237. sprctl |= SPRITE_ENABLE;
  238. if (IS_HASWELL(dev))
  239. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  240. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  241. src_w != crtc_w || src_h != crtc_h);
  242. /* Sizes are 0 based */
  243. src_w--;
  244. src_h--;
  245. crtc_w--;
  246. crtc_h--;
  247. /*
  248. * IVB workaround: must disable low power watermarks for at least
  249. * one frame before enabling scaling. LP watermarks can be re-enabled
  250. * when scaling is disabled.
  251. */
  252. if (crtc_w != src_w || crtc_h != src_h) {
  253. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  254. if (!scaling_was_enabled) {
  255. intel_update_watermarks(crtc);
  256. intel_wait_for_vblank(dev, pipe);
  257. }
  258. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  259. } else
  260. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  261. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  262. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  263. linear_offset = y * fb->pitches[0] + x * pixel_size;
  264. sprsurf_offset =
  265. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  266. pixel_size, fb->pitches[0]);
  267. linear_offset -= sprsurf_offset;
  268. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  269. * register */
  270. if (IS_HASWELL(dev))
  271. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  272. else if (obj->tiling_mode != I915_TILING_NONE)
  273. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  274. else
  275. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  276. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  277. if (intel_plane->can_scale)
  278. I915_WRITE(SPRSCALE(pipe), sprscale);
  279. I915_WRITE(SPRCTL(pipe), sprctl);
  280. I915_MODIFY_DISPBASE(SPRSURF(pipe),
  281. i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
  282. POSTING_READ(SPRSURF(pipe));
  283. /* potentially re-enable LP watermarks */
  284. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  285. intel_update_watermarks(crtc);
  286. }
  287. static void
  288. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  289. {
  290. struct drm_device *dev = plane->dev;
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. struct intel_plane *intel_plane = to_intel_plane(plane);
  293. int pipe = intel_plane->pipe;
  294. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  295. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  296. /* Can't leave the scaler enabled... */
  297. if (intel_plane->can_scale)
  298. I915_WRITE(SPRSCALE(pipe), 0);
  299. /* Activate double buffered register update */
  300. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  301. POSTING_READ(SPRSURF(pipe));
  302. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  303. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  304. /* potentially re-enable LP watermarks */
  305. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  306. intel_update_watermarks(crtc);
  307. }
  308. static int
  309. ivb_update_colorkey(struct drm_plane *plane,
  310. struct drm_intel_sprite_colorkey *key)
  311. {
  312. struct drm_device *dev = plane->dev;
  313. struct drm_i915_private *dev_priv = dev->dev_private;
  314. struct intel_plane *intel_plane;
  315. u32 sprctl;
  316. int ret = 0;
  317. intel_plane = to_intel_plane(plane);
  318. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  319. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  320. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  321. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  322. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  323. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  324. sprctl |= SPRITE_DEST_KEY;
  325. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  326. sprctl |= SPRITE_SOURCE_KEY;
  327. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  328. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  329. return ret;
  330. }
  331. static void
  332. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  333. {
  334. struct drm_device *dev = plane->dev;
  335. struct drm_i915_private *dev_priv = dev->dev_private;
  336. struct intel_plane *intel_plane;
  337. u32 sprctl;
  338. intel_plane = to_intel_plane(plane);
  339. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  340. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  341. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  342. key->flags = 0;
  343. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  344. if (sprctl & SPRITE_DEST_KEY)
  345. key->flags = I915_SET_COLORKEY_DESTINATION;
  346. else if (sprctl & SPRITE_SOURCE_KEY)
  347. key->flags = I915_SET_COLORKEY_SOURCE;
  348. else
  349. key->flags = I915_SET_COLORKEY_NONE;
  350. }
  351. static void
  352. ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  353. struct drm_framebuffer *fb,
  354. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  355. unsigned int crtc_w, unsigned int crtc_h,
  356. uint32_t x, uint32_t y,
  357. uint32_t src_w, uint32_t src_h)
  358. {
  359. struct drm_device *dev = plane->dev;
  360. struct drm_i915_private *dev_priv = dev->dev_private;
  361. struct intel_plane *intel_plane = to_intel_plane(plane);
  362. int pipe = intel_plane->pipe;
  363. unsigned long dvssurf_offset, linear_offset;
  364. u32 dvscntr, dvsscale;
  365. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  366. dvscntr = I915_READ(DVSCNTR(pipe));
  367. /* Mask out pixel format bits in case we change it */
  368. dvscntr &= ~DVS_PIXFORMAT_MASK;
  369. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  370. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  371. dvscntr &= ~DVS_TILED;
  372. switch (fb->pixel_format) {
  373. case DRM_FORMAT_XBGR8888:
  374. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  375. break;
  376. case DRM_FORMAT_XRGB8888:
  377. dvscntr |= DVS_FORMAT_RGBX888;
  378. break;
  379. case DRM_FORMAT_YUYV:
  380. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  381. break;
  382. case DRM_FORMAT_YVYU:
  383. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  384. break;
  385. case DRM_FORMAT_UYVY:
  386. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  387. break;
  388. case DRM_FORMAT_VYUY:
  389. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  390. break;
  391. default:
  392. BUG();
  393. }
  394. if (obj->tiling_mode != I915_TILING_NONE)
  395. dvscntr |= DVS_TILED;
  396. if (IS_GEN6(dev))
  397. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  398. dvscntr |= DVS_ENABLE;
  399. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  400. src_w != crtc_w || src_h != crtc_h);
  401. /* Sizes are 0 based */
  402. src_w--;
  403. src_h--;
  404. crtc_w--;
  405. crtc_h--;
  406. dvsscale = 0;
  407. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  408. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  409. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  410. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  411. linear_offset = y * fb->pitches[0] + x * pixel_size;
  412. dvssurf_offset =
  413. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  414. pixel_size, fb->pitches[0]);
  415. linear_offset -= dvssurf_offset;
  416. if (obj->tiling_mode != I915_TILING_NONE)
  417. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  418. else
  419. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  420. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  421. I915_WRITE(DVSSCALE(pipe), dvsscale);
  422. I915_WRITE(DVSCNTR(pipe), dvscntr);
  423. I915_MODIFY_DISPBASE(DVSSURF(pipe),
  424. i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
  425. POSTING_READ(DVSSURF(pipe));
  426. }
  427. static void
  428. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  429. {
  430. struct drm_device *dev = plane->dev;
  431. struct drm_i915_private *dev_priv = dev->dev_private;
  432. struct intel_plane *intel_plane = to_intel_plane(plane);
  433. int pipe = intel_plane->pipe;
  434. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  435. /* Disable the scaler */
  436. I915_WRITE(DVSSCALE(pipe), 0);
  437. /* Flush double buffered register updates */
  438. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  439. POSTING_READ(DVSSURF(pipe));
  440. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  441. }
  442. static void
  443. intel_enable_primary(struct drm_crtc *crtc)
  444. {
  445. struct drm_device *dev = crtc->dev;
  446. struct drm_i915_private *dev_priv = dev->dev_private;
  447. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  448. int reg = DSPCNTR(intel_crtc->plane);
  449. if (intel_crtc->primary_enabled)
  450. return;
  451. intel_crtc->primary_enabled = true;
  452. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  453. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  454. /*
  455. * FIXME IPS should be fine as long as one plane is
  456. * enabled, but in practice it seems to have problems
  457. * when going from primary only to sprite only and vice
  458. * versa.
  459. */
  460. if (intel_crtc->config.ips_enabled) {
  461. intel_wait_for_vblank(dev, intel_crtc->pipe);
  462. hsw_enable_ips(intel_crtc);
  463. }
  464. mutex_lock(&dev->struct_mutex);
  465. intel_update_fbc(dev);
  466. mutex_unlock(&dev->struct_mutex);
  467. }
  468. static void
  469. intel_disable_primary(struct drm_crtc *crtc)
  470. {
  471. struct drm_device *dev = crtc->dev;
  472. struct drm_i915_private *dev_priv = dev->dev_private;
  473. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  474. int reg = DSPCNTR(intel_crtc->plane);
  475. if (!intel_crtc->primary_enabled)
  476. return;
  477. intel_crtc->primary_enabled = false;
  478. mutex_lock(&dev->struct_mutex);
  479. if (dev_priv->fbc.plane == intel_crtc->plane)
  480. intel_disable_fbc(dev);
  481. mutex_unlock(&dev->struct_mutex);
  482. /*
  483. * FIXME IPS should be fine as long as one plane is
  484. * enabled, but in practice it seems to have problems
  485. * when going from primary only to sprite only and vice
  486. * versa.
  487. */
  488. hsw_disable_ips(intel_crtc);
  489. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  490. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  491. }
  492. static int
  493. ilk_update_colorkey(struct drm_plane *plane,
  494. struct drm_intel_sprite_colorkey *key)
  495. {
  496. struct drm_device *dev = plane->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. struct intel_plane *intel_plane;
  499. u32 dvscntr;
  500. int ret = 0;
  501. intel_plane = to_intel_plane(plane);
  502. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  503. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  504. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  505. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  506. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  507. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  508. dvscntr |= DVS_DEST_KEY;
  509. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  510. dvscntr |= DVS_SOURCE_KEY;
  511. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  512. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  513. return ret;
  514. }
  515. static void
  516. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  517. {
  518. struct drm_device *dev = plane->dev;
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. struct intel_plane *intel_plane;
  521. u32 dvscntr;
  522. intel_plane = to_intel_plane(plane);
  523. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  524. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  525. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  526. key->flags = 0;
  527. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  528. if (dvscntr & DVS_DEST_KEY)
  529. key->flags = I915_SET_COLORKEY_DESTINATION;
  530. else if (dvscntr & DVS_SOURCE_KEY)
  531. key->flags = I915_SET_COLORKEY_SOURCE;
  532. else
  533. key->flags = I915_SET_COLORKEY_NONE;
  534. }
  535. static bool
  536. format_is_yuv(uint32_t format)
  537. {
  538. switch (format) {
  539. case DRM_FORMAT_YUYV:
  540. case DRM_FORMAT_UYVY:
  541. case DRM_FORMAT_VYUY:
  542. case DRM_FORMAT_YVYU:
  543. return true;
  544. default:
  545. return false;
  546. }
  547. }
  548. static int
  549. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  550. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  551. unsigned int crtc_w, unsigned int crtc_h,
  552. uint32_t src_x, uint32_t src_y,
  553. uint32_t src_w, uint32_t src_h)
  554. {
  555. struct drm_device *dev = plane->dev;
  556. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  557. struct intel_plane *intel_plane = to_intel_plane(plane);
  558. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  559. struct drm_i915_gem_object *obj = intel_fb->obj;
  560. struct drm_i915_gem_object *old_obj = intel_plane->obj;
  561. int ret;
  562. bool disable_primary = false;
  563. bool visible;
  564. int hscale, vscale;
  565. int max_scale, min_scale;
  566. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  567. struct drm_rect src = {
  568. /* sample coordinates in 16.16 fixed point */
  569. .x1 = src_x,
  570. .x2 = src_x + src_w,
  571. .y1 = src_y,
  572. .y2 = src_y + src_h,
  573. };
  574. struct drm_rect dst = {
  575. /* integer pixels */
  576. .x1 = crtc_x,
  577. .x2 = crtc_x + crtc_w,
  578. .y1 = crtc_y,
  579. .y2 = crtc_y + crtc_h,
  580. };
  581. const struct drm_rect clip = {
  582. .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
  583. .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
  584. };
  585. const struct {
  586. int crtc_x, crtc_y;
  587. unsigned int crtc_w, crtc_h;
  588. uint32_t src_x, src_y, src_w, src_h;
  589. } orig = {
  590. .crtc_x = crtc_x,
  591. .crtc_y = crtc_y,
  592. .crtc_w = crtc_w,
  593. .crtc_h = crtc_h,
  594. .src_x = src_x,
  595. .src_y = src_y,
  596. .src_w = src_w,
  597. .src_h = src_h,
  598. };
  599. /* Don't modify another pipe's plane */
  600. if (intel_plane->pipe != intel_crtc->pipe) {
  601. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  602. return -EINVAL;
  603. }
  604. /* FIXME check all gen limits */
  605. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  606. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  607. return -EINVAL;
  608. }
  609. /* Sprite planes can be linear or x-tiled surfaces */
  610. switch (obj->tiling_mode) {
  611. case I915_TILING_NONE:
  612. case I915_TILING_X:
  613. break;
  614. default:
  615. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  616. return -EINVAL;
  617. }
  618. /*
  619. * FIXME the following code does a bunch of fuzzy adjustments to the
  620. * coordinates and sizes. We probably need some way to decide whether
  621. * more strict checking should be done instead.
  622. */
  623. max_scale = intel_plane->max_downscale << 16;
  624. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  625. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  626. BUG_ON(hscale < 0);
  627. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  628. BUG_ON(vscale < 0);
  629. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  630. crtc_x = dst.x1;
  631. crtc_y = dst.y1;
  632. crtc_w = drm_rect_width(&dst);
  633. crtc_h = drm_rect_height(&dst);
  634. if (visible) {
  635. /* check again in case clipping clamped the results */
  636. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  637. if (hscale < 0) {
  638. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  639. drm_rect_debug_print(&src, true);
  640. drm_rect_debug_print(&dst, false);
  641. return hscale;
  642. }
  643. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  644. if (vscale < 0) {
  645. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  646. drm_rect_debug_print(&src, true);
  647. drm_rect_debug_print(&dst, false);
  648. return vscale;
  649. }
  650. /* Make the source viewport size an exact multiple of the scaling factors. */
  651. drm_rect_adjust_size(&src,
  652. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  653. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  654. /* sanity check to make sure the src viewport wasn't enlarged */
  655. WARN_ON(src.x1 < (int) src_x ||
  656. src.y1 < (int) src_y ||
  657. src.x2 > (int) (src_x + src_w) ||
  658. src.y2 > (int) (src_y + src_h));
  659. /*
  660. * Hardware doesn't handle subpixel coordinates.
  661. * Adjust to (macro)pixel boundary, but be careful not to
  662. * increase the source viewport size, because that could
  663. * push the downscaling factor out of bounds.
  664. */
  665. src_x = src.x1 >> 16;
  666. src_w = drm_rect_width(&src) >> 16;
  667. src_y = src.y1 >> 16;
  668. src_h = drm_rect_height(&src) >> 16;
  669. if (format_is_yuv(fb->pixel_format)) {
  670. src_x &= ~1;
  671. src_w &= ~1;
  672. /*
  673. * Must keep src and dst the
  674. * same if we can't scale.
  675. */
  676. if (!intel_plane->can_scale)
  677. crtc_w &= ~1;
  678. if (crtc_w == 0)
  679. visible = false;
  680. }
  681. }
  682. /* Check size restrictions when scaling */
  683. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  684. unsigned int width_bytes;
  685. WARN_ON(!intel_plane->can_scale);
  686. /* FIXME interlacing min height is 6 */
  687. if (crtc_w < 3 || crtc_h < 3)
  688. visible = false;
  689. if (src_w < 3 || src_h < 3)
  690. visible = false;
  691. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  692. if (src_w > 2048 || src_h > 2048 ||
  693. width_bytes > 4096 || fb->pitches[0] > 4096) {
  694. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  695. return -EINVAL;
  696. }
  697. }
  698. dst.x1 = crtc_x;
  699. dst.x2 = crtc_x + crtc_w;
  700. dst.y1 = crtc_y;
  701. dst.y2 = crtc_y + crtc_h;
  702. /*
  703. * If the sprite is completely covering the primary plane,
  704. * we can disable the primary and save power.
  705. */
  706. disable_primary = drm_rect_equals(&dst, &clip);
  707. WARN_ON(disable_primary && !visible && intel_crtc->active);
  708. mutex_lock(&dev->struct_mutex);
  709. /* Note that this will apply the VT-d workaround for scanouts,
  710. * which is more restrictive than required for sprites. (The
  711. * primary plane requires 256KiB alignment with 64 PTE padding,
  712. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  713. */
  714. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  715. mutex_unlock(&dev->struct_mutex);
  716. if (ret)
  717. return ret;
  718. intel_plane->crtc_x = orig.crtc_x;
  719. intel_plane->crtc_y = orig.crtc_y;
  720. intel_plane->crtc_w = orig.crtc_w;
  721. intel_plane->crtc_h = orig.crtc_h;
  722. intel_plane->src_x = orig.src_x;
  723. intel_plane->src_y = orig.src_y;
  724. intel_plane->src_w = orig.src_w;
  725. intel_plane->src_h = orig.src_h;
  726. intel_plane->obj = obj;
  727. if (intel_crtc->active) {
  728. /*
  729. * Be sure to re-enable the primary before the sprite is no longer
  730. * covering it fully.
  731. */
  732. if (!disable_primary)
  733. intel_enable_primary(crtc);
  734. if (visible)
  735. intel_plane->update_plane(plane, crtc, fb, obj,
  736. crtc_x, crtc_y, crtc_w, crtc_h,
  737. src_x, src_y, src_w, src_h);
  738. else
  739. intel_plane->disable_plane(plane, crtc);
  740. if (disable_primary)
  741. intel_disable_primary(crtc);
  742. }
  743. /* Unpin old obj after new one is active to avoid ugliness */
  744. if (old_obj) {
  745. /*
  746. * It's fairly common to simply update the position of
  747. * an existing object. In that case, we don't need to
  748. * wait for vblank to avoid ugliness, we only need to
  749. * do the pin & ref bookkeeping.
  750. */
  751. if (old_obj != obj && intel_crtc->active)
  752. intel_wait_for_vblank(dev, intel_crtc->pipe);
  753. mutex_lock(&dev->struct_mutex);
  754. intel_unpin_fb_obj(old_obj);
  755. mutex_unlock(&dev->struct_mutex);
  756. }
  757. return 0;
  758. }
  759. static int
  760. intel_disable_plane(struct drm_plane *plane)
  761. {
  762. struct drm_device *dev = plane->dev;
  763. struct intel_plane *intel_plane = to_intel_plane(plane);
  764. struct intel_crtc *intel_crtc;
  765. if (!plane->fb)
  766. return 0;
  767. if (WARN_ON(!plane->crtc))
  768. return -EINVAL;
  769. intel_crtc = to_intel_crtc(plane->crtc);
  770. if (intel_crtc->active) {
  771. intel_enable_primary(plane->crtc);
  772. intel_plane->disable_plane(plane, plane->crtc);
  773. }
  774. if (intel_plane->obj) {
  775. if (intel_crtc->active)
  776. intel_wait_for_vblank(dev, intel_plane->pipe);
  777. mutex_lock(&dev->struct_mutex);
  778. intel_unpin_fb_obj(intel_plane->obj);
  779. mutex_unlock(&dev->struct_mutex);
  780. intel_plane->obj = NULL;
  781. }
  782. return 0;
  783. }
  784. static void intel_destroy_plane(struct drm_plane *plane)
  785. {
  786. struct intel_plane *intel_plane = to_intel_plane(plane);
  787. intel_disable_plane(plane);
  788. drm_plane_cleanup(plane);
  789. kfree(intel_plane);
  790. }
  791. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  792. struct drm_file *file_priv)
  793. {
  794. struct drm_intel_sprite_colorkey *set = data;
  795. struct drm_mode_object *obj;
  796. struct drm_plane *plane;
  797. struct intel_plane *intel_plane;
  798. int ret = 0;
  799. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  800. return -ENODEV;
  801. /* Make sure we don't try to enable both src & dest simultaneously */
  802. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  803. return -EINVAL;
  804. drm_modeset_lock_all(dev);
  805. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  806. if (!obj) {
  807. ret = -EINVAL;
  808. goto out_unlock;
  809. }
  810. plane = obj_to_plane(obj);
  811. intel_plane = to_intel_plane(plane);
  812. ret = intel_plane->update_colorkey(plane, set);
  813. out_unlock:
  814. drm_modeset_unlock_all(dev);
  815. return ret;
  816. }
  817. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  818. struct drm_file *file_priv)
  819. {
  820. struct drm_intel_sprite_colorkey *get = data;
  821. struct drm_mode_object *obj;
  822. struct drm_plane *plane;
  823. struct intel_plane *intel_plane;
  824. int ret = 0;
  825. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  826. return -ENODEV;
  827. drm_modeset_lock_all(dev);
  828. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  829. if (!obj) {
  830. ret = -EINVAL;
  831. goto out_unlock;
  832. }
  833. plane = obj_to_plane(obj);
  834. intel_plane = to_intel_plane(plane);
  835. intel_plane->get_colorkey(plane, get);
  836. out_unlock:
  837. drm_modeset_unlock_all(dev);
  838. return ret;
  839. }
  840. void intel_plane_restore(struct drm_plane *plane)
  841. {
  842. struct intel_plane *intel_plane = to_intel_plane(plane);
  843. if (!plane->crtc || !plane->fb)
  844. return;
  845. intel_update_plane(plane, plane->crtc, plane->fb,
  846. intel_plane->crtc_x, intel_plane->crtc_y,
  847. intel_plane->crtc_w, intel_plane->crtc_h,
  848. intel_plane->src_x, intel_plane->src_y,
  849. intel_plane->src_w, intel_plane->src_h);
  850. }
  851. void intel_plane_disable(struct drm_plane *plane)
  852. {
  853. if (!plane->crtc || !plane->fb)
  854. return;
  855. intel_disable_plane(plane);
  856. }
  857. static const struct drm_plane_funcs intel_plane_funcs = {
  858. .update_plane = intel_update_plane,
  859. .disable_plane = intel_disable_plane,
  860. .destroy = intel_destroy_plane,
  861. };
  862. static uint32_t ilk_plane_formats[] = {
  863. DRM_FORMAT_XRGB8888,
  864. DRM_FORMAT_YUYV,
  865. DRM_FORMAT_YVYU,
  866. DRM_FORMAT_UYVY,
  867. DRM_FORMAT_VYUY,
  868. };
  869. static uint32_t snb_plane_formats[] = {
  870. DRM_FORMAT_XBGR8888,
  871. DRM_FORMAT_XRGB8888,
  872. DRM_FORMAT_YUYV,
  873. DRM_FORMAT_YVYU,
  874. DRM_FORMAT_UYVY,
  875. DRM_FORMAT_VYUY,
  876. };
  877. static uint32_t vlv_plane_formats[] = {
  878. DRM_FORMAT_RGB565,
  879. DRM_FORMAT_ABGR8888,
  880. DRM_FORMAT_ARGB8888,
  881. DRM_FORMAT_XBGR8888,
  882. DRM_FORMAT_XRGB8888,
  883. DRM_FORMAT_XBGR2101010,
  884. DRM_FORMAT_ABGR2101010,
  885. DRM_FORMAT_YUYV,
  886. DRM_FORMAT_YVYU,
  887. DRM_FORMAT_UYVY,
  888. DRM_FORMAT_VYUY,
  889. };
  890. int
  891. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  892. {
  893. struct intel_plane *intel_plane;
  894. unsigned long possible_crtcs;
  895. const uint32_t *plane_formats;
  896. int num_plane_formats;
  897. int ret;
  898. if (INTEL_INFO(dev)->gen < 5)
  899. return -ENODEV;
  900. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  901. if (!intel_plane)
  902. return -ENOMEM;
  903. switch (INTEL_INFO(dev)->gen) {
  904. case 5:
  905. case 6:
  906. intel_plane->can_scale = true;
  907. intel_plane->max_downscale = 16;
  908. intel_plane->update_plane = ilk_update_plane;
  909. intel_plane->disable_plane = ilk_disable_plane;
  910. intel_plane->update_colorkey = ilk_update_colorkey;
  911. intel_plane->get_colorkey = ilk_get_colorkey;
  912. if (IS_GEN6(dev)) {
  913. plane_formats = snb_plane_formats;
  914. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  915. } else {
  916. plane_formats = ilk_plane_formats;
  917. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  918. }
  919. break;
  920. case 7:
  921. if (IS_IVYBRIDGE(dev)) {
  922. intel_plane->can_scale = true;
  923. intel_plane->max_downscale = 2;
  924. } else {
  925. intel_plane->can_scale = false;
  926. intel_plane->max_downscale = 1;
  927. }
  928. if (IS_VALLEYVIEW(dev)) {
  929. intel_plane->update_plane = vlv_update_plane;
  930. intel_plane->disable_plane = vlv_disable_plane;
  931. intel_plane->update_colorkey = vlv_update_colorkey;
  932. intel_plane->get_colorkey = vlv_get_colorkey;
  933. plane_formats = vlv_plane_formats;
  934. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  935. } else {
  936. intel_plane->update_plane = ivb_update_plane;
  937. intel_plane->disable_plane = ivb_disable_plane;
  938. intel_plane->update_colorkey = ivb_update_colorkey;
  939. intel_plane->get_colorkey = ivb_get_colorkey;
  940. plane_formats = snb_plane_formats;
  941. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  942. }
  943. break;
  944. default:
  945. kfree(intel_plane);
  946. return -ENODEV;
  947. }
  948. intel_plane->pipe = pipe;
  949. intel_plane->plane = plane;
  950. possible_crtcs = (1 << pipe);
  951. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  952. &intel_plane_funcs,
  953. plane_formats, num_plane_formats,
  954. false);
  955. if (ret)
  956. kfree(intel_plane);
  957. return ret;
  958. }