intel_i2c.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. enum disp_clk {
  37. CDCLK,
  38. CZCLK
  39. };
  40. struct gmbus_port {
  41. const char *name;
  42. int reg;
  43. };
  44. static const struct gmbus_port gmbus_ports[] = {
  45. { "ssc", GPIOB },
  46. { "vga", GPIOA },
  47. { "panel", GPIOC },
  48. { "dpc", GPIOD },
  49. { "dpb", GPIOE },
  50. { "dpd", GPIOF },
  51. };
  52. /* Intel GPIO access functions */
  53. #define I2C_RISEFALL_TIME 10
  54. static inline struct intel_gmbus *
  55. to_intel_gmbus(struct i2c_adapter *i2c)
  56. {
  57. return container_of(i2c, struct intel_gmbus, adapter);
  58. }
  59. static int get_disp_clk_div(struct drm_i915_private *dev_priv,
  60. enum disp_clk clk)
  61. {
  62. u32 reg_val;
  63. int clk_ratio;
  64. reg_val = I915_READ(CZCLK_CDCLK_FREQ_RATIO);
  65. if (clk == CDCLK)
  66. clk_ratio =
  67. ((reg_val & CDCLK_FREQ_MASK) >> CDCLK_FREQ_SHIFT) + 1;
  68. else
  69. clk_ratio = (reg_val & CZCLK_FREQ_MASK) + 1;
  70. return clk_ratio;
  71. }
  72. static void gmbus_set_freq(struct drm_i915_private *dev_priv)
  73. {
  74. int vco_freq[] = { 800, 1600, 2000, 2400 };
  75. int gmbus_freq = 0, cdclk_div, hpll_freq;
  76. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  77. /* Skip setting the gmbus freq if BIOS has already programmed it */
  78. if (I915_READ(GMBUSFREQ_VLV) != 0xA0)
  79. return;
  80. /* Obtain SKU information */
  81. mutex_lock(&dev_priv->dpio_lock);
  82. hpll_freq =
  83. vlv_cck_read(dev_priv, CCK_FUSE_REG) & CCK_FUSE_HPLL_FREQ_MASK;
  84. mutex_unlock(&dev_priv->dpio_lock);
  85. /* Get the CDCLK divide ratio */
  86. cdclk_div = get_disp_clk_div(dev_priv, CDCLK);
  87. /*
  88. * Program the gmbus_freq based on the cdclk frequency.
  89. * BSpec erroneously claims we should aim for 4MHz, but
  90. * in fact 1MHz is the correct frequency.
  91. */
  92. if (cdclk_div)
  93. gmbus_freq = (vco_freq[hpll_freq] << 1) / cdclk_div;
  94. if (WARN_ON(gmbus_freq == 0))
  95. return;
  96. I915_WRITE(GMBUSFREQ_VLV, gmbus_freq);
  97. }
  98. void
  99. intel_i2c_reset(struct drm_device *dev)
  100. {
  101. struct drm_i915_private *dev_priv = dev->dev_private;
  102. /*
  103. * In BIOS-less system, program the correct gmbus frequency
  104. * before reading edid.
  105. */
  106. if (IS_VALLEYVIEW(dev))
  107. gmbus_set_freq(dev_priv);
  108. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  109. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
  110. }
  111. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  112. {
  113. u32 val;
  114. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  115. if (!IS_PINEVIEW(dev_priv->dev))
  116. return;
  117. val = I915_READ(DSPCLK_GATE_D);
  118. if (enable)
  119. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  120. else
  121. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  122. I915_WRITE(DSPCLK_GATE_D, val);
  123. }
  124. static u32 get_reserved(struct intel_gmbus *bus)
  125. {
  126. struct drm_i915_private *dev_priv = bus->dev_priv;
  127. struct drm_device *dev = dev_priv->dev;
  128. u32 reserved = 0;
  129. /* On most chips, these bits must be preserved in software. */
  130. if (!IS_I830(dev) && !IS_845G(dev))
  131. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  132. (GPIO_DATA_PULLUP_DISABLE |
  133. GPIO_CLOCK_PULLUP_DISABLE);
  134. return reserved;
  135. }
  136. static int get_clock(void *data)
  137. {
  138. struct intel_gmbus *bus = data;
  139. struct drm_i915_private *dev_priv = bus->dev_priv;
  140. u32 reserved = get_reserved(bus);
  141. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  142. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  143. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  144. }
  145. static int get_data(void *data)
  146. {
  147. struct intel_gmbus *bus = data;
  148. struct drm_i915_private *dev_priv = bus->dev_priv;
  149. u32 reserved = get_reserved(bus);
  150. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  151. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  152. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  153. }
  154. static void set_clock(void *data, int state_high)
  155. {
  156. struct intel_gmbus *bus = data;
  157. struct drm_i915_private *dev_priv = bus->dev_priv;
  158. u32 reserved = get_reserved(bus);
  159. u32 clock_bits;
  160. if (state_high)
  161. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  162. else
  163. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  164. GPIO_CLOCK_VAL_MASK;
  165. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  166. POSTING_READ(bus->gpio_reg);
  167. }
  168. static void set_data(void *data, int state_high)
  169. {
  170. struct intel_gmbus *bus = data;
  171. struct drm_i915_private *dev_priv = bus->dev_priv;
  172. u32 reserved = get_reserved(bus);
  173. u32 data_bits;
  174. if (state_high)
  175. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  176. else
  177. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  178. GPIO_DATA_VAL_MASK;
  179. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  180. POSTING_READ(bus->gpio_reg);
  181. }
  182. static int
  183. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  184. {
  185. struct intel_gmbus *bus = container_of(adapter,
  186. struct intel_gmbus,
  187. adapter);
  188. struct drm_i915_private *dev_priv = bus->dev_priv;
  189. intel_i2c_reset(dev_priv->dev);
  190. intel_i2c_quirk_set(dev_priv, true);
  191. set_data(bus, 1);
  192. set_clock(bus, 1);
  193. udelay(I2C_RISEFALL_TIME);
  194. return 0;
  195. }
  196. static void
  197. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  198. {
  199. struct intel_gmbus *bus = container_of(adapter,
  200. struct intel_gmbus,
  201. adapter);
  202. struct drm_i915_private *dev_priv = bus->dev_priv;
  203. set_data(bus, 1);
  204. set_clock(bus, 1);
  205. intel_i2c_quirk_set(dev_priv, false);
  206. }
  207. static void
  208. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  209. {
  210. struct drm_i915_private *dev_priv = bus->dev_priv;
  211. struct i2c_algo_bit_data *algo;
  212. algo = &bus->bit_algo;
  213. /* -1 to map pin pair to gmbus index */
  214. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
  215. bus->adapter.algo_data = algo;
  216. algo->setsda = set_data;
  217. algo->setscl = set_clock;
  218. algo->getsda = get_data;
  219. algo->getscl = get_clock;
  220. algo->pre_xfer = intel_gpio_pre_xfer;
  221. algo->post_xfer = intel_gpio_post_xfer;
  222. algo->udelay = I2C_RISEFALL_TIME;
  223. algo->timeout = usecs_to_jiffies(2200);
  224. algo->data = bus;
  225. }
  226. /*
  227. * gmbus on gen4 seems to be able to generate legacy interrupts even when in MSI
  228. * mode. This results in spurious interrupt warnings if the legacy irq no. is
  229. * shared with another device. The kernel then disables that interrupt source
  230. * and so prevents the other device from working properly.
  231. */
  232. #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
  233. static int
  234. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  235. u32 gmbus2_status,
  236. u32 gmbus4_irq_en)
  237. {
  238. int i;
  239. int reg_offset = dev_priv->gpio_mmio_base;
  240. u32 gmbus2 = 0;
  241. DEFINE_WAIT(wait);
  242. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  243. gmbus4_irq_en = 0;
  244. /* Important: The hw handles only the first bit, so set only one! Since
  245. * we also need to check for NAKs besides the hw ready/idle signal, we
  246. * need to wake up periodically and check that ourselves. */
  247. I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
  248. for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
  249. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  250. TASK_UNINTERRUPTIBLE);
  251. gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
  252. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  253. break;
  254. schedule_timeout(1);
  255. }
  256. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  257. I915_WRITE(GMBUS4 + reg_offset, 0);
  258. if (gmbus2 & GMBUS_SATOER)
  259. return -ENXIO;
  260. if (gmbus2 & gmbus2_status)
  261. return 0;
  262. return -ETIMEDOUT;
  263. }
  264. static int
  265. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  266. {
  267. int ret;
  268. int reg_offset = dev_priv->gpio_mmio_base;
  269. #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
  270. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  271. return wait_for(C, 10);
  272. /* Important: The hw handles only the first bit, so set only one! */
  273. I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
  274. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  275. msecs_to_jiffies_timeout(10));
  276. I915_WRITE(GMBUS4 + reg_offset, 0);
  277. if (ret)
  278. return 0;
  279. else
  280. return -ETIMEDOUT;
  281. #undef C
  282. }
  283. static int
  284. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  285. u32 gmbus1_index)
  286. {
  287. int reg_offset = dev_priv->gpio_mmio_base;
  288. u16 len = msg->len;
  289. u8 *buf = msg->buf;
  290. I915_WRITE(GMBUS1 + reg_offset,
  291. gmbus1_index |
  292. GMBUS_CYCLE_WAIT |
  293. (len << GMBUS_BYTE_COUNT_SHIFT) |
  294. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  295. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  296. while (len) {
  297. int ret;
  298. u32 val, loop = 0;
  299. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  300. GMBUS_HW_RDY_EN);
  301. if (ret)
  302. return ret;
  303. val = I915_READ(GMBUS3 + reg_offset);
  304. do {
  305. *buf++ = val & 0xff;
  306. val >>= 8;
  307. } while (--len && ++loop < 4);
  308. }
  309. return 0;
  310. }
  311. static int
  312. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  313. {
  314. int reg_offset = dev_priv->gpio_mmio_base;
  315. u16 len = msg->len;
  316. u8 *buf = msg->buf;
  317. u32 val, loop;
  318. val = loop = 0;
  319. while (len && loop < 4) {
  320. val |= *buf++ << (8 * loop++);
  321. len -= 1;
  322. }
  323. I915_WRITE(GMBUS3 + reg_offset, val);
  324. I915_WRITE(GMBUS1 + reg_offset,
  325. GMBUS_CYCLE_WAIT |
  326. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  327. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  328. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  329. while (len) {
  330. int ret;
  331. val = loop = 0;
  332. do {
  333. val |= *buf++ << (8 * loop);
  334. } while (--len && ++loop < 4);
  335. I915_WRITE(GMBUS3 + reg_offset, val);
  336. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  337. GMBUS_HW_RDY_EN);
  338. if (ret)
  339. return ret;
  340. }
  341. return 0;
  342. }
  343. /*
  344. * The gmbus controller can combine a 1 or 2 byte write with a read that
  345. * immediately follows it by using an "INDEX" cycle.
  346. */
  347. static bool
  348. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  349. {
  350. return (i + 1 < num &&
  351. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  352. (msgs[i + 1].flags & I2C_M_RD));
  353. }
  354. static int
  355. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  356. {
  357. int reg_offset = dev_priv->gpio_mmio_base;
  358. u32 gmbus1_index = 0;
  359. u32 gmbus5 = 0;
  360. int ret;
  361. if (msgs[0].len == 2)
  362. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  363. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  364. if (msgs[0].len == 1)
  365. gmbus1_index = GMBUS_CYCLE_INDEX |
  366. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  367. /* GMBUS5 holds 16-bit index */
  368. if (gmbus5)
  369. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  370. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  371. /* Clear GMBUS5 after each index transfer */
  372. if (gmbus5)
  373. I915_WRITE(GMBUS5 + reg_offset, 0);
  374. return ret;
  375. }
  376. static int
  377. gmbus_xfer(struct i2c_adapter *adapter,
  378. struct i2c_msg *msgs,
  379. int num)
  380. {
  381. struct intel_gmbus *bus = container_of(adapter,
  382. struct intel_gmbus,
  383. adapter);
  384. struct drm_i915_private *dev_priv = bus->dev_priv;
  385. int i, reg_offset;
  386. int ret = 0;
  387. intel_aux_display_runtime_get(dev_priv);
  388. mutex_lock(&dev_priv->gmbus_mutex);
  389. if (bus->force_bit) {
  390. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  391. goto out;
  392. }
  393. reg_offset = dev_priv->gpio_mmio_base;
  394. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  395. for (i = 0; i < num; i++) {
  396. if (gmbus_is_index_read(msgs, i, num)) {
  397. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  398. i += 1; /* set i to the index of the read xfer */
  399. } else if (msgs[i].flags & I2C_M_RD) {
  400. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  401. } else {
  402. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  403. }
  404. if (ret == -ETIMEDOUT)
  405. goto timeout;
  406. if (ret == -ENXIO)
  407. goto clear_err;
  408. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  409. GMBUS_HW_WAIT_EN);
  410. if (ret == -ENXIO)
  411. goto clear_err;
  412. if (ret)
  413. goto timeout;
  414. }
  415. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  416. * a STOP on the very first cycle. To simplify the code we
  417. * unconditionally generate the STOP condition with an additional gmbus
  418. * cycle. */
  419. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  420. /* Mark the GMBUS interface as disabled after waiting for idle.
  421. * We will re-enable it at the start of the next xfer,
  422. * till then let it sleep.
  423. */
  424. if (gmbus_wait_idle(dev_priv)) {
  425. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  426. adapter->name);
  427. ret = -ETIMEDOUT;
  428. }
  429. I915_WRITE(GMBUS0 + reg_offset, 0);
  430. ret = ret ?: i;
  431. goto out;
  432. clear_err:
  433. /*
  434. * Wait for bus to IDLE before clearing NAK.
  435. * If we clear the NAK while bus is still active, then it will stay
  436. * active and the next transaction may fail.
  437. *
  438. * If no ACK is received during the address phase of a transaction, the
  439. * adapter must report -ENXIO. It is not clear what to return if no ACK
  440. * is received at other times. But we have to be careful to not return
  441. * spurious -ENXIO because that will prevent i2c and drm edid functions
  442. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  443. * timing out seems to happen when there _is_ a ddc chip present, but
  444. * it's slow responding and only answers on the 2nd retry.
  445. */
  446. ret = -ENXIO;
  447. if (gmbus_wait_idle(dev_priv)) {
  448. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  449. adapter->name);
  450. ret = -ETIMEDOUT;
  451. }
  452. /* Toggle the Software Clear Interrupt bit. This has the effect
  453. * of resetting the GMBUS controller and so clearing the
  454. * BUS_ERROR raised by the slave's NAK.
  455. */
  456. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  457. I915_WRITE(GMBUS1 + reg_offset, 0);
  458. I915_WRITE(GMBUS0 + reg_offset, 0);
  459. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  460. adapter->name, msgs[i].addr,
  461. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  462. goto out;
  463. timeout:
  464. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  465. bus->adapter.name, bus->reg0 & 0xff);
  466. I915_WRITE(GMBUS0 + reg_offset, 0);
  467. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  468. bus->force_bit = 1;
  469. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  470. out:
  471. mutex_unlock(&dev_priv->gmbus_mutex);
  472. intel_aux_display_runtime_put(dev_priv);
  473. return ret;
  474. }
  475. static u32 gmbus_func(struct i2c_adapter *adapter)
  476. {
  477. return i2c_bit_algo.functionality(adapter) &
  478. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  479. /* I2C_FUNC_10BIT_ADDR | */
  480. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  481. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  482. }
  483. static const struct i2c_algorithm gmbus_algorithm = {
  484. .master_xfer = gmbus_xfer,
  485. .functionality = gmbus_func
  486. };
  487. /**
  488. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  489. * @dev: DRM device
  490. */
  491. int intel_setup_gmbus(struct drm_device *dev)
  492. {
  493. struct drm_i915_private *dev_priv = dev->dev_private;
  494. int ret, i;
  495. if (HAS_PCH_NOP(dev))
  496. return 0;
  497. else if (HAS_PCH_SPLIT(dev))
  498. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  499. else if (IS_VALLEYVIEW(dev))
  500. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  501. else
  502. dev_priv->gpio_mmio_base = 0;
  503. mutex_init(&dev_priv->gmbus_mutex);
  504. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  505. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  506. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  507. u32 port = i + 1; /* +1 to map gmbus index to pin pair */
  508. bus->adapter.owner = THIS_MODULE;
  509. bus->adapter.class = I2C_CLASS_DDC;
  510. snprintf(bus->adapter.name,
  511. sizeof(bus->adapter.name),
  512. "i915 gmbus %s",
  513. gmbus_ports[i].name);
  514. bus->adapter.dev.parent = &dev->pdev->dev;
  515. bus->dev_priv = dev_priv;
  516. bus->adapter.algo = &gmbus_algorithm;
  517. /* By default use a conservative clock rate */
  518. bus->reg0 = port | GMBUS_RATE_100KHZ;
  519. /* gmbus seems to be broken on i830 */
  520. if (IS_I830(dev))
  521. bus->force_bit = 1;
  522. intel_gpio_setup(bus, port);
  523. ret = i2c_add_adapter(&bus->adapter);
  524. if (ret)
  525. goto err;
  526. }
  527. intel_i2c_reset(dev_priv->dev);
  528. return 0;
  529. err:
  530. while (--i) {
  531. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  532. i2c_del_adapter(&bus->adapter);
  533. }
  534. return ret;
  535. }
  536. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  537. unsigned port)
  538. {
  539. WARN_ON(!intel_gmbus_is_port_valid(port));
  540. /* -1 to map pin pair to gmbus index */
  541. return (intel_gmbus_is_port_valid(port)) ?
  542. &dev_priv->gmbus[port - 1].adapter : NULL;
  543. }
  544. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  545. {
  546. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  547. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  548. }
  549. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  550. {
  551. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  552. bus->force_bit += force_bit ? 1 : -1;
  553. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  554. force_bit ? "en" : "dis", adapter->name,
  555. bus->force_bit);
  556. }
  557. void intel_teardown_gmbus(struct drm_device *dev)
  558. {
  559. struct drm_i915_private *dev_priv = dev->dev_private;
  560. int i;
  561. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  562. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  563. i2c_del_adapter(&bus->adapter);
  564. }
  565. }