12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420 |
- /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
- */
- /*
- *
- * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
- * All Rights Reserved.
- *
- * Permission is hereby granted, free of charge, to any person obtaining a
- * copy of this software and associated documentation files (the
- * "Software"), to deal in the Software without restriction, including
- * without limitation the rights to use, copy, modify, merge, publish,
- * distribute, sub license, and/or sell copies of the Software, and to
- * permit persons to whom the Software is furnished to do so, subject to
- * the following conditions:
- *
- * The above copyright notice and this permission notice (including the
- * next paragraph) shall be included in all copies or substantial portions
- * of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
- * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
- * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
- * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
- * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
- * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
- *
- */
- #ifndef _I915_DRV_H_
- #define _I915_DRV_H_
- #include <uapi/drm/i915_drm.h>
- #include "i915_reg.h"
- #include "intel_bios.h"
- #include "intel_ringbuffer.h"
- #include <linux/io-mapping.h>
- #include <linux/i2c.h>
- #include <linux/i2c-algo-bit.h>
- #include <drm/intel-gtt.h>
- #include <linux/backlight.h>
- #include <linux/intel-iommu.h>
- #include <linux/kref.h>
- #include <linux/pm_qos.h>
- /* General customization:
- */
- #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
- #define DRIVER_NAME "i915"
- #define DRIVER_DESC "Intel Graphics"
- #define DRIVER_DATE "20080730"
- enum pipe {
- PIPE_A = 0,
- PIPE_B,
- PIPE_C,
- I915_MAX_PIPES
- };
- #define pipe_name(p) ((p) + 'A')
- enum transcoder {
- TRANSCODER_A = 0,
- TRANSCODER_B,
- TRANSCODER_C,
- TRANSCODER_EDP = 0xF,
- };
- #define transcoder_name(t) ((t) + 'A')
- enum plane {
- PLANE_A = 0,
- PLANE_B,
- PLANE_C,
- };
- #define plane_name(p) ((p) + 'A')
- #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
- enum port {
- PORT_A = 0,
- PORT_B,
- PORT_C,
- PORT_D,
- PORT_E,
- I915_MAX_PORTS
- };
- #define port_name(p) ((p) + 'A')
- enum intel_display_power_domain {
- POWER_DOMAIN_PIPE_A,
- POWER_DOMAIN_PIPE_B,
- POWER_DOMAIN_PIPE_C,
- POWER_DOMAIN_PIPE_A_PANEL_FITTER,
- POWER_DOMAIN_PIPE_B_PANEL_FITTER,
- POWER_DOMAIN_PIPE_C_PANEL_FITTER,
- POWER_DOMAIN_TRANSCODER_A,
- POWER_DOMAIN_TRANSCODER_B,
- POWER_DOMAIN_TRANSCODER_C,
- POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
- POWER_DOMAIN_VGA,
- };
- #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
- #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
- ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
- #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
- enum hpd_pin {
- HPD_NONE = 0,
- HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
- HPD_TV = HPD_NONE, /* TV is known to be unreliable */
- HPD_CRT,
- HPD_SDVO_B,
- HPD_SDVO_C,
- HPD_PORT_B,
- HPD_PORT_C,
- HPD_PORT_D,
- HPD_NUM_PINS
- };
- #define I915_GEM_GPU_DOMAINS \
- (I915_GEM_DOMAIN_RENDER | \
- I915_GEM_DOMAIN_SAMPLER | \
- I915_GEM_DOMAIN_COMMAND | \
- I915_GEM_DOMAIN_INSTRUCTION | \
- I915_GEM_DOMAIN_VERTEX)
- #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
- #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
- list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
- if ((intel_encoder)->base.crtc == (__crtc))
- struct drm_i915_private;
- enum intel_dpll_id {
- DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
- /* real shared dpll ids must be >= 0 */
- DPLL_ID_PCH_PLL_A,
- DPLL_ID_PCH_PLL_B,
- };
- #define I915_NUM_PLLS 2
- struct intel_dpll_hw_state {
- uint32_t dpll;
- uint32_t dpll_md;
- uint32_t fp0;
- uint32_t fp1;
- };
- struct intel_shared_dpll {
- int refcount; /* count of number of CRTCs sharing this PLL */
- int active; /* count of number of active CRTCs (i.e. DPMS on) */
- bool on; /* is the PLL actually active? Disabled during modeset */
- const char *name;
- /* should match the index in the dev_priv->shared_dplls array */
- enum intel_dpll_id id;
- struct intel_dpll_hw_state hw_state;
- void (*mode_set)(struct drm_i915_private *dev_priv,
- struct intel_shared_dpll *pll);
- void (*enable)(struct drm_i915_private *dev_priv,
- struct intel_shared_dpll *pll);
- void (*disable)(struct drm_i915_private *dev_priv,
- struct intel_shared_dpll *pll);
- bool (*get_hw_state)(struct drm_i915_private *dev_priv,
- struct intel_shared_dpll *pll,
- struct intel_dpll_hw_state *hw_state);
- };
- /* Used by dp and fdi links */
- struct intel_link_m_n {
- uint32_t tu;
- uint32_t gmch_m;
- uint32_t gmch_n;
- uint32_t link_m;
- uint32_t link_n;
- };
- void intel_link_compute_m_n(int bpp, int nlanes,
- int pixel_clock, int link_clock,
- struct intel_link_m_n *m_n);
- struct intel_ddi_plls {
- int spll_refcount;
- int wrpll1_refcount;
- int wrpll2_refcount;
- };
- /* Interface history:
- *
- * 1.1: Original.
- * 1.2: Add Power Management
- * 1.3: Add vblank support
- * 1.4: Fix cmdbuffer path, add heap destroy
- * 1.5: Add vblank pipe configuration
- * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
- * - Support vertical blank on secondary display pipe
- */
- #define DRIVER_MAJOR 1
- #define DRIVER_MINOR 6
- #define DRIVER_PATCHLEVEL 0
- #define WATCH_LISTS 0
- #define WATCH_GTT 0
- #define I915_GEM_PHYS_CURSOR_0 1
- #define I915_GEM_PHYS_CURSOR_1 2
- #define I915_GEM_PHYS_OVERLAY_REGS 3
- #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
- struct drm_i915_gem_phys_object {
- int id;
- struct page **page_list;
- drm_dma_handle_t *handle;
- struct drm_i915_gem_object *cur_obj;
- };
- struct opregion_header;
- struct opregion_acpi;
- struct opregion_swsci;
- struct opregion_asle;
- struct intel_opregion {
- struct opregion_header __iomem *header;
- struct opregion_acpi __iomem *acpi;
- struct opregion_swsci __iomem *swsci;
- u32 swsci_gbda_sub_functions;
- u32 swsci_sbcb_sub_functions;
- struct opregion_asle __iomem *asle;
- void __iomem *vbt;
- u32 __iomem *lid_state;
- };
- #define OPREGION_SIZE (8*1024)
- struct intel_overlay;
- struct intel_overlay_error_state;
- struct drm_i915_master_private {
- drm_local_map_t *sarea;
- struct _drm_i915_sarea *sarea_priv;
- };
- #define I915_FENCE_REG_NONE -1
- #define I915_MAX_NUM_FENCES 32
- /* 32 fences + sign bit for FENCE_REG_NONE */
- #define I915_MAX_NUM_FENCE_BITS 6
- struct drm_i915_fence_reg {
- struct list_head lru_list;
- struct drm_i915_gem_object *obj;
- int pin_count;
- };
- struct sdvo_device_mapping {
- u8 initialized;
- u8 dvo_port;
- u8 slave_addr;
- u8 dvo_wiring;
- u8 i2c_pin;
- u8 ddc_pin;
- };
- struct intel_display_error_state;
- struct drm_i915_error_state {
- struct kref ref;
- u32 eir;
- u32 pgtbl_er;
- u32 ier;
- u32 ccid;
- u32 derrmr;
- u32 forcewake;
- bool waiting[I915_NUM_RINGS];
- u32 pipestat[I915_MAX_PIPES];
- u32 tail[I915_NUM_RINGS];
- u32 head[I915_NUM_RINGS];
- u32 ctl[I915_NUM_RINGS];
- u32 ipeir[I915_NUM_RINGS];
- u32 ipehr[I915_NUM_RINGS];
- u32 instdone[I915_NUM_RINGS];
- u32 acthd[I915_NUM_RINGS];
- u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
- u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
- u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
- /* our own tracking of ring head and tail */
- u32 cpu_ring_head[I915_NUM_RINGS];
- u32 cpu_ring_tail[I915_NUM_RINGS];
- u32 error; /* gen6+ */
- u32 err_int; /* gen7 */
- u32 instpm[I915_NUM_RINGS];
- u32 instps[I915_NUM_RINGS];
- u32 extra_instdone[I915_NUM_INSTDONE_REG];
- u32 seqno[I915_NUM_RINGS];
- u64 bbaddr;
- u32 fault_reg[I915_NUM_RINGS];
- u32 done_reg;
- u32 faddr[I915_NUM_RINGS];
- u64 fence[I915_MAX_NUM_FENCES];
- struct timeval time;
- struct drm_i915_error_ring {
- struct drm_i915_error_object {
- int page_count;
- u32 gtt_offset;
- u32 *pages[0];
- } *ringbuffer, *batchbuffer, *ctx;
- struct drm_i915_error_request {
- long jiffies;
- u32 seqno;
- u32 tail;
- } *requests;
- int num_requests;
- } ring[I915_NUM_RINGS];
- struct drm_i915_error_buffer {
- u32 size;
- u32 name;
- u32 rseqno, wseqno;
- u32 gtt_offset;
- u32 read_domains;
- u32 write_domain;
- s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
- s32 pinned:2;
- u32 tiling:2;
- u32 dirty:1;
- u32 purgeable:1;
- s32 ring:4;
- u32 cache_level:3;
- } **active_bo, **pinned_bo;
- u32 *active_bo_count, *pinned_bo_count;
- struct intel_overlay_error_state *overlay;
- struct intel_display_error_state *display;
- int hangcheck_score[I915_NUM_RINGS];
- enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
- };
- struct intel_crtc_config;
- struct intel_crtc;
- struct intel_limit;
- struct dpll;
- struct drm_i915_display_funcs {
- bool (*fbc_enabled)(struct drm_device *dev);
- void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
- void (*disable_fbc)(struct drm_device *dev);
- int (*get_display_clock_speed)(struct drm_device *dev);
- int (*get_fifo_size)(struct drm_device *dev, int plane);
- /**
- * find_dpll() - Find the best values for the PLL
- * @limit: limits for the PLL
- * @crtc: current CRTC
- * @target: target frequency in kHz
- * @refclk: reference clock frequency in kHz
- * @match_clock: if provided, @best_clock P divider must
- * match the P divider from @match_clock
- * used for LVDS downclocking
- * @best_clock: best PLL values found
- *
- * Returns true on success, false on failure.
- */
- bool (*find_dpll)(const struct intel_limit *limit,
- struct drm_crtc *crtc,
- int target, int refclk,
- struct dpll *match_clock,
- struct dpll *best_clock);
- void (*update_wm)(struct drm_crtc *crtc);
- void (*update_sprite_wm)(struct drm_plane *plane,
- struct drm_crtc *crtc,
- uint32_t sprite_width, int pixel_size,
- bool enable, bool scaled);
- void (*modeset_global_resources)(struct drm_device *dev);
- /* Returns the active state of the crtc, and if the crtc is active,
- * fills out the pipe-config with the hw state. */
- bool (*get_pipe_config)(struct intel_crtc *,
- struct intel_crtc_config *);
- int (*crtc_mode_set)(struct drm_crtc *crtc,
- int x, int y,
- struct drm_framebuffer *old_fb);
- void (*crtc_enable)(struct drm_crtc *crtc);
- void (*crtc_disable)(struct drm_crtc *crtc);
- void (*off)(struct drm_crtc *crtc);
- void (*write_eld)(struct drm_connector *connector,
- struct drm_crtc *crtc);
- void (*fdi_link_train)(struct drm_crtc *crtc);
- void (*init_clock_gating)(struct drm_device *dev);
- int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
- struct drm_framebuffer *fb,
- struct drm_i915_gem_object *obj,
- uint32_t flags);
- int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
- int x, int y);
- void (*hpd_irq_setup)(struct drm_device *dev);
- /* clock updates for mode set */
- /* cursor updates */
- /* render clock increase/decrease */
- /* display clock increase/decrease */
- /* pll clock increase/decrease */
- };
- struct intel_uncore_funcs {
- void (*force_wake_get)(struct drm_i915_private *dev_priv);
- void (*force_wake_put)(struct drm_i915_private *dev_priv);
- uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
- uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
- uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
- uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
- void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
- uint8_t val, bool trace);
- void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
- uint16_t val, bool trace);
- void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
- uint32_t val, bool trace);
- void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
- uint64_t val, bool trace);
- };
- struct intel_uncore {
- spinlock_t lock; /** lock is also taken in irq contexts. */
- struct intel_uncore_funcs funcs;
- unsigned fifo_count;
- unsigned forcewake_count;
- struct delayed_work force_wake_work;
- };
- #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
- func(is_mobile) sep \
- func(is_i85x) sep \
- func(is_i915g) sep \
- func(is_i945gm) sep \
- func(is_g33) sep \
- func(need_gfx_hws) sep \
- func(is_g4x) sep \
- func(is_pineview) sep \
- func(is_broadwater) sep \
- func(is_crestline) sep \
- func(is_ivybridge) sep \
- func(is_valleyview) sep \
- func(is_haswell) sep \
- func(is_preliminary) sep \
- func(has_fbc) sep \
- func(has_pipe_cxsr) sep \
- func(has_hotplug) sep \
- func(cursor_needs_physical) sep \
- func(has_overlay) sep \
- func(overlay_needs_physical) sep \
- func(supports_tv) sep \
- func(has_bsd_ring) sep \
- func(has_blt_ring) sep \
- func(has_vebox_ring) sep \
- func(has_llc) sep \
- func(has_ddi) sep \
- func(has_fpga_dbg)
- #define DEFINE_FLAG(name) u8 name:1
- #define SEP_SEMICOLON ;
- struct intel_device_info {
- u32 display_mmio_offset;
- u8 num_pipes:3;
- u8 gen;
- DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
- };
- #undef DEFINE_FLAG
- #undef SEP_SEMICOLON
- enum i915_cache_level {
- I915_CACHE_NONE = 0,
- I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
- I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
- caches, eg sampler/render caches, and the
- large Last-Level-Cache. LLC is coherent with
- the CPU, but L3 is only visible to the GPU. */
- I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
- };
- typedef uint32_t gen6_gtt_pte_t;
- struct i915_address_space {
- struct drm_mm mm;
- struct drm_device *dev;
- struct list_head global_link;
- unsigned long start; /* Start offset always 0 for dri2 */
- size_t total; /* size addr space maps (ex. 2GB for ggtt) */
- struct {
- dma_addr_t addr;
- struct page *page;
- } scratch;
- /**
- * List of objects currently involved in rendering.
- *
- * Includes buffers having the contents of their GPU caches
- * flushed, not necessarily primitives. last_rendering_seqno
- * represents when the rendering involved will be completed.
- *
- * A reference is held on the buffer while on this list.
- */
- struct list_head active_list;
- /**
- * LRU list of objects which are not in the ringbuffer and
- * are ready to unbind, but are still in the GTT.
- *
- * last_rendering_seqno is 0 while an object is in this list.
- *
- * A reference is not held on the buffer while on this list,
- * as merely being GTT-bound shouldn't prevent its being
- * freed, and we'll pull it off the list in the free path.
- */
- struct list_head inactive_list;
- /* FIXME: Need a more generic return type */
- gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
- enum i915_cache_level level);
- void (*clear_range)(struct i915_address_space *vm,
- unsigned int first_entry,
- unsigned int num_entries);
- void (*insert_entries)(struct i915_address_space *vm,
- struct sg_table *st,
- unsigned int first_entry,
- enum i915_cache_level cache_level);
- void (*cleanup)(struct i915_address_space *vm);
- };
- /* The Graphics Translation Table is the way in which GEN hardware translates a
- * Graphics Virtual Address into a Physical Address. In addition to the normal
- * collateral associated with any va->pa translations GEN hardware also has a
- * portion of the GTT which can be mapped by the CPU and remain both coherent
- * and correct (in cases like swizzling). That region is referred to as GMADR in
- * the spec.
- */
- struct i915_gtt {
- struct i915_address_space base;
- size_t stolen_size; /* Total size of stolen memory */
- unsigned long mappable_end; /* End offset that we can CPU map */
- struct io_mapping *mappable; /* Mapping to our CPU mappable region */
- phys_addr_t mappable_base; /* PA of our GMADR */
- /** "Graphics Stolen Memory" holds the global PTEs */
- void __iomem *gsm;
- bool do_idle_maps;
- int mtrr;
- /* global gtt ops */
- int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
- size_t *stolen, phys_addr_t *mappable_base,
- unsigned long *mappable_end);
- };
- #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
- struct i915_hw_ppgtt {
- struct i915_address_space base;
- unsigned num_pd_entries;
- struct page **pt_pages;
- uint32_t pd_offset;
- dma_addr_t *pt_dma_addr;
- int (*enable)(struct drm_device *dev);
- };
- /**
- * A VMA represents a GEM BO that is bound into an address space. Therefore, a
- * VMA's presence cannot be guaranteed before binding, or after unbinding the
- * object into/from the address space.
- *
- * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
- * will always be <= an objects lifetime. So object refcounting should cover us.
- */
- struct i915_vma {
- struct drm_mm_node node;
- struct drm_i915_gem_object *obj;
- struct i915_address_space *vm;
- /** This object's place on the active/inactive lists */
- struct list_head mm_list;
- struct list_head vma_link; /* Link in the object's VMA list */
- /** This vma's place in the batchbuffer or on the eviction list */
- struct list_head exec_list;
- /**
- * Used for performing relocations during execbuffer insertion.
- */
- struct hlist_node exec_node;
- unsigned long exec_handle;
- struct drm_i915_gem_exec_object2 *exec_entry;
- };
- struct i915_ctx_hang_stats {
- /* This context had batch pending when hang was declared */
- unsigned batch_pending;
- /* This context had batch active when hang was declared */
- unsigned batch_active;
- /* Time when this context was last blamed for a GPU reset */
- unsigned long guilty_ts;
- /* This context is banned to submit more work */
- bool banned;
- };
- /* This must match up with the value previously used for execbuf2.rsvd1. */
- #define DEFAULT_CONTEXT_ID 0
- struct i915_hw_context {
- struct kref ref;
- int id;
- bool is_initialized;
- uint8_t remap_slice;
- struct drm_i915_file_private *file_priv;
- struct intel_ring_buffer *ring;
- struct drm_i915_gem_object *obj;
- struct i915_ctx_hang_stats hang_stats;
- struct list_head link;
- };
- struct i915_fbc {
- unsigned long size;
- unsigned int fb_id;
- enum plane plane;
- int y;
- struct drm_mm_node *compressed_fb;
- struct drm_mm_node *compressed_llb;
- struct intel_fbc_work {
- struct delayed_work work;
- struct drm_crtc *crtc;
- struct drm_framebuffer *fb;
- int interval;
- } *fbc_work;
- enum no_fbc_reason {
- FBC_OK, /* FBC is enabled */
- FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
- FBC_NO_OUTPUT, /* no outputs enabled to compress */
- FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
- FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
- FBC_MODE_TOO_LARGE, /* mode too large for compression */
- FBC_BAD_PLANE, /* fbc not supported on plane */
- FBC_NOT_TILED, /* buffer not tiled */
- FBC_MULTIPLE_PIPES, /* more than one pipe active */
- FBC_MODULE_PARAM,
- FBC_CHIP_DEFAULT, /* disabled by default on this chip */
- } no_fbc_reason;
- };
- struct i915_psr {
- bool sink_support;
- bool source_ok;
- };
- enum intel_pch {
- PCH_NONE = 0, /* No PCH present */
- PCH_IBX, /* Ibexpeak PCH */
- PCH_CPT, /* Cougarpoint PCH */
- PCH_LPT, /* Lynxpoint PCH */
- PCH_NOP,
- };
- enum intel_sbi_destination {
- SBI_ICLK,
- SBI_MPHY,
- };
- #define QUIRK_PIPEA_FORCE (1<<0)
- #define QUIRK_LVDS_SSC_DISABLE (1<<1)
- #define QUIRK_INVERT_BRIGHTNESS (1<<2)
- #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
- struct intel_fbdev;
- struct intel_fbc_work;
- struct intel_gmbus {
- struct i2c_adapter adapter;
- u32 force_bit;
- u32 reg0;
- u32 gpio_reg;
- struct i2c_algo_bit_data bit_algo;
- struct drm_i915_private *dev_priv;
- };
- struct i915_suspend_saved_registers {
- u8 saveLBB;
- u32 saveDSPACNTR;
- u32 saveDSPBCNTR;
- u32 saveDSPARB;
- u32 savePIPEACONF;
- u32 savePIPEBCONF;
- u32 savePIPEASRC;
- u32 savePIPEBSRC;
- u32 saveFPA0;
- u32 saveFPA1;
- u32 saveDPLL_A;
- u32 saveDPLL_A_MD;
- u32 saveHTOTAL_A;
- u32 saveHBLANK_A;
- u32 saveHSYNC_A;
- u32 saveVTOTAL_A;
- u32 saveVBLANK_A;
- u32 saveVSYNC_A;
- u32 saveBCLRPAT_A;
- u32 saveTRANSACONF;
- u32 saveTRANS_HTOTAL_A;
- u32 saveTRANS_HBLANK_A;
- u32 saveTRANS_HSYNC_A;
- u32 saveTRANS_VTOTAL_A;
- u32 saveTRANS_VBLANK_A;
- u32 saveTRANS_VSYNC_A;
- u32 savePIPEASTAT;
- u32 saveDSPASTRIDE;
- u32 saveDSPASIZE;
- u32 saveDSPAPOS;
- u32 saveDSPAADDR;
- u32 saveDSPASURF;
- u32 saveDSPATILEOFF;
- u32 savePFIT_PGM_RATIOS;
- u32 saveBLC_HIST_CTL;
- u32 saveBLC_PWM_CTL;
- u32 saveBLC_PWM_CTL2;
- u32 saveBLC_CPU_PWM_CTL;
- u32 saveBLC_CPU_PWM_CTL2;
- u32 saveFPB0;
- u32 saveFPB1;
- u32 saveDPLL_B;
- u32 saveDPLL_B_MD;
- u32 saveHTOTAL_B;
- u32 saveHBLANK_B;
- u32 saveHSYNC_B;
- u32 saveVTOTAL_B;
- u32 saveVBLANK_B;
- u32 saveVSYNC_B;
- u32 saveBCLRPAT_B;
- u32 saveTRANSBCONF;
- u32 saveTRANS_HTOTAL_B;
- u32 saveTRANS_HBLANK_B;
- u32 saveTRANS_HSYNC_B;
- u32 saveTRANS_VTOTAL_B;
- u32 saveTRANS_VBLANK_B;
- u32 saveTRANS_VSYNC_B;
- u32 savePIPEBSTAT;
- u32 saveDSPBSTRIDE;
- u32 saveDSPBSIZE;
- u32 saveDSPBPOS;
- u32 saveDSPBADDR;
- u32 saveDSPBSURF;
- u32 saveDSPBTILEOFF;
- u32 saveVGA0;
- u32 saveVGA1;
- u32 saveVGA_PD;
- u32 saveVGACNTRL;
- u32 saveADPA;
- u32 saveLVDS;
- u32 savePP_ON_DELAYS;
- u32 savePP_OFF_DELAYS;
- u32 saveDVOA;
- u32 saveDVOB;
- u32 saveDVOC;
- u32 savePP_ON;
- u32 savePP_OFF;
- u32 savePP_CONTROL;
- u32 savePP_DIVISOR;
- u32 savePFIT_CONTROL;
- u32 save_palette_a[256];
- u32 save_palette_b[256];
- u32 saveDPFC_CB_BASE;
- u32 saveFBC_CFB_BASE;
- u32 saveFBC_LL_BASE;
- u32 saveFBC_CONTROL;
- u32 saveFBC_CONTROL2;
- u32 saveIER;
- u32 saveIIR;
- u32 saveIMR;
- u32 saveDEIER;
- u32 saveDEIMR;
- u32 saveGTIER;
- u32 saveGTIMR;
- u32 saveFDI_RXA_IMR;
- u32 saveFDI_RXB_IMR;
- u32 saveCACHE_MODE_0;
- u32 saveMI_ARB_STATE;
- u32 saveSWF0[16];
- u32 saveSWF1[16];
- u32 saveSWF2[3];
- u8 saveMSR;
- u8 saveSR[8];
- u8 saveGR[25];
- u8 saveAR_INDEX;
- u8 saveAR[21];
- u8 saveDACMASK;
- u8 saveCR[37];
- uint64_t saveFENCE[I915_MAX_NUM_FENCES];
- u32 saveCURACNTR;
- u32 saveCURAPOS;
- u32 saveCURABASE;
- u32 saveCURBCNTR;
- u32 saveCURBPOS;
- u32 saveCURBBASE;
- u32 saveCURSIZE;
- u32 saveDP_B;
- u32 saveDP_C;
- u32 saveDP_D;
- u32 savePIPEA_GMCH_DATA_M;
- u32 savePIPEB_GMCH_DATA_M;
- u32 savePIPEA_GMCH_DATA_N;
- u32 savePIPEB_GMCH_DATA_N;
- u32 savePIPEA_DP_LINK_M;
- u32 savePIPEB_DP_LINK_M;
- u32 savePIPEA_DP_LINK_N;
- u32 savePIPEB_DP_LINK_N;
- u32 saveFDI_RXA_CTL;
- u32 saveFDI_TXA_CTL;
- u32 saveFDI_RXB_CTL;
- u32 saveFDI_TXB_CTL;
- u32 savePFA_CTL_1;
- u32 savePFB_CTL_1;
- u32 savePFA_WIN_SZ;
- u32 savePFB_WIN_SZ;
- u32 savePFA_WIN_POS;
- u32 savePFB_WIN_POS;
- u32 savePCH_DREF_CONTROL;
- u32 saveDISP_ARB_CTL;
- u32 savePIPEA_DATA_M1;
- u32 savePIPEA_DATA_N1;
- u32 savePIPEA_LINK_M1;
- u32 savePIPEA_LINK_N1;
- u32 savePIPEB_DATA_M1;
- u32 savePIPEB_DATA_N1;
- u32 savePIPEB_LINK_M1;
- u32 savePIPEB_LINK_N1;
- u32 saveMCHBAR_RENDER_STANDBY;
- u32 savePCH_PORT_HOTPLUG;
- };
- struct intel_gen6_power_mgmt {
- /* work and pm_iir are protected by dev_priv->irq_lock */
- struct work_struct work;
- u32 pm_iir;
- /* The below variables an all the rps hw state are protected by
- * dev->struct mutext. */
- u8 cur_delay;
- u8 min_delay;
- u8 max_delay;
- u8 rpe_delay;
- u8 rp1_delay;
- u8 rp0_delay;
- u8 hw_max;
- int last_adj;
- enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
- bool enabled;
- struct delayed_work delayed_resume_work;
- /*
- * Protects RPS/RC6 register access and PCU communication.
- * Must be taken after struct_mutex if nested.
- */
- struct mutex hw_lock;
- };
- /* defined intel_pm.c */
- extern spinlock_t mchdev_lock;
- struct intel_ilk_power_mgmt {
- u8 cur_delay;
- u8 min_delay;
- u8 max_delay;
- u8 fmax;
- u8 fstart;
- u64 last_count1;
- unsigned long last_time1;
- unsigned long chipset_power;
- u64 last_count2;
- struct timespec last_time2;
- unsigned long gfx_power;
- u8 corr;
- int c_m;
- int r_t;
- struct drm_i915_gem_object *pwrctx;
- struct drm_i915_gem_object *renderctx;
- };
- /* Power well structure for haswell */
- struct i915_power_well {
- struct drm_device *device;
- spinlock_t lock;
- /* power well enable/disable usage count */
- int count;
- int i915_request;
- };
- struct i915_dri1_state {
- unsigned allow_batchbuffer : 1;
- u32 __iomem *gfx_hws_cpu_addr;
- unsigned int cpp;
- int back_offset;
- int front_offset;
- int current_page;
- int page_flipping;
- uint32_t counter;
- };
- struct i915_ums_state {
- /**
- * Flag if the X Server, and thus DRM, is not currently in
- * control of the device.
- *
- * This is set between LeaveVT and EnterVT. It needs to be
- * replaced with a semaphore. It also needs to be
- * transitioned away from for kernel modesetting.
- */
- int mm_suspended;
- };
- #define MAX_L3_SLICES 2
- struct intel_l3_parity {
- u32 *remap_info[MAX_L3_SLICES];
- struct work_struct error_work;
- int which_slice;
- };
- struct i915_gem_mm {
- /** Memory allocator for GTT stolen memory */
- struct drm_mm stolen;
- /** List of all objects in gtt_space. Used to restore gtt
- * mappings on resume */
- struct list_head bound_list;
- /**
- * List of objects which are not bound to the GTT (thus
- * are idle and not used by the GPU) but still have
- * (presumably uncached) pages still attached.
- */
- struct list_head unbound_list;
- /** Usable portion of the GTT for GEM */
- unsigned long stolen_base; /* limited to low memory (32-bit) */
- /** PPGTT used for aliasing the PPGTT with the GTT */
- struct i915_hw_ppgtt *aliasing_ppgtt;
- struct shrinker inactive_shrinker;
- bool shrinker_no_lock_stealing;
- /** LRU list of objects with fence regs on them. */
- struct list_head fence_list;
- /**
- * We leave the user IRQ off as much as possible,
- * but this means that requests will finish and never
- * be retired once the system goes idle. Set a timer to
- * fire periodically while the ring is running. When it
- * fires, go retire requests.
- */
- struct delayed_work retire_work;
- /**
- * When we detect an idle GPU, we want to turn on
- * powersaving features. So once we see that there
- * are no more requests outstanding and no more
- * arrive within a small period of time, we fire
- * off the idle_work.
- */
- struct delayed_work idle_work;
- /**
- * Are we in a non-interruptible section of code like
- * modesetting?
- */
- bool interruptible;
- /** Bit 6 swizzling required for X tiling */
- uint32_t bit_6_swizzle_x;
- /** Bit 6 swizzling required for Y tiling */
- uint32_t bit_6_swizzle_y;
- /* storage for physical objects */
- struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
- /* accounting, useful for userland debugging */
- spinlock_t object_stat_lock;
- size_t object_memory;
- u32 object_count;
- };
- struct drm_i915_error_state_buf {
- unsigned bytes;
- unsigned size;
- int err;
- u8 *buf;
- loff_t start;
- loff_t pos;
- };
- struct i915_error_state_file_priv {
- struct drm_device *dev;
- struct drm_i915_error_state *error;
- };
- struct i915_gpu_error {
- /* For hangcheck timer */
- #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
- #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
- /* Hang gpu twice in this window and your context gets banned */
- #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
- struct timer_list hangcheck_timer;
- /* For reset and error_state handling. */
- spinlock_t lock;
- /* Protected by the above dev->gpu_error.lock. */
- struct drm_i915_error_state *first_error;
- struct work_struct work;
- unsigned long missed_irq_rings;
- /**
- * State variable and reset counter controlling the reset flow
- *
- * Upper bits are for the reset counter. This counter is used by the
- * wait_seqno code to race-free noticed that a reset event happened and
- * that it needs to restart the entire ioctl (since most likely the
- * seqno it waited for won't ever signal anytime soon).
- *
- * This is important for lock-free wait paths, where no contended lock
- * naturally enforces the correct ordering between the bail-out of the
- * waiter and the gpu reset work code.
- *
- * Lowest bit controls the reset state machine: Set means a reset is in
- * progress. This state will (presuming we don't have any bugs) decay
- * into either unset (successful reset) or the special WEDGED value (hw
- * terminally sour). All waiters on the reset_queue will be woken when
- * that happens.
- */
- atomic_t reset_counter;
- /**
- * Special values/flags for reset_counter
- *
- * Note that the code relies on
- * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
- * being true.
- */
- #define I915_RESET_IN_PROGRESS_FLAG 1
- #define I915_WEDGED 0xffffffff
- /**
- * Waitqueue to signal when the reset has completed. Used by clients
- * that wait for dev_priv->mm.wedged to settle.
- */
- wait_queue_head_t reset_queue;
- /* For gpu hang simulation. */
- unsigned int stop_rings;
- /* For missed irq/seqno simulation. */
- unsigned int test_irq_rings;
- };
- enum modeset_restore {
- MODESET_ON_LID_OPEN,
- MODESET_DONE,
- MODESET_SUSPENDED,
- };
- struct ddi_vbt_port_info {
- uint8_t hdmi_level_shift;
- uint8_t supports_dvi:1;
- uint8_t supports_hdmi:1;
- uint8_t supports_dp:1;
- };
- struct intel_vbt_data {
- struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
- struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
- /* Feature bits */
- unsigned int int_tv_support:1;
- unsigned int lvds_dither:1;
- unsigned int lvds_vbt:1;
- unsigned int int_crt_support:1;
- unsigned int lvds_use_ssc:1;
- unsigned int display_clock_mode:1;
- unsigned int fdi_rx_polarity_inverted:1;
- int lvds_ssc_freq;
- unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
- /* eDP */
- int edp_rate;
- int edp_lanes;
- int edp_preemphasis;
- int edp_vswing;
- bool edp_initialized;
- bool edp_support;
- int edp_bpp;
- struct edp_power_seq edp_pps;
- /* MIPI DSI */
- struct {
- u16 panel_id;
- } dsi;
- int crt_ddc_pin;
- int child_dev_num;
- union child_device_config *child_dev;
- struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
- };
- enum intel_ddb_partitioning {
- INTEL_DDB_PART_1_2,
- INTEL_DDB_PART_5_6, /* IVB+ */
- };
- struct intel_wm_level {
- bool enable;
- uint32_t pri_val;
- uint32_t spr_val;
- uint32_t cur_val;
- uint32_t fbc_val;
- };
- struct hsw_wm_values {
- uint32_t wm_pipe[3];
- uint32_t wm_lp[3];
- uint32_t wm_lp_spr[3];
- uint32_t wm_linetime[3];
- bool enable_fbc_wm;
- enum intel_ddb_partitioning partitioning;
- };
- /*
- * This struct tracks the state needed for the Package C8+ feature.
- *
- * Package states C8 and deeper are really deep PC states that can only be
- * reached when all the devices on the system allow it, so even if the graphics
- * device allows PC8+, it doesn't mean the system will actually get to these
- * states.
- *
- * Our driver only allows PC8+ when all the outputs are disabled, the power well
- * is disabled and the GPU is idle. When these conditions are met, we manually
- * do the other conditions: disable the interrupts, clocks and switch LCPLL
- * refclk to Fclk.
- *
- * When we really reach PC8 or deeper states (not just when we allow it) we lose
- * the state of some registers, so when we come back from PC8+ we need to
- * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
- * need to take care of the registers kept by RC6.
- *
- * The interrupt disabling is part of the requirements. We can only leave the
- * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
- * can lock the machine.
- *
- * Ideally every piece of our code that needs PC8+ disabled would call
- * hsw_disable_package_c8, which would increment disable_count and prevent the
- * system from reaching PC8+. But we don't have a symmetric way to do this for
- * everything, so we have the requirements_met and gpu_idle variables. When we
- * switch requirements_met or gpu_idle to true we decrease disable_count, and
- * increase it in the opposite case. The requirements_met variable is true when
- * all the CRTCs, encoders and the power well are disabled. The gpu_idle
- * variable is true when the GPU is idle.
- *
- * In addition to everything, we only actually enable PC8+ if disable_count
- * stays at zero for at least some seconds. This is implemented with the
- * enable_work variable. We do this so we don't enable/disable PC8 dozens of
- * consecutive times when all screens are disabled and some background app
- * queries the state of our connectors, or we have some application constantly
- * waking up to use the GPU. Only after the enable_work function actually
- * enables PC8+ the "enable" variable will become true, which means that it can
- * be false even if disable_count is 0.
- *
- * The irqs_disabled variable becomes true exactly after we disable the IRQs and
- * goes back to false exactly before we reenable the IRQs. We use this variable
- * to check if someone is trying to enable/disable IRQs while they're supposed
- * to be disabled. This shouldn't happen and we'll print some error messages in
- * case it happens, but if it actually happens we'll also update the variables
- * inside struct regsave so when we restore the IRQs they will contain the
- * latest expected values.
- *
- * For more, read "Display Sequences for Package C8" on our documentation.
- */
- struct i915_package_c8 {
- bool requirements_met;
- bool gpu_idle;
- bool irqs_disabled;
- /* Only true after the delayed work task actually enables it. */
- bool enabled;
- int disable_count;
- struct mutex lock;
- struct delayed_work enable_work;
- struct {
- uint32_t deimr;
- uint32_t sdeimr;
- uint32_t gtimr;
- uint32_t gtier;
- uint32_t gen6_pmimr;
- } regsave;
- };
- typedef struct drm_i915_private {
- struct drm_device *dev;
- struct kmem_cache *slab;
- const struct intel_device_info *info;
- int relative_constants_mode;
- void __iomem *regs;
- struct intel_uncore uncore;
- struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
- /** gmbus_mutex protects against concurrent usage of the single hw gmbus
- * controller on different i2c buses. */
- struct mutex gmbus_mutex;
- /**
- * Base address of the gmbus and gpio block.
- */
- uint32_t gpio_mmio_base;
- wait_queue_head_t gmbus_wait_queue;
- struct pci_dev *bridge_dev;
- struct intel_ring_buffer ring[I915_NUM_RINGS];
- uint32_t last_seqno, next_seqno;
- drm_dma_handle_t *status_page_dmah;
- struct resource mch_res;
- atomic_t irq_received;
- /* protects the irq masks */
- spinlock_t irq_lock;
- /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
- struct pm_qos_request pm_qos;
- /* DPIO indirect register protection */
- struct mutex dpio_lock;
- /** Cached value of IMR to avoid reads in updating the bitfield */
- u32 irq_mask;
- u32 gt_irq_mask;
- u32 pm_irq_mask;
- struct work_struct hotplug_work;
- bool enable_hotplug_processing;
- struct {
- unsigned long hpd_last_jiffies;
- int hpd_cnt;
- enum {
- HPD_ENABLED = 0,
- HPD_DISABLED = 1,
- HPD_MARK_DISABLED = 2
- } hpd_mark;
- } hpd_stats[HPD_NUM_PINS];
- u32 hpd_event_bits;
- struct timer_list hotplug_reenable_timer;
- int num_plane;
- struct i915_fbc fbc;
- struct intel_opregion opregion;
- struct intel_vbt_data vbt;
- /* overlay */
- struct intel_overlay *overlay;
- unsigned int sprite_scaling_enabled;
- /* backlight */
- struct {
- int level;
- bool enabled;
- spinlock_t lock; /* bl registers and the above bl fields */
- struct backlight_device *device;
- } backlight;
- /* LVDS info */
- bool no_aux_handshake;
- struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
- int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
- int num_fence_regs; /* 8 on pre-965, 16 otherwise */
- unsigned int fsb_freq, mem_freq, is_ddr3;
- /**
- * wq - Driver workqueue for GEM.
- *
- * NOTE: Work items scheduled here are not allowed to grab any modeset
- * locks, for otherwise the flushing done in the pageflip code will
- * result in deadlocks.
- */
- struct workqueue_struct *wq;
- /* Display functions */
- struct drm_i915_display_funcs display;
- /* PCH chipset type */
- enum intel_pch pch_type;
- unsigned short pch_id;
- unsigned long quirks;
- enum modeset_restore modeset_restore;
- struct mutex modeset_restore_lock;
- struct list_head vm_list; /* Global list of all address spaces */
- struct i915_gtt gtt; /* VMA representing the global address space */
- struct i915_gem_mm mm;
- /* Kernel Modesetting */
- struct sdvo_device_mapping sdvo_mappings[2];
- struct drm_crtc *plane_to_crtc_mapping[3];
- struct drm_crtc *pipe_to_crtc_mapping[3];
- wait_queue_head_t pending_flip_queue;
- int num_shared_dpll;
- struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
- struct intel_ddi_plls ddi_plls;
- /* Reclocking support */
- bool render_reclock_avail;
- bool lvds_downclock_avail;
- /* indicates the reduced downclock for LVDS*/
- int lvds_downclock;
- u16 orig_clock;
- bool mchbar_need_disable;
- struct intel_l3_parity l3_parity;
- /* Cannot be determined by PCIID. You must always read a register. */
- size_t ellc_size;
- /* gen6+ rps state */
- struct intel_gen6_power_mgmt rps;
- /* ilk-only ips/rps state. Everything in here is protected by the global
- * mchdev_lock in intel_pm.c */
- struct intel_ilk_power_mgmt ips;
- /* Haswell power well */
- struct i915_power_well power_well;
- struct i915_psr psr;
- struct i915_gpu_error gpu_error;
- struct drm_i915_gem_object *vlv_pctx;
- #ifdef CONFIG_DRM_I915_FBDEV
- /* list of fbdev register on this device */
- struct intel_fbdev *fbdev;
- #endif
- /*
- * The console may be contended at resume, but we don't
- * want it to block on it.
- */
- struct work_struct console_resume_work;
- struct drm_property *broadcast_rgb_property;
- struct drm_property *force_audio_property;
- bool hw_contexts_disabled;
- uint32_t hw_context_size;
- struct list_head context_list;
- u32 fdi_rx_config;
- struct i915_suspend_saved_registers regfile;
- struct {
- /*
- * Raw watermark latency values:
- * in 0.1us units for WM0,
- * in 0.5us units for WM1+.
- */
- /* primary */
- uint16_t pri_latency[5];
- /* sprite */
- uint16_t spr_latency[5];
- /* cursor */
- uint16_t cur_latency[5];
- /* current hardware state */
- struct hsw_wm_values hw;
- } wm;
- struct i915_package_c8 pc8;
- /* Old dri1 support infrastructure, beware the dragons ya fools entering
- * here! */
- struct i915_dri1_state dri1;
- /* Old ums support infrastructure, same warning applies. */
- struct i915_ums_state ums;
- } drm_i915_private_t;
- static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
- {
- return dev->dev_private;
- }
- /* Iterate over initialised rings */
- #define for_each_ring(ring__, dev_priv__, i__) \
- for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
- if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
- enum hdmi_force_audio {
- HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
- HDMI_AUDIO_OFF, /* force turn off HDMI audio */
- HDMI_AUDIO_AUTO, /* trust EDID */
- HDMI_AUDIO_ON, /* force turn on HDMI audio */
- };
- #define I915_GTT_OFFSET_NONE ((u32)-1)
- struct drm_i915_gem_object_ops {
- /* Interface between the GEM object and its backing storage.
- * get_pages() is called once prior to the use of the associated set
- * of pages before to binding them into the GTT, and put_pages() is
- * called after we no longer need them. As we expect there to be
- * associated cost with migrating pages between the backing storage
- * and making them available for the GPU (e.g. clflush), we may hold
- * onto the pages after they are no longer referenced by the GPU
- * in case they may be used again shortly (for example migrating the
- * pages to a different memory domain within the GTT). put_pages()
- * will therefore most likely be called when the object itself is
- * being released or under memory pressure (where we attempt to
- * reap pages for the shrinker).
- */
- int (*get_pages)(struct drm_i915_gem_object *);
- void (*put_pages)(struct drm_i915_gem_object *);
- };
- struct drm_i915_gem_object {
- struct drm_gem_object base;
- const struct drm_i915_gem_object_ops *ops;
- /** List of VMAs backed by this object */
- struct list_head vma_list;
- /** Stolen memory for this object, instead of being backed by shmem. */
- struct drm_mm_node *stolen;
- struct list_head global_list;
- struct list_head ring_list;
- /** Used in execbuf to temporarily hold a ref */
- struct list_head obj_exec_link;
- /**
- * This is set if the object is on the active lists (has pending
- * rendering and so a non-zero seqno), and is not set if it i s on
- * inactive (ready to be unbound) list.
- */
- unsigned int active:1;
- /**
- * This is set if the object has been written to since last bound
- * to the GTT
- */
- unsigned int dirty:1;
- /**
- * Fence register bits (if any) for this object. Will be set
- * as needed when mapped into the GTT.
- * Protected by dev->struct_mutex.
- */
- signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
- /**
- * Advice: are the backing pages purgeable?
- */
- unsigned int madv:2;
- /**
- * Current tiling mode for the object.
- */
- unsigned int tiling_mode:2;
- /**
- * Whether the tiling parameters for the currently associated fence
- * register have changed. Note that for the purposes of tracking
- * tiling changes we also treat the unfenced register, the register
- * slot that the object occupies whilst it executes a fenced
- * command (such as BLT on gen2/3), as a "fence".
- */
- unsigned int fence_dirty:1;
- /** How many users have pinned this object in GTT space. The following
- * users can each hold at most one reference: pwrite/pread, pin_ioctl
- * (via user_pin_count), execbuffer (objects are not allowed multiple
- * times for the same batchbuffer), and the framebuffer code. When
- * switching/pageflipping, the framebuffer code has at most two buffers
- * pinned per crtc.
- *
- * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
- * bits with absolutely no headroom. So use 4 bits. */
- unsigned int pin_count:4;
- #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
- /**
- * Is the object at the current location in the gtt mappable and
- * fenceable? Used to avoid costly recalculations.
- */
- unsigned int map_and_fenceable:1;
- /**
- * Whether the current gtt mapping needs to be mappable (and isn't just
- * mappable by accident). Track pin and fault separate for a more
- * accurate mappable working set.
- */
- unsigned int fault_mappable:1;
- unsigned int pin_mappable:1;
- unsigned int pin_display:1;
- /*
- * Is the GPU currently using a fence to access this buffer,
- */
- unsigned int pending_fenced_gpu_access:1;
- unsigned int fenced_gpu_access:1;
- unsigned int cache_level:3;
- unsigned int has_aliasing_ppgtt_mapping:1;
- unsigned int has_global_gtt_mapping:1;
- unsigned int has_dma_mapping:1;
- struct sg_table *pages;
- int pages_pin_count;
- /* prime dma-buf support */
- void *dma_buf_vmapping;
- int vmapping_count;
- struct intel_ring_buffer *ring;
- /** Breadcrumb of last rendering to the buffer. */
- uint32_t last_read_seqno;
- uint32_t last_write_seqno;
- /** Breadcrumb of last fenced GPU access to the buffer. */
- uint32_t last_fenced_seqno;
- /** Current tiling stride for the object, if it's tiled. */
- uint32_t stride;
- /** Record of address bit 17 of each page at last unbind. */
- unsigned long *bit_17;
- /** User space pin count and filp owning the pin */
- uint32_t user_pin_count;
- struct drm_file *pin_filp;
- /** for phy allocated objects */
- struct drm_i915_gem_phys_object *phys_obj;
- };
- #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
- #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
- /**
- * Request queue structure.
- *
- * The request queue allows us to note sequence numbers that have been emitted
- * and may be associated with active buffers to be retired.
- *
- * By keeping this list, we can avoid having to do questionable
- * sequence-number comparisons on buffer last_rendering_seqnos, and associate
- * an emission time with seqnos for tracking how far ahead of the GPU we are.
- */
- struct drm_i915_gem_request {
- /** On Which ring this request was generated */
- struct intel_ring_buffer *ring;
- /** GEM sequence number associated with this request. */
- uint32_t seqno;
- /** Position in the ringbuffer of the start of the request */
- u32 head;
- /** Position in the ringbuffer of the end of the request */
- u32 tail;
- /** Context related to this request */
- struct i915_hw_context *ctx;
- /** Batch buffer related to this request if any */
- struct drm_i915_gem_object *batch_obj;
- /** Time at which this request was emitted, in jiffies. */
- unsigned long emitted_jiffies;
- /** global list entry for this request */
- struct list_head list;
- struct drm_i915_file_private *file_priv;
- /** file_priv list entry for this request */
- struct list_head client_list;
- };
- struct drm_i915_file_private {
- struct drm_i915_private *dev_priv;
- struct {
- spinlock_t lock;
- struct list_head request_list;
- struct delayed_work idle_work;
- } mm;
- struct idr context_idr;
- struct i915_ctx_hang_stats hang_stats;
- atomic_t rps_wait_boost;
- };
- #define INTEL_INFO(dev) (to_i915(dev)->info)
- #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
- #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
- #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
- #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
- #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
- #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
- #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
- #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
- #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
- #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
- #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
- #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
- #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
- #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
- #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
- #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
- #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
- #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
- #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
- (dev)->pdev->device == 0x0152 || \
- (dev)->pdev->device == 0x015a)
- #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
- (dev)->pdev->device == 0x0106 || \
- (dev)->pdev->device == 0x010A)
- #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
- #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
- #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
- #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
- ((dev)->pdev->device & 0xFF00) == 0x0C00)
- #define IS_ULT(dev) (IS_HASWELL(dev) && \
- ((dev)->pdev->device & 0xFF00) == 0x0A00)
- #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
- ((dev)->pdev->device & 0x00F0) == 0x0020)
- #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
- /*
- * The genX designation typically refers to the render engine, so render
- * capability related checks should use IS_GEN, while display and other checks
- * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
- * chips, etc.).
- */
- #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
- #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
- #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
- #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
- #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
- #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
- #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
- #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
- #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
- #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
- #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
- #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
- #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
- #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
- #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
- #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
- /* Early gen2 have a totally busted CS tlb and require pinned batches. */
- #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
- /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
- * rows, which changed the alignment requirements and fence programming.
- */
- #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
- IS_I915GM(dev)))
- #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
- #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
- #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
- #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
- #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
- #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
- #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
- #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
- #define HAS_IPS(dev) (IS_ULT(dev))
- #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
- #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
- #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
- #define HAS_PSR(dev) (IS_HASWELL(dev))
- #define INTEL_PCH_DEVICE_ID_MASK 0xff00
- #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
- #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
- #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
- #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
- #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
- #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
- #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
- #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
- #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
- #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
- #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
- /* DPF == dynamic parity feature */
- #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
- #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
- #define GT_FREQUENCY_MULTIPLIER 50
- #include "i915_trace.h"
- /**
- * RC6 is a special power stage which allows the GPU to enter an very
- * low-voltage mode when idle, using down to 0V while at this stage. This
- * stage is entered automatically when the GPU is idle when RC6 support is
- * enabled, and as soon as new workload arises GPU wakes up automatically as well.
- *
- * There are different RC6 modes available in Intel GPU, which differentiate
- * among each other with the latency required to enter and leave RC6 and
- * voltage consumed by the GPU in different states.
- *
- * The combination of the following flags define which states GPU is allowed
- * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
- * RC6pp is deepest RC6. Their support by hardware varies according to the
- * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
- * which brings the most power savings; deeper states save more power, but
- * require higher latency to switch to and wake up.
- */
- #define INTEL_RC6_ENABLE (1<<0)
- #define INTEL_RC6p_ENABLE (1<<1)
- #define INTEL_RC6pp_ENABLE (1<<2)
- extern const struct drm_ioctl_desc i915_ioctls[];
- extern int i915_max_ioctl;
- extern unsigned int i915_fbpercrtc __always_unused;
- extern int i915_panel_ignore_lid __read_mostly;
- extern unsigned int i915_powersave __read_mostly;
- extern int i915_semaphores __read_mostly;
- extern unsigned int i915_lvds_downclock __read_mostly;
- extern int i915_lvds_channel_mode __read_mostly;
- extern int i915_panel_use_ssc __read_mostly;
- extern int i915_vbt_sdvo_panel_type __read_mostly;
- extern int i915_enable_rc6 __read_mostly;
- extern int i915_enable_fbc __read_mostly;
- extern bool i915_enable_hangcheck __read_mostly;
- extern int i915_enable_ppgtt __read_mostly;
- extern int i915_enable_psr __read_mostly;
- extern unsigned int i915_preliminary_hw_support __read_mostly;
- extern int i915_disable_power_well __read_mostly;
- extern int i915_enable_ips __read_mostly;
- extern bool i915_fastboot __read_mostly;
- extern int i915_enable_pc8 __read_mostly;
- extern int i915_pc8_timeout __read_mostly;
- extern bool i915_prefault_disable __read_mostly;
- extern int i915_suspend(struct drm_device *dev, pm_message_t state);
- extern int i915_resume(struct drm_device *dev);
- extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
- extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
- /* i915_dma.c */
- void i915_update_dri1_breadcrumb(struct drm_device *dev);
- extern void i915_kernel_lost_context(struct drm_device * dev);
- extern int i915_driver_load(struct drm_device *, unsigned long flags);
- extern int i915_driver_unload(struct drm_device *);
- extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
- extern void i915_driver_lastclose(struct drm_device * dev);
- extern void i915_driver_preclose(struct drm_device *dev,
- struct drm_file *file_priv);
- extern void i915_driver_postclose(struct drm_device *dev,
- struct drm_file *file_priv);
- extern int i915_driver_device_is_agp(struct drm_device * dev);
- #ifdef CONFIG_COMPAT
- extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
- unsigned long arg);
- #endif
- extern int i915_emit_box(struct drm_device *dev,
- struct drm_clip_rect *box,
- int DR1, int DR4);
- extern int intel_gpu_reset(struct drm_device *dev);
- extern int i915_reset(struct drm_device *dev);
- extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
- extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
- extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
- extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
- extern void intel_console_resume(struct work_struct *work);
- /* i915_irq.c */
- void i915_queue_hangcheck(struct drm_device *dev);
- void i915_handle_error(struct drm_device *dev, bool wedged);
- extern void intel_irq_init(struct drm_device *dev);
- extern void intel_pm_init(struct drm_device *dev);
- extern void intel_hpd_init(struct drm_device *dev);
- extern void intel_pm_init(struct drm_device *dev);
- extern void intel_uncore_sanitize(struct drm_device *dev);
- extern void intel_uncore_early_sanitize(struct drm_device *dev);
- extern void intel_uncore_init(struct drm_device *dev);
- extern void intel_uncore_clear_errors(struct drm_device *dev);
- extern void intel_uncore_check_errors(struct drm_device *dev);
- extern void intel_uncore_fini(struct drm_device *dev);
- void
- i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
- void
- i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
- /* i915_gem.c */
- int i915_gem_init_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_create_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_execbuffer(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_execbuffer2(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file);
- int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file);
- int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_set_tiling(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_get_tiling(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file_priv);
- void i915_gem_load(struct drm_device *dev);
- void *i915_gem_object_alloc(struct drm_device *dev);
- void i915_gem_object_free(struct drm_i915_gem_object *obj);
- void i915_gem_object_init(struct drm_i915_gem_object *obj,
- const struct drm_i915_gem_object_ops *ops);
- struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
- size_t size);
- void i915_gem_free_object(struct drm_gem_object *obj);
- void i915_gem_vma_destroy(struct i915_vma *vma);
- int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
- struct i915_address_space *vm,
- uint32_t alignment,
- bool map_and_fenceable,
- bool nonblocking);
- void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
- int __must_check i915_vma_unbind(struct i915_vma *vma);
- int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
- int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
- void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
- void i915_gem_lastclose(struct drm_device *dev);
- int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
- static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
- {
- struct sg_page_iter sg_iter;
- for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
- return sg_page_iter_page(&sg_iter);
- return NULL;
- }
- static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
- {
- BUG_ON(obj->pages == NULL);
- obj->pages_pin_count++;
- }
- static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
- {
- BUG_ON(obj->pages_pin_count == 0);
- obj->pages_pin_count--;
- }
- int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
- int i915_gem_object_sync(struct drm_i915_gem_object *obj,
- struct intel_ring_buffer *to);
- void i915_vma_move_to_active(struct i915_vma *vma,
- struct intel_ring_buffer *ring);
- int i915_gem_dumb_create(struct drm_file *file_priv,
- struct drm_device *dev,
- struct drm_mode_create_dumb *args);
- int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
- uint32_t handle, uint64_t *offset);
- /**
- * Returns true if seq1 is later than seq2.
- */
- static inline bool
- i915_seqno_passed(uint32_t seq1, uint32_t seq2)
- {
- return (int32_t)(seq1 - seq2) >= 0;
- }
- int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
- int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
- int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
- int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
- static inline bool
- i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
- {
- if (obj->fence_reg != I915_FENCE_REG_NONE) {
- struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
- dev_priv->fence_regs[obj->fence_reg].pin_count++;
- return true;
- } else
- return false;
- }
- static inline void
- i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
- {
- if (obj->fence_reg != I915_FENCE_REG_NONE) {
- struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
- WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
- dev_priv->fence_regs[obj->fence_reg].pin_count--;
- }
- }
- bool i915_gem_retire_requests(struct drm_device *dev);
- void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
- int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
- bool interruptible);
- static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
- {
- return unlikely(atomic_read(&error->reset_counter)
- & I915_RESET_IN_PROGRESS_FLAG);
- }
- static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
- {
- return atomic_read(&error->reset_counter) == I915_WEDGED;
- }
- void i915_gem_reset(struct drm_device *dev);
- bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
- int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
- int __must_check i915_gem_init(struct drm_device *dev);
- int __must_check i915_gem_init_hw(struct drm_device *dev);
- int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
- void i915_gem_init_swizzling(struct drm_device *dev);
- void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
- int __must_check i915_gpu_idle(struct drm_device *dev);
- int __must_check i915_gem_idle(struct drm_device *dev);
- int __i915_add_request(struct intel_ring_buffer *ring,
- struct drm_file *file,
- struct drm_i915_gem_object *batch_obj,
- u32 *seqno);
- #define i915_add_request(ring, seqno) \
- __i915_add_request(ring, NULL, NULL, seqno)
- int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
- uint32_t seqno);
- int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
- int __must_check
- i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
- bool write);
- int __must_check
- i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
- int __must_check
- i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
- u32 alignment,
- struct intel_ring_buffer *pipelined);
- void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
- int i915_gem_attach_phys_object(struct drm_device *dev,
- struct drm_i915_gem_object *obj,
- int id,
- int align);
- void i915_gem_detach_phys_object(struct drm_device *dev,
- struct drm_i915_gem_object *obj);
- void i915_gem_free_all_phys_object(struct drm_device *dev);
- int i915_gem_open(struct drm_device *dev, struct drm_file *file);
- void i915_gem_release(struct drm_device *dev, struct drm_file *file);
- uint32_t
- i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
- uint32_t
- i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
- int tiling_mode, bool fenced);
- int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
- enum i915_cache_level cache_level);
- struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
- struct dma_buf *dma_buf);
- struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
- struct drm_gem_object *gem_obj, int flags);
- void i915_gem_restore_fences(struct drm_device *dev);
- unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
- struct i915_address_space *vm);
- bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
- bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
- struct i915_address_space *vm);
- unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
- struct i915_address_space *vm);
- struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
- struct i915_address_space *vm);
- struct i915_vma *
- i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
- struct i915_address_space *vm);
- struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
- /* Some GGTT VM helpers */
- #define obj_to_ggtt(obj) \
- (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
- static inline bool i915_is_ggtt(struct i915_address_space *vm)
- {
- struct i915_address_space *ggtt =
- &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
- return vm == ggtt;
- }
- static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
- {
- return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
- }
- static inline unsigned long
- i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
- {
- return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
- }
- static inline unsigned long
- i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
- {
- return i915_gem_obj_size(obj, obj_to_ggtt(obj));
- }
- static inline int __must_check
- i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
- uint32_t alignment,
- bool map_and_fenceable,
- bool nonblocking)
- {
- return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
- map_and_fenceable, nonblocking);
- }
- /* i915_gem_context.c */
- void i915_gem_context_init(struct drm_device *dev);
- void i915_gem_context_fini(struct drm_device *dev);
- void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
- int i915_switch_context(struct intel_ring_buffer *ring,
- struct drm_file *file, int to_id);
- void i915_gem_context_free(struct kref *ctx_ref);
- static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
- {
- kref_get(&ctx->ref);
- }
- static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
- {
- kref_put(&ctx->ref, i915_gem_context_free);
- }
- struct i915_ctx_hang_stats * __must_check
- i915_gem_context_get_hang_stats(struct drm_device *dev,
- struct drm_file *file,
- u32 id);
- int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file);
- int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file);
- /* i915_gem_gtt.c */
- void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
- void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
- struct drm_i915_gem_object *obj,
- enum i915_cache_level cache_level);
- void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
- struct drm_i915_gem_object *obj);
- void i915_gem_restore_gtt_mappings(struct drm_device *dev);
- int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
- void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
- enum i915_cache_level cache_level);
- void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
- void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
- void i915_gem_init_global_gtt(struct drm_device *dev);
- void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
- unsigned long mappable_end, unsigned long end);
- int i915_gem_gtt_init(struct drm_device *dev);
- static inline void i915_gem_chipset_flush(struct drm_device *dev)
- {
- if (INTEL_INFO(dev)->gen < 6)
- intel_gtt_chipset_flush();
- }
- /* i915_gem_evict.c */
- int __must_check i915_gem_evict_something(struct drm_device *dev,
- struct i915_address_space *vm,
- int min_size,
- unsigned alignment,
- unsigned cache_level,
- bool mappable,
- bool nonblock);
- int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
- int i915_gem_evict_everything(struct drm_device *dev);
- /* i915_gem_stolen.c */
- int i915_gem_init_stolen(struct drm_device *dev);
- int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
- void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
- void i915_gem_cleanup_stolen(struct drm_device *dev);
- struct drm_i915_gem_object *
- i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
- struct drm_i915_gem_object *
- i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
- u32 stolen_offset,
- u32 gtt_offset,
- u32 size);
- void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
- /* i915_gem_tiling.c */
- static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
- {
- drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
- return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
- obj->tiling_mode != I915_TILING_NONE;
- }
- void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
- void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
- void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
- /* i915_gem_debug.c */
- #if WATCH_LISTS
- int i915_verify_lists(struct drm_device *dev);
- #else
- #define i915_verify_lists(dev) 0
- #endif
- /* i915_debugfs.c */
- int i915_debugfs_init(struct drm_minor *minor);
- void i915_debugfs_cleanup(struct drm_minor *minor);
- /* i915_gpu_error.c */
- __printf(2, 3)
- void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
- int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
- const struct i915_error_state_file_priv *error);
- int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
- size_t count, loff_t pos);
- static inline void i915_error_state_buf_release(
- struct drm_i915_error_state_buf *eb)
- {
- kfree(eb->buf);
- }
- void i915_capture_error_state(struct drm_device *dev);
- void i915_error_state_get(struct drm_device *dev,
- struct i915_error_state_file_priv *error_priv);
- void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
- void i915_destroy_error_state(struct drm_device *dev);
- void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
- const char *i915_cache_level_str(int type);
- /* i915_suspend.c */
- extern int i915_save_state(struct drm_device *dev);
- extern int i915_restore_state(struct drm_device *dev);
- /* i915_ums.c */
- void i915_save_display_reg(struct drm_device *dev);
- void i915_restore_display_reg(struct drm_device *dev);
- /* i915_sysfs.c */
- void i915_setup_sysfs(struct drm_device *dev_priv);
- void i915_teardown_sysfs(struct drm_device *dev_priv);
- /* intel_i2c.c */
- extern int intel_setup_gmbus(struct drm_device *dev);
- extern void intel_teardown_gmbus(struct drm_device *dev);
- static inline bool intel_gmbus_is_port_valid(unsigned port)
- {
- return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
- }
- extern struct i2c_adapter *intel_gmbus_get_adapter(
- struct drm_i915_private *dev_priv, unsigned port);
- extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
- extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
- static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
- {
- return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
- }
- extern void intel_i2c_reset(struct drm_device *dev);
- /* intel_opregion.c */
- struct intel_encoder;
- extern int intel_opregion_setup(struct drm_device *dev);
- #ifdef CONFIG_ACPI
- extern void intel_opregion_init(struct drm_device *dev);
- extern void intel_opregion_fini(struct drm_device *dev);
- extern void intel_opregion_asle_intr(struct drm_device *dev);
- extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
- bool enable);
- extern int intel_opregion_notify_adapter(struct drm_device *dev,
- pci_power_t state);
- #else
- static inline void intel_opregion_init(struct drm_device *dev) { return; }
- static inline void intel_opregion_fini(struct drm_device *dev) { return; }
- static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
- static inline int
- intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
- {
- return 0;
- }
- static inline int
- intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
- {
- return 0;
- }
- #endif
- /* intel_acpi.c */
- #ifdef CONFIG_ACPI
- extern void intel_register_dsm_handler(void);
- extern void intel_unregister_dsm_handler(void);
- #else
- static inline void intel_register_dsm_handler(void) { return; }
- static inline void intel_unregister_dsm_handler(void) { return; }
- #endif /* CONFIG_ACPI */
- /* modesetting */
- extern void intel_modeset_init_hw(struct drm_device *dev);
- extern void intel_modeset_suspend_hw(struct drm_device *dev);
- extern void intel_modeset_init(struct drm_device *dev);
- extern void intel_modeset_gem_init(struct drm_device *dev);
- extern void intel_modeset_cleanup(struct drm_device *dev);
- extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
- extern void intel_modeset_setup_hw_state(struct drm_device *dev,
- bool force_restore);
- extern void i915_redisable_vga(struct drm_device *dev);
- extern bool intel_fbc_enabled(struct drm_device *dev);
- extern void intel_disable_fbc(struct drm_device *dev);
- extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
- extern void intel_init_pch_refclk(struct drm_device *dev);
- extern void gen6_set_rps(struct drm_device *dev, u8 val);
- extern void valleyview_set_rps(struct drm_device *dev, u8 val);
- extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
- extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
- extern void intel_detect_pch(struct drm_device *dev);
- extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
- extern int intel_enable_rc6(const struct drm_device *dev);
- extern bool i915_semaphore_is_enabled(struct drm_device *dev);
- int i915_reg_read_ioctl(struct drm_device *dev, void *data,
- struct drm_file *file);
- /* overlay */
- extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
- extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
- struct intel_overlay_error_state *error);
- extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
- extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
- struct drm_device *dev,
- struct intel_display_error_state *error);
- /* On SNB platform, before reading ring registers forcewake bit
- * must be set to prevent GT core from power down and stale values being
- * returned.
- */
- void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
- void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
- int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
- int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
- /* intel_sideband.c */
- u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
- void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
- u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
- u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
- void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
- u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
- void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
- u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
- void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
- u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
- void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
- u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
- void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
- u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
- enum intel_sbi_destination destination);
- void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
- enum intel_sbi_destination destination);
- int vlv_gpu_freq(int ddr_freq, int val);
- int vlv_freq_opcode(int ddr_freq, int val);
- #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
- #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
- #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
- #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
- #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
- #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
- #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
- #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
- #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
- #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
- #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
- #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
- #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
- #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
- /* "Broadcast RGB" property */
- #define INTEL_BROADCAST_RGB_AUTO 0
- #define INTEL_BROADCAST_RGB_FULL 1
- #define INTEL_BROADCAST_RGB_LIMITED 2
- static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
- {
- if (HAS_PCH_SPLIT(dev))
- return CPU_VGACNTRL;
- else if (IS_VALLEYVIEW(dev))
- return VLV_VGACNTRL;
- else
- return VGACNTRL;
- }
- static inline void __user *to_user_ptr(u64 address)
- {
- return (void __user *)(uintptr_t)address;
- }
- static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
- {
- unsigned long j = msecs_to_jiffies(m);
- return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
- }
- static inline unsigned long
- timespec_to_jiffies_timeout(const struct timespec *value)
- {
- unsigned long j = timespec_to_jiffies(value);
- return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
- }
- #endif
|