i915_drv.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. int i915_enable_psr __read_mostly = 0;
  105. module_param_named(enable_psr, i915_enable_psr, int, 0600);
  106. MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
  107. unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
  108. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  109. MODULE_PARM_DESC(preliminary_hw_support,
  110. "Enable preliminary hardware support.");
  111. int i915_disable_power_well __read_mostly = 1;
  112. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  113. MODULE_PARM_DESC(disable_power_well,
  114. "Disable the power well when possible (default: true)");
  115. int i915_enable_ips __read_mostly = 1;
  116. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  117. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  118. bool i915_fastboot __read_mostly = 0;
  119. module_param_named(fastboot, i915_fastboot, bool, 0600);
  120. MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
  121. "(default: false)");
  122. int i915_enable_pc8 __read_mostly = 1;
  123. module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
  124. MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
  125. int i915_pc8_timeout __read_mostly = 5000;
  126. module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
  127. MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
  128. bool i915_prefault_disable __read_mostly;
  129. module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
  130. MODULE_PARM_DESC(prefault_disable,
  131. "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
  132. static struct drm_driver driver;
  133. extern int intel_agp_enabled;
  134. static const struct intel_device_info intel_i830_info = {
  135. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  136. .has_overlay = 1, .overlay_needs_physical = 1,
  137. };
  138. static const struct intel_device_info intel_845g_info = {
  139. .gen = 2, .num_pipes = 1,
  140. .has_overlay = 1, .overlay_needs_physical = 1,
  141. };
  142. static const struct intel_device_info intel_i85x_info = {
  143. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  144. .cursor_needs_physical = 1,
  145. .has_overlay = 1, .overlay_needs_physical = 1,
  146. };
  147. static const struct intel_device_info intel_i865g_info = {
  148. .gen = 2, .num_pipes = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i915g_info = {
  152. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  153. .has_overlay = 1, .overlay_needs_physical = 1,
  154. };
  155. static const struct intel_device_info intel_i915gm_info = {
  156. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  157. .cursor_needs_physical = 1,
  158. .has_overlay = 1, .overlay_needs_physical = 1,
  159. .supports_tv = 1,
  160. };
  161. static const struct intel_device_info intel_i945g_info = {
  162. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  163. .has_overlay = 1, .overlay_needs_physical = 1,
  164. };
  165. static const struct intel_device_info intel_i945gm_info = {
  166. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  167. .has_hotplug = 1, .cursor_needs_physical = 1,
  168. .has_overlay = 1, .overlay_needs_physical = 1,
  169. .supports_tv = 1,
  170. };
  171. static const struct intel_device_info intel_i965g_info = {
  172. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  173. .has_hotplug = 1,
  174. .has_overlay = 1,
  175. };
  176. static const struct intel_device_info intel_i965gm_info = {
  177. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  178. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  179. .has_overlay = 1,
  180. .supports_tv = 1,
  181. };
  182. static const struct intel_device_info intel_g33_info = {
  183. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  184. .need_gfx_hws = 1, .has_hotplug = 1,
  185. .has_overlay = 1,
  186. };
  187. static const struct intel_device_info intel_g45_info = {
  188. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  189. .has_pipe_cxsr = 1, .has_hotplug = 1,
  190. .has_bsd_ring = 1,
  191. };
  192. static const struct intel_device_info intel_gm45_info = {
  193. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  194. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  195. .has_pipe_cxsr = 1, .has_hotplug = 1,
  196. .supports_tv = 1,
  197. .has_bsd_ring = 1,
  198. };
  199. static const struct intel_device_info intel_pineview_info = {
  200. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  201. .need_gfx_hws = 1, .has_hotplug = 1,
  202. .has_overlay = 1,
  203. };
  204. static const struct intel_device_info intel_ironlake_d_info = {
  205. .gen = 5, .num_pipes = 2,
  206. .need_gfx_hws = 1, .has_hotplug = 1,
  207. .has_bsd_ring = 1,
  208. };
  209. static const struct intel_device_info intel_ironlake_m_info = {
  210. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_fbc = 1,
  213. .has_bsd_ring = 1,
  214. };
  215. static const struct intel_device_info intel_sandybridge_d_info = {
  216. .gen = 6, .num_pipes = 2,
  217. .need_gfx_hws = 1, .has_hotplug = 1,
  218. .has_bsd_ring = 1,
  219. .has_blt_ring = 1,
  220. .has_llc = 1,
  221. };
  222. static const struct intel_device_info intel_sandybridge_m_info = {
  223. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 1,
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. };
  230. #define GEN7_FEATURES \
  231. .gen = 7, .num_pipes = 3, \
  232. .need_gfx_hws = 1, .has_hotplug = 1, \
  233. .has_bsd_ring = 1, \
  234. .has_blt_ring = 1, \
  235. .has_llc = 1
  236. static const struct intel_device_info intel_ivybridge_d_info = {
  237. GEN7_FEATURES,
  238. .is_ivybridge = 1,
  239. };
  240. static const struct intel_device_info intel_ivybridge_m_info = {
  241. GEN7_FEATURES,
  242. .is_ivybridge = 1,
  243. .is_mobile = 1,
  244. .has_fbc = 1,
  245. };
  246. static const struct intel_device_info intel_ivybridge_q_info = {
  247. GEN7_FEATURES,
  248. .is_ivybridge = 1,
  249. .num_pipes = 0, /* legal, last one wins */
  250. };
  251. static const struct intel_device_info intel_valleyview_m_info = {
  252. GEN7_FEATURES,
  253. .is_mobile = 1,
  254. .num_pipes = 2,
  255. .is_valleyview = 1,
  256. .display_mmio_offset = VLV_DISPLAY_BASE,
  257. .has_llc = 0, /* legal, last one wins */
  258. };
  259. static const struct intel_device_info intel_valleyview_d_info = {
  260. GEN7_FEATURES,
  261. .num_pipes = 2,
  262. .is_valleyview = 1,
  263. .display_mmio_offset = VLV_DISPLAY_BASE,
  264. .has_llc = 0, /* legal, last one wins */
  265. };
  266. static const struct intel_device_info intel_haswell_d_info = {
  267. GEN7_FEATURES,
  268. .is_haswell = 1,
  269. .has_ddi = 1,
  270. .has_fpga_dbg = 1,
  271. .has_vebox_ring = 1,
  272. };
  273. static const struct intel_device_info intel_haswell_m_info = {
  274. GEN7_FEATURES,
  275. .is_haswell = 1,
  276. .is_mobile = 1,
  277. .has_ddi = 1,
  278. .has_fpga_dbg = 1,
  279. .has_fbc = 1,
  280. .has_vebox_ring = 1,
  281. };
  282. /*
  283. * Make sure any device matches here are from most specific to most
  284. * general. For example, since the Quanta match is based on the subsystem
  285. * and subvendor IDs, we need it to come before the more general IVB
  286. * PCI ID matches, otherwise we'll use the wrong info struct above.
  287. */
  288. #define INTEL_PCI_IDS \
  289. INTEL_I830_IDS(&intel_i830_info), \
  290. INTEL_I845G_IDS(&intel_845g_info), \
  291. INTEL_I85X_IDS(&intel_i85x_info), \
  292. INTEL_I865G_IDS(&intel_i865g_info), \
  293. INTEL_I915G_IDS(&intel_i915g_info), \
  294. INTEL_I915GM_IDS(&intel_i915gm_info), \
  295. INTEL_I945G_IDS(&intel_i945g_info), \
  296. INTEL_I945GM_IDS(&intel_i945gm_info), \
  297. INTEL_I965G_IDS(&intel_i965g_info), \
  298. INTEL_G33_IDS(&intel_g33_info), \
  299. INTEL_I965GM_IDS(&intel_i965gm_info), \
  300. INTEL_GM45_IDS(&intel_gm45_info), \
  301. INTEL_G45_IDS(&intel_g45_info), \
  302. INTEL_PINEVIEW_IDS(&intel_pineview_info), \
  303. INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
  304. INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
  305. INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
  306. INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
  307. INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
  308. INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
  309. INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
  310. INTEL_HSW_D_IDS(&intel_haswell_d_info), \
  311. INTEL_HSW_M_IDS(&intel_haswell_m_info), \
  312. INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
  313. INTEL_VLV_D_IDS(&intel_valleyview_d_info)
  314. static const struct pci_device_id pciidlist[] = { /* aka */
  315. INTEL_PCI_IDS,
  316. {0, 0, 0}
  317. };
  318. #if defined(CONFIG_DRM_I915_KMS)
  319. MODULE_DEVICE_TABLE(pci, pciidlist);
  320. #endif
  321. void intel_detect_pch(struct drm_device *dev)
  322. {
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. struct pci_dev *pch;
  325. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  326. * (which really amounts to a PCH but no South Display).
  327. */
  328. if (INTEL_INFO(dev)->num_pipes == 0) {
  329. dev_priv->pch_type = PCH_NOP;
  330. return;
  331. }
  332. /*
  333. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  334. * make graphics device passthrough work easy for VMM, that only
  335. * need to expose ISA bridge to let driver know the real hardware
  336. * underneath. This is a requirement from virtualization team.
  337. *
  338. * In some virtualized environments (e.g. XEN), there is irrelevant
  339. * ISA bridge in the system. To work reliably, we should scan trhough
  340. * all the ISA bridge devices and check for the first match, instead
  341. * of only checking the first one.
  342. */
  343. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  344. while (pch) {
  345. struct pci_dev *curr = pch;
  346. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  347. unsigned short id;
  348. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  349. dev_priv->pch_id = id;
  350. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  351. dev_priv->pch_type = PCH_IBX;
  352. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  353. WARN_ON(!IS_GEN5(dev));
  354. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  355. dev_priv->pch_type = PCH_CPT;
  356. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  357. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  358. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  359. /* PantherPoint is CPT compatible */
  360. dev_priv->pch_type = PCH_CPT;
  361. DRM_DEBUG_KMS("Found PantherPoint PCH\n");
  362. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  363. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  364. dev_priv->pch_type = PCH_LPT;
  365. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  366. WARN_ON(!IS_HASWELL(dev));
  367. WARN_ON(IS_ULT(dev));
  368. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  369. dev_priv->pch_type = PCH_LPT;
  370. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  371. WARN_ON(!IS_HASWELL(dev));
  372. WARN_ON(!IS_ULT(dev));
  373. } else {
  374. goto check_next;
  375. }
  376. pci_dev_put(pch);
  377. break;
  378. }
  379. check_next:
  380. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  381. pci_dev_put(curr);
  382. }
  383. if (!pch)
  384. DRM_DEBUG_KMS("No PCH found?\n");
  385. }
  386. bool i915_semaphore_is_enabled(struct drm_device *dev)
  387. {
  388. if (INTEL_INFO(dev)->gen < 6)
  389. return 0;
  390. if (i915_semaphores >= 0)
  391. return i915_semaphores;
  392. #ifdef CONFIG_INTEL_IOMMU
  393. /* Enable semaphores on SNB when IO remapping is off */
  394. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  395. return false;
  396. #endif
  397. return 1;
  398. }
  399. static int i915_drm_freeze(struct drm_device *dev)
  400. {
  401. struct drm_i915_private *dev_priv = dev->dev_private;
  402. struct drm_crtc *crtc;
  403. /* ignore lid events during suspend */
  404. mutex_lock(&dev_priv->modeset_restore_lock);
  405. dev_priv->modeset_restore = MODESET_SUSPENDED;
  406. mutex_unlock(&dev_priv->modeset_restore_lock);
  407. /* We do a lot of poking in a lot of registers, make sure they work
  408. * properly. */
  409. hsw_disable_package_c8(dev_priv);
  410. intel_set_power_well(dev, true);
  411. drm_kms_helper_poll_disable(dev);
  412. pci_save_state(dev->pdev);
  413. /* If KMS is active, we do the leavevt stuff here */
  414. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  415. int error;
  416. mutex_lock(&dev->struct_mutex);
  417. error = i915_gem_idle(dev);
  418. mutex_unlock(&dev->struct_mutex);
  419. if (error) {
  420. dev_err(&dev->pdev->dev,
  421. "GEM idle failed, resume might fail\n");
  422. return error;
  423. }
  424. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  425. drm_irq_uninstall(dev);
  426. dev_priv->enable_hotplug_processing = false;
  427. /*
  428. * Disable CRTCs directly since we want to preserve sw state
  429. * for _thaw.
  430. */
  431. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  432. dev_priv->display.crtc_disable(crtc);
  433. intel_modeset_suspend_hw(dev);
  434. }
  435. i915_save_state(dev);
  436. intel_opregion_fini(dev);
  437. console_lock();
  438. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  439. console_unlock();
  440. return 0;
  441. }
  442. int i915_suspend(struct drm_device *dev, pm_message_t state)
  443. {
  444. int error;
  445. if (!dev || !dev->dev_private) {
  446. DRM_ERROR("dev: %p\n", dev);
  447. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  448. return -ENODEV;
  449. }
  450. if (state.event == PM_EVENT_PRETHAW)
  451. return 0;
  452. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  453. return 0;
  454. error = i915_drm_freeze(dev);
  455. if (error)
  456. return error;
  457. if (state.event == PM_EVENT_SUSPEND) {
  458. /* Shut down the device */
  459. pci_disable_device(dev->pdev);
  460. pci_set_power_state(dev->pdev, PCI_D3hot);
  461. }
  462. return 0;
  463. }
  464. void intel_console_resume(struct work_struct *work)
  465. {
  466. struct drm_i915_private *dev_priv =
  467. container_of(work, struct drm_i915_private,
  468. console_resume_work);
  469. struct drm_device *dev = dev_priv->dev;
  470. console_lock();
  471. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  472. console_unlock();
  473. }
  474. static void intel_resume_hotplug(struct drm_device *dev)
  475. {
  476. struct drm_mode_config *mode_config = &dev->mode_config;
  477. struct intel_encoder *encoder;
  478. mutex_lock(&mode_config->mutex);
  479. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  480. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  481. if (encoder->hot_plug)
  482. encoder->hot_plug(encoder);
  483. mutex_unlock(&mode_config->mutex);
  484. /* Just fire off a uevent and let userspace tell us what to do */
  485. drm_helper_hpd_irq_event(dev);
  486. }
  487. static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
  488. {
  489. struct drm_i915_private *dev_priv = dev->dev_private;
  490. int error = 0;
  491. intel_uncore_early_sanitize(dev);
  492. intel_uncore_sanitize(dev);
  493. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  494. restore_gtt_mappings) {
  495. mutex_lock(&dev->struct_mutex);
  496. i915_gem_restore_gtt_mappings(dev);
  497. mutex_unlock(&dev->struct_mutex);
  498. }
  499. intel_init_power_well(dev);
  500. i915_restore_state(dev);
  501. intel_opregion_setup(dev);
  502. /* KMS EnterVT equivalent */
  503. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  504. intel_init_pch_refclk(dev);
  505. mutex_lock(&dev->struct_mutex);
  506. error = i915_gem_init_hw(dev);
  507. mutex_unlock(&dev->struct_mutex);
  508. /* We need working interrupts for modeset enabling ... */
  509. drm_irq_install(dev);
  510. intel_modeset_init_hw(dev);
  511. drm_modeset_lock_all(dev);
  512. intel_modeset_setup_hw_state(dev, true);
  513. drm_modeset_unlock_all(dev);
  514. /*
  515. * ... but also need to make sure that hotplug processing
  516. * doesn't cause havoc. Like in the driver load code we don't
  517. * bother with the tiny race here where we might loose hotplug
  518. * notifications.
  519. * */
  520. intel_hpd_init(dev);
  521. dev_priv->enable_hotplug_processing = true;
  522. /* Config may have changed between suspend and resume */
  523. intel_resume_hotplug(dev);
  524. }
  525. intel_opregion_init(dev);
  526. /*
  527. * The console lock can be pretty contented on resume due
  528. * to all the printk activity. Try to keep it out of the hot
  529. * path of resume if possible.
  530. */
  531. if (console_trylock()) {
  532. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  533. console_unlock();
  534. } else {
  535. schedule_work(&dev_priv->console_resume_work);
  536. }
  537. /* Undo what we did at i915_drm_freeze so the refcount goes back to the
  538. * expected level. */
  539. hsw_enable_package_c8(dev_priv);
  540. mutex_lock(&dev_priv->modeset_restore_lock);
  541. dev_priv->modeset_restore = MODESET_DONE;
  542. mutex_unlock(&dev_priv->modeset_restore_lock);
  543. return error;
  544. }
  545. static int i915_drm_thaw(struct drm_device *dev)
  546. {
  547. return __i915_drm_thaw(dev, true);
  548. }
  549. int i915_resume(struct drm_device *dev)
  550. {
  551. struct drm_i915_private *dev_priv = dev->dev_private;
  552. int ret;
  553. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  554. return 0;
  555. if (pci_enable_device(dev->pdev))
  556. return -EIO;
  557. pci_set_master(dev->pdev);
  558. /*
  559. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  560. * earlier) need to restore the GTT mappings since the BIOS might clear
  561. * all our scratch PTEs.
  562. */
  563. ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
  564. if (ret)
  565. return ret;
  566. drm_kms_helper_poll_enable(dev);
  567. return 0;
  568. }
  569. /**
  570. * i915_reset - reset chip after a hang
  571. * @dev: drm device to reset
  572. *
  573. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  574. * reset or otherwise an error code.
  575. *
  576. * Procedure is fairly simple:
  577. * - reset the chip using the reset reg
  578. * - re-init context state
  579. * - re-init hardware status page
  580. * - re-init ring buffer
  581. * - re-init interrupt state
  582. * - re-init display
  583. */
  584. int i915_reset(struct drm_device *dev)
  585. {
  586. drm_i915_private_t *dev_priv = dev->dev_private;
  587. bool simulated;
  588. int ret;
  589. if (!i915_try_reset)
  590. return 0;
  591. mutex_lock(&dev->struct_mutex);
  592. i915_gem_reset(dev);
  593. simulated = dev_priv->gpu_error.stop_rings != 0;
  594. ret = intel_gpu_reset(dev);
  595. /* Also reset the gpu hangman. */
  596. if (simulated) {
  597. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  598. dev_priv->gpu_error.stop_rings = 0;
  599. if (ret == -ENODEV) {
  600. DRM_ERROR("Reset not implemented, but ignoring "
  601. "error for simulated gpu hangs\n");
  602. ret = 0;
  603. }
  604. }
  605. if (ret) {
  606. DRM_ERROR("Failed to reset chip.\n");
  607. mutex_unlock(&dev->struct_mutex);
  608. return ret;
  609. }
  610. /* Ok, now get things going again... */
  611. /*
  612. * Everything depends on having the GTT running, so we need to start
  613. * there. Fortunately we don't need to do this unless we reset the
  614. * chip at a PCI level.
  615. *
  616. * Next we need to restore the context, but we don't use those
  617. * yet either...
  618. *
  619. * Ring buffer needs to be re-initialized in the KMS case, or if X
  620. * was running at the time of the reset (i.e. we weren't VT
  621. * switched away).
  622. */
  623. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  624. !dev_priv->ums.mm_suspended) {
  625. struct intel_ring_buffer *ring;
  626. int i;
  627. dev_priv->ums.mm_suspended = 0;
  628. i915_gem_init_swizzling(dev);
  629. for_each_ring(ring, dev_priv, i)
  630. ring->init(ring);
  631. i915_gem_context_init(dev);
  632. if (dev_priv->mm.aliasing_ppgtt) {
  633. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  634. if (ret)
  635. i915_gem_cleanup_aliasing_ppgtt(dev);
  636. }
  637. /*
  638. * It would make sense to re-init all the other hw state, at
  639. * least the rps/rc6/emon init done within modeset_init_hw. For
  640. * some unknown reason, this blows up my ilk, so don't.
  641. */
  642. mutex_unlock(&dev->struct_mutex);
  643. drm_irq_uninstall(dev);
  644. drm_irq_install(dev);
  645. intel_hpd_init(dev);
  646. } else {
  647. mutex_unlock(&dev->struct_mutex);
  648. }
  649. return 0;
  650. }
  651. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  652. {
  653. struct intel_device_info *intel_info =
  654. (struct intel_device_info *) ent->driver_data;
  655. if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
  656. DRM_INFO("This hardware requires preliminary hardware support.\n"
  657. "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
  658. return -ENODEV;
  659. }
  660. /* Only bind to function 0 of the device. Early generations
  661. * used function 1 as a placeholder for multi-head. This causes
  662. * us confusion instead, especially on the systems where both
  663. * functions have the same PCI-ID!
  664. */
  665. if (PCI_FUNC(pdev->devfn))
  666. return -ENODEV;
  667. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  668. * implementation for gen3 (and only gen3) that used legacy drm maps
  669. * (gasp!) to share buffers between X and the client. Hence we need to
  670. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  671. if (intel_info->gen != 3) {
  672. driver.driver_features &=
  673. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  674. } else if (!intel_agp_enabled) {
  675. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  676. return -ENODEV;
  677. }
  678. return drm_get_pci_dev(pdev, ent, &driver);
  679. }
  680. static void
  681. i915_pci_remove(struct pci_dev *pdev)
  682. {
  683. struct drm_device *dev = pci_get_drvdata(pdev);
  684. drm_put_dev(dev);
  685. }
  686. static int i915_pm_suspend(struct device *dev)
  687. {
  688. struct pci_dev *pdev = to_pci_dev(dev);
  689. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  690. int error;
  691. if (!drm_dev || !drm_dev->dev_private) {
  692. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  693. return -ENODEV;
  694. }
  695. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  696. return 0;
  697. error = i915_drm_freeze(drm_dev);
  698. if (error)
  699. return error;
  700. pci_disable_device(pdev);
  701. pci_set_power_state(pdev, PCI_D3hot);
  702. return 0;
  703. }
  704. static int i915_pm_resume(struct device *dev)
  705. {
  706. struct pci_dev *pdev = to_pci_dev(dev);
  707. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  708. return i915_resume(drm_dev);
  709. }
  710. static int i915_pm_freeze(struct device *dev)
  711. {
  712. struct pci_dev *pdev = to_pci_dev(dev);
  713. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  714. if (!drm_dev || !drm_dev->dev_private) {
  715. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  716. return -ENODEV;
  717. }
  718. return i915_drm_freeze(drm_dev);
  719. }
  720. static int i915_pm_thaw(struct device *dev)
  721. {
  722. struct pci_dev *pdev = to_pci_dev(dev);
  723. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  724. return i915_drm_thaw(drm_dev);
  725. }
  726. static int i915_pm_poweroff(struct device *dev)
  727. {
  728. struct pci_dev *pdev = to_pci_dev(dev);
  729. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  730. return i915_drm_freeze(drm_dev);
  731. }
  732. static const struct dev_pm_ops i915_pm_ops = {
  733. .suspend = i915_pm_suspend,
  734. .resume = i915_pm_resume,
  735. .freeze = i915_pm_freeze,
  736. .thaw = i915_pm_thaw,
  737. .poweroff = i915_pm_poweroff,
  738. .restore = i915_pm_resume,
  739. };
  740. static const struct vm_operations_struct i915_gem_vm_ops = {
  741. .fault = i915_gem_fault,
  742. .open = drm_gem_vm_open,
  743. .close = drm_gem_vm_close,
  744. };
  745. static const struct file_operations i915_driver_fops = {
  746. .owner = THIS_MODULE,
  747. .open = drm_open,
  748. .release = drm_release,
  749. .unlocked_ioctl = drm_ioctl,
  750. .mmap = drm_gem_mmap,
  751. .poll = drm_poll,
  752. .read = drm_read,
  753. #ifdef CONFIG_COMPAT
  754. .compat_ioctl = i915_compat_ioctl,
  755. #endif
  756. .llseek = noop_llseek,
  757. };
  758. static struct drm_driver driver = {
  759. /* Don't use MTRRs here; the Xserver or userspace app should
  760. * deal with them for Intel hardware.
  761. */
  762. .driver_features =
  763. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
  764. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
  765. DRIVER_RENDER,
  766. .load = i915_driver_load,
  767. .unload = i915_driver_unload,
  768. .open = i915_driver_open,
  769. .lastclose = i915_driver_lastclose,
  770. .preclose = i915_driver_preclose,
  771. .postclose = i915_driver_postclose,
  772. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  773. .suspend = i915_suspend,
  774. .resume = i915_resume,
  775. .device_is_agp = i915_driver_device_is_agp,
  776. .master_create = i915_master_create,
  777. .master_destroy = i915_master_destroy,
  778. #if defined(CONFIG_DEBUG_FS)
  779. .debugfs_init = i915_debugfs_init,
  780. .debugfs_cleanup = i915_debugfs_cleanup,
  781. #endif
  782. .gem_free_object = i915_gem_free_object,
  783. .gem_vm_ops = &i915_gem_vm_ops,
  784. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  785. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  786. .gem_prime_export = i915_gem_prime_export,
  787. .gem_prime_import = i915_gem_prime_import,
  788. .dumb_create = i915_gem_dumb_create,
  789. .dumb_map_offset = i915_gem_mmap_gtt,
  790. .dumb_destroy = drm_gem_dumb_destroy,
  791. .ioctls = i915_ioctls,
  792. .fops = &i915_driver_fops,
  793. .name = DRIVER_NAME,
  794. .desc = DRIVER_DESC,
  795. .date = DRIVER_DATE,
  796. .major = DRIVER_MAJOR,
  797. .minor = DRIVER_MINOR,
  798. .patchlevel = DRIVER_PATCHLEVEL,
  799. };
  800. static struct pci_driver i915_pci_driver = {
  801. .name = DRIVER_NAME,
  802. .id_table = pciidlist,
  803. .probe = i915_pci_probe,
  804. .remove = i915_pci_remove,
  805. .driver.pm = &i915_pm_ops,
  806. };
  807. static int __init i915_init(void)
  808. {
  809. driver.num_ioctls = i915_max_ioctl;
  810. /*
  811. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  812. * explicitly disabled with the module pararmeter.
  813. *
  814. * Otherwise, just follow the parameter (defaulting to off).
  815. *
  816. * Allow optional vga_text_mode_force boot option to override
  817. * the default behavior.
  818. */
  819. #if defined(CONFIG_DRM_I915_KMS)
  820. if (i915_modeset != 0)
  821. driver.driver_features |= DRIVER_MODESET;
  822. #endif
  823. if (i915_modeset == 1)
  824. driver.driver_features |= DRIVER_MODESET;
  825. #ifdef CONFIG_VGA_CONSOLE
  826. if (vgacon_text_force() && i915_modeset == -1)
  827. driver.driver_features &= ~DRIVER_MODESET;
  828. #endif
  829. if (!(driver.driver_features & DRIVER_MODESET))
  830. driver.get_vblank_timestamp = NULL;
  831. return drm_pci_init(&driver, &i915_pci_driver);
  832. }
  833. static void __exit i915_exit(void)
  834. {
  835. drm_pci_exit(&driver, &i915_pci_driver);
  836. }
  837. module_init(i915_init);
  838. module_exit(i915_exit);
  839. MODULE_AUTHOR(DRIVER_AUTHOR);
  840. MODULE_DESCRIPTION(DRIVER_DESC);
  841. MODULE_LICENSE("GPL and additional rights");