i915_dma.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  44. #define BEGIN_LP_RING(n) \
  45. intel_ring_begin(LP_RING(dev_priv), (n))
  46. #define OUT_RING(x) \
  47. intel_ring_emit(LP_RING(dev_priv), x)
  48. #define ADVANCE_LP_RING() \
  49. __intel_ring_advance(LP_RING(dev_priv))
  50. /**
  51. * Lock test for when it's just for synchronization of ring access.
  52. *
  53. * In that case, we don't need to do it when GEM is initialized as nobody else
  54. * has access to the ring.
  55. */
  56. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  57. if (LP_RING(dev->dev_private)->obj == NULL) \
  58. LOCK_TEST_WITH_RETURN(dev, file); \
  59. } while (0)
  60. static inline u32
  61. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  62. {
  63. if (I915_NEED_GFX_HWS(dev_priv->dev))
  64. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  65. else
  66. return intel_read_status_page(LP_RING(dev_priv), reg);
  67. }
  68. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  69. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  70. #define I915_BREADCRUMB_INDEX 0x21
  71. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  72. {
  73. drm_i915_private_t *dev_priv = dev->dev_private;
  74. struct drm_i915_master_private *master_priv;
  75. if (dev->primary->master) {
  76. master_priv = dev->primary->master->driver_priv;
  77. if (master_priv->sarea_priv)
  78. master_priv->sarea_priv->last_dispatch =
  79. READ_BREADCRUMB(dev_priv);
  80. }
  81. }
  82. static void i915_write_hws_pga(struct drm_device *dev)
  83. {
  84. drm_i915_private_t *dev_priv = dev->dev_private;
  85. u32 addr;
  86. addr = dev_priv->status_page_dmah->busaddr;
  87. if (INTEL_INFO(dev)->gen >= 4)
  88. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  89. I915_WRITE(HWS_PGA, addr);
  90. }
  91. /**
  92. * Frees the hardware status page, whether it's a physical address or a virtual
  93. * address set up by the X Server.
  94. */
  95. static void i915_free_hws(struct drm_device *dev)
  96. {
  97. drm_i915_private_t *dev_priv = dev->dev_private;
  98. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  99. if (dev_priv->status_page_dmah) {
  100. drm_pci_free(dev, dev_priv->status_page_dmah);
  101. dev_priv->status_page_dmah = NULL;
  102. }
  103. if (ring->status_page.gfx_addr) {
  104. ring->status_page.gfx_addr = 0;
  105. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  106. }
  107. /* Need to rewrite hardware status page */
  108. I915_WRITE(HWS_PGA, 0x1ffff000);
  109. }
  110. void i915_kernel_lost_context(struct drm_device * dev)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. struct drm_i915_master_private *master_priv;
  114. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  115. /*
  116. * We should never lose context on the ring with modesetting
  117. * as we don't expose it to userspace
  118. */
  119. if (drm_core_check_feature(dev, DRIVER_MODESET))
  120. return;
  121. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  122. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  123. ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
  124. if (ring->space < 0)
  125. ring->space += ring->size;
  126. if (!dev->primary->master)
  127. return;
  128. master_priv = dev->primary->master->driver_priv;
  129. if (ring->head == ring->tail && master_priv->sarea_priv)
  130. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  131. }
  132. static int i915_dma_cleanup(struct drm_device * dev)
  133. {
  134. drm_i915_private_t *dev_priv = dev->dev_private;
  135. int i;
  136. /* Make sure interrupts are disabled here because the uninstall ioctl
  137. * may not have been called from userspace and after dev_private
  138. * is freed, it's too late.
  139. */
  140. if (dev->irq_enabled)
  141. drm_irq_uninstall(dev);
  142. mutex_lock(&dev->struct_mutex);
  143. for (i = 0; i < I915_NUM_RINGS; i++)
  144. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  145. mutex_unlock(&dev->struct_mutex);
  146. /* Clear the HWS virtual address at teardown */
  147. if (I915_NEED_GFX_HWS(dev))
  148. i915_free_hws(dev);
  149. return 0;
  150. }
  151. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  152. {
  153. drm_i915_private_t *dev_priv = dev->dev_private;
  154. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  155. int ret;
  156. master_priv->sarea = drm_getsarea(dev);
  157. if (master_priv->sarea) {
  158. master_priv->sarea_priv = (drm_i915_sarea_t *)
  159. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  160. } else {
  161. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  162. }
  163. if (init->ring_size != 0) {
  164. if (LP_RING(dev_priv)->obj != NULL) {
  165. i915_dma_cleanup(dev);
  166. DRM_ERROR("Client tried to initialize ringbuffer in "
  167. "GEM mode\n");
  168. return -EINVAL;
  169. }
  170. ret = intel_render_ring_init_dri(dev,
  171. init->ring_start,
  172. init->ring_size);
  173. if (ret) {
  174. i915_dma_cleanup(dev);
  175. return ret;
  176. }
  177. }
  178. dev_priv->dri1.cpp = init->cpp;
  179. dev_priv->dri1.back_offset = init->back_offset;
  180. dev_priv->dri1.front_offset = init->front_offset;
  181. dev_priv->dri1.current_page = 0;
  182. if (master_priv->sarea_priv)
  183. master_priv->sarea_priv->pf_current_page = 0;
  184. /* Allow hardware batchbuffers unless told otherwise.
  185. */
  186. dev_priv->dri1.allow_batchbuffer = 1;
  187. return 0;
  188. }
  189. static int i915_dma_resume(struct drm_device * dev)
  190. {
  191. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  192. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  193. DRM_DEBUG_DRIVER("%s\n", __func__);
  194. if (ring->virtual_start == NULL) {
  195. DRM_ERROR("can not ioremap virtual address for"
  196. " ring buffer\n");
  197. return -ENOMEM;
  198. }
  199. /* Program Hardware Status Page */
  200. if (!ring->status_page.page_addr) {
  201. DRM_ERROR("Can not find hardware status page\n");
  202. return -EINVAL;
  203. }
  204. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  205. ring->status_page.page_addr);
  206. if (ring->status_page.gfx_addr != 0)
  207. intel_ring_setup_status_page(ring);
  208. else
  209. i915_write_hws_pga(dev);
  210. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  211. return 0;
  212. }
  213. static int i915_dma_init(struct drm_device *dev, void *data,
  214. struct drm_file *file_priv)
  215. {
  216. drm_i915_init_t *init = data;
  217. int retcode = 0;
  218. if (drm_core_check_feature(dev, DRIVER_MODESET))
  219. return -ENODEV;
  220. switch (init->func) {
  221. case I915_INIT_DMA:
  222. retcode = i915_initialize(dev, init);
  223. break;
  224. case I915_CLEANUP_DMA:
  225. retcode = i915_dma_cleanup(dev);
  226. break;
  227. case I915_RESUME_DMA:
  228. retcode = i915_dma_resume(dev);
  229. break;
  230. default:
  231. retcode = -EINVAL;
  232. break;
  233. }
  234. return retcode;
  235. }
  236. /* Implement basically the same security restrictions as hardware does
  237. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  238. *
  239. * Most of the calculations below involve calculating the size of a
  240. * particular instruction. It's important to get the size right as
  241. * that tells us where the next instruction to check is. Any illegal
  242. * instruction detected will be given a size of zero, which is a
  243. * signal to abort the rest of the buffer.
  244. */
  245. static int validate_cmd(int cmd)
  246. {
  247. switch (((cmd >> 29) & 0x7)) {
  248. case 0x0:
  249. switch ((cmd >> 23) & 0x3f) {
  250. case 0x0:
  251. return 1; /* MI_NOOP */
  252. case 0x4:
  253. return 1; /* MI_FLUSH */
  254. default:
  255. return 0; /* disallow everything else */
  256. }
  257. break;
  258. case 0x1:
  259. return 0; /* reserved */
  260. case 0x2:
  261. return (cmd & 0xff) + 2; /* 2d commands */
  262. case 0x3:
  263. if (((cmd >> 24) & 0x1f) <= 0x18)
  264. return 1;
  265. switch ((cmd >> 24) & 0x1f) {
  266. case 0x1c:
  267. return 1;
  268. case 0x1d:
  269. switch ((cmd >> 16) & 0xff) {
  270. case 0x3:
  271. return (cmd & 0x1f) + 2;
  272. case 0x4:
  273. return (cmd & 0xf) + 2;
  274. default:
  275. return (cmd & 0xffff) + 2;
  276. }
  277. case 0x1e:
  278. if (cmd & (1 << 23))
  279. return (cmd & 0xffff) + 1;
  280. else
  281. return 1;
  282. case 0x1f:
  283. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  284. return (cmd & 0x1ffff) + 2;
  285. else if (cmd & (1 << 17)) /* indirect random */
  286. if ((cmd & 0xffff) == 0)
  287. return 0; /* unknown length, too hard */
  288. else
  289. return (((cmd & 0xffff) + 1) / 2) + 1;
  290. else
  291. return 2; /* indirect sequential */
  292. default:
  293. return 0;
  294. }
  295. default:
  296. return 0;
  297. }
  298. return 0;
  299. }
  300. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  301. {
  302. drm_i915_private_t *dev_priv = dev->dev_private;
  303. int i, ret;
  304. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  305. return -EINVAL;
  306. for (i = 0; i < dwords;) {
  307. int sz = validate_cmd(buffer[i]);
  308. if (sz == 0 || i + sz > dwords)
  309. return -EINVAL;
  310. i += sz;
  311. }
  312. ret = BEGIN_LP_RING((dwords+1)&~1);
  313. if (ret)
  314. return ret;
  315. for (i = 0; i < dwords; i++)
  316. OUT_RING(buffer[i]);
  317. if (dwords & 1)
  318. OUT_RING(0);
  319. ADVANCE_LP_RING();
  320. return 0;
  321. }
  322. int
  323. i915_emit_box(struct drm_device *dev,
  324. struct drm_clip_rect *box,
  325. int DR1, int DR4)
  326. {
  327. struct drm_i915_private *dev_priv = dev->dev_private;
  328. int ret;
  329. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  330. box->y2 <= 0 || box->x2 <= 0) {
  331. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  332. box->x1, box->y1, box->x2, box->y2);
  333. return -EINVAL;
  334. }
  335. if (INTEL_INFO(dev)->gen >= 4) {
  336. ret = BEGIN_LP_RING(4);
  337. if (ret)
  338. return ret;
  339. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  340. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  341. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  342. OUT_RING(DR4);
  343. } else {
  344. ret = BEGIN_LP_RING(6);
  345. if (ret)
  346. return ret;
  347. OUT_RING(GFX_OP_DRAWRECT_INFO);
  348. OUT_RING(DR1);
  349. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  350. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  351. OUT_RING(DR4);
  352. OUT_RING(0);
  353. }
  354. ADVANCE_LP_RING();
  355. return 0;
  356. }
  357. /* XXX: Emitting the counter should really be moved to part of the IRQ
  358. * emit. For now, do it in both places:
  359. */
  360. static void i915_emit_breadcrumb(struct drm_device *dev)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  364. dev_priv->dri1.counter++;
  365. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  366. dev_priv->dri1.counter = 0;
  367. if (master_priv->sarea_priv)
  368. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  369. if (BEGIN_LP_RING(4) == 0) {
  370. OUT_RING(MI_STORE_DWORD_INDEX);
  371. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  372. OUT_RING(dev_priv->dri1.counter);
  373. OUT_RING(0);
  374. ADVANCE_LP_RING();
  375. }
  376. }
  377. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  378. drm_i915_cmdbuffer_t *cmd,
  379. struct drm_clip_rect *cliprects,
  380. void *cmdbuf)
  381. {
  382. int nbox = cmd->num_cliprects;
  383. int i = 0, count, ret;
  384. if (cmd->sz & 0x3) {
  385. DRM_ERROR("alignment");
  386. return -EINVAL;
  387. }
  388. i915_kernel_lost_context(dev);
  389. count = nbox ? nbox : 1;
  390. for (i = 0; i < count; i++) {
  391. if (i < nbox) {
  392. ret = i915_emit_box(dev, &cliprects[i],
  393. cmd->DR1, cmd->DR4);
  394. if (ret)
  395. return ret;
  396. }
  397. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  398. if (ret)
  399. return ret;
  400. }
  401. i915_emit_breadcrumb(dev);
  402. return 0;
  403. }
  404. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  405. drm_i915_batchbuffer_t * batch,
  406. struct drm_clip_rect *cliprects)
  407. {
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. int nbox = batch->num_cliprects;
  410. int i, count, ret;
  411. if ((batch->start | batch->used) & 0x7) {
  412. DRM_ERROR("alignment");
  413. return -EINVAL;
  414. }
  415. i915_kernel_lost_context(dev);
  416. count = nbox ? nbox : 1;
  417. for (i = 0; i < count; i++) {
  418. if (i < nbox) {
  419. ret = i915_emit_box(dev, &cliprects[i],
  420. batch->DR1, batch->DR4);
  421. if (ret)
  422. return ret;
  423. }
  424. if (!IS_I830(dev) && !IS_845G(dev)) {
  425. ret = BEGIN_LP_RING(2);
  426. if (ret)
  427. return ret;
  428. if (INTEL_INFO(dev)->gen >= 4) {
  429. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  430. OUT_RING(batch->start);
  431. } else {
  432. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  433. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  434. }
  435. } else {
  436. ret = BEGIN_LP_RING(4);
  437. if (ret)
  438. return ret;
  439. OUT_RING(MI_BATCH_BUFFER);
  440. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  441. OUT_RING(batch->start + batch->used - 4);
  442. OUT_RING(0);
  443. }
  444. ADVANCE_LP_RING();
  445. }
  446. if (IS_G4X(dev) || IS_GEN5(dev)) {
  447. if (BEGIN_LP_RING(2) == 0) {
  448. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  449. OUT_RING(MI_NOOP);
  450. ADVANCE_LP_RING();
  451. }
  452. }
  453. i915_emit_breadcrumb(dev);
  454. return 0;
  455. }
  456. static int i915_dispatch_flip(struct drm_device * dev)
  457. {
  458. drm_i915_private_t *dev_priv = dev->dev_private;
  459. struct drm_i915_master_private *master_priv =
  460. dev->primary->master->driver_priv;
  461. int ret;
  462. if (!master_priv->sarea_priv)
  463. return -EINVAL;
  464. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  465. __func__,
  466. dev_priv->dri1.current_page,
  467. master_priv->sarea_priv->pf_current_page);
  468. i915_kernel_lost_context(dev);
  469. ret = BEGIN_LP_RING(10);
  470. if (ret)
  471. return ret;
  472. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  473. OUT_RING(0);
  474. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  475. OUT_RING(0);
  476. if (dev_priv->dri1.current_page == 0) {
  477. OUT_RING(dev_priv->dri1.back_offset);
  478. dev_priv->dri1.current_page = 1;
  479. } else {
  480. OUT_RING(dev_priv->dri1.front_offset);
  481. dev_priv->dri1.current_page = 0;
  482. }
  483. OUT_RING(0);
  484. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  485. OUT_RING(0);
  486. ADVANCE_LP_RING();
  487. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  488. if (BEGIN_LP_RING(4) == 0) {
  489. OUT_RING(MI_STORE_DWORD_INDEX);
  490. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  491. OUT_RING(dev_priv->dri1.counter);
  492. OUT_RING(0);
  493. ADVANCE_LP_RING();
  494. }
  495. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  496. return 0;
  497. }
  498. static int i915_quiescent(struct drm_device *dev)
  499. {
  500. i915_kernel_lost_context(dev);
  501. return intel_ring_idle(LP_RING(dev->dev_private));
  502. }
  503. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  504. struct drm_file *file_priv)
  505. {
  506. int ret;
  507. if (drm_core_check_feature(dev, DRIVER_MODESET))
  508. return -ENODEV;
  509. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  510. mutex_lock(&dev->struct_mutex);
  511. ret = i915_quiescent(dev);
  512. mutex_unlock(&dev->struct_mutex);
  513. return ret;
  514. }
  515. static int i915_batchbuffer(struct drm_device *dev, void *data,
  516. struct drm_file *file_priv)
  517. {
  518. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  519. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  520. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  521. master_priv->sarea_priv;
  522. drm_i915_batchbuffer_t *batch = data;
  523. int ret;
  524. struct drm_clip_rect *cliprects = NULL;
  525. if (drm_core_check_feature(dev, DRIVER_MODESET))
  526. return -ENODEV;
  527. if (!dev_priv->dri1.allow_batchbuffer) {
  528. DRM_ERROR("Batchbuffer ioctl disabled\n");
  529. return -EINVAL;
  530. }
  531. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  532. batch->start, batch->used, batch->num_cliprects);
  533. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  534. if (batch->num_cliprects < 0)
  535. return -EINVAL;
  536. if (batch->num_cliprects) {
  537. cliprects = kcalloc(batch->num_cliprects,
  538. sizeof(*cliprects),
  539. GFP_KERNEL);
  540. if (cliprects == NULL)
  541. return -ENOMEM;
  542. ret = copy_from_user(cliprects, batch->cliprects,
  543. batch->num_cliprects *
  544. sizeof(struct drm_clip_rect));
  545. if (ret != 0) {
  546. ret = -EFAULT;
  547. goto fail_free;
  548. }
  549. }
  550. mutex_lock(&dev->struct_mutex);
  551. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  552. mutex_unlock(&dev->struct_mutex);
  553. if (sarea_priv)
  554. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  555. fail_free:
  556. kfree(cliprects);
  557. return ret;
  558. }
  559. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  560. struct drm_file *file_priv)
  561. {
  562. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  563. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  564. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  565. master_priv->sarea_priv;
  566. drm_i915_cmdbuffer_t *cmdbuf = data;
  567. struct drm_clip_rect *cliprects = NULL;
  568. void *batch_data;
  569. int ret;
  570. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  571. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  572. if (drm_core_check_feature(dev, DRIVER_MODESET))
  573. return -ENODEV;
  574. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  575. if (cmdbuf->num_cliprects < 0)
  576. return -EINVAL;
  577. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  578. if (batch_data == NULL)
  579. return -ENOMEM;
  580. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  581. if (ret != 0) {
  582. ret = -EFAULT;
  583. goto fail_batch_free;
  584. }
  585. if (cmdbuf->num_cliprects) {
  586. cliprects = kcalloc(cmdbuf->num_cliprects,
  587. sizeof(*cliprects), GFP_KERNEL);
  588. if (cliprects == NULL) {
  589. ret = -ENOMEM;
  590. goto fail_batch_free;
  591. }
  592. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  593. cmdbuf->num_cliprects *
  594. sizeof(struct drm_clip_rect));
  595. if (ret != 0) {
  596. ret = -EFAULT;
  597. goto fail_clip_free;
  598. }
  599. }
  600. mutex_lock(&dev->struct_mutex);
  601. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  602. mutex_unlock(&dev->struct_mutex);
  603. if (ret) {
  604. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  605. goto fail_clip_free;
  606. }
  607. if (sarea_priv)
  608. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  609. fail_clip_free:
  610. kfree(cliprects);
  611. fail_batch_free:
  612. kfree(batch_data);
  613. return ret;
  614. }
  615. static int i915_emit_irq(struct drm_device * dev)
  616. {
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  619. i915_kernel_lost_context(dev);
  620. DRM_DEBUG_DRIVER("\n");
  621. dev_priv->dri1.counter++;
  622. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  623. dev_priv->dri1.counter = 1;
  624. if (master_priv->sarea_priv)
  625. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  626. if (BEGIN_LP_RING(4) == 0) {
  627. OUT_RING(MI_STORE_DWORD_INDEX);
  628. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  629. OUT_RING(dev_priv->dri1.counter);
  630. OUT_RING(MI_USER_INTERRUPT);
  631. ADVANCE_LP_RING();
  632. }
  633. return dev_priv->dri1.counter;
  634. }
  635. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  636. {
  637. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  638. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  639. int ret = 0;
  640. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  641. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  642. READ_BREADCRUMB(dev_priv));
  643. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  644. if (master_priv->sarea_priv)
  645. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  646. return 0;
  647. }
  648. if (master_priv->sarea_priv)
  649. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  650. if (ring->irq_get(ring)) {
  651. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  652. READ_BREADCRUMB(dev_priv) >= irq_nr);
  653. ring->irq_put(ring);
  654. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  655. ret = -EBUSY;
  656. if (ret == -EBUSY) {
  657. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  658. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  659. }
  660. return ret;
  661. }
  662. /* Needs the lock as it touches the ring.
  663. */
  664. static int i915_irq_emit(struct drm_device *dev, void *data,
  665. struct drm_file *file_priv)
  666. {
  667. drm_i915_private_t *dev_priv = dev->dev_private;
  668. drm_i915_irq_emit_t *emit = data;
  669. int result;
  670. if (drm_core_check_feature(dev, DRIVER_MODESET))
  671. return -ENODEV;
  672. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  673. DRM_ERROR("called with no initialization\n");
  674. return -EINVAL;
  675. }
  676. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  677. mutex_lock(&dev->struct_mutex);
  678. result = i915_emit_irq(dev);
  679. mutex_unlock(&dev->struct_mutex);
  680. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  681. DRM_ERROR("copy_to_user\n");
  682. return -EFAULT;
  683. }
  684. return 0;
  685. }
  686. /* Doesn't need the hardware lock.
  687. */
  688. static int i915_irq_wait(struct drm_device *dev, void *data,
  689. struct drm_file *file_priv)
  690. {
  691. drm_i915_private_t *dev_priv = dev->dev_private;
  692. drm_i915_irq_wait_t *irqwait = data;
  693. if (drm_core_check_feature(dev, DRIVER_MODESET))
  694. return -ENODEV;
  695. if (!dev_priv) {
  696. DRM_ERROR("called with no initialization\n");
  697. return -EINVAL;
  698. }
  699. return i915_wait_irq(dev, irqwait->irq_seq);
  700. }
  701. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv)
  703. {
  704. drm_i915_private_t *dev_priv = dev->dev_private;
  705. drm_i915_vblank_pipe_t *pipe = data;
  706. if (drm_core_check_feature(dev, DRIVER_MODESET))
  707. return -ENODEV;
  708. if (!dev_priv) {
  709. DRM_ERROR("called with no initialization\n");
  710. return -EINVAL;
  711. }
  712. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  713. return 0;
  714. }
  715. /**
  716. * Schedule buffer swap at given vertical blank.
  717. */
  718. static int i915_vblank_swap(struct drm_device *dev, void *data,
  719. struct drm_file *file_priv)
  720. {
  721. /* The delayed swap mechanism was fundamentally racy, and has been
  722. * removed. The model was that the client requested a delayed flip/swap
  723. * from the kernel, then waited for vblank before continuing to perform
  724. * rendering. The problem was that the kernel might wake the client
  725. * up before it dispatched the vblank swap (since the lock has to be
  726. * held while touching the ringbuffer), in which case the client would
  727. * clear and start the next frame before the swap occurred, and
  728. * flicker would occur in addition to likely missing the vblank.
  729. *
  730. * In the absence of this ioctl, userland falls back to a correct path
  731. * of waiting for a vblank, then dispatching the swap on its own.
  732. * Context switching to userland and back is plenty fast enough for
  733. * meeting the requirements of vblank swapping.
  734. */
  735. return -EINVAL;
  736. }
  737. static int i915_flip_bufs(struct drm_device *dev, void *data,
  738. struct drm_file *file_priv)
  739. {
  740. int ret;
  741. if (drm_core_check_feature(dev, DRIVER_MODESET))
  742. return -ENODEV;
  743. DRM_DEBUG_DRIVER("%s\n", __func__);
  744. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  745. mutex_lock(&dev->struct_mutex);
  746. ret = i915_dispatch_flip(dev);
  747. mutex_unlock(&dev->struct_mutex);
  748. return ret;
  749. }
  750. static int i915_getparam(struct drm_device *dev, void *data,
  751. struct drm_file *file_priv)
  752. {
  753. drm_i915_private_t *dev_priv = dev->dev_private;
  754. drm_i915_getparam_t *param = data;
  755. int value;
  756. if (!dev_priv) {
  757. DRM_ERROR("called with no initialization\n");
  758. return -EINVAL;
  759. }
  760. switch (param->param) {
  761. case I915_PARAM_IRQ_ACTIVE:
  762. value = dev->pdev->irq ? 1 : 0;
  763. break;
  764. case I915_PARAM_ALLOW_BATCHBUFFER:
  765. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  766. break;
  767. case I915_PARAM_LAST_DISPATCH:
  768. value = READ_BREADCRUMB(dev_priv);
  769. break;
  770. case I915_PARAM_CHIPSET_ID:
  771. value = dev->pdev->device;
  772. break;
  773. case I915_PARAM_HAS_GEM:
  774. value = 1;
  775. break;
  776. case I915_PARAM_NUM_FENCES_AVAIL:
  777. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  778. break;
  779. case I915_PARAM_HAS_OVERLAY:
  780. value = dev_priv->overlay ? 1 : 0;
  781. break;
  782. case I915_PARAM_HAS_PAGEFLIPPING:
  783. value = 1;
  784. break;
  785. case I915_PARAM_HAS_EXECBUF2:
  786. /* depends on GEM */
  787. value = 1;
  788. break;
  789. case I915_PARAM_HAS_BSD:
  790. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  791. break;
  792. case I915_PARAM_HAS_BLT:
  793. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  794. break;
  795. case I915_PARAM_HAS_VEBOX:
  796. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  797. break;
  798. case I915_PARAM_HAS_RELAXED_FENCING:
  799. value = 1;
  800. break;
  801. case I915_PARAM_HAS_COHERENT_RINGS:
  802. value = 1;
  803. break;
  804. case I915_PARAM_HAS_EXEC_CONSTANTS:
  805. value = INTEL_INFO(dev)->gen >= 4;
  806. break;
  807. case I915_PARAM_HAS_RELAXED_DELTA:
  808. value = 1;
  809. break;
  810. case I915_PARAM_HAS_GEN7_SOL_RESET:
  811. value = 1;
  812. break;
  813. case I915_PARAM_HAS_LLC:
  814. value = HAS_LLC(dev);
  815. break;
  816. case I915_PARAM_HAS_WT:
  817. value = HAS_WT(dev);
  818. break;
  819. case I915_PARAM_HAS_ALIASING_PPGTT:
  820. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  821. break;
  822. case I915_PARAM_HAS_WAIT_TIMEOUT:
  823. value = 1;
  824. break;
  825. case I915_PARAM_HAS_SEMAPHORES:
  826. value = i915_semaphore_is_enabled(dev);
  827. break;
  828. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  829. value = 1;
  830. break;
  831. case I915_PARAM_HAS_SECURE_BATCHES:
  832. value = capable(CAP_SYS_ADMIN);
  833. break;
  834. case I915_PARAM_HAS_PINNED_BATCHES:
  835. value = 1;
  836. break;
  837. case I915_PARAM_HAS_EXEC_NO_RELOC:
  838. value = 1;
  839. break;
  840. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  841. value = 1;
  842. break;
  843. default:
  844. DRM_DEBUG("Unknown parameter %d\n", param->param);
  845. return -EINVAL;
  846. }
  847. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  848. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  849. return -EFAULT;
  850. }
  851. return 0;
  852. }
  853. static int i915_setparam(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. drm_i915_private_t *dev_priv = dev->dev_private;
  857. drm_i915_setparam_t *param = data;
  858. if (!dev_priv) {
  859. DRM_ERROR("called with no initialization\n");
  860. return -EINVAL;
  861. }
  862. switch (param->param) {
  863. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  864. break;
  865. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  866. break;
  867. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  868. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  869. break;
  870. case I915_SETPARAM_NUM_USED_FENCES:
  871. if (param->value > dev_priv->num_fence_regs ||
  872. param->value < 0)
  873. return -EINVAL;
  874. /* Userspace can use first N regs */
  875. dev_priv->fence_reg_start = param->value;
  876. break;
  877. default:
  878. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  879. param->param);
  880. return -EINVAL;
  881. }
  882. return 0;
  883. }
  884. static int i915_set_status_page(struct drm_device *dev, void *data,
  885. struct drm_file *file_priv)
  886. {
  887. drm_i915_private_t *dev_priv = dev->dev_private;
  888. drm_i915_hws_addr_t *hws = data;
  889. struct intel_ring_buffer *ring;
  890. if (drm_core_check_feature(dev, DRIVER_MODESET))
  891. return -ENODEV;
  892. if (!I915_NEED_GFX_HWS(dev))
  893. return -EINVAL;
  894. if (!dev_priv) {
  895. DRM_ERROR("called with no initialization\n");
  896. return -EINVAL;
  897. }
  898. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  899. WARN(1, "tried to set status page when mode setting active\n");
  900. return 0;
  901. }
  902. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  903. ring = LP_RING(dev_priv);
  904. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  905. dev_priv->dri1.gfx_hws_cpu_addr =
  906. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  907. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  908. i915_dma_cleanup(dev);
  909. ring->status_page.gfx_addr = 0;
  910. DRM_ERROR("can not ioremap virtual address for"
  911. " G33 hw status page\n");
  912. return -ENOMEM;
  913. }
  914. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  915. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  916. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  917. ring->status_page.gfx_addr);
  918. DRM_DEBUG_DRIVER("load hws at %p\n",
  919. ring->status_page.page_addr);
  920. return 0;
  921. }
  922. static int i915_get_bridge_dev(struct drm_device *dev)
  923. {
  924. struct drm_i915_private *dev_priv = dev->dev_private;
  925. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  926. if (!dev_priv->bridge_dev) {
  927. DRM_ERROR("bridge device not found\n");
  928. return -1;
  929. }
  930. return 0;
  931. }
  932. #define MCHBAR_I915 0x44
  933. #define MCHBAR_I965 0x48
  934. #define MCHBAR_SIZE (4*4096)
  935. #define DEVEN_REG 0x54
  936. #define DEVEN_MCHBAR_EN (1 << 28)
  937. /* Allocate space for the MCH regs if needed, return nonzero on error */
  938. static int
  939. intel_alloc_mchbar_resource(struct drm_device *dev)
  940. {
  941. drm_i915_private_t *dev_priv = dev->dev_private;
  942. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  943. u32 temp_lo, temp_hi = 0;
  944. u64 mchbar_addr;
  945. int ret;
  946. if (INTEL_INFO(dev)->gen >= 4)
  947. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  948. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  949. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  950. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  951. #ifdef CONFIG_PNP
  952. if (mchbar_addr &&
  953. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  954. return 0;
  955. #endif
  956. /* Get some space for it */
  957. dev_priv->mch_res.name = "i915 MCHBAR";
  958. dev_priv->mch_res.flags = IORESOURCE_MEM;
  959. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  960. &dev_priv->mch_res,
  961. MCHBAR_SIZE, MCHBAR_SIZE,
  962. PCIBIOS_MIN_MEM,
  963. 0, pcibios_align_resource,
  964. dev_priv->bridge_dev);
  965. if (ret) {
  966. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  967. dev_priv->mch_res.start = 0;
  968. return ret;
  969. }
  970. if (INTEL_INFO(dev)->gen >= 4)
  971. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  972. upper_32_bits(dev_priv->mch_res.start));
  973. pci_write_config_dword(dev_priv->bridge_dev, reg,
  974. lower_32_bits(dev_priv->mch_res.start));
  975. return 0;
  976. }
  977. /* Setup MCHBAR if possible, return true if we should disable it again */
  978. static void
  979. intel_setup_mchbar(struct drm_device *dev)
  980. {
  981. drm_i915_private_t *dev_priv = dev->dev_private;
  982. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  983. u32 temp;
  984. bool enabled;
  985. dev_priv->mchbar_need_disable = false;
  986. if (IS_I915G(dev) || IS_I915GM(dev)) {
  987. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  988. enabled = !!(temp & DEVEN_MCHBAR_EN);
  989. } else {
  990. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  991. enabled = temp & 1;
  992. }
  993. /* If it's already enabled, don't have to do anything */
  994. if (enabled)
  995. return;
  996. if (intel_alloc_mchbar_resource(dev))
  997. return;
  998. dev_priv->mchbar_need_disable = true;
  999. /* Space is allocated or reserved, so enable it. */
  1000. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1001. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1002. temp | DEVEN_MCHBAR_EN);
  1003. } else {
  1004. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1005. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1006. }
  1007. }
  1008. static void
  1009. intel_teardown_mchbar(struct drm_device *dev)
  1010. {
  1011. drm_i915_private_t *dev_priv = dev->dev_private;
  1012. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1013. u32 temp;
  1014. if (dev_priv->mchbar_need_disable) {
  1015. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1016. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1017. temp &= ~DEVEN_MCHBAR_EN;
  1018. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1019. } else {
  1020. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1021. temp &= ~1;
  1022. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1023. }
  1024. }
  1025. if (dev_priv->mch_res.start)
  1026. release_resource(&dev_priv->mch_res);
  1027. }
  1028. /* true = enable decode, false = disable decoder */
  1029. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1030. {
  1031. struct drm_device *dev = cookie;
  1032. intel_modeset_vga_set_state(dev, state);
  1033. if (state)
  1034. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1035. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1036. else
  1037. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1038. }
  1039. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1040. {
  1041. struct drm_device *dev = pci_get_drvdata(pdev);
  1042. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1043. if (state == VGA_SWITCHEROO_ON) {
  1044. pr_info("switched on\n");
  1045. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1046. /* i915 resume handler doesn't set to D0 */
  1047. pci_set_power_state(dev->pdev, PCI_D0);
  1048. i915_resume(dev);
  1049. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1050. } else {
  1051. pr_err("switched off\n");
  1052. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1053. i915_suspend(dev, pmm);
  1054. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1055. }
  1056. }
  1057. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1058. {
  1059. struct drm_device *dev = pci_get_drvdata(pdev);
  1060. bool can_switch;
  1061. spin_lock(&dev->count_lock);
  1062. can_switch = (dev->open_count == 0);
  1063. spin_unlock(&dev->count_lock);
  1064. return can_switch;
  1065. }
  1066. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1067. .set_gpu_state = i915_switcheroo_set_state,
  1068. .reprobe = NULL,
  1069. .can_switch = i915_switcheroo_can_switch,
  1070. };
  1071. static int i915_load_modeset_init(struct drm_device *dev)
  1072. {
  1073. struct drm_i915_private *dev_priv = dev->dev_private;
  1074. int ret;
  1075. ret = intel_parse_bios(dev);
  1076. if (ret)
  1077. DRM_INFO("failed to find VBIOS tables\n");
  1078. /* If we have > 1 VGA cards, then we need to arbitrate access
  1079. * to the common VGA resources.
  1080. *
  1081. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1082. * then we do not take part in VGA arbitration and the
  1083. * vga_client_register() fails with -ENODEV.
  1084. */
  1085. if (!HAS_PCH_SPLIT(dev)) {
  1086. ret = vga_client_register(dev->pdev, dev, NULL,
  1087. i915_vga_set_decode);
  1088. if (ret && ret != -ENODEV)
  1089. goto out;
  1090. }
  1091. intel_register_dsm_handler();
  1092. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
  1093. if (ret)
  1094. goto cleanup_vga_client;
  1095. /* Initialise stolen first so that we may reserve preallocated
  1096. * objects for the BIOS to KMS transition.
  1097. */
  1098. ret = i915_gem_init_stolen(dev);
  1099. if (ret)
  1100. goto cleanup_vga_switcheroo;
  1101. ret = drm_irq_install(dev);
  1102. if (ret)
  1103. goto cleanup_gem_stolen;
  1104. intel_init_power_well(dev);
  1105. /* Keep VGA alive until i915_disable_vga_mem() */
  1106. intel_display_power_get(dev, POWER_DOMAIN_VGA);
  1107. /* Important: The output setup functions called by modeset_init need
  1108. * working irqs for e.g. gmbus and dp aux transfers. */
  1109. intel_modeset_init(dev);
  1110. ret = i915_gem_init(dev);
  1111. if (ret)
  1112. goto cleanup_power;
  1113. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1114. intel_modeset_gem_init(dev);
  1115. /* Always safe in the mode setting case. */
  1116. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1117. dev->vblank_disable_allowed = true;
  1118. if (INTEL_INFO(dev)->num_pipes == 0) {
  1119. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1120. return 0;
  1121. }
  1122. ret = intel_fbdev_init(dev);
  1123. if (ret)
  1124. goto cleanup_gem;
  1125. /* Only enable hotplug handling once the fbdev is fully set up. */
  1126. intel_hpd_init(dev);
  1127. /*
  1128. * Some ports require correctly set-up hpd registers for detection to
  1129. * work properly (leading to ghost connected connector status), e.g. VGA
  1130. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1131. * irqs are fully enabled. Now we should scan for the initial config
  1132. * only once hotplug handling is enabled, but due to screwed-up locking
  1133. * around kms/fbdev init we can't protect the fdbev initial config
  1134. * scanning against hotplug events. Hence do this first and ignore the
  1135. * tiny window where we will loose hotplug notifactions.
  1136. */
  1137. intel_fbdev_initial_config(dev);
  1138. /*
  1139. * Must do this after fbcon init so that
  1140. * vgacon_save_screen() works during the handover.
  1141. */
  1142. i915_disable_vga_mem(dev);
  1143. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1144. /* Only enable hotplug handling once the fbdev is fully set up. */
  1145. dev_priv->enable_hotplug_processing = true;
  1146. drm_kms_helper_poll_init(dev);
  1147. return 0;
  1148. cleanup_gem:
  1149. mutex_lock(&dev->struct_mutex);
  1150. i915_gem_cleanup_ringbuffer(dev);
  1151. i915_gem_context_fini(dev);
  1152. mutex_unlock(&dev->struct_mutex);
  1153. i915_gem_cleanup_aliasing_ppgtt(dev);
  1154. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1155. cleanup_power:
  1156. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1157. drm_irq_uninstall(dev);
  1158. cleanup_gem_stolen:
  1159. i915_gem_cleanup_stolen(dev);
  1160. cleanup_vga_switcheroo:
  1161. vga_switcheroo_unregister_client(dev->pdev);
  1162. cleanup_vga_client:
  1163. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1164. out:
  1165. return ret;
  1166. }
  1167. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1168. {
  1169. struct drm_i915_master_private *master_priv;
  1170. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1171. if (!master_priv)
  1172. return -ENOMEM;
  1173. master->driver_priv = master_priv;
  1174. return 0;
  1175. }
  1176. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1177. {
  1178. struct drm_i915_master_private *master_priv = master->driver_priv;
  1179. if (!master_priv)
  1180. return;
  1181. kfree(master_priv);
  1182. master->driver_priv = NULL;
  1183. }
  1184. #ifdef CONFIG_DRM_I915_FBDEV
  1185. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1186. {
  1187. struct apertures_struct *ap;
  1188. struct pci_dev *pdev = dev_priv->dev->pdev;
  1189. bool primary;
  1190. ap = alloc_apertures(1);
  1191. if (!ap)
  1192. return;
  1193. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1194. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1195. primary =
  1196. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1197. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1198. kfree(ap);
  1199. }
  1200. #else
  1201. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1202. {
  1203. }
  1204. #endif
  1205. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1206. {
  1207. const struct intel_device_info *info = dev_priv->info;
  1208. #define PRINT_S(name) "%s"
  1209. #define SEP_EMPTY
  1210. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1211. #define SEP_COMMA ,
  1212. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1213. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1214. info->gen,
  1215. dev_priv->dev->pdev->device,
  1216. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1217. #undef PRINT_S
  1218. #undef SEP_EMPTY
  1219. #undef PRINT_FLAG
  1220. #undef SEP_COMMA
  1221. }
  1222. /**
  1223. * i915_driver_load - setup chip and create an initial config
  1224. * @dev: DRM device
  1225. * @flags: startup flags
  1226. *
  1227. * The driver load routine has to do several things:
  1228. * - drive output discovery via intel_modeset_init()
  1229. * - initialize the memory manager
  1230. * - allocate initial config memory
  1231. * - setup the DRM framebuffer with the allocated memory
  1232. */
  1233. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1234. {
  1235. struct drm_i915_private *dev_priv;
  1236. struct intel_device_info *info;
  1237. int ret = 0, mmio_bar, mmio_size;
  1238. uint32_t aperture_size;
  1239. info = (struct intel_device_info *) flags;
  1240. /* Refuse to load on gen6+ without kms enabled. */
  1241. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
  1242. DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
  1243. DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
  1244. return -ENODEV;
  1245. }
  1246. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1247. if (dev_priv == NULL)
  1248. return -ENOMEM;
  1249. dev->dev_private = (void *)dev_priv;
  1250. dev_priv->dev = dev;
  1251. dev_priv->info = info;
  1252. spin_lock_init(&dev_priv->irq_lock);
  1253. spin_lock_init(&dev_priv->gpu_error.lock);
  1254. spin_lock_init(&dev_priv->backlight.lock);
  1255. spin_lock_init(&dev_priv->uncore.lock);
  1256. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1257. mutex_init(&dev_priv->dpio_lock);
  1258. mutex_init(&dev_priv->rps.hw_lock);
  1259. mutex_init(&dev_priv->modeset_restore_lock);
  1260. mutex_init(&dev_priv->pc8.lock);
  1261. dev_priv->pc8.requirements_met = false;
  1262. dev_priv->pc8.gpu_idle = false;
  1263. dev_priv->pc8.irqs_disabled = false;
  1264. dev_priv->pc8.enabled = false;
  1265. dev_priv->pc8.disable_count = 2; /* requirements_met + gpu_idle */
  1266. INIT_DELAYED_WORK(&dev_priv->pc8.enable_work, hsw_enable_pc8_work);
  1267. i915_dump_device_info(dev_priv);
  1268. /* Not all pre-production machines fall into this category, only the
  1269. * very first ones. Almost everything should work, except for maybe
  1270. * suspend/resume. And we don't implement workarounds that affect only
  1271. * pre-production machines. */
  1272. if (IS_HSW_EARLY_SDV(dev))
  1273. DRM_INFO("This is an early pre-production Haswell machine. "
  1274. "It may not be fully functional.\n");
  1275. if (i915_get_bridge_dev(dev)) {
  1276. ret = -EIO;
  1277. goto free_priv;
  1278. }
  1279. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1280. /* Before gen4, the registers and the GTT are behind different BARs.
  1281. * However, from gen4 onwards, the registers and the GTT are shared
  1282. * in the same BAR, so we want to restrict this ioremap from
  1283. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1284. * the register BAR remains the same size for all the earlier
  1285. * generations up to Ironlake.
  1286. */
  1287. if (info->gen < 5)
  1288. mmio_size = 512*1024;
  1289. else
  1290. mmio_size = 2*1024*1024;
  1291. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1292. if (!dev_priv->regs) {
  1293. DRM_ERROR("failed to map registers\n");
  1294. ret = -EIO;
  1295. goto put_bridge;
  1296. }
  1297. intel_uncore_early_sanitize(dev);
  1298. /* This must be called before any calls to HAS_PCH_* */
  1299. intel_detect_pch(dev);
  1300. intel_uncore_init(dev);
  1301. ret = i915_gem_gtt_init(dev);
  1302. if (ret)
  1303. goto out_regs;
  1304. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1305. i915_kick_out_firmware_fb(dev_priv);
  1306. pci_set_master(dev->pdev);
  1307. /* overlay on gen2 is broken and can't address above 1G */
  1308. if (IS_GEN2(dev))
  1309. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1310. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1311. * using 32bit addressing, overwriting memory if HWS is located
  1312. * above 4GB.
  1313. *
  1314. * The documentation also mentions an issue with undefined
  1315. * behaviour if any general state is accessed within a page above 4GB,
  1316. * which also needs to be handled carefully.
  1317. */
  1318. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1319. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1320. aperture_size = dev_priv->gtt.mappable_end;
  1321. dev_priv->gtt.mappable =
  1322. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1323. aperture_size);
  1324. if (dev_priv->gtt.mappable == NULL) {
  1325. ret = -EIO;
  1326. goto out_gtt;
  1327. }
  1328. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1329. aperture_size);
  1330. /* The i915 workqueue is primarily used for batched retirement of
  1331. * requests (and thus managing bo) once the task has been completed
  1332. * by the GPU. i915_gem_retire_requests() is called directly when we
  1333. * need high-priority retirement, such as waiting for an explicit
  1334. * bo.
  1335. *
  1336. * It is also used for periodic low-priority events, such as
  1337. * idle-timers and recording error state.
  1338. *
  1339. * All tasks on the workqueue are expected to acquire the dev mutex
  1340. * so there is no point in running more than one instance of the
  1341. * workqueue at any time. Use an ordered one.
  1342. */
  1343. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1344. if (dev_priv->wq == NULL) {
  1345. DRM_ERROR("Failed to create our workqueue.\n");
  1346. ret = -ENOMEM;
  1347. goto out_mtrrfree;
  1348. }
  1349. intel_irq_init(dev);
  1350. intel_pm_init(dev);
  1351. intel_uncore_sanitize(dev);
  1352. /* Try to make sure MCHBAR is enabled before poking at it */
  1353. intel_setup_mchbar(dev);
  1354. intel_setup_gmbus(dev);
  1355. intel_opregion_setup(dev);
  1356. intel_setup_bios(dev);
  1357. i915_gem_load(dev);
  1358. /* On the 945G/GM, the chipset reports the MSI capability on the
  1359. * integrated graphics even though the support isn't actually there
  1360. * according to the published specs. It doesn't appear to function
  1361. * correctly in testing on 945G.
  1362. * This may be a side effect of MSI having been made available for PEG
  1363. * and the registers being closely associated.
  1364. *
  1365. * According to chipset errata, on the 965GM, MSI interrupts may
  1366. * be lost or delayed, but we use them anyways to avoid
  1367. * stuck interrupts on some machines.
  1368. */
  1369. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1370. pci_enable_msi(dev->pdev);
  1371. dev_priv->num_plane = 1;
  1372. if (IS_VALLEYVIEW(dev))
  1373. dev_priv->num_plane = 2;
  1374. if (INTEL_INFO(dev)->num_pipes) {
  1375. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1376. if (ret)
  1377. goto out_gem_unload;
  1378. }
  1379. if (HAS_POWER_WELL(dev))
  1380. i915_init_power_well(dev);
  1381. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1382. ret = i915_load_modeset_init(dev);
  1383. if (ret < 0) {
  1384. DRM_ERROR("failed to init modeset\n");
  1385. goto out_power_well;
  1386. }
  1387. } else {
  1388. /* Start out suspended in ums mode. */
  1389. dev_priv->ums.mm_suspended = 1;
  1390. }
  1391. i915_setup_sysfs(dev);
  1392. if (INTEL_INFO(dev)->num_pipes) {
  1393. /* Must be done after probing outputs */
  1394. intel_opregion_init(dev);
  1395. acpi_video_register();
  1396. }
  1397. if (IS_GEN5(dev))
  1398. intel_gpu_ips_init(dev_priv);
  1399. return 0;
  1400. out_power_well:
  1401. if (HAS_POWER_WELL(dev))
  1402. i915_remove_power_well(dev);
  1403. drm_vblank_cleanup(dev);
  1404. out_gem_unload:
  1405. if (dev_priv->mm.inactive_shrinker.scan_objects)
  1406. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1407. if (dev->pdev->msi_enabled)
  1408. pci_disable_msi(dev->pdev);
  1409. intel_teardown_gmbus(dev);
  1410. intel_teardown_mchbar(dev);
  1411. destroy_workqueue(dev_priv->wq);
  1412. out_mtrrfree:
  1413. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1414. io_mapping_free(dev_priv->gtt.mappable);
  1415. out_gtt:
  1416. list_del(&dev_priv->gtt.base.global_link);
  1417. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1418. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1419. out_regs:
  1420. intel_uncore_fini(dev);
  1421. pci_iounmap(dev->pdev, dev_priv->regs);
  1422. put_bridge:
  1423. pci_dev_put(dev_priv->bridge_dev);
  1424. free_priv:
  1425. if (dev_priv->slab)
  1426. kmem_cache_destroy(dev_priv->slab);
  1427. kfree(dev_priv);
  1428. return ret;
  1429. }
  1430. int i915_driver_unload(struct drm_device *dev)
  1431. {
  1432. struct drm_i915_private *dev_priv = dev->dev_private;
  1433. int ret;
  1434. intel_gpu_ips_teardown();
  1435. if (HAS_POWER_WELL(dev)) {
  1436. /* The i915.ko module is still not prepared to be loaded when
  1437. * the power well is not enabled, so just enable it in case
  1438. * we're going to unload/reload. */
  1439. intel_set_power_well(dev, true);
  1440. i915_remove_power_well(dev);
  1441. }
  1442. i915_teardown_sysfs(dev);
  1443. if (dev_priv->mm.inactive_shrinker.scan_objects)
  1444. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1445. mutex_lock(&dev->struct_mutex);
  1446. ret = i915_gpu_idle(dev);
  1447. if (ret)
  1448. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1449. i915_gem_retire_requests(dev);
  1450. mutex_unlock(&dev->struct_mutex);
  1451. /* Cancel the retire work handler, which should be idle now. */
  1452. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1453. io_mapping_free(dev_priv->gtt.mappable);
  1454. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1455. acpi_video_unregister();
  1456. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1457. intel_fbdev_fini(dev);
  1458. intel_modeset_cleanup(dev);
  1459. cancel_work_sync(&dev_priv->console_resume_work);
  1460. /*
  1461. * free the memory space allocated for the child device
  1462. * config parsed from VBT
  1463. */
  1464. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1465. kfree(dev_priv->vbt.child_dev);
  1466. dev_priv->vbt.child_dev = NULL;
  1467. dev_priv->vbt.child_dev_num = 0;
  1468. }
  1469. vga_switcheroo_unregister_client(dev->pdev);
  1470. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1471. }
  1472. /* Free error state after interrupts are fully disabled. */
  1473. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1474. cancel_work_sync(&dev_priv->gpu_error.work);
  1475. i915_destroy_error_state(dev);
  1476. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  1477. if (dev->pdev->msi_enabled)
  1478. pci_disable_msi(dev->pdev);
  1479. intel_opregion_fini(dev);
  1480. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1481. /* Flush any outstanding unpin_work. */
  1482. flush_workqueue(dev_priv->wq);
  1483. mutex_lock(&dev->struct_mutex);
  1484. i915_gem_free_all_phys_object(dev);
  1485. i915_gem_cleanup_ringbuffer(dev);
  1486. i915_gem_context_fini(dev);
  1487. mutex_unlock(&dev->struct_mutex);
  1488. i915_gem_cleanup_aliasing_ppgtt(dev);
  1489. i915_gem_cleanup_stolen(dev);
  1490. if (!I915_NEED_GFX_HWS(dev))
  1491. i915_free_hws(dev);
  1492. }
  1493. list_del(&dev_priv->gtt.base.global_link);
  1494. WARN_ON(!list_empty(&dev_priv->vm_list));
  1495. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1496. drm_vblank_cleanup(dev);
  1497. intel_teardown_gmbus(dev);
  1498. intel_teardown_mchbar(dev);
  1499. destroy_workqueue(dev_priv->wq);
  1500. pm_qos_remove_request(&dev_priv->pm_qos);
  1501. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1502. intel_uncore_fini(dev);
  1503. if (dev_priv->regs != NULL)
  1504. pci_iounmap(dev->pdev, dev_priv->regs);
  1505. if (dev_priv->slab)
  1506. kmem_cache_destroy(dev_priv->slab);
  1507. pci_dev_put(dev_priv->bridge_dev);
  1508. kfree(dev->dev_private);
  1509. return 0;
  1510. }
  1511. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1512. {
  1513. int ret;
  1514. ret = i915_gem_open(dev, file);
  1515. if (ret)
  1516. return ret;
  1517. return 0;
  1518. }
  1519. /**
  1520. * i915_driver_lastclose - clean up after all DRM clients have exited
  1521. * @dev: DRM device
  1522. *
  1523. * Take care of cleaning up after all DRM clients have exited. In the
  1524. * mode setting case, we want to restore the kernel's initial mode (just
  1525. * in case the last client left us in a bad state).
  1526. *
  1527. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1528. * and DMA structures, since the kernel won't be using them, and clea
  1529. * up any GEM state.
  1530. */
  1531. void i915_driver_lastclose(struct drm_device * dev)
  1532. {
  1533. drm_i915_private_t *dev_priv = dev->dev_private;
  1534. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1535. * goes right around and calls lastclose. Check for this and don't clean
  1536. * up anything. */
  1537. if (!dev_priv)
  1538. return;
  1539. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1540. intel_fbdev_restore_mode(dev);
  1541. vga_switcheroo_process_delayed_switch();
  1542. return;
  1543. }
  1544. i915_gem_lastclose(dev);
  1545. i915_dma_cleanup(dev);
  1546. }
  1547. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1548. {
  1549. i915_gem_context_close(dev, file_priv);
  1550. i915_gem_release(dev, file_priv);
  1551. }
  1552. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1553. {
  1554. struct drm_i915_file_private *file_priv = file->driver_priv;
  1555. kfree(file_priv);
  1556. }
  1557. const struct drm_ioctl_desc i915_ioctls[] = {
  1558. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1559. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1560. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1561. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1562. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1563. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1564. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
  1565. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1566. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1567. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1568. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1569. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1570. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1571. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1572. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1573. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1574. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1575. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1576. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1577. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1578. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1579. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1580. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1581. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1582. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1583. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1584. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1585. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1586. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1587. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1588. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1589. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1590. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1591. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1592. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1593. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1594. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1595. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1596. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1597. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1598. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1599. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1600. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1601. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1602. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1603. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1604. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1605. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1606. };
  1607. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1608. /*
  1609. * This is really ugly: Because old userspace abused the linux agp interface to
  1610. * manage the gtt, we need to claim that all intel devices are agp. For
  1611. * otherwise the drm core refuses to initialize the agp support code.
  1612. */
  1613. int i915_driver_device_is_agp(struct drm_device * dev)
  1614. {
  1615. return 1;
  1616. }