i915_debugfs.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <linux/list_sort.h>
  33. #include <asm/msr-index.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include "intel_ringbuffer.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  82. {
  83. return obj->has_global_gtt_mapping ? "g" : " ";
  84. }
  85. static void
  86. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  87. {
  88. struct i915_vma *vma;
  89. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  90. &obj->base,
  91. get_pin_flag(obj),
  92. get_tiling_flag(obj),
  93. get_global_flag(obj),
  94. obj->base.size / 1024,
  95. obj->base.read_domains,
  96. obj->base.write_domain,
  97. obj->last_read_seqno,
  98. obj->last_write_seqno,
  99. obj->last_fenced_seqno,
  100. i915_cache_level_str(obj->cache_level),
  101. obj->dirty ? " dirty" : "",
  102. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  103. if (obj->base.name)
  104. seq_printf(m, " (name: %d)", obj->base.name);
  105. if (obj->pin_count)
  106. seq_printf(m, " (pinned x %d)", obj->pin_count);
  107. if (obj->pin_display)
  108. seq_printf(m, " (display)");
  109. if (obj->fence_reg != I915_FENCE_REG_NONE)
  110. seq_printf(m, " (fence: %d)", obj->fence_reg);
  111. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  112. if (!i915_is_ggtt(vma->vm))
  113. seq_puts(m, " (pp");
  114. else
  115. seq_puts(m, " (g");
  116. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  117. vma->node.start, vma->node.size);
  118. }
  119. if (obj->stolen)
  120. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  121. if (obj->pin_mappable || obj->fault_mappable) {
  122. char s[3], *t = s;
  123. if (obj->pin_mappable)
  124. *t++ = 'p';
  125. if (obj->fault_mappable)
  126. *t++ = 'f';
  127. *t = '\0';
  128. seq_printf(m, " (%s mappable)", s);
  129. }
  130. if (obj->ring != NULL)
  131. seq_printf(m, " (%s)", obj->ring->name);
  132. }
  133. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  134. {
  135. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  136. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  137. seq_putc(m, ' ');
  138. }
  139. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  140. {
  141. struct drm_info_node *node = (struct drm_info_node *) m->private;
  142. uintptr_t list = (uintptr_t) node->info_ent->data;
  143. struct list_head *head;
  144. struct drm_device *dev = node->minor->dev;
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. struct i915_address_space *vm = &dev_priv->gtt.base;
  147. struct i915_vma *vma;
  148. size_t total_obj_size, total_gtt_size;
  149. int count, ret;
  150. ret = mutex_lock_interruptible(&dev->struct_mutex);
  151. if (ret)
  152. return ret;
  153. /* FIXME: the user of this interface might want more than just GGTT */
  154. switch (list) {
  155. case ACTIVE_LIST:
  156. seq_puts(m, "Active:\n");
  157. head = &vm->active_list;
  158. break;
  159. case INACTIVE_LIST:
  160. seq_puts(m, "Inactive:\n");
  161. head = &vm->inactive_list;
  162. break;
  163. default:
  164. mutex_unlock(&dev->struct_mutex);
  165. return -EINVAL;
  166. }
  167. total_obj_size = total_gtt_size = count = 0;
  168. list_for_each_entry(vma, head, mm_list) {
  169. seq_printf(m, " ");
  170. describe_obj(m, vma->obj);
  171. seq_printf(m, "\n");
  172. total_obj_size += vma->obj->base.size;
  173. total_gtt_size += vma->node.size;
  174. count++;
  175. }
  176. mutex_unlock(&dev->struct_mutex);
  177. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  178. count, total_obj_size, total_gtt_size);
  179. return 0;
  180. }
  181. static int obj_rank_by_stolen(void *priv,
  182. struct list_head *A, struct list_head *B)
  183. {
  184. struct drm_i915_gem_object *a =
  185. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  186. struct drm_i915_gem_object *b =
  187. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  188. return a->stolen->start - b->stolen->start;
  189. }
  190. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  191. {
  192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  193. struct drm_device *dev = node->minor->dev;
  194. struct drm_i915_private *dev_priv = dev->dev_private;
  195. struct drm_i915_gem_object *obj;
  196. size_t total_obj_size, total_gtt_size;
  197. LIST_HEAD(stolen);
  198. int count, ret;
  199. ret = mutex_lock_interruptible(&dev->struct_mutex);
  200. if (ret)
  201. return ret;
  202. total_obj_size = total_gtt_size = count = 0;
  203. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  204. if (obj->stolen == NULL)
  205. continue;
  206. list_add(&obj->obj_exec_link, &stolen);
  207. total_obj_size += obj->base.size;
  208. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  209. count++;
  210. }
  211. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  212. if (obj->stolen == NULL)
  213. continue;
  214. list_add(&obj->obj_exec_link, &stolen);
  215. total_obj_size += obj->base.size;
  216. count++;
  217. }
  218. list_sort(NULL, &stolen, obj_rank_by_stolen);
  219. seq_puts(m, "Stolen:\n");
  220. while (!list_empty(&stolen)) {
  221. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  222. seq_puts(m, " ");
  223. describe_obj(m, obj);
  224. seq_putc(m, '\n');
  225. list_del_init(&obj->obj_exec_link);
  226. }
  227. mutex_unlock(&dev->struct_mutex);
  228. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  229. count, total_obj_size, total_gtt_size);
  230. return 0;
  231. }
  232. #define count_objects(list, member) do { \
  233. list_for_each_entry(obj, list, member) { \
  234. size += i915_gem_obj_ggtt_size(obj); \
  235. ++count; \
  236. if (obj->map_and_fenceable) { \
  237. mappable_size += i915_gem_obj_ggtt_size(obj); \
  238. ++mappable_count; \
  239. } \
  240. } \
  241. } while (0)
  242. struct file_stats {
  243. int count;
  244. size_t total, active, inactive, unbound;
  245. };
  246. static int per_file_stats(int id, void *ptr, void *data)
  247. {
  248. struct drm_i915_gem_object *obj = ptr;
  249. struct file_stats *stats = data;
  250. stats->count++;
  251. stats->total += obj->base.size;
  252. if (i915_gem_obj_ggtt_bound(obj)) {
  253. if (!list_empty(&obj->ring_list))
  254. stats->active += obj->base.size;
  255. else
  256. stats->inactive += obj->base.size;
  257. } else {
  258. if (!list_empty(&obj->global_list))
  259. stats->unbound += obj->base.size;
  260. }
  261. return 0;
  262. }
  263. #define count_vmas(list, member) do { \
  264. list_for_each_entry(vma, list, member) { \
  265. size += i915_gem_obj_ggtt_size(vma->obj); \
  266. ++count; \
  267. if (vma->obj->map_and_fenceable) { \
  268. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  269. ++mappable_count; \
  270. } \
  271. } \
  272. } while (0)
  273. static int i915_gem_object_info(struct seq_file *m, void* data)
  274. {
  275. struct drm_info_node *node = (struct drm_info_node *) m->private;
  276. struct drm_device *dev = node->minor->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. u32 count, mappable_count, purgeable_count;
  279. size_t size, mappable_size, purgeable_size;
  280. struct drm_i915_gem_object *obj;
  281. struct i915_address_space *vm = &dev_priv->gtt.base;
  282. struct drm_file *file;
  283. struct i915_vma *vma;
  284. int ret;
  285. ret = mutex_lock_interruptible(&dev->struct_mutex);
  286. if (ret)
  287. return ret;
  288. seq_printf(m, "%u objects, %zu bytes\n",
  289. dev_priv->mm.object_count,
  290. dev_priv->mm.object_memory);
  291. size = count = mappable_size = mappable_count = 0;
  292. count_objects(&dev_priv->mm.bound_list, global_list);
  293. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  294. count, mappable_count, size, mappable_size);
  295. size = count = mappable_size = mappable_count = 0;
  296. count_vmas(&vm->active_list, mm_list);
  297. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  298. count, mappable_count, size, mappable_size);
  299. size = count = mappable_size = mappable_count = 0;
  300. count_vmas(&vm->inactive_list, mm_list);
  301. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  302. count, mappable_count, size, mappable_size);
  303. size = count = purgeable_size = purgeable_count = 0;
  304. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  305. size += obj->base.size, ++count;
  306. if (obj->madv == I915_MADV_DONTNEED)
  307. purgeable_size += obj->base.size, ++purgeable_count;
  308. }
  309. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  310. size = count = mappable_size = mappable_count = 0;
  311. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  312. if (obj->fault_mappable) {
  313. size += i915_gem_obj_ggtt_size(obj);
  314. ++count;
  315. }
  316. if (obj->pin_mappable) {
  317. mappable_size += i915_gem_obj_ggtt_size(obj);
  318. ++mappable_count;
  319. }
  320. if (obj->madv == I915_MADV_DONTNEED) {
  321. purgeable_size += obj->base.size;
  322. ++purgeable_count;
  323. }
  324. }
  325. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  326. purgeable_count, purgeable_size);
  327. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  328. mappable_count, mappable_size);
  329. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  330. count, size);
  331. seq_printf(m, "%zu [%lu] gtt total\n",
  332. dev_priv->gtt.base.total,
  333. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  334. seq_putc(m, '\n');
  335. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  336. struct file_stats stats;
  337. memset(&stats, 0, sizeof(stats));
  338. idr_for_each(&file->object_idr, per_file_stats, &stats);
  339. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  340. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  341. stats.count,
  342. stats.total,
  343. stats.active,
  344. stats.inactive,
  345. stats.unbound);
  346. }
  347. mutex_unlock(&dev->struct_mutex);
  348. return 0;
  349. }
  350. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  351. {
  352. struct drm_info_node *node = (struct drm_info_node *) m->private;
  353. struct drm_device *dev = node->minor->dev;
  354. uintptr_t list = (uintptr_t) node->info_ent->data;
  355. struct drm_i915_private *dev_priv = dev->dev_private;
  356. struct drm_i915_gem_object *obj;
  357. size_t total_obj_size, total_gtt_size;
  358. int count, ret;
  359. ret = mutex_lock_interruptible(&dev->struct_mutex);
  360. if (ret)
  361. return ret;
  362. total_obj_size = total_gtt_size = count = 0;
  363. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  364. if (list == PINNED_LIST && obj->pin_count == 0)
  365. continue;
  366. seq_puts(m, " ");
  367. describe_obj(m, obj);
  368. seq_putc(m, '\n');
  369. total_obj_size += obj->base.size;
  370. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  371. count++;
  372. }
  373. mutex_unlock(&dev->struct_mutex);
  374. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  375. count, total_obj_size, total_gtt_size);
  376. return 0;
  377. }
  378. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  379. {
  380. struct drm_info_node *node = (struct drm_info_node *) m->private;
  381. struct drm_device *dev = node->minor->dev;
  382. unsigned long flags;
  383. struct intel_crtc *crtc;
  384. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  385. const char pipe = pipe_name(crtc->pipe);
  386. const char plane = plane_name(crtc->plane);
  387. struct intel_unpin_work *work;
  388. spin_lock_irqsave(&dev->event_lock, flags);
  389. work = crtc->unpin_work;
  390. if (work == NULL) {
  391. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  392. pipe, plane);
  393. } else {
  394. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  395. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  396. pipe, plane);
  397. } else {
  398. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  399. pipe, plane);
  400. }
  401. if (work->enable_stall_check)
  402. seq_puts(m, "Stall check enabled, ");
  403. else
  404. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  405. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  406. if (work->old_fb_obj) {
  407. struct drm_i915_gem_object *obj = work->old_fb_obj;
  408. if (obj)
  409. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  410. i915_gem_obj_ggtt_offset(obj));
  411. }
  412. if (work->pending_flip_obj) {
  413. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  414. if (obj)
  415. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  416. i915_gem_obj_ggtt_offset(obj));
  417. }
  418. }
  419. spin_unlock_irqrestore(&dev->event_lock, flags);
  420. }
  421. return 0;
  422. }
  423. static int i915_gem_request_info(struct seq_file *m, void *data)
  424. {
  425. struct drm_info_node *node = (struct drm_info_node *) m->private;
  426. struct drm_device *dev = node->minor->dev;
  427. drm_i915_private_t *dev_priv = dev->dev_private;
  428. struct intel_ring_buffer *ring;
  429. struct drm_i915_gem_request *gem_request;
  430. int ret, count, i;
  431. ret = mutex_lock_interruptible(&dev->struct_mutex);
  432. if (ret)
  433. return ret;
  434. count = 0;
  435. for_each_ring(ring, dev_priv, i) {
  436. if (list_empty(&ring->request_list))
  437. continue;
  438. seq_printf(m, "%s requests:\n", ring->name);
  439. list_for_each_entry(gem_request,
  440. &ring->request_list,
  441. list) {
  442. seq_printf(m, " %d @ %d\n",
  443. gem_request->seqno,
  444. (int) (jiffies - gem_request->emitted_jiffies));
  445. }
  446. count++;
  447. }
  448. mutex_unlock(&dev->struct_mutex);
  449. if (count == 0)
  450. seq_puts(m, "No requests\n");
  451. return 0;
  452. }
  453. static void i915_ring_seqno_info(struct seq_file *m,
  454. struct intel_ring_buffer *ring)
  455. {
  456. if (ring->get_seqno) {
  457. seq_printf(m, "Current sequence (%s): %u\n",
  458. ring->name, ring->get_seqno(ring, false));
  459. }
  460. }
  461. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  462. {
  463. struct drm_info_node *node = (struct drm_info_node *) m->private;
  464. struct drm_device *dev = node->minor->dev;
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. struct intel_ring_buffer *ring;
  467. int ret, i;
  468. ret = mutex_lock_interruptible(&dev->struct_mutex);
  469. if (ret)
  470. return ret;
  471. for_each_ring(ring, dev_priv, i)
  472. i915_ring_seqno_info(m, ring);
  473. mutex_unlock(&dev->struct_mutex);
  474. return 0;
  475. }
  476. static int i915_interrupt_info(struct seq_file *m, void *data)
  477. {
  478. struct drm_info_node *node = (struct drm_info_node *) m->private;
  479. struct drm_device *dev = node->minor->dev;
  480. drm_i915_private_t *dev_priv = dev->dev_private;
  481. struct intel_ring_buffer *ring;
  482. int ret, i, pipe;
  483. ret = mutex_lock_interruptible(&dev->struct_mutex);
  484. if (ret)
  485. return ret;
  486. if (IS_VALLEYVIEW(dev)) {
  487. seq_printf(m, "Display IER:\t%08x\n",
  488. I915_READ(VLV_IER));
  489. seq_printf(m, "Display IIR:\t%08x\n",
  490. I915_READ(VLV_IIR));
  491. seq_printf(m, "Display IIR_RW:\t%08x\n",
  492. I915_READ(VLV_IIR_RW));
  493. seq_printf(m, "Display IMR:\t%08x\n",
  494. I915_READ(VLV_IMR));
  495. for_each_pipe(pipe)
  496. seq_printf(m, "Pipe %c stat:\t%08x\n",
  497. pipe_name(pipe),
  498. I915_READ(PIPESTAT(pipe)));
  499. seq_printf(m, "Master IER:\t%08x\n",
  500. I915_READ(VLV_MASTER_IER));
  501. seq_printf(m, "Render IER:\t%08x\n",
  502. I915_READ(GTIER));
  503. seq_printf(m, "Render IIR:\t%08x\n",
  504. I915_READ(GTIIR));
  505. seq_printf(m, "Render IMR:\t%08x\n",
  506. I915_READ(GTIMR));
  507. seq_printf(m, "PM IER:\t\t%08x\n",
  508. I915_READ(GEN6_PMIER));
  509. seq_printf(m, "PM IIR:\t\t%08x\n",
  510. I915_READ(GEN6_PMIIR));
  511. seq_printf(m, "PM IMR:\t\t%08x\n",
  512. I915_READ(GEN6_PMIMR));
  513. seq_printf(m, "Port hotplug:\t%08x\n",
  514. I915_READ(PORT_HOTPLUG_EN));
  515. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  516. I915_READ(VLV_DPFLIPSTAT));
  517. seq_printf(m, "DPINVGTT:\t%08x\n",
  518. I915_READ(DPINVGTT));
  519. } else if (!HAS_PCH_SPLIT(dev)) {
  520. seq_printf(m, "Interrupt enable: %08x\n",
  521. I915_READ(IER));
  522. seq_printf(m, "Interrupt identity: %08x\n",
  523. I915_READ(IIR));
  524. seq_printf(m, "Interrupt mask: %08x\n",
  525. I915_READ(IMR));
  526. for_each_pipe(pipe)
  527. seq_printf(m, "Pipe %c stat: %08x\n",
  528. pipe_name(pipe),
  529. I915_READ(PIPESTAT(pipe)));
  530. } else {
  531. seq_printf(m, "North Display Interrupt enable: %08x\n",
  532. I915_READ(DEIER));
  533. seq_printf(m, "North Display Interrupt identity: %08x\n",
  534. I915_READ(DEIIR));
  535. seq_printf(m, "North Display Interrupt mask: %08x\n",
  536. I915_READ(DEIMR));
  537. seq_printf(m, "South Display Interrupt enable: %08x\n",
  538. I915_READ(SDEIER));
  539. seq_printf(m, "South Display Interrupt identity: %08x\n",
  540. I915_READ(SDEIIR));
  541. seq_printf(m, "South Display Interrupt mask: %08x\n",
  542. I915_READ(SDEIMR));
  543. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  544. I915_READ(GTIER));
  545. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  546. I915_READ(GTIIR));
  547. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  548. I915_READ(GTIMR));
  549. }
  550. seq_printf(m, "Interrupts received: %d\n",
  551. atomic_read(&dev_priv->irq_received));
  552. for_each_ring(ring, dev_priv, i) {
  553. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  554. seq_printf(m,
  555. "Graphics Interrupt mask (%s): %08x\n",
  556. ring->name, I915_READ_IMR(ring));
  557. }
  558. i915_ring_seqno_info(m, ring);
  559. }
  560. mutex_unlock(&dev->struct_mutex);
  561. return 0;
  562. }
  563. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  564. {
  565. struct drm_info_node *node = (struct drm_info_node *) m->private;
  566. struct drm_device *dev = node->minor->dev;
  567. drm_i915_private_t *dev_priv = dev->dev_private;
  568. int i, ret;
  569. ret = mutex_lock_interruptible(&dev->struct_mutex);
  570. if (ret)
  571. return ret;
  572. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  573. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  574. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  575. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  576. seq_printf(m, "Fence %d, pin count = %d, object = ",
  577. i, dev_priv->fence_regs[i].pin_count);
  578. if (obj == NULL)
  579. seq_puts(m, "unused");
  580. else
  581. describe_obj(m, obj);
  582. seq_putc(m, '\n');
  583. }
  584. mutex_unlock(&dev->struct_mutex);
  585. return 0;
  586. }
  587. static int i915_hws_info(struct seq_file *m, void *data)
  588. {
  589. struct drm_info_node *node = (struct drm_info_node *) m->private;
  590. struct drm_device *dev = node->minor->dev;
  591. drm_i915_private_t *dev_priv = dev->dev_private;
  592. struct intel_ring_buffer *ring;
  593. const u32 *hws;
  594. int i;
  595. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  596. hws = ring->status_page.page_addr;
  597. if (hws == NULL)
  598. return 0;
  599. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  600. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  601. i * 4,
  602. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  603. }
  604. return 0;
  605. }
  606. static ssize_t
  607. i915_error_state_write(struct file *filp,
  608. const char __user *ubuf,
  609. size_t cnt,
  610. loff_t *ppos)
  611. {
  612. struct i915_error_state_file_priv *error_priv = filp->private_data;
  613. struct drm_device *dev = error_priv->dev;
  614. int ret;
  615. DRM_DEBUG_DRIVER("Resetting error state\n");
  616. ret = mutex_lock_interruptible(&dev->struct_mutex);
  617. if (ret)
  618. return ret;
  619. i915_destroy_error_state(dev);
  620. mutex_unlock(&dev->struct_mutex);
  621. return cnt;
  622. }
  623. static int i915_error_state_open(struct inode *inode, struct file *file)
  624. {
  625. struct drm_device *dev = inode->i_private;
  626. struct i915_error_state_file_priv *error_priv;
  627. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  628. if (!error_priv)
  629. return -ENOMEM;
  630. error_priv->dev = dev;
  631. i915_error_state_get(dev, error_priv);
  632. file->private_data = error_priv;
  633. return 0;
  634. }
  635. static int i915_error_state_release(struct inode *inode, struct file *file)
  636. {
  637. struct i915_error_state_file_priv *error_priv = file->private_data;
  638. i915_error_state_put(error_priv);
  639. kfree(error_priv);
  640. return 0;
  641. }
  642. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  643. size_t count, loff_t *pos)
  644. {
  645. struct i915_error_state_file_priv *error_priv = file->private_data;
  646. struct drm_i915_error_state_buf error_str;
  647. loff_t tmp_pos = 0;
  648. ssize_t ret_count = 0;
  649. int ret;
  650. ret = i915_error_state_buf_init(&error_str, count, *pos);
  651. if (ret)
  652. return ret;
  653. ret = i915_error_state_to_str(&error_str, error_priv);
  654. if (ret)
  655. goto out;
  656. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  657. error_str.buf,
  658. error_str.bytes);
  659. if (ret_count < 0)
  660. ret = ret_count;
  661. else
  662. *pos = error_str.start + ret_count;
  663. out:
  664. i915_error_state_buf_release(&error_str);
  665. return ret ?: ret_count;
  666. }
  667. static const struct file_operations i915_error_state_fops = {
  668. .owner = THIS_MODULE,
  669. .open = i915_error_state_open,
  670. .read = i915_error_state_read,
  671. .write = i915_error_state_write,
  672. .llseek = default_llseek,
  673. .release = i915_error_state_release,
  674. };
  675. static int
  676. i915_next_seqno_get(void *data, u64 *val)
  677. {
  678. struct drm_device *dev = data;
  679. drm_i915_private_t *dev_priv = dev->dev_private;
  680. int ret;
  681. ret = mutex_lock_interruptible(&dev->struct_mutex);
  682. if (ret)
  683. return ret;
  684. *val = dev_priv->next_seqno;
  685. mutex_unlock(&dev->struct_mutex);
  686. return 0;
  687. }
  688. static int
  689. i915_next_seqno_set(void *data, u64 val)
  690. {
  691. struct drm_device *dev = data;
  692. int ret;
  693. ret = mutex_lock_interruptible(&dev->struct_mutex);
  694. if (ret)
  695. return ret;
  696. ret = i915_gem_set_seqno(dev, val);
  697. mutex_unlock(&dev->struct_mutex);
  698. return ret;
  699. }
  700. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  701. i915_next_seqno_get, i915_next_seqno_set,
  702. "0x%llx\n");
  703. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  704. {
  705. struct drm_info_node *node = (struct drm_info_node *) m->private;
  706. struct drm_device *dev = node->minor->dev;
  707. drm_i915_private_t *dev_priv = dev->dev_private;
  708. u16 crstanddelay;
  709. int ret;
  710. ret = mutex_lock_interruptible(&dev->struct_mutex);
  711. if (ret)
  712. return ret;
  713. crstanddelay = I915_READ16(CRSTANDVID);
  714. mutex_unlock(&dev->struct_mutex);
  715. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  716. return 0;
  717. }
  718. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  719. {
  720. struct drm_info_node *node = (struct drm_info_node *) m->private;
  721. struct drm_device *dev = node->minor->dev;
  722. drm_i915_private_t *dev_priv = dev->dev_private;
  723. int ret;
  724. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  725. if (IS_GEN5(dev)) {
  726. u16 rgvswctl = I915_READ16(MEMSWCTL);
  727. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  728. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  729. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  730. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  731. MEMSTAT_VID_SHIFT);
  732. seq_printf(m, "Current P-state: %d\n",
  733. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  734. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  735. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  736. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  737. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  738. u32 rpstat, cagf, reqf;
  739. u32 rpupei, rpcurup, rpprevup;
  740. u32 rpdownei, rpcurdown, rpprevdown;
  741. int max_freq;
  742. /* RPSTAT1 is in the GT power well */
  743. ret = mutex_lock_interruptible(&dev->struct_mutex);
  744. if (ret)
  745. return ret;
  746. gen6_gt_force_wake_get(dev_priv);
  747. reqf = I915_READ(GEN6_RPNSWREQ);
  748. reqf &= ~GEN6_TURBO_DISABLE;
  749. if (IS_HASWELL(dev))
  750. reqf >>= 24;
  751. else
  752. reqf >>= 25;
  753. reqf *= GT_FREQUENCY_MULTIPLIER;
  754. rpstat = I915_READ(GEN6_RPSTAT1);
  755. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  756. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  757. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  758. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  759. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  760. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  761. if (IS_HASWELL(dev))
  762. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  763. else
  764. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  765. cagf *= GT_FREQUENCY_MULTIPLIER;
  766. gen6_gt_force_wake_put(dev_priv);
  767. mutex_unlock(&dev->struct_mutex);
  768. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  769. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  770. seq_printf(m, "Render p-state ratio: %d\n",
  771. (gt_perf_status & 0xff00) >> 8);
  772. seq_printf(m, "Render p-state VID: %d\n",
  773. gt_perf_status & 0xff);
  774. seq_printf(m, "Render p-state limit: %d\n",
  775. rp_state_limits & 0xff);
  776. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  777. seq_printf(m, "CAGF: %dMHz\n", cagf);
  778. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  779. GEN6_CURICONT_MASK);
  780. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  781. GEN6_CURBSYTAVG_MASK);
  782. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  783. GEN6_CURBSYTAVG_MASK);
  784. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  785. GEN6_CURIAVG_MASK);
  786. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  787. GEN6_CURBSYTAVG_MASK);
  788. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  789. GEN6_CURBSYTAVG_MASK);
  790. max_freq = (rp_state_cap & 0xff0000) >> 16;
  791. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  792. max_freq * GT_FREQUENCY_MULTIPLIER);
  793. max_freq = (rp_state_cap & 0xff00) >> 8;
  794. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  795. max_freq * GT_FREQUENCY_MULTIPLIER);
  796. max_freq = rp_state_cap & 0xff;
  797. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  798. max_freq * GT_FREQUENCY_MULTIPLIER);
  799. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  800. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  801. } else if (IS_VALLEYVIEW(dev)) {
  802. u32 freq_sts, val;
  803. mutex_lock(&dev_priv->rps.hw_lock);
  804. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  805. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  806. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  807. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  808. seq_printf(m, "max GPU freq: %d MHz\n",
  809. vlv_gpu_freq(dev_priv->mem_freq, val));
  810. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  811. seq_printf(m, "min GPU freq: %d MHz\n",
  812. vlv_gpu_freq(dev_priv->mem_freq, val));
  813. seq_printf(m, "current GPU freq: %d MHz\n",
  814. vlv_gpu_freq(dev_priv->mem_freq,
  815. (freq_sts >> 8) & 0xff));
  816. mutex_unlock(&dev_priv->rps.hw_lock);
  817. } else {
  818. seq_puts(m, "no P-state info available\n");
  819. }
  820. return 0;
  821. }
  822. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  823. {
  824. struct drm_info_node *node = (struct drm_info_node *) m->private;
  825. struct drm_device *dev = node->minor->dev;
  826. drm_i915_private_t *dev_priv = dev->dev_private;
  827. u32 delayfreq;
  828. int ret, i;
  829. ret = mutex_lock_interruptible(&dev->struct_mutex);
  830. if (ret)
  831. return ret;
  832. for (i = 0; i < 16; i++) {
  833. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  834. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  835. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  836. }
  837. mutex_unlock(&dev->struct_mutex);
  838. return 0;
  839. }
  840. static inline int MAP_TO_MV(int map)
  841. {
  842. return 1250 - (map * 25);
  843. }
  844. static int i915_inttoext_table(struct seq_file *m, void *unused)
  845. {
  846. struct drm_info_node *node = (struct drm_info_node *) m->private;
  847. struct drm_device *dev = node->minor->dev;
  848. drm_i915_private_t *dev_priv = dev->dev_private;
  849. u32 inttoext;
  850. int ret, i;
  851. ret = mutex_lock_interruptible(&dev->struct_mutex);
  852. if (ret)
  853. return ret;
  854. for (i = 1; i <= 32; i++) {
  855. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  856. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  857. }
  858. mutex_unlock(&dev->struct_mutex);
  859. return 0;
  860. }
  861. static int ironlake_drpc_info(struct seq_file *m)
  862. {
  863. struct drm_info_node *node = (struct drm_info_node *) m->private;
  864. struct drm_device *dev = node->minor->dev;
  865. drm_i915_private_t *dev_priv = dev->dev_private;
  866. u32 rgvmodectl, rstdbyctl;
  867. u16 crstandvid;
  868. int ret;
  869. ret = mutex_lock_interruptible(&dev->struct_mutex);
  870. if (ret)
  871. return ret;
  872. rgvmodectl = I915_READ(MEMMODECTL);
  873. rstdbyctl = I915_READ(RSTDBYCTL);
  874. crstandvid = I915_READ16(CRSTANDVID);
  875. mutex_unlock(&dev->struct_mutex);
  876. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  877. "yes" : "no");
  878. seq_printf(m, "Boost freq: %d\n",
  879. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  880. MEMMODE_BOOST_FREQ_SHIFT);
  881. seq_printf(m, "HW control enabled: %s\n",
  882. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  883. seq_printf(m, "SW control enabled: %s\n",
  884. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  885. seq_printf(m, "Gated voltage change: %s\n",
  886. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  887. seq_printf(m, "Starting frequency: P%d\n",
  888. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  889. seq_printf(m, "Max P-state: P%d\n",
  890. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  891. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  892. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  893. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  894. seq_printf(m, "Render standby enabled: %s\n",
  895. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  896. seq_puts(m, "Current RS state: ");
  897. switch (rstdbyctl & RSX_STATUS_MASK) {
  898. case RSX_STATUS_ON:
  899. seq_puts(m, "on\n");
  900. break;
  901. case RSX_STATUS_RC1:
  902. seq_puts(m, "RC1\n");
  903. break;
  904. case RSX_STATUS_RC1E:
  905. seq_puts(m, "RC1E\n");
  906. break;
  907. case RSX_STATUS_RS1:
  908. seq_puts(m, "RS1\n");
  909. break;
  910. case RSX_STATUS_RS2:
  911. seq_puts(m, "RS2 (RC6)\n");
  912. break;
  913. case RSX_STATUS_RS3:
  914. seq_puts(m, "RC3 (RC6+)\n");
  915. break;
  916. default:
  917. seq_puts(m, "unknown\n");
  918. break;
  919. }
  920. return 0;
  921. }
  922. static int gen6_drpc_info(struct seq_file *m)
  923. {
  924. struct drm_info_node *node = (struct drm_info_node *) m->private;
  925. struct drm_device *dev = node->minor->dev;
  926. struct drm_i915_private *dev_priv = dev->dev_private;
  927. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  928. unsigned forcewake_count;
  929. int count = 0, ret;
  930. ret = mutex_lock_interruptible(&dev->struct_mutex);
  931. if (ret)
  932. return ret;
  933. spin_lock_irq(&dev_priv->uncore.lock);
  934. forcewake_count = dev_priv->uncore.forcewake_count;
  935. spin_unlock_irq(&dev_priv->uncore.lock);
  936. if (forcewake_count) {
  937. seq_puts(m, "RC information inaccurate because somebody "
  938. "holds a forcewake reference \n");
  939. } else {
  940. /* NB: we cannot use forcewake, else we read the wrong values */
  941. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  942. udelay(10);
  943. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  944. }
  945. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  946. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  947. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  948. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  949. mutex_unlock(&dev->struct_mutex);
  950. mutex_lock(&dev_priv->rps.hw_lock);
  951. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  952. mutex_unlock(&dev_priv->rps.hw_lock);
  953. seq_printf(m, "Video Turbo Mode: %s\n",
  954. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  955. seq_printf(m, "HW control enabled: %s\n",
  956. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  957. seq_printf(m, "SW control enabled: %s\n",
  958. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  959. GEN6_RP_MEDIA_SW_MODE));
  960. seq_printf(m, "RC1e Enabled: %s\n",
  961. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  962. seq_printf(m, "RC6 Enabled: %s\n",
  963. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  964. seq_printf(m, "Deep RC6 Enabled: %s\n",
  965. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  966. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  967. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  968. seq_puts(m, "Current RC state: ");
  969. switch (gt_core_status & GEN6_RCn_MASK) {
  970. case GEN6_RC0:
  971. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  972. seq_puts(m, "Core Power Down\n");
  973. else
  974. seq_puts(m, "on\n");
  975. break;
  976. case GEN6_RC3:
  977. seq_puts(m, "RC3\n");
  978. break;
  979. case GEN6_RC6:
  980. seq_puts(m, "RC6\n");
  981. break;
  982. case GEN6_RC7:
  983. seq_puts(m, "RC7\n");
  984. break;
  985. default:
  986. seq_puts(m, "Unknown\n");
  987. break;
  988. }
  989. seq_printf(m, "Core Power Down: %s\n",
  990. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  991. /* Not exactly sure what this is */
  992. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  993. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  994. seq_printf(m, "RC6 residency since boot: %u\n",
  995. I915_READ(GEN6_GT_GFX_RC6));
  996. seq_printf(m, "RC6+ residency since boot: %u\n",
  997. I915_READ(GEN6_GT_GFX_RC6p));
  998. seq_printf(m, "RC6++ residency since boot: %u\n",
  999. I915_READ(GEN6_GT_GFX_RC6pp));
  1000. seq_printf(m, "RC6 voltage: %dmV\n",
  1001. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1002. seq_printf(m, "RC6+ voltage: %dmV\n",
  1003. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1004. seq_printf(m, "RC6++ voltage: %dmV\n",
  1005. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1006. return 0;
  1007. }
  1008. static int i915_drpc_info(struct seq_file *m, void *unused)
  1009. {
  1010. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1011. struct drm_device *dev = node->minor->dev;
  1012. if (IS_GEN6(dev) || IS_GEN7(dev))
  1013. return gen6_drpc_info(m);
  1014. else
  1015. return ironlake_drpc_info(m);
  1016. }
  1017. static int i915_fbc_status(struct seq_file *m, void *unused)
  1018. {
  1019. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1020. struct drm_device *dev = node->minor->dev;
  1021. drm_i915_private_t *dev_priv = dev->dev_private;
  1022. if (!I915_HAS_FBC(dev)) {
  1023. seq_puts(m, "FBC unsupported on this chipset\n");
  1024. return 0;
  1025. }
  1026. if (intel_fbc_enabled(dev)) {
  1027. seq_puts(m, "FBC enabled\n");
  1028. } else {
  1029. seq_puts(m, "FBC disabled: ");
  1030. switch (dev_priv->fbc.no_fbc_reason) {
  1031. case FBC_OK:
  1032. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1033. break;
  1034. case FBC_UNSUPPORTED:
  1035. seq_puts(m, "unsupported by this chipset");
  1036. break;
  1037. case FBC_NO_OUTPUT:
  1038. seq_puts(m, "no outputs");
  1039. break;
  1040. case FBC_STOLEN_TOO_SMALL:
  1041. seq_puts(m, "not enough stolen memory");
  1042. break;
  1043. case FBC_UNSUPPORTED_MODE:
  1044. seq_puts(m, "mode not supported");
  1045. break;
  1046. case FBC_MODE_TOO_LARGE:
  1047. seq_puts(m, "mode too large");
  1048. break;
  1049. case FBC_BAD_PLANE:
  1050. seq_puts(m, "FBC unsupported on plane");
  1051. break;
  1052. case FBC_NOT_TILED:
  1053. seq_puts(m, "scanout buffer not tiled");
  1054. break;
  1055. case FBC_MULTIPLE_PIPES:
  1056. seq_puts(m, "multiple pipes are enabled");
  1057. break;
  1058. case FBC_MODULE_PARAM:
  1059. seq_puts(m, "disabled per module param (default off)");
  1060. break;
  1061. case FBC_CHIP_DEFAULT:
  1062. seq_puts(m, "disabled per chip default");
  1063. break;
  1064. default:
  1065. seq_puts(m, "unknown reason");
  1066. }
  1067. seq_putc(m, '\n');
  1068. }
  1069. return 0;
  1070. }
  1071. static int i915_ips_status(struct seq_file *m, void *unused)
  1072. {
  1073. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1074. struct drm_device *dev = node->minor->dev;
  1075. struct drm_i915_private *dev_priv = dev->dev_private;
  1076. if (!HAS_IPS(dev)) {
  1077. seq_puts(m, "not supported\n");
  1078. return 0;
  1079. }
  1080. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1081. seq_puts(m, "enabled\n");
  1082. else
  1083. seq_puts(m, "disabled\n");
  1084. return 0;
  1085. }
  1086. static int i915_sr_status(struct seq_file *m, void *unused)
  1087. {
  1088. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1089. struct drm_device *dev = node->minor->dev;
  1090. drm_i915_private_t *dev_priv = dev->dev_private;
  1091. bool sr_enabled = false;
  1092. if (HAS_PCH_SPLIT(dev))
  1093. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1094. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1095. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1096. else if (IS_I915GM(dev))
  1097. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1098. else if (IS_PINEVIEW(dev))
  1099. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1100. seq_printf(m, "self-refresh: %s\n",
  1101. sr_enabled ? "enabled" : "disabled");
  1102. return 0;
  1103. }
  1104. static int i915_emon_status(struct seq_file *m, void *unused)
  1105. {
  1106. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1107. struct drm_device *dev = node->minor->dev;
  1108. drm_i915_private_t *dev_priv = dev->dev_private;
  1109. unsigned long temp, chipset, gfx;
  1110. int ret;
  1111. if (!IS_GEN5(dev))
  1112. return -ENODEV;
  1113. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1114. if (ret)
  1115. return ret;
  1116. temp = i915_mch_val(dev_priv);
  1117. chipset = i915_chipset_val(dev_priv);
  1118. gfx = i915_gfx_val(dev_priv);
  1119. mutex_unlock(&dev->struct_mutex);
  1120. seq_printf(m, "GMCH temp: %ld\n", temp);
  1121. seq_printf(m, "Chipset power: %ld\n", chipset);
  1122. seq_printf(m, "GFX power: %ld\n", gfx);
  1123. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1124. return 0;
  1125. }
  1126. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1127. {
  1128. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1129. struct drm_device *dev = node->minor->dev;
  1130. drm_i915_private_t *dev_priv = dev->dev_private;
  1131. int ret;
  1132. int gpu_freq, ia_freq;
  1133. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1134. seq_puts(m, "unsupported on this chipset\n");
  1135. return 0;
  1136. }
  1137. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1138. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1139. if (ret)
  1140. return ret;
  1141. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1142. for (gpu_freq = dev_priv->rps.min_delay;
  1143. gpu_freq <= dev_priv->rps.max_delay;
  1144. gpu_freq++) {
  1145. ia_freq = gpu_freq;
  1146. sandybridge_pcode_read(dev_priv,
  1147. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1148. &ia_freq);
  1149. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1150. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1151. ((ia_freq >> 0) & 0xff) * 100,
  1152. ((ia_freq >> 8) & 0xff) * 100);
  1153. }
  1154. mutex_unlock(&dev_priv->rps.hw_lock);
  1155. return 0;
  1156. }
  1157. static int i915_gfxec(struct seq_file *m, void *unused)
  1158. {
  1159. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1160. struct drm_device *dev = node->minor->dev;
  1161. drm_i915_private_t *dev_priv = dev->dev_private;
  1162. int ret;
  1163. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1164. if (ret)
  1165. return ret;
  1166. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1167. mutex_unlock(&dev->struct_mutex);
  1168. return 0;
  1169. }
  1170. static int i915_opregion(struct seq_file *m, void *unused)
  1171. {
  1172. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1173. struct drm_device *dev = node->minor->dev;
  1174. drm_i915_private_t *dev_priv = dev->dev_private;
  1175. struct intel_opregion *opregion = &dev_priv->opregion;
  1176. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1177. int ret;
  1178. if (data == NULL)
  1179. return -ENOMEM;
  1180. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1181. if (ret)
  1182. goto out;
  1183. if (opregion->header) {
  1184. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1185. seq_write(m, data, OPREGION_SIZE);
  1186. }
  1187. mutex_unlock(&dev->struct_mutex);
  1188. out:
  1189. kfree(data);
  1190. return 0;
  1191. }
  1192. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1193. {
  1194. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1195. struct drm_device *dev = node->minor->dev;
  1196. struct intel_fbdev *ifbdev = NULL;
  1197. struct intel_framebuffer *fb;
  1198. #ifdef CONFIG_DRM_I915_FBDEV
  1199. struct drm_i915_private *dev_priv = dev->dev_private;
  1200. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1201. if (ret)
  1202. return ret;
  1203. ifbdev = dev_priv->fbdev;
  1204. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1205. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1206. fb->base.width,
  1207. fb->base.height,
  1208. fb->base.depth,
  1209. fb->base.bits_per_pixel,
  1210. atomic_read(&fb->base.refcount.refcount));
  1211. describe_obj(m, fb->obj);
  1212. seq_putc(m, '\n');
  1213. mutex_unlock(&dev->mode_config.mutex);
  1214. #endif
  1215. mutex_lock(&dev->mode_config.fb_lock);
  1216. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1217. if (&fb->base == ifbdev->helper.fb)
  1218. continue;
  1219. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1220. fb->base.width,
  1221. fb->base.height,
  1222. fb->base.depth,
  1223. fb->base.bits_per_pixel,
  1224. atomic_read(&fb->base.refcount.refcount));
  1225. describe_obj(m, fb->obj);
  1226. seq_putc(m, '\n');
  1227. }
  1228. mutex_unlock(&dev->mode_config.fb_lock);
  1229. return 0;
  1230. }
  1231. static int i915_context_status(struct seq_file *m, void *unused)
  1232. {
  1233. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1234. struct drm_device *dev = node->minor->dev;
  1235. drm_i915_private_t *dev_priv = dev->dev_private;
  1236. struct intel_ring_buffer *ring;
  1237. struct i915_hw_context *ctx;
  1238. int ret, i;
  1239. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1240. if (ret)
  1241. return ret;
  1242. if (dev_priv->ips.pwrctx) {
  1243. seq_puts(m, "power context ");
  1244. describe_obj(m, dev_priv->ips.pwrctx);
  1245. seq_putc(m, '\n');
  1246. }
  1247. if (dev_priv->ips.renderctx) {
  1248. seq_puts(m, "render context ");
  1249. describe_obj(m, dev_priv->ips.renderctx);
  1250. seq_putc(m, '\n');
  1251. }
  1252. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1253. seq_puts(m, "HW context ");
  1254. describe_ctx(m, ctx);
  1255. for_each_ring(ring, dev_priv, i)
  1256. if (ring->default_context == ctx)
  1257. seq_printf(m, "(default context %s) ", ring->name);
  1258. describe_obj(m, ctx->obj);
  1259. seq_putc(m, '\n');
  1260. }
  1261. mutex_unlock(&dev->mode_config.mutex);
  1262. return 0;
  1263. }
  1264. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1265. {
  1266. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1267. struct drm_device *dev = node->minor->dev;
  1268. struct drm_i915_private *dev_priv = dev->dev_private;
  1269. unsigned forcewake_count;
  1270. spin_lock_irq(&dev_priv->uncore.lock);
  1271. forcewake_count = dev_priv->uncore.forcewake_count;
  1272. spin_unlock_irq(&dev_priv->uncore.lock);
  1273. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1274. return 0;
  1275. }
  1276. static const char *swizzle_string(unsigned swizzle)
  1277. {
  1278. switch (swizzle) {
  1279. case I915_BIT_6_SWIZZLE_NONE:
  1280. return "none";
  1281. case I915_BIT_6_SWIZZLE_9:
  1282. return "bit9";
  1283. case I915_BIT_6_SWIZZLE_9_10:
  1284. return "bit9/bit10";
  1285. case I915_BIT_6_SWIZZLE_9_11:
  1286. return "bit9/bit11";
  1287. case I915_BIT_6_SWIZZLE_9_10_11:
  1288. return "bit9/bit10/bit11";
  1289. case I915_BIT_6_SWIZZLE_9_17:
  1290. return "bit9/bit17";
  1291. case I915_BIT_6_SWIZZLE_9_10_17:
  1292. return "bit9/bit10/bit17";
  1293. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1294. return "unknown";
  1295. }
  1296. return "bug";
  1297. }
  1298. static int i915_swizzle_info(struct seq_file *m, void *data)
  1299. {
  1300. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1301. struct drm_device *dev = node->minor->dev;
  1302. struct drm_i915_private *dev_priv = dev->dev_private;
  1303. int ret;
  1304. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1305. if (ret)
  1306. return ret;
  1307. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1308. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1309. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1310. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1311. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1312. seq_printf(m, "DDC = 0x%08x\n",
  1313. I915_READ(DCC));
  1314. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1315. I915_READ16(C0DRB3));
  1316. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1317. I915_READ16(C1DRB3));
  1318. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1319. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1320. I915_READ(MAD_DIMM_C0));
  1321. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1322. I915_READ(MAD_DIMM_C1));
  1323. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1324. I915_READ(MAD_DIMM_C2));
  1325. seq_printf(m, "TILECTL = 0x%08x\n",
  1326. I915_READ(TILECTL));
  1327. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1328. I915_READ(ARB_MODE));
  1329. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1330. I915_READ(DISP_ARB_CTL));
  1331. }
  1332. mutex_unlock(&dev->struct_mutex);
  1333. return 0;
  1334. }
  1335. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1336. {
  1337. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1338. struct drm_device *dev = node->minor->dev;
  1339. struct drm_i915_private *dev_priv = dev->dev_private;
  1340. struct intel_ring_buffer *ring;
  1341. int i, ret;
  1342. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1343. if (ret)
  1344. return ret;
  1345. if (INTEL_INFO(dev)->gen == 6)
  1346. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1347. for_each_ring(ring, dev_priv, i) {
  1348. seq_printf(m, "%s\n", ring->name);
  1349. if (INTEL_INFO(dev)->gen == 7)
  1350. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1351. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1352. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1353. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1354. }
  1355. if (dev_priv->mm.aliasing_ppgtt) {
  1356. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1357. seq_puts(m, "aliasing PPGTT:\n");
  1358. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1359. }
  1360. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1361. mutex_unlock(&dev->struct_mutex);
  1362. return 0;
  1363. }
  1364. static int i915_dpio_info(struct seq_file *m, void *data)
  1365. {
  1366. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1367. struct drm_device *dev = node->minor->dev;
  1368. struct drm_i915_private *dev_priv = dev->dev_private;
  1369. int ret;
  1370. if (!IS_VALLEYVIEW(dev)) {
  1371. seq_puts(m, "unsupported\n");
  1372. return 0;
  1373. }
  1374. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1375. if (ret)
  1376. return ret;
  1377. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1378. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1379. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1380. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1381. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1382. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1383. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1384. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1385. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1386. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1387. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1388. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1389. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1390. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1391. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1392. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1393. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1394. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1395. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1396. mutex_unlock(&dev_priv->dpio_lock);
  1397. return 0;
  1398. }
  1399. static int i915_llc(struct seq_file *m, void *data)
  1400. {
  1401. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1402. struct drm_device *dev = node->minor->dev;
  1403. struct drm_i915_private *dev_priv = dev->dev_private;
  1404. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1405. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1406. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1407. return 0;
  1408. }
  1409. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1410. {
  1411. struct drm_info_node *node = m->private;
  1412. struct drm_device *dev = node->minor->dev;
  1413. struct drm_i915_private *dev_priv = dev->dev_private;
  1414. u32 psrperf = 0;
  1415. bool enabled = false;
  1416. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1417. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1418. enabled = HAS_PSR(dev) &&
  1419. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1420. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1421. if (HAS_PSR(dev))
  1422. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1423. EDP_PSR_PERF_CNT_MASK;
  1424. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1425. return 0;
  1426. }
  1427. static int i915_energy_uJ(struct seq_file *m, void *data)
  1428. {
  1429. struct drm_info_node *node = m->private;
  1430. struct drm_device *dev = node->minor->dev;
  1431. struct drm_i915_private *dev_priv = dev->dev_private;
  1432. u64 power;
  1433. u32 units;
  1434. if (INTEL_INFO(dev)->gen < 6)
  1435. return -ENODEV;
  1436. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1437. power = (power & 0x1f00) >> 8;
  1438. units = 1000000 / (1 << power); /* convert to uJ */
  1439. power = I915_READ(MCH_SECP_NRG_STTS);
  1440. power *= units;
  1441. seq_printf(m, "%llu", (long long unsigned)power);
  1442. return 0;
  1443. }
  1444. static int i915_pc8_status(struct seq_file *m, void *unused)
  1445. {
  1446. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1447. struct drm_device *dev = node->minor->dev;
  1448. struct drm_i915_private *dev_priv = dev->dev_private;
  1449. if (!IS_HASWELL(dev)) {
  1450. seq_puts(m, "not supported\n");
  1451. return 0;
  1452. }
  1453. mutex_lock(&dev_priv->pc8.lock);
  1454. seq_printf(m, "Requirements met: %s\n",
  1455. yesno(dev_priv->pc8.requirements_met));
  1456. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1457. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1458. seq_printf(m, "IRQs disabled: %s\n",
  1459. yesno(dev_priv->pc8.irqs_disabled));
  1460. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1461. mutex_unlock(&dev_priv->pc8.lock);
  1462. return 0;
  1463. }
  1464. static int
  1465. i915_wedged_get(void *data, u64 *val)
  1466. {
  1467. struct drm_device *dev = data;
  1468. drm_i915_private_t *dev_priv = dev->dev_private;
  1469. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1470. return 0;
  1471. }
  1472. static int
  1473. i915_wedged_set(void *data, u64 val)
  1474. {
  1475. struct drm_device *dev = data;
  1476. DRM_INFO("Manually setting wedged to %llu\n", val);
  1477. i915_handle_error(dev, val);
  1478. return 0;
  1479. }
  1480. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1481. i915_wedged_get, i915_wedged_set,
  1482. "%llu\n");
  1483. static int
  1484. i915_ring_stop_get(void *data, u64 *val)
  1485. {
  1486. struct drm_device *dev = data;
  1487. drm_i915_private_t *dev_priv = dev->dev_private;
  1488. *val = dev_priv->gpu_error.stop_rings;
  1489. return 0;
  1490. }
  1491. static int
  1492. i915_ring_stop_set(void *data, u64 val)
  1493. {
  1494. struct drm_device *dev = data;
  1495. struct drm_i915_private *dev_priv = dev->dev_private;
  1496. int ret;
  1497. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1498. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1499. if (ret)
  1500. return ret;
  1501. dev_priv->gpu_error.stop_rings = val;
  1502. mutex_unlock(&dev->struct_mutex);
  1503. return 0;
  1504. }
  1505. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1506. i915_ring_stop_get, i915_ring_stop_set,
  1507. "0x%08llx\n");
  1508. static int
  1509. i915_ring_missed_irq_get(void *data, u64 *val)
  1510. {
  1511. struct drm_device *dev = data;
  1512. struct drm_i915_private *dev_priv = dev->dev_private;
  1513. *val = dev_priv->gpu_error.missed_irq_rings;
  1514. return 0;
  1515. }
  1516. static int
  1517. i915_ring_missed_irq_set(void *data, u64 val)
  1518. {
  1519. struct drm_device *dev = data;
  1520. struct drm_i915_private *dev_priv = dev->dev_private;
  1521. int ret;
  1522. /* Lock against concurrent debugfs callers */
  1523. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1524. if (ret)
  1525. return ret;
  1526. dev_priv->gpu_error.missed_irq_rings = val;
  1527. mutex_unlock(&dev->struct_mutex);
  1528. return 0;
  1529. }
  1530. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  1531. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  1532. "0x%08llx\n");
  1533. static int
  1534. i915_ring_test_irq_get(void *data, u64 *val)
  1535. {
  1536. struct drm_device *dev = data;
  1537. struct drm_i915_private *dev_priv = dev->dev_private;
  1538. *val = dev_priv->gpu_error.test_irq_rings;
  1539. return 0;
  1540. }
  1541. static int
  1542. i915_ring_test_irq_set(void *data, u64 val)
  1543. {
  1544. struct drm_device *dev = data;
  1545. struct drm_i915_private *dev_priv = dev->dev_private;
  1546. int ret;
  1547. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  1548. /* Lock against concurrent debugfs callers */
  1549. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1550. if (ret)
  1551. return ret;
  1552. dev_priv->gpu_error.test_irq_rings = val;
  1553. mutex_unlock(&dev->struct_mutex);
  1554. return 0;
  1555. }
  1556. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  1557. i915_ring_test_irq_get, i915_ring_test_irq_set,
  1558. "0x%08llx\n");
  1559. #define DROP_UNBOUND 0x1
  1560. #define DROP_BOUND 0x2
  1561. #define DROP_RETIRE 0x4
  1562. #define DROP_ACTIVE 0x8
  1563. #define DROP_ALL (DROP_UNBOUND | \
  1564. DROP_BOUND | \
  1565. DROP_RETIRE | \
  1566. DROP_ACTIVE)
  1567. static int
  1568. i915_drop_caches_get(void *data, u64 *val)
  1569. {
  1570. *val = DROP_ALL;
  1571. return 0;
  1572. }
  1573. static int
  1574. i915_drop_caches_set(void *data, u64 val)
  1575. {
  1576. struct drm_device *dev = data;
  1577. struct drm_i915_private *dev_priv = dev->dev_private;
  1578. struct drm_i915_gem_object *obj, *next;
  1579. struct i915_address_space *vm;
  1580. struct i915_vma *vma, *x;
  1581. int ret;
  1582. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1583. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1584. * on ioctls on -EAGAIN. */
  1585. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1586. if (ret)
  1587. return ret;
  1588. if (val & DROP_ACTIVE) {
  1589. ret = i915_gpu_idle(dev);
  1590. if (ret)
  1591. goto unlock;
  1592. }
  1593. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1594. i915_gem_retire_requests(dev);
  1595. if (val & DROP_BOUND) {
  1596. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1597. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1598. mm_list) {
  1599. if (vma->obj->pin_count)
  1600. continue;
  1601. ret = i915_vma_unbind(vma);
  1602. if (ret)
  1603. goto unlock;
  1604. }
  1605. }
  1606. }
  1607. if (val & DROP_UNBOUND) {
  1608. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1609. global_list)
  1610. if (obj->pages_pin_count == 0) {
  1611. ret = i915_gem_object_put_pages(obj);
  1612. if (ret)
  1613. goto unlock;
  1614. }
  1615. }
  1616. unlock:
  1617. mutex_unlock(&dev->struct_mutex);
  1618. return ret;
  1619. }
  1620. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1621. i915_drop_caches_get, i915_drop_caches_set,
  1622. "0x%08llx\n");
  1623. static int
  1624. i915_max_freq_get(void *data, u64 *val)
  1625. {
  1626. struct drm_device *dev = data;
  1627. drm_i915_private_t *dev_priv = dev->dev_private;
  1628. int ret;
  1629. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1630. return -ENODEV;
  1631. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1632. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1633. if (ret)
  1634. return ret;
  1635. if (IS_VALLEYVIEW(dev))
  1636. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1637. dev_priv->rps.max_delay);
  1638. else
  1639. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1640. mutex_unlock(&dev_priv->rps.hw_lock);
  1641. return 0;
  1642. }
  1643. static int
  1644. i915_max_freq_set(void *data, u64 val)
  1645. {
  1646. struct drm_device *dev = data;
  1647. struct drm_i915_private *dev_priv = dev->dev_private;
  1648. int ret;
  1649. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1650. return -ENODEV;
  1651. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1652. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1653. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1654. if (ret)
  1655. return ret;
  1656. /*
  1657. * Turbo will still be enabled, but won't go above the set value.
  1658. */
  1659. if (IS_VALLEYVIEW(dev)) {
  1660. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1661. dev_priv->rps.max_delay = val;
  1662. gen6_set_rps(dev, val);
  1663. } else {
  1664. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1665. dev_priv->rps.max_delay = val;
  1666. gen6_set_rps(dev, val);
  1667. }
  1668. mutex_unlock(&dev_priv->rps.hw_lock);
  1669. return 0;
  1670. }
  1671. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1672. i915_max_freq_get, i915_max_freq_set,
  1673. "%llu\n");
  1674. static int
  1675. i915_min_freq_get(void *data, u64 *val)
  1676. {
  1677. struct drm_device *dev = data;
  1678. drm_i915_private_t *dev_priv = dev->dev_private;
  1679. int ret;
  1680. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1681. return -ENODEV;
  1682. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1683. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1684. if (ret)
  1685. return ret;
  1686. if (IS_VALLEYVIEW(dev))
  1687. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1688. dev_priv->rps.min_delay);
  1689. else
  1690. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1691. mutex_unlock(&dev_priv->rps.hw_lock);
  1692. return 0;
  1693. }
  1694. static int
  1695. i915_min_freq_set(void *data, u64 val)
  1696. {
  1697. struct drm_device *dev = data;
  1698. struct drm_i915_private *dev_priv = dev->dev_private;
  1699. int ret;
  1700. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1701. return -ENODEV;
  1702. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1703. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1704. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1705. if (ret)
  1706. return ret;
  1707. /*
  1708. * Turbo will still be enabled, but won't go below the set value.
  1709. */
  1710. if (IS_VALLEYVIEW(dev)) {
  1711. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1712. dev_priv->rps.min_delay = val;
  1713. valleyview_set_rps(dev, val);
  1714. } else {
  1715. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1716. dev_priv->rps.min_delay = val;
  1717. gen6_set_rps(dev, val);
  1718. }
  1719. mutex_unlock(&dev_priv->rps.hw_lock);
  1720. return 0;
  1721. }
  1722. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1723. i915_min_freq_get, i915_min_freq_set,
  1724. "%llu\n");
  1725. static int
  1726. i915_cache_sharing_get(void *data, u64 *val)
  1727. {
  1728. struct drm_device *dev = data;
  1729. drm_i915_private_t *dev_priv = dev->dev_private;
  1730. u32 snpcr;
  1731. int ret;
  1732. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1733. return -ENODEV;
  1734. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1735. if (ret)
  1736. return ret;
  1737. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1738. mutex_unlock(&dev_priv->dev->struct_mutex);
  1739. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1740. return 0;
  1741. }
  1742. static int
  1743. i915_cache_sharing_set(void *data, u64 val)
  1744. {
  1745. struct drm_device *dev = data;
  1746. struct drm_i915_private *dev_priv = dev->dev_private;
  1747. u32 snpcr;
  1748. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1749. return -ENODEV;
  1750. if (val > 3)
  1751. return -EINVAL;
  1752. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1753. /* Update the cache sharing policy here as well */
  1754. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1755. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1756. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1757. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1758. return 0;
  1759. }
  1760. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1761. i915_cache_sharing_get, i915_cache_sharing_set,
  1762. "%llu\n");
  1763. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1764. * allocated we need to hook into the minor for release. */
  1765. static int
  1766. drm_add_fake_info_node(struct drm_minor *minor,
  1767. struct dentry *ent,
  1768. const void *key)
  1769. {
  1770. struct drm_info_node *node;
  1771. node = kmalloc(sizeof(*node), GFP_KERNEL);
  1772. if (node == NULL) {
  1773. debugfs_remove(ent);
  1774. return -ENOMEM;
  1775. }
  1776. node->minor = minor;
  1777. node->dent = ent;
  1778. node->info_ent = (void *) key;
  1779. mutex_lock(&minor->debugfs_lock);
  1780. list_add(&node->list, &minor->debugfs_list);
  1781. mutex_unlock(&minor->debugfs_lock);
  1782. return 0;
  1783. }
  1784. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1785. {
  1786. struct drm_device *dev = inode->i_private;
  1787. struct drm_i915_private *dev_priv = dev->dev_private;
  1788. if (INTEL_INFO(dev)->gen < 6)
  1789. return 0;
  1790. gen6_gt_force_wake_get(dev_priv);
  1791. return 0;
  1792. }
  1793. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1794. {
  1795. struct drm_device *dev = inode->i_private;
  1796. struct drm_i915_private *dev_priv = dev->dev_private;
  1797. if (INTEL_INFO(dev)->gen < 6)
  1798. return 0;
  1799. gen6_gt_force_wake_put(dev_priv);
  1800. return 0;
  1801. }
  1802. static const struct file_operations i915_forcewake_fops = {
  1803. .owner = THIS_MODULE,
  1804. .open = i915_forcewake_open,
  1805. .release = i915_forcewake_release,
  1806. };
  1807. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1808. {
  1809. struct drm_device *dev = minor->dev;
  1810. struct dentry *ent;
  1811. ent = debugfs_create_file("i915_forcewake_user",
  1812. S_IRUSR,
  1813. root, dev,
  1814. &i915_forcewake_fops);
  1815. if (IS_ERR(ent))
  1816. return PTR_ERR(ent);
  1817. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1818. }
  1819. static int i915_debugfs_create(struct dentry *root,
  1820. struct drm_minor *minor,
  1821. const char *name,
  1822. const struct file_operations *fops)
  1823. {
  1824. struct drm_device *dev = minor->dev;
  1825. struct dentry *ent;
  1826. ent = debugfs_create_file(name,
  1827. S_IRUGO | S_IWUSR,
  1828. root, dev,
  1829. fops);
  1830. if (IS_ERR(ent))
  1831. return PTR_ERR(ent);
  1832. return drm_add_fake_info_node(minor, ent, fops);
  1833. }
  1834. static struct drm_info_list i915_debugfs_list[] = {
  1835. {"i915_capabilities", i915_capabilities, 0},
  1836. {"i915_gem_objects", i915_gem_object_info, 0},
  1837. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1838. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1839. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1840. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1841. {"i915_gem_stolen", i915_gem_stolen_list_info },
  1842. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1843. {"i915_gem_request", i915_gem_request_info, 0},
  1844. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1845. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1846. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1847. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1848. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1849. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1850. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1851. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1852. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1853. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1854. {"i915_inttoext_table", i915_inttoext_table, 0},
  1855. {"i915_drpc_info", i915_drpc_info, 0},
  1856. {"i915_emon_status", i915_emon_status, 0},
  1857. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1858. {"i915_gfxec", i915_gfxec, 0},
  1859. {"i915_fbc_status", i915_fbc_status, 0},
  1860. {"i915_ips_status", i915_ips_status, 0},
  1861. {"i915_sr_status", i915_sr_status, 0},
  1862. {"i915_opregion", i915_opregion, 0},
  1863. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1864. {"i915_context_status", i915_context_status, 0},
  1865. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1866. {"i915_swizzle_info", i915_swizzle_info, 0},
  1867. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1868. {"i915_dpio", i915_dpio_info, 0},
  1869. {"i915_llc", i915_llc, 0},
  1870. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1871. {"i915_energy_uJ", i915_energy_uJ, 0},
  1872. {"i915_pc8_status", i915_pc8_status, 0},
  1873. };
  1874. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1875. static struct i915_debugfs_files {
  1876. const char *name;
  1877. const struct file_operations *fops;
  1878. } i915_debugfs_files[] = {
  1879. {"i915_wedged", &i915_wedged_fops},
  1880. {"i915_max_freq", &i915_max_freq_fops},
  1881. {"i915_min_freq", &i915_min_freq_fops},
  1882. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1883. {"i915_ring_stop", &i915_ring_stop_fops},
  1884. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  1885. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  1886. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1887. {"i915_error_state", &i915_error_state_fops},
  1888. {"i915_next_seqno", &i915_next_seqno_fops},
  1889. };
  1890. int i915_debugfs_init(struct drm_minor *minor)
  1891. {
  1892. int ret, i;
  1893. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1894. if (ret)
  1895. return ret;
  1896. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1897. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1898. i915_debugfs_files[i].name,
  1899. i915_debugfs_files[i].fops);
  1900. if (ret)
  1901. return ret;
  1902. }
  1903. return drm_debugfs_create_files(i915_debugfs_list,
  1904. I915_DEBUGFS_ENTRIES,
  1905. minor->debugfs_root, minor);
  1906. }
  1907. void i915_debugfs_cleanup(struct drm_minor *minor)
  1908. {
  1909. int i;
  1910. drm_debugfs_remove_files(i915_debugfs_list,
  1911. I915_DEBUGFS_ENTRIES, minor);
  1912. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1913. 1, minor);
  1914. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1915. struct drm_info_list *info_list =
  1916. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1917. drm_debugfs_remove_files(info_list, 1, minor);
  1918. }
  1919. }
  1920. #endif /* CONFIG_DEBUG_FS */