exynos_drm_fimd.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/of_videomode.h>
  23. #include <video/samsung_fimd.h>
  24. #include <drm/exynos_drm.h>
  25. #include "exynos_drm_drv.h"
  26. #include "exynos_drm_fbdev.h"
  27. #include "exynos_drm_crtc.h"
  28. #include "exynos_drm_iommu.h"
  29. /*
  30. * FIMD is stand for Fully Interactive Mobile Display and
  31. * as a display controller, it transfers contents drawn on memory
  32. * to a LCD Panel through Display Interfaces such as RGB or
  33. * CPU Interface.
  34. */
  35. #define FIMD_DEFAULT_FRAMERATE 60
  36. /* position control register for hardware window 0, 2 ~ 4.*/
  37. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  38. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  39. /*
  40. * size control register for hardware windows 0 and alpha control register
  41. * for hardware windows 1 ~ 4
  42. */
  43. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  44. /* size control register for hardware windows 1 ~ 2. */
  45. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  46. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  47. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  48. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  49. /* color key control register for hardware window 1 ~ 4. */
  50. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  51. /* color key value register for hardware window 1 ~ 4. */
  52. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  53. /* FIMD has totally five hardware windows. */
  54. #define WINDOWS_NR 5
  55. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  56. struct fimd_driver_data {
  57. unsigned int timing_base;
  58. unsigned int has_shadowcon:1;
  59. unsigned int has_clksel:1;
  60. unsigned int has_limited_fmt:1;
  61. };
  62. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  63. .timing_base = 0x0,
  64. .has_clksel = 1,
  65. .has_limited_fmt = 1,
  66. };
  67. static struct fimd_driver_data exynos4_fimd_driver_data = {
  68. .timing_base = 0x0,
  69. .has_shadowcon = 1,
  70. };
  71. static struct fimd_driver_data exynos5_fimd_driver_data = {
  72. .timing_base = 0x20000,
  73. .has_shadowcon = 1,
  74. };
  75. struct fimd_win_data {
  76. unsigned int offset_x;
  77. unsigned int offset_y;
  78. unsigned int ovl_width;
  79. unsigned int ovl_height;
  80. unsigned int fb_width;
  81. unsigned int fb_height;
  82. unsigned int bpp;
  83. unsigned int pixel_format;
  84. dma_addr_t dma_addr;
  85. unsigned int buf_offsize;
  86. unsigned int line_size; /* bytes */
  87. bool enabled;
  88. bool resume;
  89. };
  90. struct fimd_context {
  91. struct exynos_drm_subdrv subdrv;
  92. int irq;
  93. struct drm_crtc *crtc;
  94. struct clk *bus_clk;
  95. struct clk *lcd_clk;
  96. void __iomem *regs;
  97. struct fimd_win_data win_data[WINDOWS_NR];
  98. unsigned int clkdiv;
  99. unsigned int default_win;
  100. unsigned long irq_flags;
  101. u32 vidcon0;
  102. u32 vidcon1;
  103. bool suspended;
  104. struct mutex lock;
  105. wait_queue_head_t wait_vsync_queue;
  106. atomic_t wait_vsync_event;
  107. struct exynos_drm_panel_info panel;
  108. struct fimd_driver_data *driver_data;
  109. };
  110. static const struct of_device_id fimd_driver_dt_match[] = {
  111. { .compatible = "samsung,s3c6400-fimd",
  112. .data = &s3c64xx_fimd_driver_data },
  113. { .compatible = "samsung,exynos4210-fimd",
  114. .data = &exynos4_fimd_driver_data },
  115. { .compatible = "samsung,exynos5250-fimd",
  116. .data = &exynos5_fimd_driver_data },
  117. {},
  118. };
  119. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  120. struct platform_device *pdev)
  121. {
  122. const struct of_device_id *of_id =
  123. of_match_device(fimd_driver_dt_match, &pdev->dev);
  124. return (struct fimd_driver_data *)of_id->data;
  125. }
  126. static bool fimd_display_is_connected(struct device *dev)
  127. {
  128. /* TODO. */
  129. return true;
  130. }
  131. static void *fimd_get_panel(struct device *dev)
  132. {
  133. struct fimd_context *ctx = get_fimd_context(dev);
  134. return &ctx->panel;
  135. }
  136. static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
  137. {
  138. /* TODO. */
  139. return 0;
  140. }
  141. static int fimd_display_power_on(struct device *dev, int mode)
  142. {
  143. /* TODO */
  144. return 0;
  145. }
  146. static struct exynos_drm_display_ops fimd_display_ops = {
  147. .type = EXYNOS_DISPLAY_TYPE_LCD,
  148. .is_connected = fimd_display_is_connected,
  149. .get_panel = fimd_get_panel,
  150. .check_mode = fimd_check_mode,
  151. .power_on = fimd_display_power_on,
  152. };
  153. static void fimd_dpms(struct device *subdrv_dev, int mode)
  154. {
  155. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  156. DRM_DEBUG_KMS("%d\n", mode);
  157. mutex_lock(&ctx->lock);
  158. switch (mode) {
  159. case DRM_MODE_DPMS_ON:
  160. /*
  161. * enable fimd hardware only if suspended status.
  162. *
  163. * P.S. fimd_dpms function would be called at booting time so
  164. * clk_enable could be called double time.
  165. */
  166. if (ctx->suspended)
  167. pm_runtime_get_sync(subdrv_dev);
  168. break;
  169. case DRM_MODE_DPMS_STANDBY:
  170. case DRM_MODE_DPMS_SUSPEND:
  171. case DRM_MODE_DPMS_OFF:
  172. if (!ctx->suspended)
  173. pm_runtime_put_sync(subdrv_dev);
  174. break;
  175. default:
  176. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  177. break;
  178. }
  179. mutex_unlock(&ctx->lock);
  180. }
  181. static void fimd_apply(struct device *subdrv_dev)
  182. {
  183. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  184. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  185. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  186. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  187. struct fimd_win_data *win_data;
  188. int i;
  189. for (i = 0; i < WINDOWS_NR; i++) {
  190. win_data = &ctx->win_data[i];
  191. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  192. ovl_ops->commit(subdrv_dev, i);
  193. }
  194. if (mgr_ops && mgr_ops->commit)
  195. mgr_ops->commit(subdrv_dev);
  196. }
  197. static void fimd_commit(struct device *dev)
  198. {
  199. struct fimd_context *ctx = get_fimd_context(dev);
  200. struct exynos_drm_panel_info *panel = &ctx->panel;
  201. struct videomode *vm = &panel->vm;
  202. struct fimd_driver_data *driver_data;
  203. u32 val;
  204. driver_data = ctx->driver_data;
  205. if (ctx->suspended)
  206. return;
  207. /* setup polarity values from machine code. */
  208. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  209. /* setup vertical timing values. */
  210. val = VIDTCON0_VBPD(vm->vback_porch - 1) |
  211. VIDTCON0_VFPD(vm->vfront_porch - 1) |
  212. VIDTCON0_VSPW(vm->vsync_len - 1);
  213. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  214. /* setup horizontal timing values. */
  215. val = VIDTCON1_HBPD(vm->hback_porch - 1) |
  216. VIDTCON1_HFPD(vm->hfront_porch - 1) |
  217. VIDTCON1_HSPW(vm->hsync_len - 1);
  218. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  219. /* setup horizontal and vertical display size. */
  220. val = VIDTCON2_LINEVAL(vm->vactive - 1) |
  221. VIDTCON2_HOZVAL(vm->hactive - 1) |
  222. VIDTCON2_LINEVAL_E(vm->vactive - 1) |
  223. VIDTCON2_HOZVAL_E(vm->hactive - 1);
  224. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  225. /* setup clock source, clock divider, enable dma. */
  226. val = ctx->vidcon0;
  227. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  228. if (ctx->driver_data->has_clksel) {
  229. val &= ~VIDCON0_CLKSEL_MASK;
  230. val |= VIDCON0_CLKSEL_LCD;
  231. }
  232. if (ctx->clkdiv > 1)
  233. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  234. else
  235. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  236. /*
  237. * fields of register with prefix '_F' would be updated
  238. * at vsync(same as dma start)
  239. */
  240. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  241. writel(val, ctx->regs + VIDCON0);
  242. }
  243. static int fimd_enable_vblank(struct device *dev)
  244. {
  245. struct fimd_context *ctx = get_fimd_context(dev);
  246. u32 val;
  247. if (ctx->suspended)
  248. return -EPERM;
  249. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  250. val = readl(ctx->regs + VIDINTCON0);
  251. val |= VIDINTCON0_INT_ENABLE;
  252. val |= VIDINTCON0_INT_FRAME;
  253. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  254. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  255. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  256. val |= VIDINTCON0_FRAMESEL1_NONE;
  257. writel(val, ctx->regs + VIDINTCON0);
  258. }
  259. return 0;
  260. }
  261. static void fimd_disable_vblank(struct device *dev)
  262. {
  263. struct fimd_context *ctx = get_fimd_context(dev);
  264. u32 val;
  265. if (ctx->suspended)
  266. return;
  267. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  268. val = readl(ctx->regs + VIDINTCON0);
  269. val &= ~VIDINTCON0_INT_FRAME;
  270. val &= ~VIDINTCON0_INT_ENABLE;
  271. writel(val, ctx->regs + VIDINTCON0);
  272. }
  273. }
  274. static void fimd_wait_for_vblank(struct device *dev)
  275. {
  276. struct fimd_context *ctx = get_fimd_context(dev);
  277. if (ctx->suspended)
  278. return;
  279. atomic_set(&ctx->wait_vsync_event, 1);
  280. /*
  281. * wait for FIMD to signal VSYNC interrupt or return after
  282. * timeout which is set to 50ms (refresh rate of 20).
  283. */
  284. if (!wait_event_timeout(ctx->wait_vsync_queue,
  285. !atomic_read(&ctx->wait_vsync_event),
  286. DRM_HZ/20))
  287. DRM_DEBUG_KMS("vblank wait timed out.\n");
  288. }
  289. static struct exynos_drm_manager_ops fimd_manager_ops = {
  290. .dpms = fimd_dpms,
  291. .apply = fimd_apply,
  292. .commit = fimd_commit,
  293. .enable_vblank = fimd_enable_vblank,
  294. .disable_vblank = fimd_disable_vblank,
  295. .wait_for_vblank = fimd_wait_for_vblank,
  296. };
  297. static void fimd_win_mode_set(struct device *dev,
  298. struct exynos_drm_overlay *overlay)
  299. {
  300. struct fimd_context *ctx = get_fimd_context(dev);
  301. struct fimd_win_data *win_data;
  302. int win;
  303. unsigned long offset;
  304. if (!overlay) {
  305. dev_err(dev, "overlay is NULL\n");
  306. return;
  307. }
  308. win = overlay->zpos;
  309. if (win == DEFAULT_ZPOS)
  310. win = ctx->default_win;
  311. if (win < 0 || win >= WINDOWS_NR)
  312. return;
  313. offset = overlay->fb_x * (overlay->bpp >> 3);
  314. offset += overlay->fb_y * overlay->pitch;
  315. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  316. win_data = &ctx->win_data[win];
  317. win_data->offset_x = overlay->crtc_x;
  318. win_data->offset_y = overlay->crtc_y;
  319. win_data->ovl_width = overlay->crtc_width;
  320. win_data->ovl_height = overlay->crtc_height;
  321. win_data->fb_width = overlay->fb_width;
  322. win_data->fb_height = overlay->fb_height;
  323. win_data->dma_addr = overlay->dma_addr[0] + offset;
  324. win_data->bpp = overlay->bpp;
  325. win_data->pixel_format = overlay->pixel_format;
  326. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  327. (overlay->bpp >> 3);
  328. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  329. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  330. win_data->offset_x, win_data->offset_y);
  331. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  332. win_data->ovl_width, win_data->ovl_height);
  333. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  334. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  335. overlay->fb_width, overlay->crtc_width);
  336. }
  337. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  338. {
  339. struct fimd_context *ctx = get_fimd_context(dev);
  340. struct fimd_win_data *win_data = &ctx->win_data[win];
  341. unsigned long val;
  342. val = WINCONx_ENWIN;
  343. /*
  344. * In case of s3c64xx, window 0 doesn't support alpha channel.
  345. * So the request format is ARGB8888 then change it to XRGB8888.
  346. */
  347. if (ctx->driver_data->has_limited_fmt && !win) {
  348. if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
  349. win_data->pixel_format = DRM_FORMAT_XRGB8888;
  350. }
  351. switch (win_data->pixel_format) {
  352. case DRM_FORMAT_C8:
  353. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  354. val |= WINCONx_BURSTLEN_8WORD;
  355. val |= WINCONx_BYTSWP;
  356. break;
  357. case DRM_FORMAT_XRGB1555:
  358. val |= WINCON0_BPPMODE_16BPP_1555;
  359. val |= WINCONx_HAWSWP;
  360. val |= WINCONx_BURSTLEN_16WORD;
  361. break;
  362. case DRM_FORMAT_RGB565:
  363. val |= WINCON0_BPPMODE_16BPP_565;
  364. val |= WINCONx_HAWSWP;
  365. val |= WINCONx_BURSTLEN_16WORD;
  366. break;
  367. case DRM_FORMAT_XRGB8888:
  368. val |= WINCON0_BPPMODE_24BPP_888;
  369. val |= WINCONx_WSWP;
  370. val |= WINCONx_BURSTLEN_16WORD;
  371. break;
  372. case DRM_FORMAT_ARGB8888:
  373. val |= WINCON1_BPPMODE_25BPP_A1888
  374. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  375. val |= WINCONx_WSWP;
  376. val |= WINCONx_BURSTLEN_16WORD;
  377. break;
  378. default:
  379. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  380. val |= WINCON0_BPPMODE_24BPP_888;
  381. val |= WINCONx_WSWP;
  382. val |= WINCONx_BURSTLEN_16WORD;
  383. break;
  384. }
  385. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  386. writel(val, ctx->regs + WINCON(win));
  387. }
  388. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  389. {
  390. struct fimd_context *ctx = get_fimd_context(dev);
  391. unsigned int keycon0 = 0, keycon1 = 0;
  392. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  393. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  394. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  395. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  396. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  397. }
  398. /**
  399. * shadow_protect_win() - disable updating values from shadow registers at vsync
  400. *
  401. * @win: window to protect registers for
  402. * @protect: 1 to protect (disable updates)
  403. */
  404. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  405. int win, bool protect)
  406. {
  407. u32 reg, bits, val;
  408. if (ctx->driver_data->has_shadowcon) {
  409. reg = SHADOWCON;
  410. bits = SHADOWCON_WINx_PROTECT(win);
  411. } else {
  412. reg = PRTCON;
  413. bits = PRTCON_PROTECT;
  414. }
  415. val = readl(ctx->regs + reg);
  416. if (protect)
  417. val |= bits;
  418. else
  419. val &= ~bits;
  420. writel(val, ctx->regs + reg);
  421. }
  422. static void fimd_win_commit(struct device *dev, int zpos)
  423. {
  424. struct fimd_context *ctx = get_fimd_context(dev);
  425. struct fimd_win_data *win_data;
  426. int win = zpos;
  427. unsigned long val, alpha, size;
  428. unsigned int last_x;
  429. unsigned int last_y;
  430. if (ctx->suspended)
  431. return;
  432. if (win == DEFAULT_ZPOS)
  433. win = ctx->default_win;
  434. if (win < 0 || win >= WINDOWS_NR)
  435. return;
  436. win_data = &ctx->win_data[win];
  437. /*
  438. * SHADOWCON/PRTCON register is used for enabling timing.
  439. *
  440. * for example, once only width value of a register is set,
  441. * if the dma is started then fimd hardware could malfunction so
  442. * with protect window setting, the register fields with prefix '_F'
  443. * wouldn't be updated at vsync also but updated once unprotect window
  444. * is set.
  445. */
  446. /* protect windows */
  447. fimd_shadow_protect_win(ctx, win, true);
  448. /* buffer start address */
  449. val = (unsigned long)win_data->dma_addr;
  450. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  451. /* buffer end address */
  452. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  453. val = (unsigned long)(win_data->dma_addr + size);
  454. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  455. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  456. (unsigned long)win_data->dma_addr, val, size);
  457. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  458. win_data->ovl_width, win_data->ovl_height);
  459. /* buffer size */
  460. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  461. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  462. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  463. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  464. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  465. /* OSD position */
  466. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  467. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  468. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  469. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  470. writel(val, ctx->regs + VIDOSD_A(win));
  471. last_x = win_data->offset_x + win_data->ovl_width;
  472. if (last_x)
  473. last_x--;
  474. last_y = win_data->offset_y + win_data->ovl_height;
  475. if (last_y)
  476. last_y--;
  477. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  478. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  479. writel(val, ctx->regs + VIDOSD_B(win));
  480. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  481. win_data->offset_x, win_data->offset_y, last_x, last_y);
  482. /* hardware window 0 doesn't support alpha channel. */
  483. if (win != 0) {
  484. /* OSD alpha */
  485. alpha = VIDISD14C_ALPHA1_R(0xf) |
  486. VIDISD14C_ALPHA1_G(0xf) |
  487. VIDISD14C_ALPHA1_B(0xf);
  488. writel(alpha, ctx->regs + VIDOSD_C(win));
  489. }
  490. /* OSD size */
  491. if (win != 3 && win != 4) {
  492. u32 offset = VIDOSD_D(win);
  493. if (win == 0)
  494. offset = VIDOSD_C(win);
  495. val = win_data->ovl_width * win_data->ovl_height;
  496. writel(val, ctx->regs + offset);
  497. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  498. }
  499. fimd_win_set_pixfmt(dev, win);
  500. /* hardware window 0 doesn't support color key. */
  501. if (win != 0)
  502. fimd_win_set_colkey(dev, win);
  503. /* wincon */
  504. val = readl(ctx->regs + WINCON(win));
  505. val |= WINCONx_ENWIN;
  506. writel(val, ctx->regs + WINCON(win));
  507. /* Enable DMA channel and unprotect windows */
  508. fimd_shadow_protect_win(ctx, win, false);
  509. if (ctx->driver_data->has_shadowcon) {
  510. val = readl(ctx->regs + SHADOWCON);
  511. val |= SHADOWCON_CHx_ENABLE(win);
  512. writel(val, ctx->regs + SHADOWCON);
  513. }
  514. win_data->enabled = true;
  515. }
  516. static void fimd_win_disable(struct device *dev, int zpos)
  517. {
  518. struct fimd_context *ctx = get_fimd_context(dev);
  519. struct fimd_win_data *win_data;
  520. int win = zpos;
  521. u32 val;
  522. if (win == DEFAULT_ZPOS)
  523. win = ctx->default_win;
  524. if (win < 0 || win >= WINDOWS_NR)
  525. return;
  526. win_data = &ctx->win_data[win];
  527. if (ctx->suspended) {
  528. /* do not resume this window*/
  529. win_data->resume = false;
  530. return;
  531. }
  532. /* protect windows */
  533. fimd_shadow_protect_win(ctx, win, true);
  534. /* wincon */
  535. val = readl(ctx->regs + WINCON(win));
  536. val &= ~WINCONx_ENWIN;
  537. writel(val, ctx->regs + WINCON(win));
  538. /* unprotect windows */
  539. if (ctx->driver_data->has_shadowcon) {
  540. val = readl(ctx->regs + SHADOWCON);
  541. val &= ~SHADOWCON_CHx_ENABLE(win);
  542. writel(val, ctx->regs + SHADOWCON);
  543. }
  544. fimd_shadow_protect_win(ctx, win, false);
  545. win_data->enabled = false;
  546. }
  547. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  548. .mode_set = fimd_win_mode_set,
  549. .commit = fimd_win_commit,
  550. .disable = fimd_win_disable,
  551. };
  552. static struct exynos_drm_manager fimd_manager = {
  553. .pipe = -1,
  554. .ops = &fimd_manager_ops,
  555. .overlay_ops = &fimd_overlay_ops,
  556. .display_ops = &fimd_display_ops,
  557. };
  558. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  559. {
  560. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  561. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  562. struct drm_device *drm_dev = subdrv->drm_dev;
  563. struct exynos_drm_manager *manager = subdrv->manager;
  564. u32 val;
  565. val = readl(ctx->regs + VIDINTCON1);
  566. if (val & VIDINTCON1_INT_FRAME)
  567. /* VSYNC interrupt */
  568. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  569. /* check the crtc is detached already from encoder */
  570. if (manager->pipe < 0)
  571. goto out;
  572. drm_handle_vblank(drm_dev, manager->pipe);
  573. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  574. /* set wait vsync event to zero and wake up queue. */
  575. if (atomic_read(&ctx->wait_vsync_event)) {
  576. atomic_set(&ctx->wait_vsync_event, 0);
  577. DRM_WAKEUP(&ctx->wait_vsync_queue);
  578. }
  579. out:
  580. return IRQ_HANDLED;
  581. }
  582. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  583. {
  584. /*
  585. * enable drm irq mode.
  586. * - with irq_enabled = true, we can use the vblank feature.
  587. *
  588. * P.S. note that we wouldn't use drm irq handler but
  589. * just specific driver own one instead because
  590. * drm framework supports only one irq handler.
  591. */
  592. drm_dev->irq_enabled = true;
  593. /*
  594. * with vblank_disable_allowed = true, vblank interrupt will be disabled
  595. * by drm timer once a current process gives up ownership of
  596. * vblank event.(after drm_vblank_put function is called)
  597. */
  598. drm_dev->vblank_disable_allowed = true;
  599. /* attach this sub driver to iommu mapping if supported. */
  600. if (is_drm_iommu_supported(drm_dev))
  601. drm_iommu_attach_device(drm_dev, dev);
  602. return 0;
  603. }
  604. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  605. {
  606. /* detach this sub driver from iommu mapping if supported. */
  607. if (is_drm_iommu_supported(drm_dev))
  608. drm_iommu_detach_device(drm_dev, dev);
  609. }
  610. static int fimd_configure_clocks(struct fimd_context *ctx, struct device *dev)
  611. {
  612. struct videomode *vm = &ctx->panel.vm;
  613. unsigned long clk;
  614. ctx->bus_clk = devm_clk_get(dev, "fimd");
  615. if (IS_ERR(ctx->bus_clk)) {
  616. dev_err(dev, "failed to get bus clock\n");
  617. return PTR_ERR(ctx->bus_clk);
  618. }
  619. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  620. if (IS_ERR(ctx->lcd_clk)) {
  621. dev_err(dev, "failed to get lcd clock\n");
  622. return PTR_ERR(ctx->lcd_clk);
  623. }
  624. clk = clk_get_rate(ctx->lcd_clk);
  625. if (clk == 0) {
  626. dev_err(dev, "error getting sclk_fimd clock rate\n");
  627. return -EINVAL;
  628. }
  629. if (vm->pixelclock == 0) {
  630. unsigned long c;
  631. c = vm->hactive + vm->hback_porch + vm->hfront_porch +
  632. vm->hsync_len;
  633. c *= vm->vactive + vm->vback_porch + vm->vfront_porch +
  634. vm->vsync_len;
  635. vm->pixelclock = c * FIMD_DEFAULT_FRAMERATE;
  636. if (vm->pixelclock == 0) {
  637. dev_err(dev, "incorrect display timings\n");
  638. return -EINVAL;
  639. }
  640. dev_warn(dev, "pixel clock recalculated to %luHz (%dHz frame rate)\n",
  641. vm->pixelclock, FIMD_DEFAULT_FRAMERATE);
  642. }
  643. ctx->clkdiv = DIV_ROUND_UP(clk, vm->pixelclock);
  644. if (ctx->clkdiv > 256) {
  645. dev_warn(dev, "calculated pixel clock divider too high (%u), lowered to 256\n",
  646. ctx->clkdiv);
  647. ctx->clkdiv = 256;
  648. }
  649. vm->pixelclock = clk / ctx->clkdiv;
  650. DRM_DEBUG_KMS("pixel clock = %lu, clkdiv = %d\n", vm->pixelclock,
  651. ctx->clkdiv);
  652. return 0;
  653. }
  654. static void fimd_clear_win(struct fimd_context *ctx, int win)
  655. {
  656. writel(0, ctx->regs + WINCON(win));
  657. writel(0, ctx->regs + VIDOSD_A(win));
  658. writel(0, ctx->regs + VIDOSD_B(win));
  659. writel(0, ctx->regs + VIDOSD_C(win));
  660. if (win == 1 || win == 2)
  661. writel(0, ctx->regs + VIDOSD_D(win));
  662. fimd_shadow_protect_win(ctx, win, false);
  663. }
  664. static int fimd_clock(struct fimd_context *ctx, bool enable)
  665. {
  666. if (enable) {
  667. int ret;
  668. ret = clk_prepare_enable(ctx->bus_clk);
  669. if (ret < 0)
  670. return ret;
  671. ret = clk_prepare_enable(ctx->lcd_clk);
  672. if (ret < 0) {
  673. clk_disable_unprepare(ctx->bus_clk);
  674. return ret;
  675. }
  676. } else {
  677. clk_disable_unprepare(ctx->lcd_clk);
  678. clk_disable_unprepare(ctx->bus_clk);
  679. }
  680. return 0;
  681. }
  682. static void fimd_window_suspend(struct device *dev)
  683. {
  684. struct fimd_context *ctx = get_fimd_context(dev);
  685. struct fimd_win_data *win_data;
  686. int i;
  687. for (i = 0; i < WINDOWS_NR; i++) {
  688. win_data = &ctx->win_data[i];
  689. win_data->resume = win_data->enabled;
  690. fimd_win_disable(dev, i);
  691. }
  692. fimd_wait_for_vblank(dev);
  693. }
  694. static void fimd_window_resume(struct device *dev)
  695. {
  696. struct fimd_context *ctx = get_fimd_context(dev);
  697. struct fimd_win_data *win_data;
  698. int i;
  699. for (i = 0; i < WINDOWS_NR; i++) {
  700. win_data = &ctx->win_data[i];
  701. win_data->enabled = win_data->resume;
  702. win_data->resume = false;
  703. }
  704. }
  705. static int fimd_activate(struct fimd_context *ctx, bool enable)
  706. {
  707. struct device *dev = ctx->subdrv.dev;
  708. if (enable) {
  709. int ret;
  710. ret = fimd_clock(ctx, true);
  711. if (ret < 0)
  712. return ret;
  713. ctx->suspended = false;
  714. /* if vblank was enabled status, enable it again. */
  715. if (test_and_clear_bit(0, &ctx->irq_flags))
  716. fimd_enable_vblank(dev);
  717. fimd_window_resume(dev);
  718. } else {
  719. fimd_window_suspend(dev);
  720. fimd_clock(ctx, false);
  721. ctx->suspended = true;
  722. }
  723. return 0;
  724. }
  725. static int fimd_get_platform_data(struct fimd_context *ctx, struct device *dev)
  726. {
  727. struct videomode *vm;
  728. int ret;
  729. vm = &ctx->panel.vm;
  730. ret = of_get_videomode(dev->of_node, vm, OF_USE_NATIVE_MODE);
  731. if (ret) {
  732. DRM_ERROR("failed: of_get_videomode() : %d\n", ret);
  733. return ret;
  734. }
  735. if (vm->flags & DISPLAY_FLAGS_VSYNC_LOW)
  736. ctx->vidcon1 |= VIDCON1_INV_VSYNC;
  737. if (vm->flags & DISPLAY_FLAGS_HSYNC_LOW)
  738. ctx->vidcon1 |= VIDCON1_INV_HSYNC;
  739. if (vm->flags & DISPLAY_FLAGS_DE_LOW)
  740. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  741. if (vm->flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  742. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  743. return 0;
  744. }
  745. static int fimd_probe(struct platform_device *pdev)
  746. {
  747. struct device *dev = &pdev->dev;
  748. struct fimd_context *ctx;
  749. struct exynos_drm_subdrv *subdrv;
  750. struct resource *res;
  751. int win;
  752. int ret = -EINVAL;
  753. if (!dev->of_node)
  754. return -ENODEV;
  755. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  756. if (!ctx)
  757. return -ENOMEM;
  758. ret = fimd_get_platform_data(ctx, dev);
  759. if (ret)
  760. return ret;
  761. ret = fimd_configure_clocks(ctx, dev);
  762. if (ret)
  763. return ret;
  764. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  765. ctx->regs = devm_ioremap_resource(dev, res);
  766. if (IS_ERR(ctx->regs))
  767. return PTR_ERR(ctx->regs);
  768. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  769. if (!res) {
  770. dev_err(dev, "irq request failed.\n");
  771. return -ENXIO;
  772. }
  773. ctx->irq = res->start;
  774. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  775. 0, "drm_fimd", ctx);
  776. if (ret) {
  777. dev_err(dev, "irq request failed.\n");
  778. return ret;
  779. }
  780. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  781. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  782. atomic_set(&ctx->wait_vsync_event, 0);
  783. subdrv = &ctx->subdrv;
  784. subdrv->dev = dev;
  785. subdrv->manager = &fimd_manager;
  786. subdrv->probe = fimd_subdrv_probe;
  787. subdrv->remove = fimd_subdrv_remove;
  788. mutex_init(&ctx->lock);
  789. platform_set_drvdata(pdev, ctx);
  790. pm_runtime_enable(dev);
  791. pm_runtime_get_sync(dev);
  792. for (win = 0; win < WINDOWS_NR; win++)
  793. fimd_clear_win(ctx, win);
  794. exynos_drm_subdrv_register(subdrv);
  795. return 0;
  796. }
  797. static int fimd_remove(struct platform_device *pdev)
  798. {
  799. struct device *dev = &pdev->dev;
  800. struct fimd_context *ctx = platform_get_drvdata(pdev);
  801. exynos_drm_subdrv_unregister(&ctx->subdrv);
  802. if (ctx->suspended)
  803. goto out;
  804. pm_runtime_set_suspended(dev);
  805. pm_runtime_put_sync(dev);
  806. out:
  807. pm_runtime_disable(dev);
  808. return 0;
  809. }
  810. #ifdef CONFIG_PM_SLEEP
  811. static int fimd_suspend(struct device *dev)
  812. {
  813. struct fimd_context *ctx = get_fimd_context(dev);
  814. /*
  815. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  816. * called here, an error would be returned by that interface
  817. * because the usage_count of pm runtime is more than 1.
  818. */
  819. if (!pm_runtime_suspended(dev))
  820. return fimd_activate(ctx, false);
  821. return 0;
  822. }
  823. static int fimd_resume(struct device *dev)
  824. {
  825. struct fimd_context *ctx = get_fimd_context(dev);
  826. /*
  827. * if entered to sleep when lcd panel was on, the usage_count
  828. * of pm runtime would still be 1 so in this case, fimd driver
  829. * should be on directly not drawing on pm runtime interface.
  830. */
  831. if (!pm_runtime_suspended(dev)) {
  832. int ret;
  833. ret = fimd_activate(ctx, true);
  834. if (ret < 0)
  835. return ret;
  836. /*
  837. * in case of dpms on(standby), fimd_apply function will
  838. * be called by encoder's dpms callback to update fimd's
  839. * registers but in case of sleep wakeup, it's not.
  840. * so fimd_apply function should be called at here.
  841. */
  842. fimd_apply(dev);
  843. }
  844. return 0;
  845. }
  846. #endif
  847. #ifdef CONFIG_PM_RUNTIME
  848. static int fimd_runtime_suspend(struct device *dev)
  849. {
  850. struct fimd_context *ctx = get_fimd_context(dev);
  851. return fimd_activate(ctx, false);
  852. }
  853. static int fimd_runtime_resume(struct device *dev)
  854. {
  855. struct fimd_context *ctx = get_fimd_context(dev);
  856. return fimd_activate(ctx, true);
  857. }
  858. #endif
  859. static const struct dev_pm_ops fimd_pm_ops = {
  860. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  861. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  862. };
  863. struct platform_driver fimd_driver = {
  864. .probe = fimd_probe,
  865. .remove = fimd_remove,
  866. .driver = {
  867. .name = "exynos4-fb",
  868. .owner = THIS_MODULE,
  869. .pm = &fimd_pm_ops,
  870. .of_match_table = fimd_driver_dt_match,
  871. },
  872. };