drm_edid.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. * Copyright 2010 Red Hat, Inc.
  6. *
  7. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  8. * FB layer.
  9. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the
  19. * next paragraph) shall be included in all copies or substantial portions
  20. * of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28. * DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/hdmi.h>
  33. #include <linux/i2c.h>
  34. #include <linux/module.h>
  35. #include <drm/drmP.h>
  36. #include <drm/drm_edid.h>
  37. #define version_greater(edid, maj, min) \
  38. (((edid)->version > (maj)) || \
  39. ((edid)->version == (maj) && (edid)->revision > (min)))
  40. #define EDID_EST_TIMINGS 16
  41. #define EDID_STD_TIMINGS 8
  42. #define EDID_DETAILED_TIMINGS 4
  43. /*
  44. * EDID blocks out in the wild have a variety of bugs, try to collect
  45. * them here (note that userspace may work around broken monitors first,
  46. * but fixes should make their way here so that the kernel "just works"
  47. * on as many displays as possible).
  48. */
  49. /* First detailed mode wrong, use largest 60Hz mode */
  50. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  51. /* Reported 135MHz pixel clock is too high, needs adjustment */
  52. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  53. /* Prefer the largest mode at 75 Hz */
  54. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  55. /* Detail timing is in cm not mm */
  56. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  57. /* Detailed timing descriptors have bogus size values, so just take the
  58. * maximum size and use that.
  59. */
  60. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  61. /* Monitor forgot to set the first detailed is preferred bit. */
  62. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  63. /* use +hsync +vsync for detailed mode */
  64. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  65. /* Force reduced-blanking timings for detailed modes */
  66. #define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
  67. struct detailed_mode_closure {
  68. struct drm_connector *connector;
  69. struct edid *edid;
  70. bool preferred;
  71. u32 quirks;
  72. int modes;
  73. };
  74. #define LEVEL_DMT 0
  75. #define LEVEL_GTF 1
  76. #define LEVEL_GTF2 2
  77. #define LEVEL_CVT 3
  78. static struct edid_quirk {
  79. char vendor[4];
  80. int product_id;
  81. u32 quirks;
  82. } edid_quirk_list[] = {
  83. /* Acer AL1706 */
  84. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  85. /* Acer F51 */
  86. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  87. /* Unknown Acer */
  88. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  89. /* Belinea 10 15 55 */
  90. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  91. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  92. /* Envision Peripherals, Inc. EN-7100e */
  93. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  94. /* Envision EN2028 */
  95. { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
  96. /* Funai Electronics PM36B */
  97. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  98. EDID_QUIRK_DETAILED_IN_CM },
  99. /* LG Philips LCD LP154W01-A5 */
  100. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  101. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  102. /* Philips 107p5 CRT */
  103. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  104. /* Proview AY765C */
  105. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  106. /* Samsung SyncMaster 205BW. Note: irony */
  107. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  108. /* Samsung SyncMaster 22[5-6]BW */
  109. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  110. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  111. /* ViewSonic VA2026w */
  112. { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
  113. /* Medion MD 30217 PG */
  114. { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
  115. };
  116. /*
  117. * Autogenerated from the DMT spec.
  118. * This table is copied from xfree86/modes/xf86EdidModes.c.
  119. */
  120. static const struct drm_display_mode drm_dmt_modes[] = {
  121. /* 640x350@85Hz */
  122. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  123. 736, 832, 0, 350, 382, 385, 445, 0,
  124. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  125. /* 640x400@85Hz */
  126. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  127. 736, 832, 0, 400, 401, 404, 445, 0,
  128. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  129. /* 720x400@85Hz */
  130. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  131. 828, 936, 0, 400, 401, 404, 446, 0,
  132. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  133. /* 640x480@60Hz */
  134. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  135. 752, 800, 0, 480, 489, 492, 525, 0,
  136. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  137. /* 640x480@72Hz */
  138. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  139. 704, 832, 0, 480, 489, 492, 520, 0,
  140. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  141. /* 640x480@75Hz */
  142. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  143. 720, 840, 0, 480, 481, 484, 500, 0,
  144. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  145. /* 640x480@85Hz */
  146. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  147. 752, 832, 0, 480, 481, 484, 509, 0,
  148. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  149. /* 800x600@56Hz */
  150. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  151. 896, 1024, 0, 600, 601, 603, 625, 0,
  152. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  153. /* 800x600@60Hz */
  154. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  155. 968, 1056, 0, 600, 601, 605, 628, 0,
  156. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  157. /* 800x600@72Hz */
  158. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  159. 976, 1040, 0, 600, 637, 643, 666, 0,
  160. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  161. /* 800x600@75Hz */
  162. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  163. 896, 1056, 0, 600, 601, 604, 625, 0,
  164. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  165. /* 800x600@85Hz */
  166. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  167. 896, 1048, 0, 600, 601, 604, 631, 0,
  168. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  169. /* 800x600@120Hz RB */
  170. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
  171. 880, 960, 0, 600, 603, 607, 636, 0,
  172. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  173. /* 848x480@60Hz */
  174. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  175. 976, 1088, 0, 480, 486, 494, 517, 0,
  176. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  177. /* 1024x768@43Hz, interlace */
  178. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  179. 1208, 1264, 0, 768, 768, 772, 817, 0,
  180. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  181. DRM_MODE_FLAG_INTERLACE) },
  182. /* 1024x768@60Hz */
  183. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  184. 1184, 1344, 0, 768, 771, 777, 806, 0,
  185. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  186. /* 1024x768@70Hz */
  187. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  188. 1184, 1328, 0, 768, 771, 777, 806, 0,
  189. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  190. /* 1024x768@75Hz */
  191. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  192. 1136, 1312, 0, 768, 769, 772, 800, 0,
  193. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  194. /* 1024x768@85Hz */
  195. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  196. 1168, 1376, 0, 768, 769, 772, 808, 0,
  197. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  198. /* 1024x768@120Hz RB */
  199. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
  200. 1104, 1184, 0, 768, 771, 775, 813, 0,
  201. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  202. /* 1152x864@75Hz */
  203. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  204. 1344, 1600, 0, 864, 865, 868, 900, 0,
  205. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  206. /* 1280x768@60Hz RB */
  207. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
  208. 1360, 1440, 0, 768, 771, 778, 790, 0,
  209. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  210. /* 1280x768@60Hz */
  211. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  212. 1472, 1664, 0, 768, 771, 778, 798, 0,
  213. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  214. /* 1280x768@75Hz */
  215. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  216. 1488, 1696, 0, 768, 771, 778, 805, 0,
  217. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  218. /* 1280x768@85Hz */
  219. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  220. 1496, 1712, 0, 768, 771, 778, 809, 0,
  221. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  222. /* 1280x768@120Hz RB */
  223. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
  224. 1360, 1440, 0, 768, 771, 778, 813, 0,
  225. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  226. /* 1280x800@60Hz RB */
  227. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
  228. 1360, 1440, 0, 800, 803, 809, 823, 0,
  229. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  230. /* 1280x800@60Hz */
  231. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  232. 1480, 1680, 0, 800, 803, 809, 831, 0,
  233. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  234. /* 1280x800@75Hz */
  235. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  236. 1488, 1696, 0, 800, 803, 809, 838, 0,
  237. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  238. /* 1280x800@85Hz */
  239. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  240. 1496, 1712, 0, 800, 803, 809, 843, 0,
  241. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  242. /* 1280x800@120Hz RB */
  243. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
  244. 1360, 1440, 0, 800, 803, 809, 847, 0,
  245. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  246. /* 1280x960@60Hz */
  247. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  248. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  249. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  250. /* 1280x960@85Hz */
  251. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  252. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  253. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  254. /* 1280x960@120Hz RB */
  255. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
  256. 1360, 1440, 0, 960, 963, 967, 1017, 0,
  257. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  258. /* 1280x1024@60Hz */
  259. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  260. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  261. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  262. /* 1280x1024@75Hz */
  263. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  264. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  265. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  266. /* 1280x1024@85Hz */
  267. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  268. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  269. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  270. /* 1280x1024@120Hz RB */
  271. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
  272. 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
  273. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  274. /* 1360x768@60Hz */
  275. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  276. 1536, 1792, 0, 768, 771, 777, 795, 0,
  277. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  278. /* 1360x768@120Hz RB */
  279. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
  280. 1440, 1520, 0, 768, 771, 776, 813, 0,
  281. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  282. /* 1400x1050@60Hz RB */
  283. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
  284. 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
  285. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  286. /* 1400x1050@60Hz */
  287. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  288. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  289. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  290. /* 1400x1050@75Hz */
  291. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  292. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  293. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  294. /* 1400x1050@85Hz */
  295. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  296. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  297. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  298. /* 1400x1050@120Hz RB */
  299. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
  300. 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
  301. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  302. /* 1440x900@60Hz RB */
  303. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
  304. 1520, 1600, 0, 900, 903, 909, 926, 0,
  305. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  306. /* 1440x900@60Hz */
  307. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  308. 1672, 1904, 0, 900, 903, 909, 934, 0,
  309. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  310. /* 1440x900@75Hz */
  311. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  312. 1688, 1936, 0, 900, 903, 909, 942, 0,
  313. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  314. /* 1440x900@85Hz */
  315. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  316. 1696, 1952, 0, 900, 903, 909, 948, 0,
  317. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  318. /* 1440x900@120Hz RB */
  319. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
  320. 1520, 1600, 0, 900, 903, 909, 953, 0,
  321. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  322. /* 1600x1200@60Hz */
  323. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  324. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  325. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  326. /* 1600x1200@65Hz */
  327. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  328. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  329. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  330. /* 1600x1200@70Hz */
  331. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  332. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  333. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  334. /* 1600x1200@75Hz */
  335. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
  336. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  337. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  338. /* 1600x1200@85Hz */
  339. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  340. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  341. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  342. /* 1600x1200@120Hz RB */
  343. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
  344. 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
  345. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  346. /* 1680x1050@60Hz RB */
  347. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
  348. 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
  349. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  350. /* 1680x1050@60Hz */
  351. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  352. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  353. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  354. /* 1680x1050@75Hz */
  355. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  356. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  357. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  358. /* 1680x1050@85Hz */
  359. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  360. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  361. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  362. /* 1680x1050@120Hz RB */
  363. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
  364. 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
  365. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  366. /* 1792x1344@60Hz */
  367. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  368. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  369. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  370. /* 1792x1344@75Hz */
  371. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  372. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  373. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  374. /* 1792x1344@120Hz RB */
  375. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
  376. 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
  377. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  378. /* 1856x1392@60Hz */
  379. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  380. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  381. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  382. /* 1856x1392@75Hz */
  383. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  384. 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
  385. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  386. /* 1856x1392@120Hz RB */
  387. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
  388. 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
  389. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  390. /* 1920x1200@60Hz RB */
  391. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
  392. 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
  393. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  394. /* 1920x1200@60Hz */
  395. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  396. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  397. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  398. /* 1920x1200@75Hz */
  399. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  400. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  401. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  402. /* 1920x1200@85Hz */
  403. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  404. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  405. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  406. /* 1920x1200@120Hz RB */
  407. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
  408. 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
  409. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  410. /* 1920x1440@60Hz */
  411. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  412. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  413. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  414. /* 1920x1440@75Hz */
  415. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  416. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  417. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  418. /* 1920x1440@120Hz RB */
  419. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
  420. 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
  421. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  422. /* 2560x1600@60Hz RB */
  423. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
  424. 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
  425. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  426. /* 2560x1600@60Hz */
  427. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  428. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  429. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  430. /* 2560x1600@75HZ */
  431. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  432. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  433. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  434. /* 2560x1600@85HZ */
  435. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  436. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  437. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  438. /* 2560x1600@120Hz RB */
  439. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
  440. 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
  441. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  442. };
  443. static const struct drm_display_mode edid_est_modes[] = {
  444. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  445. 968, 1056, 0, 600, 601, 605, 628, 0,
  446. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  447. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  448. 896, 1024, 0, 600, 601, 603, 625, 0,
  449. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  450. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  451. 720, 840, 0, 480, 481, 484, 500, 0,
  452. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  453. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  454. 704, 832, 0, 480, 489, 491, 520, 0,
  455. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  456. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  457. 768, 864, 0, 480, 483, 486, 525, 0,
  458. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  459. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  460. 752, 800, 0, 480, 490, 492, 525, 0,
  461. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  462. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  463. 846, 900, 0, 400, 421, 423, 449, 0,
  464. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  465. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  466. 846, 900, 0, 400, 412, 414, 449, 0,
  467. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  468. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  469. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  470. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  471. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  472. 1136, 1312, 0, 768, 769, 772, 800, 0,
  473. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  474. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  475. 1184, 1328, 0, 768, 771, 777, 806, 0,
  476. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  477. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  478. 1184, 1344, 0, 768, 771, 777, 806, 0,
  479. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  480. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  481. 1208, 1264, 0, 768, 768, 776, 817, 0,
  482. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  483. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  484. 928, 1152, 0, 624, 625, 628, 667, 0,
  485. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  486. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  487. 896, 1056, 0, 600, 601, 604, 625, 0,
  488. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  489. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  490. 976, 1040, 0, 600, 637, 643, 666, 0,
  491. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  492. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  493. 1344, 1600, 0, 864, 865, 868, 900, 0,
  494. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  495. };
  496. struct minimode {
  497. short w;
  498. short h;
  499. short r;
  500. short rb;
  501. };
  502. static const struct minimode est3_modes[] = {
  503. /* byte 6 */
  504. { 640, 350, 85, 0 },
  505. { 640, 400, 85, 0 },
  506. { 720, 400, 85, 0 },
  507. { 640, 480, 85, 0 },
  508. { 848, 480, 60, 0 },
  509. { 800, 600, 85, 0 },
  510. { 1024, 768, 85, 0 },
  511. { 1152, 864, 75, 0 },
  512. /* byte 7 */
  513. { 1280, 768, 60, 1 },
  514. { 1280, 768, 60, 0 },
  515. { 1280, 768, 75, 0 },
  516. { 1280, 768, 85, 0 },
  517. { 1280, 960, 60, 0 },
  518. { 1280, 960, 85, 0 },
  519. { 1280, 1024, 60, 0 },
  520. { 1280, 1024, 85, 0 },
  521. /* byte 8 */
  522. { 1360, 768, 60, 0 },
  523. { 1440, 900, 60, 1 },
  524. { 1440, 900, 60, 0 },
  525. { 1440, 900, 75, 0 },
  526. { 1440, 900, 85, 0 },
  527. { 1400, 1050, 60, 1 },
  528. { 1400, 1050, 60, 0 },
  529. { 1400, 1050, 75, 0 },
  530. /* byte 9 */
  531. { 1400, 1050, 85, 0 },
  532. { 1680, 1050, 60, 1 },
  533. { 1680, 1050, 60, 0 },
  534. { 1680, 1050, 75, 0 },
  535. { 1680, 1050, 85, 0 },
  536. { 1600, 1200, 60, 0 },
  537. { 1600, 1200, 65, 0 },
  538. { 1600, 1200, 70, 0 },
  539. /* byte 10 */
  540. { 1600, 1200, 75, 0 },
  541. { 1600, 1200, 85, 0 },
  542. { 1792, 1344, 60, 0 },
  543. { 1792, 1344, 85, 0 },
  544. { 1856, 1392, 60, 0 },
  545. { 1856, 1392, 75, 0 },
  546. { 1920, 1200, 60, 1 },
  547. { 1920, 1200, 60, 0 },
  548. /* byte 11 */
  549. { 1920, 1200, 75, 0 },
  550. { 1920, 1200, 85, 0 },
  551. { 1920, 1440, 60, 0 },
  552. { 1920, 1440, 75, 0 },
  553. };
  554. static const struct minimode extra_modes[] = {
  555. { 1024, 576, 60, 0 },
  556. { 1366, 768, 60, 0 },
  557. { 1600, 900, 60, 0 },
  558. { 1680, 945, 60, 0 },
  559. { 1920, 1080, 60, 0 },
  560. { 2048, 1152, 60, 0 },
  561. { 2048, 1536, 60, 0 },
  562. };
  563. /*
  564. * Probably taken from CEA-861 spec.
  565. * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
  566. */
  567. static const struct drm_display_mode edid_cea_modes[] = {
  568. /* 1 - 640x480@60Hz */
  569. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  570. 752, 800, 0, 480, 490, 492, 525, 0,
  571. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  572. .vrefresh = 60, },
  573. /* 2 - 720x480@60Hz */
  574. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  575. 798, 858, 0, 480, 489, 495, 525, 0,
  576. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  577. .vrefresh = 60, },
  578. /* 3 - 720x480@60Hz */
  579. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  580. 798, 858, 0, 480, 489, 495, 525, 0,
  581. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  582. .vrefresh = 60, },
  583. /* 4 - 1280x720@60Hz */
  584. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  585. 1430, 1650, 0, 720, 725, 730, 750, 0,
  586. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  587. .vrefresh = 60, },
  588. /* 5 - 1920x1080i@60Hz */
  589. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  590. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  591. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  592. DRM_MODE_FLAG_INTERLACE),
  593. .vrefresh = 60, },
  594. /* 6 - 1440x480i@60Hz */
  595. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  596. 1602, 1716, 0, 480, 488, 494, 525, 0,
  597. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  598. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  599. .vrefresh = 60, },
  600. /* 7 - 1440x480i@60Hz */
  601. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  602. 1602, 1716, 0, 480, 488, 494, 525, 0,
  603. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  604. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  605. .vrefresh = 60, },
  606. /* 8 - 1440x240@60Hz */
  607. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  608. 1602, 1716, 0, 240, 244, 247, 262, 0,
  609. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  610. DRM_MODE_FLAG_DBLCLK),
  611. .vrefresh = 60, },
  612. /* 9 - 1440x240@60Hz */
  613. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  614. 1602, 1716, 0, 240, 244, 247, 262, 0,
  615. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  616. DRM_MODE_FLAG_DBLCLK),
  617. .vrefresh = 60, },
  618. /* 10 - 2880x480i@60Hz */
  619. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  620. 3204, 3432, 0, 480, 488, 494, 525, 0,
  621. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  622. DRM_MODE_FLAG_INTERLACE),
  623. .vrefresh = 60, },
  624. /* 11 - 2880x480i@60Hz */
  625. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  626. 3204, 3432, 0, 480, 488, 494, 525, 0,
  627. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  628. DRM_MODE_FLAG_INTERLACE),
  629. .vrefresh = 60, },
  630. /* 12 - 2880x240@60Hz */
  631. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  632. 3204, 3432, 0, 240, 244, 247, 262, 0,
  633. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  634. .vrefresh = 60, },
  635. /* 13 - 2880x240@60Hz */
  636. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  637. 3204, 3432, 0, 240, 244, 247, 262, 0,
  638. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  639. .vrefresh = 60, },
  640. /* 14 - 1440x480@60Hz */
  641. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  642. 1596, 1716, 0, 480, 489, 495, 525, 0,
  643. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  644. .vrefresh = 60, },
  645. /* 15 - 1440x480@60Hz */
  646. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  647. 1596, 1716, 0, 480, 489, 495, 525, 0,
  648. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  649. .vrefresh = 60, },
  650. /* 16 - 1920x1080@60Hz */
  651. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  652. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  653. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  654. .vrefresh = 60, },
  655. /* 17 - 720x576@50Hz */
  656. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  657. 796, 864, 0, 576, 581, 586, 625, 0,
  658. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  659. .vrefresh = 50, },
  660. /* 18 - 720x576@50Hz */
  661. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  662. 796, 864, 0, 576, 581, 586, 625, 0,
  663. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  664. .vrefresh = 50, },
  665. /* 19 - 1280x720@50Hz */
  666. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
  667. 1760, 1980, 0, 720, 725, 730, 750, 0,
  668. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  669. .vrefresh = 50, },
  670. /* 20 - 1920x1080i@50Hz */
  671. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  672. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  673. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  674. DRM_MODE_FLAG_INTERLACE),
  675. .vrefresh = 50, },
  676. /* 21 - 1440x576i@50Hz */
  677. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  678. 1590, 1728, 0, 576, 580, 586, 625, 0,
  679. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  680. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  681. .vrefresh = 50, },
  682. /* 22 - 1440x576i@50Hz */
  683. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  684. 1590, 1728, 0, 576, 580, 586, 625, 0,
  685. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  686. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  687. .vrefresh = 50, },
  688. /* 23 - 1440x288@50Hz */
  689. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  690. 1590, 1728, 0, 288, 290, 293, 312, 0,
  691. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  692. DRM_MODE_FLAG_DBLCLK),
  693. .vrefresh = 50, },
  694. /* 24 - 1440x288@50Hz */
  695. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  696. 1590, 1728, 0, 288, 290, 293, 312, 0,
  697. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  698. DRM_MODE_FLAG_DBLCLK),
  699. .vrefresh = 50, },
  700. /* 25 - 2880x576i@50Hz */
  701. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  702. 3180, 3456, 0, 576, 580, 586, 625, 0,
  703. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  704. DRM_MODE_FLAG_INTERLACE),
  705. .vrefresh = 50, },
  706. /* 26 - 2880x576i@50Hz */
  707. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  708. 3180, 3456, 0, 576, 580, 586, 625, 0,
  709. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  710. DRM_MODE_FLAG_INTERLACE),
  711. .vrefresh = 50, },
  712. /* 27 - 2880x288@50Hz */
  713. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  714. 3180, 3456, 0, 288, 290, 293, 312, 0,
  715. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  716. .vrefresh = 50, },
  717. /* 28 - 2880x288@50Hz */
  718. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  719. 3180, 3456, 0, 288, 290, 293, 312, 0,
  720. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  721. .vrefresh = 50, },
  722. /* 29 - 1440x576@50Hz */
  723. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  724. 1592, 1728, 0, 576, 581, 586, 625, 0,
  725. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  726. .vrefresh = 50, },
  727. /* 30 - 1440x576@50Hz */
  728. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  729. 1592, 1728, 0, 576, 581, 586, 625, 0,
  730. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  731. .vrefresh = 50, },
  732. /* 31 - 1920x1080@50Hz */
  733. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  734. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  735. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  736. .vrefresh = 50, },
  737. /* 32 - 1920x1080@24Hz */
  738. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
  739. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  740. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  741. .vrefresh = 24, },
  742. /* 33 - 1920x1080@25Hz */
  743. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  744. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  745. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  746. .vrefresh = 25, },
  747. /* 34 - 1920x1080@30Hz */
  748. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  749. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  750. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  751. .vrefresh = 30, },
  752. /* 35 - 2880x480@60Hz */
  753. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  754. 3192, 3432, 0, 480, 489, 495, 525, 0,
  755. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  756. .vrefresh = 60, },
  757. /* 36 - 2880x480@60Hz */
  758. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  759. 3192, 3432, 0, 480, 489, 495, 525, 0,
  760. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  761. .vrefresh = 60, },
  762. /* 37 - 2880x576@50Hz */
  763. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  764. 3184, 3456, 0, 576, 581, 586, 625, 0,
  765. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  766. .vrefresh = 50, },
  767. /* 38 - 2880x576@50Hz */
  768. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  769. 3184, 3456, 0, 576, 581, 586, 625, 0,
  770. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  771. .vrefresh = 50, },
  772. /* 39 - 1920x1080i@50Hz */
  773. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
  774. 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
  775. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
  776. DRM_MODE_FLAG_INTERLACE),
  777. .vrefresh = 50, },
  778. /* 40 - 1920x1080i@100Hz */
  779. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  780. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  781. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  782. DRM_MODE_FLAG_INTERLACE),
  783. .vrefresh = 100, },
  784. /* 41 - 1280x720@100Hz */
  785. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
  786. 1760, 1980, 0, 720, 725, 730, 750, 0,
  787. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  788. .vrefresh = 100, },
  789. /* 42 - 720x576@100Hz */
  790. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  791. 796, 864, 0, 576, 581, 586, 625, 0,
  792. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  793. .vrefresh = 100, },
  794. /* 43 - 720x576@100Hz */
  795. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  796. 796, 864, 0, 576, 581, 586, 625, 0,
  797. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  798. .vrefresh = 100, },
  799. /* 44 - 1440x576i@100Hz */
  800. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  801. 1590, 1728, 0, 576, 580, 586, 625, 0,
  802. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  803. DRM_MODE_FLAG_DBLCLK),
  804. .vrefresh = 100, },
  805. /* 45 - 1440x576i@100Hz */
  806. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  807. 1590, 1728, 0, 576, 580, 586, 625, 0,
  808. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  809. DRM_MODE_FLAG_DBLCLK),
  810. .vrefresh = 100, },
  811. /* 46 - 1920x1080i@120Hz */
  812. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  813. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  814. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  815. DRM_MODE_FLAG_INTERLACE),
  816. .vrefresh = 120, },
  817. /* 47 - 1280x720@120Hz */
  818. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
  819. 1430, 1650, 0, 720, 725, 730, 750, 0,
  820. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  821. .vrefresh = 120, },
  822. /* 48 - 720x480@120Hz */
  823. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  824. 798, 858, 0, 480, 489, 495, 525, 0,
  825. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  826. .vrefresh = 120, },
  827. /* 49 - 720x480@120Hz */
  828. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  829. 798, 858, 0, 480, 489, 495, 525, 0,
  830. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  831. .vrefresh = 120, },
  832. /* 50 - 1440x480i@120Hz */
  833. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  834. 1602, 1716, 0, 480, 488, 494, 525, 0,
  835. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  836. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  837. .vrefresh = 120, },
  838. /* 51 - 1440x480i@120Hz */
  839. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  840. 1602, 1716, 0, 480, 488, 494, 525, 0,
  841. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  842. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  843. .vrefresh = 120, },
  844. /* 52 - 720x576@200Hz */
  845. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  846. 796, 864, 0, 576, 581, 586, 625, 0,
  847. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  848. .vrefresh = 200, },
  849. /* 53 - 720x576@200Hz */
  850. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  851. 796, 864, 0, 576, 581, 586, 625, 0,
  852. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  853. .vrefresh = 200, },
  854. /* 54 - 1440x576i@200Hz */
  855. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  856. 1590, 1728, 0, 576, 580, 586, 625, 0,
  857. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  858. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  859. .vrefresh = 200, },
  860. /* 55 - 1440x576i@200Hz */
  861. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  862. 1590, 1728, 0, 576, 580, 586, 625, 0,
  863. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  864. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  865. .vrefresh = 200, },
  866. /* 56 - 720x480@240Hz */
  867. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  868. 798, 858, 0, 480, 489, 495, 525, 0,
  869. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  870. .vrefresh = 240, },
  871. /* 57 - 720x480@240Hz */
  872. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  873. 798, 858, 0, 480, 489, 495, 525, 0,
  874. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  875. .vrefresh = 240, },
  876. /* 58 - 1440x480i@240 */
  877. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  878. 1602, 1716, 0, 480, 488, 494, 525, 0,
  879. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  880. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  881. .vrefresh = 240, },
  882. /* 59 - 1440x480i@240 */
  883. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  884. 1602, 1716, 0, 480, 488, 494, 525, 0,
  885. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  886. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  887. .vrefresh = 240, },
  888. /* 60 - 1280x720@24Hz */
  889. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
  890. 3080, 3300, 0, 720, 725, 730, 750, 0,
  891. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  892. .vrefresh = 24, },
  893. /* 61 - 1280x720@25Hz */
  894. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
  895. 3740, 3960, 0, 720, 725, 730, 750, 0,
  896. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  897. .vrefresh = 25, },
  898. /* 62 - 1280x720@30Hz */
  899. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
  900. 3080, 3300, 0, 720, 725, 730, 750, 0,
  901. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  902. .vrefresh = 30, },
  903. /* 63 - 1920x1080@120Hz */
  904. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
  905. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  906. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  907. .vrefresh = 120, },
  908. /* 64 - 1920x1080@100Hz */
  909. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
  910. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  911. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  912. .vrefresh = 100, },
  913. };
  914. /*
  915. * HDMI 1.4 4k modes.
  916. */
  917. static const struct drm_display_mode edid_4k_modes[] = {
  918. /* 1 - 3840x2160@30Hz */
  919. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  920. 3840, 4016, 4104, 4400, 0,
  921. 2160, 2168, 2178, 2250, 0,
  922. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  923. .vrefresh = 30, },
  924. /* 2 - 3840x2160@25Hz */
  925. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  926. 3840, 4896, 4984, 5280, 0,
  927. 2160, 2168, 2178, 2250, 0,
  928. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  929. .vrefresh = 25, },
  930. /* 3 - 3840x2160@24Hz */
  931. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  932. 3840, 5116, 5204, 5500, 0,
  933. 2160, 2168, 2178, 2250, 0,
  934. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  935. .vrefresh = 24, },
  936. /* 4 - 4096x2160@24Hz (SMPTE) */
  937. { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
  938. 4096, 5116, 5204, 5500, 0,
  939. 2160, 2168, 2178, 2250, 0,
  940. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  941. .vrefresh = 24, },
  942. };
  943. /*** DDC fetch and block validation ***/
  944. static const u8 edid_header[] = {
  945. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  946. };
  947. /*
  948. * Sanity check the header of the base EDID block. Return 8 if the header
  949. * is perfect, down to 0 if it's totally wrong.
  950. */
  951. int drm_edid_header_is_valid(const u8 *raw_edid)
  952. {
  953. int i, score = 0;
  954. for (i = 0; i < sizeof(edid_header); i++)
  955. if (raw_edid[i] == edid_header[i])
  956. score++;
  957. return score;
  958. }
  959. EXPORT_SYMBOL(drm_edid_header_is_valid);
  960. static int edid_fixup __read_mostly = 6;
  961. module_param_named(edid_fixup, edid_fixup, int, 0400);
  962. MODULE_PARM_DESC(edid_fixup,
  963. "Minimum number of valid EDID header bytes (0-8, default 6)");
  964. /*
  965. * Sanity check the EDID block (base or extension). Return 0 if the block
  966. * doesn't check out, or 1 if it's valid.
  967. */
  968. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
  969. {
  970. int i;
  971. u8 csum = 0;
  972. struct edid *edid = (struct edid *)raw_edid;
  973. if (WARN_ON(!raw_edid))
  974. return false;
  975. if (edid_fixup > 8 || edid_fixup < 0)
  976. edid_fixup = 6;
  977. if (block == 0) {
  978. int score = drm_edid_header_is_valid(raw_edid);
  979. if (score == 8) ;
  980. else if (score >= edid_fixup) {
  981. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  982. memcpy(raw_edid, edid_header, sizeof(edid_header));
  983. } else {
  984. goto bad;
  985. }
  986. }
  987. for (i = 0; i < EDID_LENGTH; i++)
  988. csum += raw_edid[i];
  989. if (csum) {
  990. if (print_bad_edid) {
  991. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  992. }
  993. /* allow CEA to slide through, switches mangle this */
  994. if (raw_edid[0] != 0x02)
  995. goto bad;
  996. }
  997. /* per-block-type checks */
  998. switch (raw_edid[0]) {
  999. case 0: /* base */
  1000. if (edid->version != 1) {
  1001. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  1002. goto bad;
  1003. }
  1004. if (edid->revision > 4)
  1005. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  1006. break;
  1007. default:
  1008. break;
  1009. }
  1010. return true;
  1011. bad:
  1012. if (print_bad_edid) {
  1013. printk(KERN_ERR "Raw EDID:\n");
  1014. print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
  1015. raw_edid, EDID_LENGTH, false);
  1016. }
  1017. return false;
  1018. }
  1019. EXPORT_SYMBOL(drm_edid_block_valid);
  1020. /**
  1021. * drm_edid_is_valid - sanity check EDID data
  1022. * @edid: EDID data
  1023. *
  1024. * Sanity-check an entire EDID record (including extensions)
  1025. */
  1026. bool drm_edid_is_valid(struct edid *edid)
  1027. {
  1028. int i;
  1029. u8 *raw = (u8 *)edid;
  1030. if (!edid)
  1031. return false;
  1032. for (i = 0; i <= edid->extensions; i++)
  1033. if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
  1034. return false;
  1035. return true;
  1036. }
  1037. EXPORT_SYMBOL(drm_edid_is_valid);
  1038. #define DDC_SEGMENT_ADDR 0x30
  1039. /**
  1040. * Get EDID information via I2C.
  1041. *
  1042. * \param adapter : i2c device adaptor
  1043. * \param buf : EDID data buffer to be filled
  1044. * \param len : EDID data buffer length
  1045. * \return 0 on success or -1 on failure.
  1046. *
  1047. * Try to fetch EDID information by calling i2c driver function.
  1048. */
  1049. static int
  1050. drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
  1051. int block, int len)
  1052. {
  1053. unsigned char start = block * EDID_LENGTH;
  1054. unsigned char segment = block >> 1;
  1055. unsigned char xfers = segment ? 3 : 2;
  1056. int ret, retries = 5;
  1057. /* The core i2c driver will automatically retry the transfer if the
  1058. * adapter reports EAGAIN. However, we find that bit-banging transfers
  1059. * are susceptible to errors under a heavily loaded machine and
  1060. * generate spurious NAKs and timeouts. Retrying the transfer
  1061. * of the individual block a few times seems to overcome this.
  1062. */
  1063. do {
  1064. struct i2c_msg msgs[] = {
  1065. {
  1066. .addr = DDC_SEGMENT_ADDR,
  1067. .flags = 0,
  1068. .len = 1,
  1069. .buf = &segment,
  1070. }, {
  1071. .addr = DDC_ADDR,
  1072. .flags = 0,
  1073. .len = 1,
  1074. .buf = &start,
  1075. }, {
  1076. .addr = DDC_ADDR,
  1077. .flags = I2C_M_RD,
  1078. .len = len,
  1079. .buf = buf,
  1080. }
  1081. };
  1082. /*
  1083. * Avoid sending the segment addr to not upset non-compliant ddc
  1084. * monitors.
  1085. */
  1086. ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
  1087. if (ret == -ENXIO) {
  1088. DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
  1089. adapter->name);
  1090. break;
  1091. }
  1092. } while (ret != xfers && --retries);
  1093. return ret == xfers ? 0 : -1;
  1094. }
  1095. static bool drm_edid_is_zero(u8 *in_edid, int length)
  1096. {
  1097. if (memchr_inv(in_edid, 0, length))
  1098. return false;
  1099. return true;
  1100. }
  1101. static u8 *
  1102. drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1103. {
  1104. int i, j = 0, valid_extensions = 0;
  1105. u8 *block, *new;
  1106. bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
  1107. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  1108. return NULL;
  1109. /* base block fetch */
  1110. for (i = 0; i < 4; i++) {
  1111. if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
  1112. goto out;
  1113. if (drm_edid_block_valid(block, 0, print_bad_edid))
  1114. break;
  1115. if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
  1116. connector->null_edid_counter++;
  1117. goto carp;
  1118. }
  1119. }
  1120. if (i == 4)
  1121. goto carp;
  1122. /* if there's no extensions, we're done */
  1123. if (block[0x7e] == 0)
  1124. return block;
  1125. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  1126. if (!new)
  1127. goto out;
  1128. block = new;
  1129. for (j = 1; j <= block[0x7e]; j++) {
  1130. for (i = 0; i < 4; i++) {
  1131. if (drm_do_probe_ddc_edid(adapter,
  1132. block + (valid_extensions + 1) * EDID_LENGTH,
  1133. j, EDID_LENGTH))
  1134. goto out;
  1135. if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
  1136. valid_extensions++;
  1137. break;
  1138. }
  1139. }
  1140. if (i == 4 && print_bad_edid) {
  1141. dev_warn(connector->dev->dev,
  1142. "%s: Ignoring invalid EDID block %d.\n",
  1143. drm_get_connector_name(connector), j);
  1144. connector->bad_edid_counter++;
  1145. }
  1146. }
  1147. if (valid_extensions != block[0x7e]) {
  1148. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  1149. block[0x7e] = valid_extensions;
  1150. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1151. if (!new)
  1152. goto out;
  1153. block = new;
  1154. }
  1155. return block;
  1156. carp:
  1157. if (print_bad_edid) {
  1158. dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
  1159. drm_get_connector_name(connector), j);
  1160. }
  1161. connector->bad_edid_counter++;
  1162. out:
  1163. kfree(block);
  1164. return NULL;
  1165. }
  1166. /**
  1167. * Probe DDC presence.
  1168. *
  1169. * \param adapter : i2c device adaptor
  1170. * \return 1 on success
  1171. */
  1172. bool
  1173. drm_probe_ddc(struct i2c_adapter *adapter)
  1174. {
  1175. unsigned char out;
  1176. return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
  1177. }
  1178. EXPORT_SYMBOL(drm_probe_ddc);
  1179. /**
  1180. * drm_get_edid - get EDID data, if available
  1181. * @connector: connector we're probing
  1182. * @adapter: i2c adapter to use for DDC
  1183. *
  1184. * Poke the given i2c channel to grab EDID data if possible. If found,
  1185. * attach it to the connector.
  1186. *
  1187. * Return edid data or NULL if we couldn't find any.
  1188. */
  1189. struct edid *drm_get_edid(struct drm_connector *connector,
  1190. struct i2c_adapter *adapter)
  1191. {
  1192. struct edid *edid = NULL;
  1193. if (drm_probe_ddc(adapter))
  1194. edid = (struct edid *)drm_do_get_edid(connector, adapter);
  1195. return edid;
  1196. }
  1197. EXPORT_SYMBOL(drm_get_edid);
  1198. /**
  1199. * drm_edid_duplicate - duplicate an EDID and the extensions
  1200. * @edid: EDID to duplicate
  1201. *
  1202. * Return duplicate edid or NULL on allocation failure.
  1203. */
  1204. struct edid *drm_edid_duplicate(const struct edid *edid)
  1205. {
  1206. return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1207. }
  1208. EXPORT_SYMBOL(drm_edid_duplicate);
  1209. /*** EDID parsing ***/
  1210. /**
  1211. * edid_vendor - match a string against EDID's obfuscated vendor field
  1212. * @edid: EDID to match
  1213. * @vendor: vendor string
  1214. *
  1215. * Returns true if @vendor is in @edid, false otherwise
  1216. */
  1217. static bool edid_vendor(struct edid *edid, char *vendor)
  1218. {
  1219. char edid_vendor[3];
  1220. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  1221. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  1222. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  1223. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  1224. return !strncmp(edid_vendor, vendor, 3);
  1225. }
  1226. /**
  1227. * edid_get_quirks - return quirk flags for a given EDID
  1228. * @edid: EDID to process
  1229. *
  1230. * This tells subsequent routines what fixes they need to apply.
  1231. */
  1232. static u32 edid_get_quirks(struct edid *edid)
  1233. {
  1234. struct edid_quirk *quirk;
  1235. int i;
  1236. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  1237. quirk = &edid_quirk_list[i];
  1238. if (edid_vendor(edid, quirk->vendor) &&
  1239. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  1240. return quirk->quirks;
  1241. }
  1242. return 0;
  1243. }
  1244. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  1245. #define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
  1246. /**
  1247. * edid_fixup_preferred - set preferred modes based on quirk list
  1248. * @connector: has mode list to fix up
  1249. * @quirks: quirks list
  1250. *
  1251. * Walk the mode list for @connector, clearing the preferred status
  1252. * on existing modes and setting it anew for the right mode ala @quirks.
  1253. */
  1254. static void edid_fixup_preferred(struct drm_connector *connector,
  1255. u32 quirks)
  1256. {
  1257. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  1258. int target_refresh = 0;
  1259. if (list_empty(&connector->probed_modes))
  1260. return;
  1261. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  1262. target_refresh = 60;
  1263. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  1264. target_refresh = 75;
  1265. preferred_mode = list_first_entry(&connector->probed_modes,
  1266. struct drm_display_mode, head);
  1267. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  1268. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  1269. if (cur_mode == preferred_mode)
  1270. continue;
  1271. /* Largest mode is preferred */
  1272. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  1273. preferred_mode = cur_mode;
  1274. /* At a given size, try to get closest to target refresh */
  1275. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  1276. MODE_REFRESH_DIFF(cur_mode, target_refresh) <
  1277. MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
  1278. preferred_mode = cur_mode;
  1279. }
  1280. }
  1281. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  1282. }
  1283. static bool
  1284. mode_is_rb(const struct drm_display_mode *mode)
  1285. {
  1286. return (mode->htotal - mode->hdisplay == 160) &&
  1287. (mode->hsync_end - mode->hdisplay == 80) &&
  1288. (mode->hsync_end - mode->hsync_start == 32) &&
  1289. (mode->vsync_start - mode->vdisplay == 3);
  1290. }
  1291. /*
  1292. * drm_mode_find_dmt - Create a copy of a mode if present in DMT
  1293. * @dev: Device to duplicate against
  1294. * @hsize: Mode width
  1295. * @vsize: Mode height
  1296. * @fresh: Mode refresh rate
  1297. * @rb: Mode reduced-blanking-ness
  1298. *
  1299. * Walk the DMT mode list looking for a match for the given parameters.
  1300. * Return a newly allocated copy of the mode, or NULL if not found.
  1301. */
  1302. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  1303. int hsize, int vsize, int fresh,
  1304. bool rb)
  1305. {
  1306. int i;
  1307. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1308. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  1309. if (hsize != ptr->hdisplay)
  1310. continue;
  1311. if (vsize != ptr->vdisplay)
  1312. continue;
  1313. if (fresh != drm_mode_vrefresh(ptr))
  1314. continue;
  1315. if (rb != mode_is_rb(ptr))
  1316. continue;
  1317. return drm_mode_duplicate(dev, ptr);
  1318. }
  1319. return NULL;
  1320. }
  1321. EXPORT_SYMBOL(drm_mode_find_dmt);
  1322. typedef void detailed_cb(struct detailed_timing *timing, void *closure);
  1323. static void
  1324. cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1325. {
  1326. int i, n = 0;
  1327. u8 d = ext[0x02];
  1328. u8 *det_base = ext + d;
  1329. n = (127 - d) / 18;
  1330. for (i = 0; i < n; i++)
  1331. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1332. }
  1333. static void
  1334. vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1335. {
  1336. unsigned int i, n = min((int)ext[0x02], 6);
  1337. u8 *det_base = ext + 5;
  1338. if (ext[0x01] != 1)
  1339. return; /* unknown version */
  1340. for (i = 0; i < n; i++)
  1341. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1342. }
  1343. static void
  1344. drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
  1345. {
  1346. int i;
  1347. struct edid *edid = (struct edid *)raw_edid;
  1348. if (edid == NULL)
  1349. return;
  1350. for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
  1351. cb(&(edid->detailed_timings[i]), closure);
  1352. for (i = 1; i <= raw_edid[0x7e]; i++) {
  1353. u8 *ext = raw_edid + (i * EDID_LENGTH);
  1354. switch (*ext) {
  1355. case CEA_EXT:
  1356. cea_for_each_detailed_block(ext, cb, closure);
  1357. break;
  1358. case VTB_EXT:
  1359. vtb_for_each_detailed_block(ext, cb, closure);
  1360. break;
  1361. default:
  1362. break;
  1363. }
  1364. }
  1365. }
  1366. static void
  1367. is_rb(struct detailed_timing *t, void *data)
  1368. {
  1369. u8 *r = (u8 *)t;
  1370. if (r[3] == EDID_DETAIL_MONITOR_RANGE)
  1371. if (r[15] & 0x10)
  1372. *(bool *)data = true;
  1373. }
  1374. /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
  1375. static bool
  1376. drm_monitor_supports_rb(struct edid *edid)
  1377. {
  1378. if (edid->revision >= 4) {
  1379. bool ret = false;
  1380. drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
  1381. return ret;
  1382. }
  1383. return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
  1384. }
  1385. static void
  1386. find_gtf2(struct detailed_timing *t, void *data)
  1387. {
  1388. u8 *r = (u8 *)t;
  1389. if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
  1390. *(u8 **)data = r;
  1391. }
  1392. /* Secondary GTF curve kicks in above some break frequency */
  1393. static int
  1394. drm_gtf2_hbreak(struct edid *edid)
  1395. {
  1396. u8 *r = NULL;
  1397. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1398. return r ? (r[12] * 2) : 0;
  1399. }
  1400. static int
  1401. drm_gtf2_2c(struct edid *edid)
  1402. {
  1403. u8 *r = NULL;
  1404. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1405. return r ? r[13] : 0;
  1406. }
  1407. static int
  1408. drm_gtf2_m(struct edid *edid)
  1409. {
  1410. u8 *r = NULL;
  1411. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1412. return r ? (r[15] << 8) + r[14] : 0;
  1413. }
  1414. static int
  1415. drm_gtf2_k(struct edid *edid)
  1416. {
  1417. u8 *r = NULL;
  1418. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1419. return r ? r[16] : 0;
  1420. }
  1421. static int
  1422. drm_gtf2_2j(struct edid *edid)
  1423. {
  1424. u8 *r = NULL;
  1425. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1426. return r ? r[17] : 0;
  1427. }
  1428. /**
  1429. * standard_timing_level - get std. timing level(CVT/GTF/DMT)
  1430. * @edid: EDID block to scan
  1431. */
  1432. static int standard_timing_level(struct edid *edid)
  1433. {
  1434. if (edid->revision >= 2) {
  1435. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  1436. return LEVEL_CVT;
  1437. if (drm_gtf2_hbreak(edid))
  1438. return LEVEL_GTF2;
  1439. return LEVEL_GTF;
  1440. }
  1441. return LEVEL_DMT;
  1442. }
  1443. /*
  1444. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  1445. * monitors fill with ascii space (0x20) instead.
  1446. */
  1447. static int
  1448. bad_std_timing(u8 a, u8 b)
  1449. {
  1450. return (a == 0x00 && b == 0x00) ||
  1451. (a == 0x01 && b == 0x01) ||
  1452. (a == 0x20 && b == 0x20);
  1453. }
  1454. /**
  1455. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  1456. * @t: standard timing params
  1457. * @timing_level: standard timing level
  1458. *
  1459. * Take the standard timing params (in this case width, aspect, and refresh)
  1460. * and convert them into a real mode using CVT/GTF/DMT.
  1461. */
  1462. static struct drm_display_mode *
  1463. drm_mode_std(struct drm_connector *connector, struct edid *edid,
  1464. struct std_timing *t, int revision)
  1465. {
  1466. struct drm_device *dev = connector->dev;
  1467. struct drm_display_mode *m, *mode = NULL;
  1468. int hsize, vsize;
  1469. int vrefresh_rate;
  1470. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  1471. >> EDID_TIMING_ASPECT_SHIFT;
  1472. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  1473. >> EDID_TIMING_VFREQ_SHIFT;
  1474. int timing_level = standard_timing_level(edid);
  1475. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  1476. return NULL;
  1477. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  1478. hsize = t->hsize * 8 + 248;
  1479. /* vrefresh_rate = vfreq + 60 */
  1480. vrefresh_rate = vfreq + 60;
  1481. /* the vdisplay is calculated based on the aspect ratio */
  1482. if (aspect_ratio == 0) {
  1483. if (revision < 3)
  1484. vsize = hsize;
  1485. else
  1486. vsize = (hsize * 10) / 16;
  1487. } else if (aspect_ratio == 1)
  1488. vsize = (hsize * 3) / 4;
  1489. else if (aspect_ratio == 2)
  1490. vsize = (hsize * 4) / 5;
  1491. else
  1492. vsize = (hsize * 9) / 16;
  1493. /* HDTV hack, part 1 */
  1494. if (vrefresh_rate == 60 &&
  1495. ((hsize == 1360 && vsize == 765) ||
  1496. (hsize == 1368 && vsize == 769))) {
  1497. hsize = 1366;
  1498. vsize = 768;
  1499. }
  1500. /*
  1501. * If this connector already has a mode for this size and refresh
  1502. * rate (because it came from detailed or CVT info), use that
  1503. * instead. This way we don't have to guess at interlace or
  1504. * reduced blanking.
  1505. */
  1506. list_for_each_entry(m, &connector->probed_modes, head)
  1507. if (m->hdisplay == hsize && m->vdisplay == vsize &&
  1508. drm_mode_vrefresh(m) == vrefresh_rate)
  1509. return NULL;
  1510. /* HDTV hack, part 2 */
  1511. if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
  1512. mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
  1513. false);
  1514. mode->hdisplay = 1366;
  1515. mode->hsync_start = mode->hsync_start - 1;
  1516. mode->hsync_end = mode->hsync_end - 1;
  1517. return mode;
  1518. }
  1519. /* check whether it can be found in default mode table */
  1520. if (drm_monitor_supports_rb(edid)) {
  1521. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
  1522. true);
  1523. if (mode)
  1524. return mode;
  1525. }
  1526. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
  1527. if (mode)
  1528. return mode;
  1529. /* okay, generate it */
  1530. switch (timing_level) {
  1531. case LEVEL_DMT:
  1532. break;
  1533. case LEVEL_GTF:
  1534. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1535. break;
  1536. case LEVEL_GTF2:
  1537. /*
  1538. * This is potentially wrong if there's ever a monitor with
  1539. * more than one ranges section, each claiming a different
  1540. * secondary GTF curve. Please don't do that.
  1541. */
  1542. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1543. if (!mode)
  1544. return NULL;
  1545. if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
  1546. drm_mode_destroy(dev, mode);
  1547. mode = drm_gtf_mode_complex(dev, hsize, vsize,
  1548. vrefresh_rate, 0, 0,
  1549. drm_gtf2_m(edid),
  1550. drm_gtf2_2c(edid),
  1551. drm_gtf2_k(edid),
  1552. drm_gtf2_2j(edid));
  1553. }
  1554. break;
  1555. case LEVEL_CVT:
  1556. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  1557. false);
  1558. break;
  1559. }
  1560. return mode;
  1561. }
  1562. /*
  1563. * EDID is delightfully ambiguous about how interlaced modes are to be
  1564. * encoded. Our internal representation is of frame height, but some
  1565. * HDTV detailed timings are encoded as field height.
  1566. *
  1567. * The format list here is from CEA, in frame size. Technically we
  1568. * should be checking refresh rate too. Whatever.
  1569. */
  1570. static void
  1571. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  1572. struct detailed_pixel_timing *pt)
  1573. {
  1574. int i;
  1575. static const struct {
  1576. int w, h;
  1577. } cea_interlaced[] = {
  1578. { 1920, 1080 },
  1579. { 720, 480 },
  1580. { 1440, 480 },
  1581. { 2880, 480 },
  1582. { 720, 576 },
  1583. { 1440, 576 },
  1584. { 2880, 576 },
  1585. };
  1586. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  1587. return;
  1588. for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
  1589. if ((mode->hdisplay == cea_interlaced[i].w) &&
  1590. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  1591. mode->vdisplay *= 2;
  1592. mode->vsync_start *= 2;
  1593. mode->vsync_end *= 2;
  1594. mode->vtotal *= 2;
  1595. mode->vtotal |= 1;
  1596. }
  1597. }
  1598. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1599. }
  1600. /**
  1601. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  1602. * @dev: DRM device (needed to create new mode)
  1603. * @edid: EDID block
  1604. * @timing: EDID detailed timing info
  1605. * @quirks: quirks to apply
  1606. *
  1607. * An EDID detailed timing block contains enough info for us to create and
  1608. * return a new struct drm_display_mode.
  1609. */
  1610. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  1611. struct edid *edid,
  1612. struct detailed_timing *timing,
  1613. u32 quirks)
  1614. {
  1615. struct drm_display_mode *mode;
  1616. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  1617. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  1618. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  1619. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  1620. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  1621. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  1622. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  1623. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
  1624. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  1625. /* ignore tiny modes */
  1626. if (hactive < 64 || vactive < 64)
  1627. return NULL;
  1628. if (pt->misc & DRM_EDID_PT_STEREO) {
  1629. DRM_DEBUG_KMS("stereo mode not supported\n");
  1630. return NULL;
  1631. }
  1632. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  1633. DRM_DEBUG_KMS("composite sync not supported\n");
  1634. }
  1635. /* it is incorrect if hsync/vsync width is zero */
  1636. if (!hsync_pulse_width || !vsync_pulse_width) {
  1637. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  1638. "Wrong Hsync/Vsync pulse width\n");
  1639. return NULL;
  1640. }
  1641. if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
  1642. mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
  1643. if (!mode)
  1644. return NULL;
  1645. goto set_size;
  1646. }
  1647. mode = drm_mode_create(dev);
  1648. if (!mode)
  1649. return NULL;
  1650. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  1651. timing->pixel_clock = cpu_to_le16(1088);
  1652. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  1653. mode->hdisplay = hactive;
  1654. mode->hsync_start = mode->hdisplay + hsync_offset;
  1655. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  1656. mode->htotal = mode->hdisplay + hblank;
  1657. mode->vdisplay = vactive;
  1658. mode->vsync_start = mode->vdisplay + vsync_offset;
  1659. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  1660. mode->vtotal = mode->vdisplay + vblank;
  1661. /* Some EDIDs have bogus h/vtotal values */
  1662. if (mode->hsync_end > mode->htotal)
  1663. mode->htotal = mode->hsync_end + 1;
  1664. if (mode->vsync_end > mode->vtotal)
  1665. mode->vtotal = mode->vsync_end + 1;
  1666. drm_mode_do_interlace_quirk(mode, pt);
  1667. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  1668. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  1669. }
  1670. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  1671. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  1672. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  1673. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  1674. set_size:
  1675. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  1676. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  1677. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  1678. mode->width_mm *= 10;
  1679. mode->height_mm *= 10;
  1680. }
  1681. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  1682. mode->width_mm = edid->width_cm * 10;
  1683. mode->height_mm = edid->height_cm * 10;
  1684. }
  1685. mode->type = DRM_MODE_TYPE_DRIVER;
  1686. mode->vrefresh = drm_mode_vrefresh(mode);
  1687. drm_mode_set_name(mode);
  1688. return mode;
  1689. }
  1690. static bool
  1691. mode_in_hsync_range(const struct drm_display_mode *mode,
  1692. struct edid *edid, u8 *t)
  1693. {
  1694. int hsync, hmin, hmax;
  1695. hmin = t[7];
  1696. if (edid->revision >= 4)
  1697. hmin += ((t[4] & 0x04) ? 255 : 0);
  1698. hmax = t[8];
  1699. if (edid->revision >= 4)
  1700. hmax += ((t[4] & 0x08) ? 255 : 0);
  1701. hsync = drm_mode_hsync(mode);
  1702. return (hsync <= hmax && hsync >= hmin);
  1703. }
  1704. static bool
  1705. mode_in_vsync_range(const struct drm_display_mode *mode,
  1706. struct edid *edid, u8 *t)
  1707. {
  1708. int vsync, vmin, vmax;
  1709. vmin = t[5];
  1710. if (edid->revision >= 4)
  1711. vmin += ((t[4] & 0x01) ? 255 : 0);
  1712. vmax = t[6];
  1713. if (edid->revision >= 4)
  1714. vmax += ((t[4] & 0x02) ? 255 : 0);
  1715. vsync = drm_mode_vrefresh(mode);
  1716. return (vsync <= vmax && vsync >= vmin);
  1717. }
  1718. static u32
  1719. range_pixel_clock(struct edid *edid, u8 *t)
  1720. {
  1721. /* unspecified */
  1722. if (t[9] == 0 || t[9] == 255)
  1723. return 0;
  1724. /* 1.4 with CVT support gives us real precision, yay */
  1725. if (edid->revision >= 4 && t[10] == 0x04)
  1726. return (t[9] * 10000) - ((t[12] >> 2) * 250);
  1727. /* 1.3 is pathetic, so fuzz up a bit */
  1728. return t[9] * 10000 + 5001;
  1729. }
  1730. static bool
  1731. mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
  1732. struct detailed_timing *timing)
  1733. {
  1734. u32 max_clock;
  1735. u8 *t = (u8 *)timing;
  1736. if (!mode_in_hsync_range(mode, edid, t))
  1737. return false;
  1738. if (!mode_in_vsync_range(mode, edid, t))
  1739. return false;
  1740. if ((max_clock = range_pixel_clock(edid, t)))
  1741. if (mode->clock > max_clock)
  1742. return false;
  1743. /* 1.4 max horizontal check */
  1744. if (edid->revision >= 4 && t[10] == 0x04)
  1745. if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
  1746. return false;
  1747. if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
  1748. return false;
  1749. return true;
  1750. }
  1751. static bool valid_inferred_mode(const struct drm_connector *connector,
  1752. const struct drm_display_mode *mode)
  1753. {
  1754. struct drm_display_mode *m;
  1755. bool ok = false;
  1756. list_for_each_entry(m, &connector->probed_modes, head) {
  1757. if (mode->hdisplay == m->hdisplay &&
  1758. mode->vdisplay == m->vdisplay &&
  1759. drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
  1760. return false; /* duplicated */
  1761. if (mode->hdisplay <= m->hdisplay &&
  1762. mode->vdisplay <= m->vdisplay)
  1763. ok = true;
  1764. }
  1765. return ok;
  1766. }
  1767. static int
  1768. drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1769. struct detailed_timing *timing)
  1770. {
  1771. int i, modes = 0;
  1772. struct drm_display_mode *newmode;
  1773. struct drm_device *dev = connector->dev;
  1774. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1775. if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
  1776. valid_inferred_mode(connector, drm_dmt_modes + i)) {
  1777. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  1778. if (newmode) {
  1779. drm_mode_probed_add(connector, newmode);
  1780. modes++;
  1781. }
  1782. }
  1783. }
  1784. return modes;
  1785. }
  1786. /* fix up 1366x768 mode from 1368x768;
  1787. * GFT/CVT can't express 1366 width which isn't dividable by 8
  1788. */
  1789. static void fixup_mode_1366x768(struct drm_display_mode *mode)
  1790. {
  1791. if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
  1792. mode->hdisplay = 1366;
  1793. mode->hsync_start--;
  1794. mode->hsync_end--;
  1795. drm_mode_set_name(mode);
  1796. }
  1797. }
  1798. static int
  1799. drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1800. struct detailed_timing *timing)
  1801. {
  1802. int i, modes = 0;
  1803. struct drm_display_mode *newmode;
  1804. struct drm_device *dev = connector->dev;
  1805. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1806. const struct minimode *m = &extra_modes[i];
  1807. newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
  1808. if (!newmode)
  1809. return modes;
  1810. fixup_mode_1366x768(newmode);
  1811. if (!mode_in_range(newmode, edid, timing) ||
  1812. !valid_inferred_mode(connector, newmode)) {
  1813. drm_mode_destroy(dev, newmode);
  1814. continue;
  1815. }
  1816. drm_mode_probed_add(connector, newmode);
  1817. modes++;
  1818. }
  1819. return modes;
  1820. }
  1821. static int
  1822. drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1823. struct detailed_timing *timing)
  1824. {
  1825. int i, modes = 0;
  1826. struct drm_display_mode *newmode;
  1827. struct drm_device *dev = connector->dev;
  1828. bool rb = drm_monitor_supports_rb(edid);
  1829. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1830. const struct minimode *m = &extra_modes[i];
  1831. newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
  1832. if (!newmode)
  1833. return modes;
  1834. fixup_mode_1366x768(newmode);
  1835. if (!mode_in_range(newmode, edid, timing) ||
  1836. !valid_inferred_mode(connector, newmode)) {
  1837. drm_mode_destroy(dev, newmode);
  1838. continue;
  1839. }
  1840. drm_mode_probed_add(connector, newmode);
  1841. modes++;
  1842. }
  1843. return modes;
  1844. }
  1845. static void
  1846. do_inferred_modes(struct detailed_timing *timing, void *c)
  1847. {
  1848. struct detailed_mode_closure *closure = c;
  1849. struct detailed_non_pixel *data = &timing->data.other_data;
  1850. struct detailed_data_monitor_range *range = &data->data.range;
  1851. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  1852. return;
  1853. closure->modes += drm_dmt_modes_for_range(closure->connector,
  1854. closure->edid,
  1855. timing);
  1856. if (!version_greater(closure->edid, 1, 1))
  1857. return; /* GTF not defined yet */
  1858. switch (range->flags) {
  1859. case 0x02: /* secondary gtf, XXX could do more */
  1860. case 0x00: /* default gtf */
  1861. closure->modes += drm_gtf_modes_for_range(closure->connector,
  1862. closure->edid,
  1863. timing);
  1864. break;
  1865. case 0x04: /* cvt, only in 1.4+ */
  1866. if (!version_greater(closure->edid, 1, 3))
  1867. break;
  1868. closure->modes += drm_cvt_modes_for_range(closure->connector,
  1869. closure->edid,
  1870. timing);
  1871. break;
  1872. case 0x01: /* just the ranges, no formula */
  1873. default:
  1874. break;
  1875. }
  1876. }
  1877. static int
  1878. add_inferred_modes(struct drm_connector *connector, struct edid *edid)
  1879. {
  1880. struct detailed_mode_closure closure = {
  1881. connector, edid, 0, 0, 0
  1882. };
  1883. if (version_greater(edid, 1, 0))
  1884. drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
  1885. &closure);
  1886. return closure.modes;
  1887. }
  1888. static int
  1889. drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
  1890. {
  1891. int i, j, m, modes = 0;
  1892. struct drm_display_mode *mode;
  1893. u8 *est = ((u8 *)timing) + 5;
  1894. for (i = 0; i < 6; i++) {
  1895. for (j = 7; j > 0; j--) {
  1896. m = (i * 8) + (7 - j);
  1897. if (m >= ARRAY_SIZE(est3_modes))
  1898. break;
  1899. if (est[i] & (1 << j)) {
  1900. mode = drm_mode_find_dmt(connector->dev,
  1901. est3_modes[m].w,
  1902. est3_modes[m].h,
  1903. est3_modes[m].r,
  1904. est3_modes[m].rb);
  1905. if (mode) {
  1906. drm_mode_probed_add(connector, mode);
  1907. modes++;
  1908. }
  1909. }
  1910. }
  1911. }
  1912. return modes;
  1913. }
  1914. static void
  1915. do_established_modes(struct detailed_timing *timing, void *c)
  1916. {
  1917. struct detailed_mode_closure *closure = c;
  1918. struct detailed_non_pixel *data = &timing->data.other_data;
  1919. if (data->type == EDID_DETAIL_EST_TIMINGS)
  1920. closure->modes += drm_est3_modes(closure->connector, timing);
  1921. }
  1922. /**
  1923. * add_established_modes - get est. modes from EDID and add them
  1924. * @edid: EDID block to scan
  1925. *
  1926. * Each EDID block contains a bitmap of the supported "established modes" list
  1927. * (defined above). Tease them out and add them to the global modes list.
  1928. */
  1929. static int
  1930. add_established_modes(struct drm_connector *connector, struct edid *edid)
  1931. {
  1932. struct drm_device *dev = connector->dev;
  1933. unsigned long est_bits = edid->established_timings.t1 |
  1934. (edid->established_timings.t2 << 8) |
  1935. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  1936. int i, modes = 0;
  1937. struct detailed_mode_closure closure = {
  1938. connector, edid, 0, 0, 0
  1939. };
  1940. for (i = 0; i <= EDID_EST_TIMINGS; i++) {
  1941. if (est_bits & (1<<i)) {
  1942. struct drm_display_mode *newmode;
  1943. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  1944. if (newmode) {
  1945. drm_mode_probed_add(connector, newmode);
  1946. modes++;
  1947. }
  1948. }
  1949. }
  1950. if (version_greater(edid, 1, 0))
  1951. drm_for_each_detailed_block((u8 *)edid,
  1952. do_established_modes, &closure);
  1953. return modes + closure.modes;
  1954. }
  1955. static void
  1956. do_standard_modes(struct detailed_timing *timing, void *c)
  1957. {
  1958. struct detailed_mode_closure *closure = c;
  1959. struct detailed_non_pixel *data = &timing->data.other_data;
  1960. struct drm_connector *connector = closure->connector;
  1961. struct edid *edid = closure->edid;
  1962. if (data->type == EDID_DETAIL_STD_MODES) {
  1963. int i;
  1964. for (i = 0; i < 6; i++) {
  1965. struct std_timing *std;
  1966. struct drm_display_mode *newmode;
  1967. std = &data->data.timings[i];
  1968. newmode = drm_mode_std(connector, edid, std,
  1969. edid->revision);
  1970. if (newmode) {
  1971. drm_mode_probed_add(connector, newmode);
  1972. closure->modes++;
  1973. }
  1974. }
  1975. }
  1976. }
  1977. /**
  1978. * add_standard_modes - get std. modes from EDID and add them
  1979. * @edid: EDID block to scan
  1980. *
  1981. * Standard modes can be calculated using the appropriate standard (DMT,
  1982. * GTF or CVT. Grab them from @edid and add them to the list.
  1983. */
  1984. static int
  1985. add_standard_modes(struct drm_connector *connector, struct edid *edid)
  1986. {
  1987. int i, modes = 0;
  1988. struct detailed_mode_closure closure = {
  1989. connector, edid, 0, 0, 0
  1990. };
  1991. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  1992. struct drm_display_mode *newmode;
  1993. newmode = drm_mode_std(connector, edid,
  1994. &edid->standard_timings[i],
  1995. edid->revision);
  1996. if (newmode) {
  1997. drm_mode_probed_add(connector, newmode);
  1998. modes++;
  1999. }
  2000. }
  2001. if (version_greater(edid, 1, 0))
  2002. drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
  2003. &closure);
  2004. /* XXX should also look for standard codes in VTB blocks */
  2005. return modes + closure.modes;
  2006. }
  2007. static int drm_cvt_modes(struct drm_connector *connector,
  2008. struct detailed_timing *timing)
  2009. {
  2010. int i, j, modes = 0;
  2011. struct drm_display_mode *newmode;
  2012. struct drm_device *dev = connector->dev;
  2013. struct cvt_timing *cvt;
  2014. const int rates[] = { 60, 85, 75, 60, 50 };
  2015. const u8 empty[3] = { 0, 0, 0 };
  2016. for (i = 0; i < 4; i++) {
  2017. int uninitialized_var(width), height;
  2018. cvt = &(timing->data.other_data.data.cvt[i]);
  2019. if (!memcmp(cvt->code, empty, 3))
  2020. continue;
  2021. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  2022. switch (cvt->code[1] & 0x0c) {
  2023. case 0x00:
  2024. width = height * 4 / 3;
  2025. break;
  2026. case 0x04:
  2027. width = height * 16 / 9;
  2028. break;
  2029. case 0x08:
  2030. width = height * 16 / 10;
  2031. break;
  2032. case 0x0c:
  2033. width = height * 15 / 9;
  2034. break;
  2035. }
  2036. for (j = 1; j < 5; j++) {
  2037. if (cvt->code[2] & (1 << j)) {
  2038. newmode = drm_cvt_mode(dev, width, height,
  2039. rates[j], j == 0,
  2040. false, false);
  2041. if (newmode) {
  2042. drm_mode_probed_add(connector, newmode);
  2043. modes++;
  2044. }
  2045. }
  2046. }
  2047. }
  2048. return modes;
  2049. }
  2050. static void
  2051. do_cvt_mode(struct detailed_timing *timing, void *c)
  2052. {
  2053. struct detailed_mode_closure *closure = c;
  2054. struct detailed_non_pixel *data = &timing->data.other_data;
  2055. if (data->type == EDID_DETAIL_CVT_3BYTE)
  2056. closure->modes += drm_cvt_modes(closure->connector, timing);
  2057. }
  2058. static int
  2059. add_cvt_modes(struct drm_connector *connector, struct edid *edid)
  2060. {
  2061. struct detailed_mode_closure closure = {
  2062. connector, edid, 0, 0, 0
  2063. };
  2064. if (version_greater(edid, 1, 2))
  2065. drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
  2066. /* XXX should also look for CVT codes in VTB blocks */
  2067. return closure.modes;
  2068. }
  2069. static void
  2070. do_detailed_mode(struct detailed_timing *timing, void *c)
  2071. {
  2072. struct detailed_mode_closure *closure = c;
  2073. struct drm_display_mode *newmode;
  2074. if (timing->pixel_clock) {
  2075. newmode = drm_mode_detailed(closure->connector->dev,
  2076. closure->edid, timing,
  2077. closure->quirks);
  2078. if (!newmode)
  2079. return;
  2080. if (closure->preferred)
  2081. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  2082. drm_mode_probed_add(closure->connector, newmode);
  2083. closure->modes++;
  2084. closure->preferred = 0;
  2085. }
  2086. }
  2087. /*
  2088. * add_detailed_modes - Add modes from detailed timings
  2089. * @connector: attached connector
  2090. * @edid: EDID block to scan
  2091. * @quirks: quirks to apply
  2092. */
  2093. static int
  2094. add_detailed_modes(struct drm_connector *connector, struct edid *edid,
  2095. u32 quirks)
  2096. {
  2097. struct detailed_mode_closure closure = {
  2098. connector,
  2099. edid,
  2100. 1,
  2101. quirks,
  2102. 0
  2103. };
  2104. if (closure.preferred && !version_greater(edid, 1, 3))
  2105. closure.preferred =
  2106. (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  2107. drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
  2108. return closure.modes;
  2109. }
  2110. #define AUDIO_BLOCK 0x01
  2111. #define VIDEO_BLOCK 0x02
  2112. #define VENDOR_BLOCK 0x03
  2113. #define SPEAKER_BLOCK 0x04
  2114. #define VIDEO_CAPABILITY_BLOCK 0x07
  2115. #define EDID_BASIC_AUDIO (1 << 6)
  2116. #define EDID_CEA_YCRCB444 (1 << 5)
  2117. #define EDID_CEA_YCRCB422 (1 << 4)
  2118. #define EDID_CEA_VCDB_QS (1 << 6)
  2119. /*
  2120. * Search EDID for CEA extension block.
  2121. */
  2122. static u8 *drm_find_cea_extension(struct edid *edid)
  2123. {
  2124. u8 *edid_ext = NULL;
  2125. int i;
  2126. /* No EDID or EDID extensions */
  2127. if (edid == NULL || edid->extensions == 0)
  2128. return NULL;
  2129. /* Find CEA extension */
  2130. for (i = 0; i < edid->extensions; i++) {
  2131. edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
  2132. if (edid_ext[0] == CEA_EXT)
  2133. break;
  2134. }
  2135. if (i == edid->extensions)
  2136. return NULL;
  2137. return edid_ext;
  2138. }
  2139. /*
  2140. * Calculate the alternate clock for the CEA mode
  2141. * (60Hz vs. 59.94Hz etc.)
  2142. */
  2143. static unsigned int
  2144. cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
  2145. {
  2146. unsigned int clock = cea_mode->clock;
  2147. if (cea_mode->vrefresh % 6 != 0)
  2148. return clock;
  2149. /*
  2150. * edid_cea_modes contains the 59.94Hz
  2151. * variant for 240 and 480 line modes,
  2152. * and the 60Hz variant otherwise.
  2153. */
  2154. if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
  2155. clock = clock * 1001 / 1000;
  2156. else
  2157. clock = DIV_ROUND_UP(clock * 1000, 1001);
  2158. return clock;
  2159. }
  2160. /**
  2161. * drm_match_cea_mode - look for a CEA mode matching given mode
  2162. * @to_match: display mode
  2163. *
  2164. * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
  2165. * mode.
  2166. */
  2167. u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
  2168. {
  2169. u8 mode;
  2170. if (!to_match->clock)
  2171. return 0;
  2172. for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
  2173. const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
  2174. unsigned int clock1, clock2;
  2175. /* Check both 60Hz and 59.94Hz */
  2176. clock1 = cea_mode->clock;
  2177. clock2 = cea_mode_alternate_clock(cea_mode);
  2178. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2179. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2180. drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
  2181. return mode + 1;
  2182. }
  2183. return 0;
  2184. }
  2185. EXPORT_SYMBOL(drm_match_cea_mode);
  2186. /*
  2187. * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
  2188. * specific block).
  2189. *
  2190. * It's almost like cea_mode_alternate_clock(), we just need to add an
  2191. * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
  2192. * one.
  2193. */
  2194. static unsigned int
  2195. hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
  2196. {
  2197. if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
  2198. return hdmi_mode->clock;
  2199. return cea_mode_alternate_clock(hdmi_mode);
  2200. }
  2201. /*
  2202. * drm_match_hdmi_mode - look for a HDMI mode matching given mode
  2203. * @to_match: display mode
  2204. *
  2205. * An HDMI mode is one defined in the HDMI vendor specific block.
  2206. *
  2207. * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
  2208. */
  2209. static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
  2210. {
  2211. u8 mode;
  2212. if (!to_match->clock)
  2213. return 0;
  2214. for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
  2215. const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
  2216. unsigned int clock1, clock2;
  2217. /* Make sure to also match alternate clocks */
  2218. clock1 = hdmi_mode->clock;
  2219. clock2 = hdmi_mode_alternate_clock(hdmi_mode);
  2220. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2221. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2222. drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
  2223. return mode + 1;
  2224. }
  2225. return 0;
  2226. }
  2227. static int
  2228. add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
  2229. {
  2230. struct drm_device *dev = connector->dev;
  2231. struct drm_display_mode *mode, *tmp;
  2232. LIST_HEAD(list);
  2233. int modes = 0;
  2234. /* Don't add CEA modes if the CEA extension block is missing */
  2235. if (!drm_find_cea_extension(edid))
  2236. return 0;
  2237. /*
  2238. * Go through all probed modes and create a new mode
  2239. * with the alternate clock for certain CEA modes.
  2240. */
  2241. list_for_each_entry(mode, &connector->probed_modes, head) {
  2242. const struct drm_display_mode *cea_mode = NULL;
  2243. struct drm_display_mode *newmode;
  2244. u8 mode_idx = drm_match_cea_mode(mode) - 1;
  2245. unsigned int clock1, clock2;
  2246. if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
  2247. cea_mode = &edid_cea_modes[mode_idx];
  2248. clock2 = cea_mode_alternate_clock(cea_mode);
  2249. } else {
  2250. mode_idx = drm_match_hdmi_mode(mode) - 1;
  2251. if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
  2252. cea_mode = &edid_4k_modes[mode_idx];
  2253. clock2 = hdmi_mode_alternate_clock(cea_mode);
  2254. }
  2255. }
  2256. if (!cea_mode)
  2257. continue;
  2258. clock1 = cea_mode->clock;
  2259. if (clock1 == clock2)
  2260. continue;
  2261. if (mode->clock != clock1 && mode->clock != clock2)
  2262. continue;
  2263. newmode = drm_mode_duplicate(dev, cea_mode);
  2264. if (!newmode)
  2265. continue;
  2266. /* Carry over the stereo flags */
  2267. newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
  2268. /*
  2269. * The current mode could be either variant. Make
  2270. * sure to pick the "other" clock for the new mode.
  2271. */
  2272. if (mode->clock != clock1)
  2273. newmode->clock = clock1;
  2274. else
  2275. newmode->clock = clock2;
  2276. list_add_tail(&newmode->head, &list);
  2277. }
  2278. list_for_each_entry_safe(mode, tmp, &list, head) {
  2279. list_del(&mode->head);
  2280. drm_mode_probed_add(connector, mode);
  2281. modes++;
  2282. }
  2283. return modes;
  2284. }
  2285. static int
  2286. do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
  2287. {
  2288. struct drm_device *dev = connector->dev;
  2289. const u8 *mode;
  2290. u8 cea_mode;
  2291. int modes = 0;
  2292. for (mode = db; mode < db + len; mode++) {
  2293. cea_mode = (*mode & 127) - 1; /* CEA modes are numbered 1..127 */
  2294. if (cea_mode < ARRAY_SIZE(edid_cea_modes)) {
  2295. struct drm_display_mode *newmode;
  2296. newmode = drm_mode_duplicate(dev,
  2297. &edid_cea_modes[cea_mode]);
  2298. if (newmode) {
  2299. newmode->vrefresh = 0;
  2300. drm_mode_probed_add(connector, newmode);
  2301. modes++;
  2302. }
  2303. }
  2304. }
  2305. return modes;
  2306. }
  2307. struct stereo_mandatory_mode {
  2308. int width, height, vrefresh;
  2309. unsigned int flags;
  2310. };
  2311. static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
  2312. { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2313. { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
  2314. { 1920, 1080, 50,
  2315. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
  2316. { 1920, 1080, 60,
  2317. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
  2318. { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2319. { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
  2320. { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2321. { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
  2322. };
  2323. static bool
  2324. stereo_match_mandatory(const struct drm_display_mode *mode,
  2325. const struct stereo_mandatory_mode *stereo_mode)
  2326. {
  2327. unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
  2328. return mode->hdisplay == stereo_mode->width &&
  2329. mode->vdisplay == stereo_mode->height &&
  2330. interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
  2331. drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
  2332. }
  2333. static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
  2334. {
  2335. struct drm_device *dev = connector->dev;
  2336. const struct drm_display_mode *mode;
  2337. struct list_head stereo_modes;
  2338. int modes = 0, i;
  2339. INIT_LIST_HEAD(&stereo_modes);
  2340. list_for_each_entry(mode, &connector->probed_modes, head) {
  2341. for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
  2342. const struct stereo_mandatory_mode *mandatory;
  2343. struct drm_display_mode *new_mode;
  2344. if (!stereo_match_mandatory(mode,
  2345. &stereo_mandatory_modes[i]))
  2346. continue;
  2347. mandatory = &stereo_mandatory_modes[i];
  2348. new_mode = drm_mode_duplicate(dev, mode);
  2349. if (!new_mode)
  2350. continue;
  2351. new_mode->flags |= mandatory->flags;
  2352. list_add_tail(&new_mode->head, &stereo_modes);
  2353. modes++;
  2354. }
  2355. }
  2356. list_splice_tail(&stereo_modes, &connector->probed_modes);
  2357. return modes;
  2358. }
  2359. static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
  2360. {
  2361. struct drm_device *dev = connector->dev;
  2362. struct drm_display_mode *newmode;
  2363. vic--; /* VICs start at 1 */
  2364. if (vic >= ARRAY_SIZE(edid_4k_modes)) {
  2365. DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
  2366. return 0;
  2367. }
  2368. newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
  2369. if (!newmode)
  2370. return 0;
  2371. drm_mode_probed_add(connector, newmode);
  2372. return 1;
  2373. }
  2374. /*
  2375. * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
  2376. * @connector: connector corresponding to the HDMI sink
  2377. * @db: start of the CEA vendor specific block
  2378. * @len: length of the CEA block payload, ie. one can access up to db[len]
  2379. *
  2380. * Parses the HDMI VSDB looking for modes to add to @connector. This function
  2381. * also adds the stereo 3d modes when applicable.
  2382. */
  2383. static int
  2384. do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len)
  2385. {
  2386. int modes = 0, offset = 0, i;
  2387. u8 vic_len;
  2388. if (len < 8)
  2389. goto out;
  2390. /* no HDMI_Video_Present */
  2391. if (!(db[8] & (1 << 5)))
  2392. goto out;
  2393. /* Latency_Fields_Present */
  2394. if (db[8] & (1 << 7))
  2395. offset += 2;
  2396. /* I_Latency_Fields_Present */
  2397. if (db[8] & (1 << 6))
  2398. offset += 2;
  2399. /* the declared length is not long enough for the 2 first bytes
  2400. * of additional video format capabilities */
  2401. if (len < (8 + offset + 2))
  2402. goto out;
  2403. /* 3D_Present */
  2404. offset++;
  2405. if (db[8 + offset] & (1 << 7))
  2406. modes += add_hdmi_mandatory_stereo_modes(connector);
  2407. offset++;
  2408. vic_len = db[8 + offset] >> 5;
  2409. for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
  2410. u8 vic;
  2411. vic = db[9 + offset + i];
  2412. modes += add_hdmi_mode(connector, vic);
  2413. }
  2414. out:
  2415. return modes;
  2416. }
  2417. static int
  2418. cea_db_payload_len(const u8 *db)
  2419. {
  2420. return db[0] & 0x1f;
  2421. }
  2422. static int
  2423. cea_db_tag(const u8 *db)
  2424. {
  2425. return db[0] >> 5;
  2426. }
  2427. static int
  2428. cea_revision(const u8 *cea)
  2429. {
  2430. return cea[1];
  2431. }
  2432. static int
  2433. cea_db_offsets(const u8 *cea, int *start, int *end)
  2434. {
  2435. /* Data block offset in CEA extension block */
  2436. *start = 4;
  2437. *end = cea[2];
  2438. if (*end == 0)
  2439. *end = 127;
  2440. if (*end < 4 || *end > 127)
  2441. return -ERANGE;
  2442. return 0;
  2443. }
  2444. static bool cea_db_is_hdmi_vsdb(const u8 *db)
  2445. {
  2446. int hdmi_id;
  2447. if (cea_db_tag(db) != VENDOR_BLOCK)
  2448. return false;
  2449. if (cea_db_payload_len(db) < 5)
  2450. return false;
  2451. hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
  2452. return hdmi_id == HDMI_IEEE_OUI;
  2453. }
  2454. #define for_each_cea_db(cea, i, start, end) \
  2455. for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
  2456. static int
  2457. add_cea_modes(struct drm_connector *connector, struct edid *edid)
  2458. {
  2459. const u8 *cea = drm_find_cea_extension(edid);
  2460. const u8 *db, *hdmi = NULL;
  2461. u8 dbl, hdmi_len;
  2462. int modes = 0;
  2463. if (cea && cea_revision(cea) >= 3) {
  2464. int i, start, end;
  2465. if (cea_db_offsets(cea, &start, &end))
  2466. return 0;
  2467. for_each_cea_db(cea, i, start, end) {
  2468. db = &cea[i];
  2469. dbl = cea_db_payload_len(db);
  2470. if (cea_db_tag(db) == VIDEO_BLOCK)
  2471. modes += do_cea_modes(connector, db + 1, dbl);
  2472. else if (cea_db_is_hdmi_vsdb(db)) {
  2473. hdmi = db;
  2474. hdmi_len = dbl;
  2475. }
  2476. }
  2477. }
  2478. /*
  2479. * We parse the HDMI VSDB after having added the cea modes as we will
  2480. * be patching their flags when the sink supports stereo 3D.
  2481. */
  2482. if (hdmi)
  2483. modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len);
  2484. return modes;
  2485. }
  2486. static void
  2487. parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
  2488. {
  2489. u8 len = cea_db_payload_len(db);
  2490. if (len >= 6) {
  2491. connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
  2492. connector->dvi_dual = db[6] & 1;
  2493. }
  2494. if (len >= 7)
  2495. connector->max_tmds_clock = db[7] * 5;
  2496. if (len >= 8) {
  2497. connector->latency_present[0] = db[8] >> 7;
  2498. connector->latency_present[1] = (db[8] >> 6) & 1;
  2499. }
  2500. if (len >= 9)
  2501. connector->video_latency[0] = db[9];
  2502. if (len >= 10)
  2503. connector->audio_latency[0] = db[10];
  2504. if (len >= 11)
  2505. connector->video_latency[1] = db[11];
  2506. if (len >= 12)
  2507. connector->audio_latency[1] = db[12];
  2508. DRM_DEBUG_KMS("HDMI: DVI dual %d, "
  2509. "max TMDS clock %d, "
  2510. "latency present %d %d, "
  2511. "video latency %d %d, "
  2512. "audio latency %d %d\n",
  2513. connector->dvi_dual,
  2514. connector->max_tmds_clock,
  2515. (int) connector->latency_present[0],
  2516. (int) connector->latency_present[1],
  2517. connector->video_latency[0],
  2518. connector->video_latency[1],
  2519. connector->audio_latency[0],
  2520. connector->audio_latency[1]);
  2521. }
  2522. static void
  2523. monitor_name(struct detailed_timing *t, void *data)
  2524. {
  2525. if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
  2526. *(u8 **)data = t->data.other_data.data.str.str;
  2527. }
  2528. /**
  2529. * drm_edid_to_eld - build ELD from EDID
  2530. * @connector: connector corresponding to the HDMI/DP sink
  2531. * @edid: EDID to parse
  2532. *
  2533. * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
  2534. * Some ELD fields are left to the graphics driver caller:
  2535. * - Conn_Type
  2536. * - HDCP
  2537. * - Port_ID
  2538. */
  2539. void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
  2540. {
  2541. uint8_t *eld = connector->eld;
  2542. u8 *cea;
  2543. u8 *name;
  2544. u8 *db;
  2545. int sad_count = 0;
  2546. int mnl;
  2547. int dbl;
  2548. memset(eld, 0, sizeof(connector->eld));
  2549. cea = drm_find_cea_extension(edid);
  2550. if (!cea) {
  2551. DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
  2552. return;
  2553. }
  2554. name = NULL;
  2555. drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
  2556. for (mnl = 0; name && mnl < 13; mnl++) {
  2557. if (name[mnl] == 0x0a)
  2558. break;
  2559. eld[20 + mnl] = name[mnl];
  2560. }
  2561. eld[4] = (cea[1] << 5) | mnl;
  2562. DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
  2563. eld[0] = 2 << 3; /* ELD version: 2 */
  2564. eld[16] = edid->mfg_id[0];
  2565. eld[17] = edid->mfg_id[1];
  2566. eld[18] = edid->prod_code[0];
  2567. eld[19] = edid->prod_code[1];
  2568. if (cea_revision(cea) >= 3) {
  2569. int i, start, end;
  2570. if (cea_db_offsets(cea, &start, &end)) {
  2571. start = 0;
  2572. end = 0;
  2573. }
  2574. for_each_cea_db(cea, i, start, end) {
  2575. db = &cea[i];
  2576. dbl = cea_db_payload_len(db);
  2577. switch (cea_db_tag(db)) {
  2578. case AUDIO_BLOCK:
  2579. /* Audio Data Block, contains SADs */
  2580. sad_count = dbl / 3;
  2581. if (dbl >= 1)
  2582. memcpy(eld + 20 + mnl, &db[1], dbl);
  2583. break;
  2584. case SPEAKER_BLOCK:
  2585. /* Speaker Allocation Data Block */
  2586. if (dbl >= 1)
  2587. eld[7] = db[1];
  2588. break;
  2589. case VENDOR_BLOCK:
  2590. /* HDMI Vendor-Specific Data Block */
  2591. if (cea_db_is_hdmi_vsdb(db))
  2592. parse_hdmi_vsdb(connector, db);
  2593. break;
  2594. default:
  2595. break;
  2596. }
  2597. }
  2598. }
  2599. eld[5] |= sad_count << 4;
  2600. eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
  2601. DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
  2602. }
  2603. EXPORT_SYMBOL(drm_edid_to_eld);
  2604. /**
  2605. * drm_edid_to_sad - extracts SADs from EDID
  2606. * @edid: EDID to parse
  2607. * @sads: pointer that will be set to the extracted SADs
  2608. *
  2609. * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
  2610. * Note: returned pointer needs to be kfreed
  2611. *
  2612. * Return number of found SADs or negative number on error.
  2613. */
  2614. int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
  2615. {
  2616. int count = 0;
  2617. int i, start, end, dbl;
  2618. u8 *cea;
  2619. cea = drm_find_cea_extension(edid);
  2620. if (!cea) {
  2621. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  2622. return -ENOENT;
  2623. }
  2624. if (cea_revision(cea) < 3) {
  2625. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  2626. return -ENOTSUPP;
  2627. }
  2628. if (cea_db_offsets(cea, &start, &end)) {
  2629. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  2630. return -EPROTO;
  2631. }
  2632. for_each_cea_db(cea, i, start, end) {
  2633. u8 *db = &cea[i];
  2634. if (cea_db_tag(db) == AUDIO_BLOCK) {
  2635. int j;
  2636. dbl = cea_db_payload_len(db);
  2637. count = dbl / 3; /* SAD is 3B */
  2638. *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
  2639. if (!*sads)
  2640. return -ENOMEM;
  2641. for (j = 0; j < count; j++) {
  2642. u8 *sad = &db[1 + j * 3];
  2643. (*sads)[j].format = (sad[0] & 0x78) >> 3;
  2644. (*sads)[j].channels = sad[0] & 0x7;
  2645. (*sads)[j].freq = sad[1] & 0x7F;
  2646. (*sads)[j].byte2 = sad[2];
  2647. }
  2648. break;
  2649. }
  2650. }
  2651. return count;
  2652. }
  2653. EXPORT_SYMBOL(drm_edid_to_sad);
  2654. /**
  2655. * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
  2656. * @edid: EDID to parse
  2657. * @sadb: pointer to the speaker block
  2658. *
  2659. * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
  2660. * Note: returned pointer needs to be kfreed
  2661. *
  2662. * Return number of found Speaker Allocation Blocks or negative number on error.
  2663. */
  2664. int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
  2665. {
  2666. int count = 0;
  2667. int i, start, end, dbl;
  2668. const u8 *cea;
  2669. cea = drm_find_cea_extension(edid);
  2670. if (!cea) {
  2671. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  2672. return -ENOENT;
  2673. }
  2674. if (cea_revision(cea) < 3) {
  2675. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  2676. return -ENOTSUPP;
  2677. }
  2678. if (cea_db_offsets(cea, &start, &end)) {
  2679. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  2680. return -EPROTO;
  2681. }
  2682. for_each_cea_db(cea, i, start, end) {
  2683. const u8 *db = &cea[i];
  2684. if (cea_db_tag(db) == SPEAKER_BLOCK) {
  2685. dbl = cea_db_payload_len(db);
  2686. /* Speaker Allocation Data Block */
  2687. if (dbl == 3) {
  2688. *sadb = kmalloc(dbl, GFP_KERNEL);
  2689. if (!*sadb)
  2690. return -ENOMEM;
  2691. memcpy(*sadb, &db[1], dbl);
  2692. count = dbl;
  2693. break;
  2694. }
  2695. }
  2696. }
  2697. return count;
  2698. }
  2699. EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
  2700. /**
  2701. * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
  2702. * @connector: connector associated with the HDMI/DP sink
  2703. * @mode: the display mode
  2704. */
  2705. int drm_av_sync_delay(struct drm_connector *connector,
  2706. struct drm_display_mode *mode)
  2707. {
  2708. int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
  2709. int a, v;
  2710. if (!connector->latency_present[0])
  2711. return 0;
  2712. if (!connector->latency_present[1])
  2713. i = 0;
  2714. a = connector->audio_latency[i];
  2715. v = connector->video_latency[i];
  2716. /*
  2717. * HDMI/DP sink doesn't support audio or video?
  2718. */
  2719. if (a == 255 || v == 255)
  2720. return 0;
  2721. /*
  2722. * Convert raw EDID values to millisecond.
  2723. * Treat unknown latency as 0ms.
  2724. */
  2725. if (a)
  2726. a = min(2 * (a - 1), 500);
  2727. if (v)
  2728. v = min(2 * (v - 1), 500);
  2729. return max(v - a, 0);
  2730. }
  2731. EXPORT_SYMBOL(drm_av_sync_delay);
  2732. /**
  2733. * drm_select_eld - select one ELD from multiple HDMI/DP sinks
  2734. * @encoder: the encoder just changed display mode
  2735. * @mode: the adjusted display mode
  2736. *
  2737. * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
  2738. * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
  2739. */
  2740. struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
  2741. struct drm_display_mode *mode)
  2742. {
  2743. struct drm_connector *connector;
  2744. struct drm_device *dev = encoder->dev;
  2745. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  2746. if (connector->encoder == encoder && connector->eld[0])
  2747. return connector;
  2748. return NULL;
  2749. }
  2750. EXPORT_SYMBOL(drm_select_eld);
  2751. /**
  2752. * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
  2753. * @edid: monitor EDID information
  2754. *
  2755. * Parse the CEA extension according to CEA-861-B.
  2756. * Return true if HDMI, false if not or unknown.
  2757. */
  2758. bool drm_detect_hdmi_monitor(struct edid *edid)
  2759. {
  2760. u8 *edid_ext;
  2761. int i;
  2762. int start_offset, end_offset;
  2763. edid_ext = drm_find_cea_extension(edid);
  2764. if (!edid_ext)
  2765. return false;
  2766. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2767. return false;
  2768. /*
  2769. * Because HDMI identifier is in Vendor Specific Block,
  2770. * search it from all data blocks of CEA extension.
  2771. */
  2772. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2773. if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
  2774. return true;
  2775. }
  2776. return false;
  2777. }
  2778. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  2779. /**
  2780. * drm_detect_monitor_audio - check monitor audio capability
  2781. *
  2782. * Monitor should have CEA extension block.
  2783. * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
  2784. * audio' only. If there is any audio extension block and supported
  2785. * audio format, assume at least 'basic audio' support, even if 'basic
  2786. * audio' is not defined in EDID.
  2787. *
  2788. */
  2789. bool drm_detect_monitor_audio(struct edid *edid)
  2790. {
  2791. u8 *edid_ext;
  2792. int i, j;
  2793. bool has_audio = false;
  2794. int start_offset, end_offset;
  2795. edid_ext = drm_find_cea_extension(edid);
  2796. if (!edid_ext)
  2797. goto end;
  2798. has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
  2799. if (has_audio) {
  2800. DRM_DEBUG_KMS("Monitor has basic audio support\n");
  2801. goto end;
  2802. }
  2803. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2804. goto end;
  2805. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2806. if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
  2807. has_audio = true;
  2808. for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
  2809. DRM_DEBUG_KMS("CEA audio format %d\n",
  2810. (edid_ext[i + j] >> 3) & 0xf);
  2811. goto end;
  2812. }
  2813. }
  2814. end:
  2815. return has_audio;
  2816. }
  2817. EXPORT_SYMBOL(drm_detect_monitor_audio);
  2818. /**
  2819. * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
  2820. *
  2821. * Check whether the monitor reports the RGB quantization range selection
  2822. * as supported. The AVI infoframe can then be used to inform the monitor
  2823. * which quantization range (full or limited) is used.
  2824. */
  2825. bool drm_rgb_quant_range_selectable(struct edid *edid)
  2826. {
  2827. u8 *edid_ext;
  2828. int i, start, end;
  2829. edid_ext = drm_find_cea_extension(edid);
  2830. if (!edid_ext)
  2831. return false;
  2832. if (cea_db_offsets(edid_ext, &start, &end))
  2833. return false;
  2834. for_each_cea_db(edid_ext, i, start, end) {
  2835. if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
  2836. cea_db_payload_len(&edid_ext[i]) == 2) {
  2837. DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
  2838. return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
  2839. }
  2840. }
  2841. return false;
  2842. }
  2843. EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
  2844. /**
  2845. * drm_add_display_info - pull display info out if present
  2846. * @edid: EDID data
  2847. * @info: display info (attached to connector)
  2848. *
  2849. * Grab any available display info and stuff it into the drm_display_info
  2850. * structure that's part of the connector. Useful for tracking bpp and
  2851. * color spaces.
  2852. */
  2853. static void drm_add_display_info(struct edid *edid,
  2854. struct drm_display_info *info)
  2855. {
  2856. u8 *edid_ext;
  2857. info->width_mm = edid->width_cm * 10;
  2858. info->height_mm = edid->height_cm * 10;
  2859. /* driver figures it out in this case */
  2860. info->bpc = 0;
  2861. info->color_formats = 0;
  2862. if (edid->revision < 3)
  2863. return;
  2864. if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
  2865. return;
  2866. /* Get data from CEA blocks if present */
  2867. edid_ext = drm_find_cea_extension(edid);
  2868. if (edid_ext) {
  2869. info->cea_rev = edid_ext[1];
  2870. /* The existence of a CEA block should imply RGB support */
  2871. info->color_formats = DRM_COLOR_FORMAT_RGB444;
  2872. if (edid_ext[3] & EDID_CEA_YCRCB444)
  2873. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2874. if (edid_ext[3] & EDID_CEA_YCRCB422)
  2875. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2876. }
  2877. /* Only defined for 1.4 with digital displays */
  2878. if (edid->revision < 4)
  2879. return;
  2880. switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
  2881. case DRM_EDID_DIGITAL_DEPTH_6:
  2882. info->bpc = 6;
  2883. break;
  2884. case DRM_EDID_DIGITAL_DEPTH_8:
  2885. info->bpc = 8;
  2886. break;
  2887. case DRM_EDID_DIGITAL_DEPTH_10:
  2888. info->bpc = 10;
  2889. break;
  2890. case DRM_EDID_DIGITAL_DEPTH_12:
  2891. info->bpc = 12;
  2892. break;
  2893. case DRM_EDID_DIGITAL_DEPTH_14:
  2894. info->bpc = 14;
  2895. break;
  2896. case DRM_EDID_DIGITAL_DEPTH_16:
  2897. info->bpc = 16;
  2898. break;
  2899. case DRM_EDID_DIGITAL_DEPTH_UNDEF:
  2900. default:
  2901. info->bpc = 0;
  2902. break;
  2903. }
  2904. info->color_formats |= DRM_COLOR_FORMAT_RGB444;
  2905. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
  2906. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2907. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
  2908. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2909. }
  2910. /**
  2911. * drm_add_edid_modes - add modes from EDID data, if available
  2912. * @connector: connector we're probing
  2913. * @edid: edid data
  2914. *
  2915. * Add the specified modes to the connector's mode list.
  2916. *
  2917. * Return number of modes added or 0 if we couldn't find any.
  2918. */
  2919. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  2920. {
  2921. int num_modes = 0;
  2922. u32 quirks;
  2923. if (edid == NULL) {
  2924. return 0;
  2925. }
  2926. if (!drm_edid_is_valid(edid)) {
  2927. dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
  2928. drm_get_connector_name(connector));
  2929. return 0;
  2930. }
  2931. quirks = edid_get_quirks(edid);
  2932. /*
  2933. * EDID spec says modes should be preferred in this order:
  2934. * - preferred detailed mode
  2935. * - other detailed modes from base block
  2936. * - detailed modes from extension blocks
  2937. * - CVT 3-byte code modes
  2938. * - standard timing codes
  2939. * - established timing codes
  2940. * - modes inferred from GTF or CVT range information
  2941. *
  2942. * We get this pretty much right.
  2943. *
  2944. * XXX order for additional mode types in extension blocks?
  2945. */
  2946. num_modes += add_detailed_modes(connector, edid, quirks);
  2947. num_modes += add_cvt_modes(connector, edid);
  2948. num_modes += add_standard_modes(connector, edid);
  2949. num_modes += add_established_modes(connector, edid);
  2950. if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
  2951. num_modes += add_inferred_modes(connector, edid);
  2952. num_modes += add_cea_modes(connector, edid);
  2953. num_modes += add_alternate_cea_modes(connector, edid);
  2954. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  2955. edid_fixup_preferred(connector, quirks);
  2956. drm_add_display_info(edid, &connector->display_info);
  2957. return num_modes;
  2958. }
  2959. EXPORT_SYMBOL(drm_add_edid_modes);
  2960. /**
  2961. * drm_add_modes_noedid - add modes for the connectors without EDID
  2962. * @connector: connector we're probing
  2963. * @hdisplay: the horizontal display limit
  2964. * @vdisplay: the vertical display limit
  2965. *
  2966. * Add the specified modes to the connector's mode list. Only when the
  2967. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  2968. *
  2969. * Return number of modes added or 0 if we couldn't find any.
  2970. */
  2971. int drm_add_modes_noedid(struct drm_connector *connector,
  2972. int hdisplay, int vdisplay)
  2973. {
  2974. int i, count, num_modes = 0;
  2975. struct drm_display_mode *mode;
  2976. struct drm_device *dev = connector->dev;
  2977. count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  2978. if (hdisplay < 0)
  2979. hdisplay = 0;
  2980. if (vdisplay < 0)
  2981. vdisplay = 0;
  2982. for (i = 0; i < count; i++) {
  2983. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  2984. if (hdisplay && vdisplay) {
  2985. /*
  2986. * Only when two are valid, they will be used to check
  2987. * whether the mode should be added to the mode list of
  2988. * the connector.
  2989. */
  2990. if (ptr->hdisplay > hdisplay ||
  2991. ptr->vdisplay > vdisplay)
  2992. continue;
  2993. }
  2994. if (drm_mode_vrefresh(ptr) > 61)
  2995. continue;
  2996. mode = drm_mode_duplicate(dev, ptr);
  2997. if (mode) {
  2998. drm_mode_probed_add(connector, mode);
  2999. num_modes++;
  3000. }
  3001. }
  3002. return num_modes;
  3003. }
  3004. EXPORT_SYMBOL(drm_add_modes_noedid);
  3005. /**
  3006. * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
  3007. * data from a DRM display mode
  3008. * @frame: HDMI AVI infoframe
  3009. * @mode: DRM display mode
  3010. *
  3011. * Returns 0 on success or a negative error code on failure.
  3012. */
  3013. int
  3014. drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
  3015. const struct drm_display_mode *mode)
  3016. {
  3017. int err;
  3018. if (!frame || !mode)
  3019. return -EINVAL;
  3020. err = hdmi_avi_infoframe_init(frame);
  3021. if (err < 0)
  3022. return err;
  3023. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  3024. frame->pixel_repeat = 1;
  3025. frame->video_code = drm_match_cea_mode(mode);
  3026. frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
  3027. frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
  3028. return 0;
  3029. }
  3030. EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
  3031. static enum hdmi_3d_structure
  3032. s3d_structure_from_display_mode(const struct drm_display_mode *mode)
  3033. {
  3034. u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
  3035. switch (layout) {
  3036. case DRM_MODE_FLAG_3D_FRAME_PACKING:
  3037. return HDMI_3D_STRUCTURE_FRAME_PACKING;
  3038. case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
  3039. return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
  3040. case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
  3041. return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
  3042. case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
  3043. return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
  3044. case DRM_MODE_FLAG_3D_L_DEPTH:
  3045. return HDMI_3D_STRUCTURE_L_DEPTH;
  3046. case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
  3047. return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
  3048. case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
  3049. return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
  3050. case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
  3051. return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
  3052. default:
  3053. return HDMI_3D_STRUCTURE_INVALID;
  3054. }
  3055. }
  3056. /**
  3057. * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
  3058. * data from a DRM display mode
  3059. * @frame: HDMI vendor infoframe
  3060. * @mode: DRM display mode
  3061. *
  3062. * Note that there's is a need to send HDMI vendor infoframes only when using a
  3063. * 4k or stereoscopic 3D mode. So when giving any other mode as input this
  3064. * function will return -EINVAL, error that can be safely ignored.
  3065. *
  3066. * Returns 0 on success or a negative error code on failure.
  3067. */
  3068. int
  3069. drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
  3070. const struct drm_display_mode *mode)
  3071. {
  3072. int err;
  3073. u32 s3d_flags;
  3074. u8 vic;
  3075. if (!frame || !mode)
  3076. return -EINVAL;
  3077. vic = drm_match_hdmi_mode(mode);
  3078. s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
  3079. if (!vic && !s3d_flags)
  3080. return -EINVAL;
  3081. if (vic && s3d_flags)
  3082. return -EINVAL;
  3083. err = hdmi_vendor_infoframe_init(frame);
  3084. if (err < 0)
  3085. return err;
  3086. if (vic)
  3087. frame->vic = vic;
  3088. else
  3089. frame->s3d_struct = s3d_structure_from_display_mode(mode);
  3090. return 0;
  3091. }
  3092. EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);