vmwgfx_drv.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "vmwgfx_drv.h"
  30. #include <drm/ttm/ttm_placement.h>
  31. #include <drm/ttm/ttm_bo_driver.h>
  32. #include <drm/ttm/ttm_object.h>
  33. #include <drm/ttm/ttm_module.h>
  34. #include <linux/dma_remapping.h>
  35. #define VMWGFX_DRIVER_NAME "vmwgfx"
  36. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  37. #define VMWGFX_CHIP_SVGAII 0
  38. #define VMW_FB_RESERVATION 0
  39. #define VMW_MIN_INITIAL_WIDTH 800
  40. #define VMW_MIN_INITIAL_HEIGHT 600
  41. /**
  42. * Fully encoded drm commands. Might move to vmw_drm.h
  43. */
  44. #define DRM_IOCTL_VMW_GET_PARAM \
  45. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  46. struct drm_vmw_getparam_arg)
  47. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  48. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  49. union drm_vmw_alloc_dmabuf_arg)
  50. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  51. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  52. struct drm_vmw_unref_dmabuf_arg)
  53. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  54. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  55. struct drm_vmw_cursor_bypass_arg)
  56. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  58. struct drm_vmw_control_stream_arg)
  59. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  60. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  61. struct drm_vmw_stream_arg)
  62. #define DRM_IOCTL_VMW_UNREF_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  64. struct drm_vmw_stream_arg)
  65. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  67. struct drm_vmw_context_arg)
  68. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  70. struct drm_vmw_context_arg)
  71. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  72. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  73. union drm_vmw_surface_create_arg)
  74. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  76. struct drm_vmw_surface_arg)
  77. #define DRM_IOCTL_VMW_REF_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  79. union drm_vmw_surface_reference_arg)
  80. #define DRM_IOCTL_VMW_EXECBUF \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  82. struct drm_vmw_execbuf_arg)
  83. #define DRM_IOCTL_VMW_GET_3D_CAP \
  84. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  85. struct drm_vmw_get_3d_cap_arg)
  86. #define DRM_IOCTL_VMW_FENCE_WAIT \
  87. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  88. struct drm_vmw_fence_wait_arg)
  89. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  90. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  91. struct drm_vmw_fence_signaled_arg)
  92. #define DRM_IOCTL_VMW_FENCE_UNREF \
  93. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  94. struct drm_vmw_fence_arg)
  95. #define DRM_IOCTL_VMW_FENCE_EVENT \
  96. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  97. struct drm_vmw_fence_event_arg)
  98. #define DRM_IOCTL_VMW_PRESENT \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  100. struct drm_vmw_present_arg)
  101. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  103. struct drm_vmw_present_readback_arg)
  104. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  106. struct drm_vmw_update_layout_arg)
  107. /**
  108. * The core DRM version of this macro doesn't account for
  109. * DRM_COMMAND_BASE.
  110. */
  111. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  112. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  113. /**
  114. * Ioctl definitions.
  115. */
  116. static const struct drm_ioctl_desc vmw_ioctls[] = {
  117. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  120. DRM_AUTH | DRM_UNLOCKED),
  121. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  122. DRM_AUTH | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  124. vmw_kms_cursor_bypass_ioctl,
  125. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  127. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  129. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  131. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  132. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  137. DRM_AUTH | DRM_UNLOCKED),
  138. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  139. DRM_AUTH | DRM_UNLOCKED),
  140. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  141. DRM_AUTH | DRM_UNLOCKED),
  142. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  143. DRM_AUTH | DRM_UNLOCKED),
  144. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  145. DRM_AUTH | DRM_UNLOCKED),
  146. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  147. vmw_fence_obj_signaled_ioctl,
  148. DRM_AUTH | DRM_UNLOCKED),
  149. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  150. DRM_AUTH | DRM_UNLOCKED),
  151. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  152. vmw_fence_event_ioctl,
  153. DRM_AUTH | DRM_UNLOCKED),
  154. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  155. DRM_AUTH | DRM_UNLOCKED),
  156. /* these allow direct access to the framebuffers mark as master only */
  157. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  158. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  159. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  160. vmw_present_readback_ioctl,
  161. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  162. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  163. vmw_kms_update_layout_ioctl,
  164. DRM_MASTER | DRM_UNLOCKED),
  165. };
  166. static struct pci_device_id vmw_pci_id_list[] = {
  167. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  168. {0, 0, 0}
  169. };
  170. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  171. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  172. static int vmw_force_iommu;
  173. static int vmw_restrict_iommu;
  174. static int vmw_force_coherent;
  175. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  176. static void vmw_master_init(struct vmw_master *);
  177. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  178. void *ptr);
  179. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  180. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  181. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  182. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  183. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  184. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  185. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  186. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  187. static void vmw_print_capabilities(uint32_t capabilities)
  188. {
  189. DRM_INFO("Capabilities:\n");
  190. if (capabilities & SVGA_CAP_RECT_COPY)
  191. DRM_INFO(" Rect copy.\n");
  192. if (capabilities & SVGA_CAP_CURSOR)
  193. DRM_INFO(" Cursor.\n");
  194. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  195. DRM_INFO(" Cursor bypass.\n");
  196. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  197. DRM_INFO(" Cursor bypass 2.\n");
  198. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  199. DRM_INFO(" 8bit emulation.\n");
  200. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  201. DRM_INFO(" Alpha cursor.\n");
  202. if (capabilities & SVGA_CAP_3D)
  203. DRM_INFO(" 3D.\n");
  204. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  205. DRM_INFO(" Extended Fifo.\n");
  206. if (capabilities & SVGA_CAP_MULTIMON)
  207. DRM_INFO(" Multimon.\n");
  208. if (capabilities & SVGA_CAP_PITCHLOCK)
  209. DRM_INFO(" Pitchlock.\n");
  210. if (capabilities & SVGA_CAP_IRQMASK)
  211. DRM_INFO(" Irq mask.\n");
  212. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  213. DRM_INFO(" Display Topology.\n");
  214. if (capabilities & SVGA_CAP_GMR)
  215. DRM_INFO(" GMR.\n");
  216. if (capabilities & SVGA_CAP_TRACES)
  217. DRM_INFO(" Traces.\n");
  218. if (capabilities & SVGA_CAP_GMR2)
  219. DRM_INFO(" GMR2.\n");
  220. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  221. DRM_INFO(" Screen Object 2.\n");
  222. }
  223. /**
  224. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  225. * the start of a buffer object.
  226. *
  227. * @dev_priv: The device private structure.
  228. *
  229. * This function will idle the buffer using an uninterruptible wait, then
  230. * map the first page and initialize a pending occlusion query result structure,
  231. * Finally it will unmap the buffer.
  232. *
  233. * TODO: Since we're only mapping a single page, we should optimize the map
  234. * to use kmap_atomic / iomap_atomic.
  235. */
  236. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  237. {
  238. struct ttm_bo_kmap_obj map;
  239. volatile SVGA3dQueryResult *result;
  240. bool dummy;
  241. int ret;
  242. struct ttm_bo_device *bdev = &dev_priv->bdev;
  243. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  244. ttm_bo_reserve(bo, false, false, false, 0);
  245. spin_lock(&bdev->fence_lock);
  246. ret = ttm_bo_wait(bo, false, false, false);
  247. spin_unlock(&bdev->fence_lock);
  248. if (unlikely(ret != 0))
  249. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  250. 10*HZ);
  251. ret = ttm_bo_kmap(bo, 0, 1, &map);
  252. if (likely(ret == 0)) {
  253. result = ttm_kmap_obj_virtual(&map, &dummy);
  254. result->totalSize = sizeof(*result);
  255. result->state = SVGA3D_QUERYSTATE_PENDING;
  256. result->result32 = 0xff;
  257. ttm_bo_kunmap(&map);
  258. } else
  259. DRM_ERROR("Dummy query buffer map failed.\n");
  260. ttm_bo_unreserve(bo);
  261. }
  262. /**
  263. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  264. *
  265. * @dev_priv: A device private structure.
  266. *
  267. * This function creates a small buffer object that holds the query
  268. * result for dummy queries emitted as query barriers.
  269. * No interruptible waits are done within this function.
  270. *
  271. * Returns an error if bo creation fails.
  272. */
  273. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  274. {
  275. return ttm_bo_create(&dev_priv->bdev,
  276. PAGE_SIZE,
  277. ttm_bo_type_device,
  278. &vmw_vram_sys_placement,
  279. 0, false, NULL,
  280. &dev_priv->dummy_query_bo);
  281. }
  282. static int vmw_request_device(struct vmw_private *dev_priv)
  283. {
  284. int ret;
  285. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  286. if (unlikely(ret != 0)) {
  287. DRM_ERROR("Unable to initialize FIFO.\n");
  288. return ret;
  289. }
  290. vmw_fence_fifo_up(dev_priv->fman);
  291. ret = vmw_dummy_query_bo_create(dev_priv);
  292. if (unlikely(ret != 0))
  293. goto out_no_query_bo;
  294. vmw_dummy_query_bo_prepare(dev_priv);
  295. return 0;
  296. out_no_query_bo:
  297. vmw_fence_fifo_down(dev_priv->fman);
  298. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  299. return ret;
  300. }
  301. static void vmw_release_device(struct vmw_private *dev_priv)
  302. {
  303. /*
  304. * Previous destructions should've released
  305. * the pinned bo.
  306. */
  307. BUG_ON(dev_priv->pinned_bo != NULL);
  308. ttm_bo_unref(&dev_priv->dummy_query_bo);
  309. vmw_fence_fifo_down(dev_priv->fman);
  310. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  311. }
  312. /**
  313. * Increase the 3d resource refcount.
  314. * If the count was prevously zero, initialize the fifo, switching to svga
  315. * mode. Note that the master holds a ref as well, and may request an
  316. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  317. */
  318. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  319. bool unhide_svga)
  320. {
  321. int ret = 0;
  322. mutex_lock(&dev_priv->release_mutex);
  323. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  324. ret = vmw_request_device(dev_priv);
  325. if (unlikely(ret != 0))
  326. --dev_priv->num_3d_resources;
  327. } else if (unhide_svga) {
  328. mutex_lock(&dev_priv->hw_mutex);
  329. vmw_write(dev_priv, SVGA_REG_ENABLE,
  330. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  331. ~SVGA_REG_ENABLE_HIDE);
  332. mutex_unlock(&dev_priv->hw_mutex);
  333. }
  334. mutex_unlock(&dev_priv->release_mutex);
  335. return ret;
  336. }
  337. /**
  338. * Decrease the 3d resource refcount.
  339. * If the count reaches zero, disable the fifo, switching to vga mode.
  340. * Note that the master holds a refcount as well, and may request an
  341. * explicit switch to vga mode when it releases its refcount to account
  342. * for the situation of an X server vt switch to VGA with 3d resources
  343. * active.
  344. */
  345. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  346. bool hide_svga)
  347. {
  348. int32_t n3d;
  349. mutex_lock(&dev_priv->release_mutex);
  350. if (unlikely(--dev_priv->num_3d_resources == 0))
  351. vmw_release_device(dev_priv);
  352. else if (hide_svga) {
  353. mutex_lock(&dev_priv->hw_mutex);
  354. vmw_write(dev_priv, SVGA_REG_ENABLE,
  355. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  356. SVGA_REG_ENABLE_HIDE);
  357. mutex_unlock(&dev_priv->hw_mutex);
  358. }
  359. n3d = (int32_t) dev_priv->num_3d_resources;
  360. mutex_unlock(&dev_priv->release_mutex);
  361. BUG_ON(n3d < 0);
  362. }
  363. /**
  364. * Sets the initial_[width|height] fields on the given vmw_private.
  365. *
  366. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  367. * clamping the value to fb_max_[width|height] fields and the
  368. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  369. * If the values appear to be invalid, set them to
  370. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  371. */
  372. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  373. {
  374. uint32_t width;
  375. uint32_t height;
  376. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  377. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  378. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  379. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  380. if (width > dev_priv->fb_max_width ||
  381. height > dev_priv->fb_max_height) {
  382. /*
  383. * This is a host error and shouldn't occur.
  384. */
  385. width = VMW_MIN_INITIAL_WIDTH;
  386. height = VMW_MIN_INITIAL_HEIGHT;
  387. }
  388. dev_priv->initial_width = width;
  389. dev_priv->initial_height = height;
  390. }
  391. /**
  392. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  393. * system.
  394. *
  395. * @dev_priv: Pointer to a struct vmw_private
  396. *
  397. * This functions tries to determine the IOMMU setup and what actions
  398. * need to be taken by the driver to make system pages visible to the
  399. * device.
  400. * If this function decides that DMA is not possible, it returns -EINVAL.
  401. * The driver may then try to disable features of the device that require
  402. * DMA.
  403. */
  404. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  405. {
  406. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  407. static const char *names[vmw_dma_map_max] = {
  408. [vmw_dma_phys] = "Using physical TTM page addresses.",
  409. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  410. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  411. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  412. #ifdef CONFIG_INTEL_IOMMU
  413. if (intel_iommu_enabled) {
  414. dev_priv->map_mode = vmw_dma_map_populate;
  415. goto out_fixup;
  416. }
  417. #endif
  418. if (!(vmw_force_iommu || vmw_force_coherent)) {
  419. dev_priv->map_mode = vmw_dma_phys;
  420. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  421. return 0;
  422. }
  423. dev_priv->map_mode = vmw_dma_map_populate;
  424. if (dma_ops->sync_single_for_cpu)
  425. dev_priv->map_mode = vmw_dma_alloc_coherent;
  426. #ifdef CONFIG_SWIOTLB
  427. if (swiotlb_nr_tbl() == 0)
  428. dev_priv->map_mode = vmw_dma_map_populate;
  429. #endif
  430. out_fixup:
  431. if (dev_priv->map_mode == vmw_dma_map_populate &&
  432. vmw_restrict_iommu)
  433. dev_priv->map_mode = vmw_dma_map_bind;
  434. if (vmw_force_coherent)
  435. dev_priv->map_mode = vmw_dma_alloc_coherent;
  436. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  437. /*
  438. * No coherent page pool
  439. */
  440. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  441. return -EINVAL;
  442. #endif
  443. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  444. return 0;
  445. }
  446. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  447. {
  448. struct vmw_private *dev_priv;
  449. int ret;
  450. uint32_t svga_id;
  451. enum vmw_res_type i;
  452. bool refuse_dma = false;
  453. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  454. if (unlikely(dev_priv == NULL)) {
  455. DRM_ERROR("Failed allocating a device private struct.\n");
  456. return -ENOMEM;
  457. }
  458. pci_set_master(dev->pdev);
  459. dev_priv->dev = dev;
  460. dev_priv->vmw_chipset = chipset;
  461. dev_priv->last_read_seqno = (uint32_t) -100;
  462. mutex_init(&dev_priv->hw_mutex);
  463. mutex_init(&dev_priv->cmdbuf_mutex);
  464. mutex_init(&dev_priv->release_mutex);
  465. rwlock_init(&dev_priv->resource_lock);
  466. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  467. idr_init(&dev_priv->res_idr[i]);
  468. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  469. }
  470. mutex_init(&dev_priv->init_mutex);
  471. init_waitqueue_head(&dev_priv->fence_queue);
  472. init_waitqueue_head(&dev_priv->fifo_queue);
  473. dev_priv->fence_queue_waiters = 0;
  474. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  475. dev_priv->used_memory_size = 0;
  476. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  477. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  478. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  479. dev_priv->enable_fb = enable_fbdev;
  480. mutex_lock(&dev_priv->hw_mutex);
  481. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  482. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  483. if (svga_id != SVGA_ID_2) {
  484. ret = -ENOSYS;
  485. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  486. mutex_unlock(&dev_priv->hw_mutex);
  487. goto out_err0;
  488. }
  489. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  490. ret = vmw_dma_select_mode(dev_priv);
  491. if (unlikely(ret != 0)) {
  492. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  493. refuse_dma = true;
  494. }
  495. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  496. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  497. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  498. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  499. vmw_get_initial_size(dev_priv);
  500. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  501. dev_priv->max_gmr_descriptors =
  502. vmw_read(dev_priv,
  503. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  504. dev_priv->max_gmr_ids =
  505. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  506. }
  507. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  508. dev_priv->max_gmr_pages =
  509. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  510. dev_priv->memory_size =
  511. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  512. dev_priv->memory_size -= dev_priv->vram_size;
  513. } else {
  514. /*
  515. * An arbitrary limit of 512MiB on surface
  516. * memory. But all HWV8 hardware supports GMR2.
  517. */
  518. dev_priv->memory_size = 512*1024*1024;
  519. }
  520. mutex_unlock(&dev_priv->hw_mutex);
  521. vmw_print_capabilities(dev_priv->capabilities);
  522. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  523. DRM_INFO("Max GMR ids is %u\n",
  524. (unsigned)dev_priv->max_gmr_ids);
  525. DRM_INFO("Max GMR descriptors is %u\n",
  526. (unsigned)dev_priv->max_gmr_descriptors);
  527. }
  528. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  529. DRM_INFO("Max number of GMR pages is %u\n",
  530. (unsigned)dev_priv->max_gmr_pages);
  531. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  532. (unsigned)dev_priv->memory_size / 1024);
  533. }
  534. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  535. dev_priv->vram_start, dev_priv->vram_size / 1024);
  536. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  537. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  538. ret = vmw_ttm_global_init(dev_priv);
  539. if (unlikely(ret != 0))
  540. goto out_err0;
  541. vmw_master_init(&dev_priv->fbdev_master);
  542. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  543. dev_priv->active_master = &dev_priv->fbdev_master;
  544. ret = ttm_bo_device_init(&dev_priv->bdev,
  545. dev_priv->bo_global_ref.ref.object,
  546. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  547. false);
  548. if (unlikely(ret != 0)) {
  549. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  550. goto out_err1;
  551. }
  552. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  553. (dev_priv->vram_size >> PAGE_SHIFT));
  554. if (unlikely(ret != 0)) {
  555. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  556. goto out_err2;
  557. }
  558. dev_priv->has_gmr = true;
  559. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  560. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  561. dev_priv->max_gmr_ids) != 0) {
  562. DRM_INFO("No GMR memory available. "
  563. "Graphics memory resources are very limited.\n");
  564. dev_priv->has_gmr = false;
  565. }
  566. dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
  567. dev_priv->mmio_size);
  568. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  569. dev_priv->mmio_size);
  570. if (unlikely(dev_priv->mmio_virt == NULL)) {
  571. ret = -ENOMEM;
  572. DRM_ERROR("Failed mapping MMIO.\n");
  573. goto out_err3;
  574. }
  575. /* Need mmio memory to check for fifo pitchlock cap. */
  576. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  577. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  578. !vmw_fifo_have_pitchlock(dev_priv)) {
  579. ret = -ENOSYS;
  580. DRM_ERROR("Hardware has no pitchlock\n");
  581. goto out_err4;
  582. }
  583. dev_priv->tdev = ttm_object_device_init
  584. (dev_priv->mem_global_ref.object, 12);
  585. if (unlikely(dev_priv->tdev == NULL)) {
  586. DRM_ERROR("Unable to initialize TTM object management.\n");
  587. ret = -ENOMEM;
  588. goto out_err4;
  589. }
  590. dev->dev_private = dev_priv;
  591. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  592. dev_priv->stealth = (ret != 0);
  593. if (dev_priv->stealth) {
  594. /**
  595. * Request at least the mmio PCI resource.
  596. */
  597. DRM_INFO("It appears like vesafb is loaded. "
  598. "Ignore above error if any.\n");
  599. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  600. if (unlikely(ret != 0)) {
  601. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  602. goto out_no_device;
  603. }
  604. }
  605. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  606. ret = drm_irq_install(dev);
  607. if (ret != 0) {
  608. DRM_ERROR("Failed installing irq: %d\n", ret);
  609. goto out_no_irq;
  610. }
  611. }
  612. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  613. if (unlikely(dev_priv->fman == NULL)) {
  614. ret = -ENOMEM;
  615. goto out_no_fman;
  616. }
  617. vmw_kms_save_vga(dev_priv);
  618. /* Start kms and overlay systems, needs fifo. */
  619. ret = vmw_kms_init(dev_priv);
  620. if (unlikely(ret != 0))
  621. goto out_no_kms;
  622. vmw_overlay_init(dev_priv);
  623. if (dev_priv->enable_fb) {
  624. ret = vmw_3d_resource_inc(dev_priv, true);
  625. if (unlikely(ret != 0))
  626. goto out_no_fifo;
  627. vmw_fb_init(dev_priv);
  628. }
  629. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  630. register_pm_notifier(&dev_priv->pm_nb);
  631. return 0;
  632. out_no_fifo:
  633. vmw_overlay_close(dev_priv);
  634. vmw_kms_close(dev_priv);
  635. out_no_kms:
  636. vmw_kms_restore_vga(dev_priv);
  637. vmw_fence_manager_takedown(dev_priv->fman);
  638. out_no_fman:
  639. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  640. drm_irq_uninstall(dev_priv->dev);
  641. out_no_irq:
  642. if (dev_priv->stealth)
  643. pci_release_region(dev->pdev, 2);
  644. else
  645. pci_release_regions(dev->pdev);
  646. out_no_device:
  647. ttm_object_device_release(&dev_priv->tdev);
  648. out_err4:
  649. iounmap(dev_priv->mmio_virt);
  650. out_err3:
  651. arch_phys_wc_del(dev_priv->mmio_mtrr);
  652. if (dev_priv->has_gmr)
  653. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  654. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  655. out_err2:
  656. (void)ttm_bo_device_release(&dev_priv->bdev);
  657. out_err1:
  658. vmw_ttm_global_release(dev_priv);
  659. out_err0:
  660. for (i = vmw_res_context; i < vmw_res_max; ++i)
  661. idr_destroy(&dev_priv->res_idr[i]);
  662. kfree(dev_priv);
  663. return ret;
  664. }
  665. static int vmw_driver_unload(struct drm_device *dev)
  666. {
  667. struct vmw_private *dev_priv = vmw_priv(dev);
  668. enum vmw_res_type i;
  669. unregister_pm_notifier(&dev_priv->pm_nb);
  670. if (dev_priv->ctx.res_ht_initialized)
  671. drm_ht_remove(&dev_priv->ctx.res_ht);
  672. if (dev_priv->ctx.cmd_bounce)
  673. vfree(dev_priv->ctx.cmd_bounce);
  674. if (dev_priv->enable_fb) {
  675. vmw_fb_close(dev_priv);
  676. vmw_kms_restore_vga(dev_priv);
  677. vmw_3d_resource_dec(dev_priv, false);
  678. }
  679. vmw_kms_close(dev_priv);
  680. vmw_overlay_close(dev_priv);
  681. vmw_fence_manager_takedown(dev_priv->fman);
  682. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  683. drm_irq_uninstall(dev_priv->dev);
  684. if (dev_priv->stealth)
  685. pci_release_region(dev->pdev, 2);
  686. else
  687. pci_release_regions(dev->pdev);
  688. ttm_object_device_release(&dev_priv->tdev);
  689. iounmap(dev_priv->mmio_virt);
  690. arch_phys_wc_del(dev_priv->mmio_mtrr);
  691. if (dev_priv->has_gmr)
  692. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  693. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  694. (void)ttm_bo_device_release(&dev_priv->bdev);
  695. vmw_ttm_global_release(dev_priv);
  696. for (i = vmw_res_context; i < vmw_res_max; ++i)
  697. idr_destroy(&dev_priv->res_idr[i]);
  698. kfree(dev_priv);
  699. return 0;
  700. }
  701. static void vmw_preclose(struct drm_device *dev,
  702. struct drm_file *file_priv)
  703. {
  704. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  705. struct vmw_private *dev_priv = vmw_priv(dev);
  706. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  707. }
  708. static void vmw_postclose(struct drm_device *dev,
  709. struct drm_file *file_priv)
  710. {
  711. struct vmw_fpriv *vmw_fp;
  712. vmw_fp = vmw_fpriv(file_priv);
  713. ttm_object_file_release(&vmw_fp->tfile);
  714. if (vmw_fp->locked_master)
  715. drm_master_put(&vmw_fp->locked_master);
  716. kfree(vmw_fp);
  717. }
  718. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  719. {
  720. struct vmw_private *dev_priv = vmw_priv(dev);
  721. struct vmw_fpriv *vmw_fp;
  722. int ret = -ENOMEM;
  723. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  724. if (unlikely(vmw_fp == NULL))
  725. return ret;
  726. INIT_LIST_HEAD(&vmw_fp->fence_events);
  727. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  728. if (unlikely(vmw_fp->tfile == NULL))
  729. goto out_no_tfile;
  730. file_priv->driver_priv = vmw_fp;
  731. dev_priv->bdev.dev_mapping = dev->dev_mapping;
  732. return 0;
  733. out_no_tfile:
  734. kfree(vmw_fp);
  735. return ret;
  736. }
  737. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  738. unsigned long arg)
  739. {
  740. struct drm_file *file_priv = filp->private_data;
  741. struct drm_device *dev = file_priv->minor->dev;
  742. unsigned int nr = DRM_IOCTL_NR(cmd);
  743. /*
  744. * Do extra checking on driver private ioctls.
  745. */
  746. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  747. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  748. const struct drm_ioctl_desc *ioctl =
  749. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  750. if (unlikely(ioctl->cmd_drv != cmd)) {
  751. DRM_ERROR("Invalid command format, ioctl %d\n",
  752. nr - DRM_COMMAND_BASE);
  753. return -EINVAL;
  754. }
  755. }
  756. return drm_ioctl(filp, cmd, arg);
  757. }
  758. static void vmw_lastclose(struct drm_device *dev)
  759. {
  760. struct drm_crtc *crtc;
  761. struct drm_mode_set set;
  762. int ret;
  763. set.x = 0;
  764. set.y = 0;
  765. set.fb = NULL;
  766. set.mode = NULL;
  767. set.connectors = NULL;
  768. set.num_connectors = 0;
  769. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  770. set.crtc = crtc;
  771. ret = drm_mode_set_config_internal(&set);
  772. WARN_ON(ret != 0);
  773. }
  774. }
  775. static void vmw_master_init(struct vmw_master *vmaster)
  776. {
  777. ttm_lock_init(&vmaster->lock);
  778. INIT_LIST_HEAD(&vmaster->fb_surf);
  779. mutex_init(&vmaster->fb_surf_mutex);
  780. }
  781. static int vmw_master_create(struct drm_device *dev,
  782. struct drm_master *master)
  783. {
  784. struct vmw_master *vmaster;
  785. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  786. if (unlikely(vmaster == NULL))
  787. return -ENOMEM;
  788. vmw_master_init(vmaster);
  789. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  790. master->driver_priv = vmaster;
  791. return 0;
  792. }
  793. static void vmw_master_destroy(struct drm_device *dev,
  794. struct drm_master *master)
  795. {
  796. struct vmw_master *vmaster = vmw_master(master);
  797. master->driver_priv = NULL;
  798. kfree(vmaster);
  799. }
  800. static int vmw_master_set(struct drm_device *dev,
  801. struct drm_file *file_priv,
  802. bool from_open)
  803. {
  804. struct vmw_private *dev_priv = vmw_priv(dev);
  805. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  806. struct vmw_master *active = dev_priv->active_master;
  807. struct vmw_master *vmaster = vmw_master(file_priv->master);
  808. int ret = 0;
  809. if (!dev_priv->enable_fb) {
  810. ret = vmw_3d_resource_inc(dev_priv, true);
  811. if (unlikely(ret != 0))
  812. return ret;
  813. vmw_kms_save_vga(dev_priv);
  814. mutex_lock(&dev_priv->hw_mutex);
  815. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  816. mutex_unlock(&dev_priv->hw_mutex);
  817. }
  818. if (active) {
  819. BUG_ON(active != &dev_priv->fbdev_master);
  820. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  821. if (unlikely(ret != 0))
  822. goto out_no_active_lock;
  823. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  824. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  825. if (unlikely(ret != 0)) {
  826. DRM_ERROR("Unable to clean VRAM on "
  827. "master drop.\n");
  828. }
  829. dev_priv->active_master = NULL;
  830. }
  831. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  832. if (!from_open) {
  833. ttm_vt_unlock(&vmaster->lock);
  834. BUG_ON(vmw_fp->locked_master != file_priv->master);
  835. drm_master_put(&vmw_fp->locked_master);
  836. }
  837. dev_priv->active_master = vmaster;
  838. return 0;
  839. out_no_active_lock:
  840. if (!dev_priv->enable_fb) {
  841. vmw_kms_restore_vga(dev_priv);
  842. vmw_3d_resource_dec(dev_priv, true);
  843. mutex_lock(&dev_priv->hw_mutex);
  844. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  845. mutex_unlock(&dev_priv->hw_mutex);
  846. }
  847. return ret;
  848. }
  849. static void vmw_master_drop(struct drm_device *dev,
  850. struct drm_file *file_priv,
  851. bool from_release)
  852. {
  853. struct vmw_private *dev_priv = vmw_priv(dev);
  854. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  855. struct vmw_master *vmaster = vmw_master(file_priv->master);
  856. int ret;
  857. /**
  858. * Make sure the master doesn't disappear while we have
  859. * it locked.
  860. */
  861. vmw_fp->locked_master = drm_master_get(file_priv->master);
  862. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  863. vmw_execbuf_release_pinned_bo(dev_priv);
  864. if (unlikely((ret != 0))) {
  865. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  866. drm_master_put(&vmw_fp->locked_master);
  867. }
  868. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  869. if (!dev_priv->enable_fb) {
  870. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  871. if (unlikely(ret != 0))
  872. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  873. vmw_kms_restore_vga(dev_priv);
  874. vmw_3d_resource_dec(dev_priv, true);
  875. mutex_lock(&dev_priv->hw_mutex);
  876. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  877. mutex_unlock(&dev_priv->hw_mutex);
  878. }
  879. dev_priv->active_master = &dev_priv->fbdev_master;
  880. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  881. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  882. if (dev_priv->enable_fb)
  883. vmw_fb_on(dev_priv);
  884. }
  885. static void vmw_remove(struct pci_dev *pdev)
  886. {
  887. struct drm_device *dev = pci_get_drvdata(pdev);
  888. drm_put_dev(dev);
  889. }
  890. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  891. void *ptr)
  892. {
  893. struct vmw_private *dev_priv =
  894. container_of(nb, struct vmw_private, pm_nb);
  895. struct vmw_master *vmaster = dev_priv->active_master;
  896. switch (val) {
  897. case PM_HIBERNATION_PREPARE:
  898. case PM_SUSPEND_PREPARE:
  899. ttm_suspend_lock(&vmaster->lock);
  900. /**
  901. * This empties VRAM and unbinds all GMR bindings.
  902. * Buffer contents is moved to swappable memory.
  903. */
  904. vmw_execbuf_release_pinned_bo(dev_priv);
  905. vmw_resource_evict_all(dev_priv);
  906. ttm_bo_swapout_all(&dev_priv->bdev);
  907. break;
  908. case PM_POST_HIBERNATION:
  909. case PM_POST_SUSPEND:
  910. case PM_POST_RESTORE:
  911. ttm_suspend_unlock(&vmaster->lock);
  912. break;
  913. case PM_RESTORE_PREPARE:
  914. break;
  915. default:
  916. break;
  917. }
  918. return 0;
  919. }
  920. /**
  921. * These might not be needed with the virtual SVGA device.
  922. */
  923. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  924. {
  925. struct drm_device *dev = pci_get_drvdata(pdev);
  926. struct vmw_private *dev_priv = vmw_priv(dev);
  927. if (dev_priv->num_3d_resources != 0) {
  928. DRM_INFO("Can't suspend or hibernate "
  929. "while 3D resources are active.\n");
  930. return -EBUSY;
  931. }
  932. pci_save_state(pdev);
  933. pci_disable_device(pdev);
  934. pci_set_power_state(pdev, PCI_D3hot);
  935. return 0;
  936. }
  937. static int vmw_pci_resume(struct pci_dev *pdev)
  938. {
  939. pci_set_power_state(pdev, PCI_D0);
  940. pci_restore_state(pdev);
  941. return pci_enable_device(pdev);
  942. }
  943. static int vmw_pm_suspend(struct device *kdev)
  944. {
  945. struct pci_dev *pdev = to_pci_dev(kdev);
  946. struct pm_message dummy;
  947. dummy.event = 0;
  948. return vmw_pci_suspend(pdev, dummy);
  949. }
  950. static int vmw_pm_resume(struct device *kdev)
  951. {
  952. struct pci_dev *pdev = to_pci_dev(kdev);
  953. return vmw_pci_resume(pdev);
  954. }
  955. static int vmw_pm_prepare(struct device *kdev)
  956. {
  957. struct pci_dev *pdev = to_pci_dev(kdev);
  958. struct drm_device *dev = pci_get_drvdata(pdev);
  959. struct vmw_private *dev_priv = vmw_priv(dev);
  960. /**
  961. * Release 3d reference held by fbdev and potentially
  962. * stop fifo.
  963. */
  964. dev_priv->suspended = true;
  965. if (dev_priv->enable_fb)
  966. vmw_3d_resource_dec(dev_priv, true);
  967. if (dev_priv->num_3d_resources != 0) {
  968. DRM_INFO("Can't suspend or hibernate "
  969. "while 3D resources are active.\n");
  970. if (dev_priv->enable_fb)
  971. vmw_3d_resource_inc(dev_priv, true);
  972. dev_priv->suspended = false;
  973. return -EBUSY;
  974. }
  975. return 0;
  976. }
  977. static void vmw_pm_complete(struct device *kdev)
  978. {
  979. struct pci_dev *pdev = to_pci_dev(kdev);
  980. struct drm_device *dev = pci_get_drvdata(pdev);
  981. struct vmw_private *dev_priv = vmw_priv(dev);
  982. mutex_lock(&dev_priv->hw_mutex);
  983. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  984. (void) vmw_read(dev_priv, SVGA_REG_ID);
  985. mutex_unlock(&dev_priv->hw_mutex);
  986. /**
  987. * Reclaim 3d reference held by fbdev and potentially
  988. * start fifo.
  989. */
  990. if (dev_priv->enable_fb)
  991. vmw_3d_resource_inc(dev_priv, false);
  992. dev_priv->suspended = false;
  993. }
  994. static const struct dev_pm_ops vmw_pm_ops = {
  995. .prepare = vmw_pm_prepare,
  996. .complete = vmw_pm_complete,
  997. .suspend = vmw_pm_suspend,
  998. .resume = vmw_pm_resume,
  999. };
  1000. static const struct file_operations vmwgfx_driver_fops = {
  1001. .owner = THIS_MODULE,
  1002. .open = drm_open,
  1003. .release = drm_release,
  1004. .unlocked_ioctl = vmw_unlocked_ioctl,
  1005. .mmap = vmw_mmap,
  1006. .poll = vmw_fops_poll,
  1007. .read = vmw_fops_read,
  1008. #if defined(CONFIG_COMPAT)
  1009. .compat_ioctl = drm_compat_ioctl,
  1010. #endif
  1011. .llseek = noop_llseek,
  1012. };
  1013. static struct drm_driver driver = {
  1014. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1015. DRIVER_MODESET,
  1016. .load = vmw_driver_load,
  1017. .unload = vmw_driver_unload,
  1018. .lastclose = vmw_lastclose,
  1019. .irq_preinstall = vmw_irq_preinstall,
  1020. .irq_postinstall = vmw_irq_postinstall,
  1021. .irq_uninstall = vmw_irq_uninstall,
  1022. .irq_handler = vmw_irq_handler,
  1023. .get_vblank_counter = vmw_get_vblank_counter,
  1024. .enable_vblank = vmw_enable_vblank,
  1025. .disable_vblank = vmw_disable_vblank,
  1026. .ioctls = vmw_ioctls,
  1027. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  1028. .master_create = vmw_master_create,
  1029. .master_destroy = vmw_master_destroy,
  1030. .master_set = vmw_master_set,
  1031. .master_drop = vmw_master_drop,
  1032. .open = vmw_driver_open,
  1033. .preclose = vmw_preclose,
  1034. .postclose = vmw_postclose,
  1035. .dumb_create = vmw_dumb_create,
  1036. .dumb_map_offset = vmw_dumb_map_offset,
  1037. .dumb_destroy = vmw_dumb_destroy,
  1038. .fops = &vmwgfx_driver_fops,
  1039. .name = VMWGFX_DRIVER_NAME,
  1040. .desc = VMWGFX_DRIVER_DESC,
  1041. .date = VMWGFX_DRIVER_DATE,
  1042. .major = VMWGFX_DRIVER_MAJOR,
  1043. .minor = VMWGFX_DRIVER_MINOR,
  1044. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1045. };
  1046. static struct pci_driver vmw_pci_driver = {
  1047. .name = VMWGFX_DRIVER_NAME,
  1048. .id_table = vmw_pci_id_list,
  1049. .probe = vmw_probe,
  1050. .remove = vmw_remove,
  1051. .driver = {
  1052. .pm = &vmw_pm_ops
  1053. }
  1054. };
  1055. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1056. {
  1057. return drm_get_pci_dev(pdev, ent, &driver);
  1058. }
  1059. static int __init vmwgfx_init(void)
  1060. {
  1061. int ret;
  1062. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1063. if (ret)
  1064. DRM_ERROR("Failed initializing DRM.\n");
  1065. return ret;
  1066. }
  1067. static void __exit vmwgfx_exit(void)
  1068. {
  1069. drm_pci_exit(&driver, &vmw_pci_driver);
  1070. }
  1071. module_init(vmwgfx_init);
  1072. module_exit(vmwgfx_exit);
  1073. MODULE_AUTHOR("VMware Inc. and others");
  1074. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1075. MODULE_LICENSE("GPL and additional rights");
  1076. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1077. __stringify(VMWGFX_DRIVER_MINOR) "."
  1078. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1079. "0");